# ML145146 4-Bit Data Bus Input PLL Frequency Synthesizer ### INTERFACES WITH DUAL-MODULUS PRESCALERS Legacy Device: Motorola MC145146-2 The ML145146 is programmed by a 4-bit input, with strobe and address lines. The device features consist of a reference oscillator, 12-bit programmable reference divider, digital phase detector, 10-bit programmable divide-by-N counter, 7-bit divide-by-A counter, and the necessary latch circuitry for accepting the 4-bit input data. - Operating Temperature Range: TA 40 to +85°C - Low Power Consumption Through the Use of CMOS Technology - 3.0 to 9.0 V Supply Range - Programmable Reference Divider for Values Between 3 and 4095 - Dual–Modulus 4–Bit Data Bus Programming - $\div$ N Range = 3 to 1023, $\div$ A Range= 0 to 127 - "Linearized" Digital Phase Detector Enhances Transfer Function Linearity **Note**: Lansdale lead free (**Pb**) product, as it becomes available, will be identified by a part number prefix change from **ML** to **MLE**. **PIN ASSIGNMENT** D1 🛛 20 D2 ### MAXIMUM RATINGS\* (Voltages Referenced to VSS) | Sýmbol | Parameter | Value | Unit | |------------------------------------|-------------------------------------------------------|--------------------------------|------| | V <sub>DD</sub> | DC Supply Voltage | - 0.5 to + 10 | ٧ | | Vin, Vout | Input or Output Voltage (DC or Transient) | - 0.5 to V <sub>DD</sub> + 0.5 | ٧ | | l <sub>in</sub> , l <sub>out</sub> | Input or Output Current (DC or Transient),<br>per Pin | ± 10 | mA | | IDD, ISS | Supply Current, VDD or VSS Pins | ± 30 | mA | | PD | Power Dissipation, per Package† | 500 | mW | | T <sub>stg</sub> | Storage Temperature | - 65 to + 150 | °C | | TL | Lead Temperature, 1 mm from Case for<br>10 Seconds | 260 | °C | <sup>\*</sup>Maximum Ratings are those values beyond which damage to the device may occur. Functional operation should be restricted to the limits in the Electrical Characteristics tables or Pin Descriptions section. This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to these high-impedance circuits. For proper operation, Vin and Vout should be constrained to the range Vss ≤ (Vin or Vout) ≤ VDD. to the range V<sub>SS</sub> ≤ (V<sub>in</sub> or V<sub>out</sub>) ≤ V<sub>DD</sub>. Unused inputs must always be tied to an appropriate logic voltage level (e.g., either V<sub>SS</sub> or V<sub>DD</sub>), except for inputs with pull–up devices. Unused outputs must be left open. ### ELECTRICAL CHARACTERISTICS (Voltages Referenced to VSS) | | | | VDD | -40°C | | 25°C | | 85°C | | | |-----------------|-----------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|-------------------|-------------------|---------------------|-------------------|---------------------|-------------------|----------------------|-------| | Symbol | Parameter | Test Conditions | v | Min | Max | Min | Max | Min | Max | Unit | | V <sub>DD</sub> | Power Supply Voltage Range | | - | 3.0 | 9.0 | 3.0 | 9.0 | 3.0 | 9.0 | ٧ | | I <sub>SS</sub> | Dynamic Supply Current | f <sub>in</sub> = OSC <sub>in</sub> = 10 MHz,<br>1 V p-p ac coupled sine wave<br>R = 128, A = 32, N = 128 | 3.0<br>5.0<br>9.0 | = | 3.5<br>10<br>30 | Ξ | 3.0<br>7.5<br>24 | = | 3.0<br>7.5<br>24 | mA | | Iss | Quiescent Supply Current | V <sub>in</sub> = V <sub>DD</sub> or V <sub>SS</sub><br>I <sub>out</sub> = 0 μA | 3.0<br>5.0<br>9.0 | = | 800<br>1200<br>1600 | = | 800<br>1200<br>1600 | = | 1600<br>2400<br>3200 | μА | | Vin | Input Voltage — fin, OSCin | Input ac coupled sine wave | - | 500 | _ | 500 | - | 500 | - | mV p- | | V <sub>IL</sub> | Low-Level Input Voltage — fin, OSCin | V <sub>out</sub> ≥2.1 V Input dc<br>V <sub>out</sub> ≥3.5 V coupled<br>V <sub>out</sub> ≥6.3 V square wave | 3.0<br>5.0<br>9.0 | = | 0<br>0<br>0 | Ξ | 0<br>0<br>0 | = | 0 0 | ٧ | | VIH | High-Level Input Voltage — fin, OSCin | V <sub>out</sub> ≤0.9 V Input dc<br>V <sub>out</sub> ≤1.5 V coupled<br>V <sub>out</sub> ≤2.7 V square wave | 3.0<br>5.0<br>9.0 | 3.0<br>5.0<br>9.0 | = | 3.0<br>5.0<br>9.0 | = | 3.0<br>5.0<br>9.0 | = | ٧ | | VIL | Low-Level Input Voltage —<br>except f <sub>in</sub> , OSC <sub>in</sub> | | 3.0<br>5.0<br>9.0 | = | 0.9<br>1.5<br>2.7 | = | 0.9<br>1.5<br>2.7 | = | 0.9<br>1.5<br>2.7 | ٧ | | VIH | High-Level Input Voltage — except fin, OSCin | | 3.0<br>5.0<br>9.0 | 2.1<br>3.5<br>6.3 | = | 2.1<br>3.5<br>6.3 | = | 2.1<br>3.5<br>6.3 | = | ٧ | | lin | Input Current (fin, OSCin) | Vin=VDD or VSS | 9.0 | ± 2.0 | ±50 | ± 2.0 | ± 25 | ±2.0 | ± 22 | μА | | IIL | Input Leakage Current<br>(all inputs except f <sub>in</sub> , OSC <sub>in</sub> ) | Vin = VSS | 9.0 | - | -0.3 | - | -0.1 | - | -1.0 | μА | | ΙН | Input Leakage Current<br>(all inputs except f <sub>in</sub> , OSC <sub>in</sub> ) | V <sub>in</sub> = V <sub>DD</sub> | 9.0 | - | 0.3 | - | 0.1 | - | 1.0 | μА | | Gin | Input Capacitance | | - | _ | 10 | _ | 10 | _ | 10 | pF | | V <sub>OL</sub> | Low-Level Output Voltage —<br>OSCout | I <sub>out</sub> = 0 μA<br>V <sub>in</sub> = V <sub>DD</sub> | 3.0<br>5.0<br>9.0 | = | 0.9<br>1.5<br>2.7 | Ξ | 0.9<br>1.5<br>2.7 | = | 0.9<br>1.5<br>2.7 | V | | VOH | High-Level Output Voltage —<br>OSCout | I <sub>out</sub> = 0 μA<br>Vin = VSS | 3.0<br>5.0<br>9.0 | 2.1<br>3.5<br>6.3 | = | 2.1<br>3.5<br>6.3 | = | 2.1<br>3.5<br>6.3 | Ξ | ٧ | (continued) <sup>†</sup>Power Dissipation Temperature Derating: Plastic DIP: -12 mW/°C from 65 to 85°C SOG Package: -7.0 mW/°C from 65 to 85°C # ELECTRICAL CHARACTERISTICS (continued) | | | | V <sub>DD</sub> | -40 | -40°C | | 25°C | | 85°C | | |--------|--------------------------------------------------------------|----------------------------------------------------------------------------------|-------------------|------------------------|----------------------|------------------------|----------------------|------------------------|----------------------|------| | Symbol | Parameter | Test Conditions | v | Min | Max | Min | Max | Min | Max | Unit | | VOL | Low-Level Output Voltage —<br>Other Outputs | I <sub>out</sub> = 0 μA | 3.0<br>5.0<br>9.0 | = | 0.05<br>0.05<br>0.05 | = | 0.05<br>0.05<br>0.05 | = | 0.05<br>0.05<br>0.05 | V | | VOH | High-Level Output Voltage —<br>Other Outputs | I <sub>out</sub> ≈ 0 μA | 3.0<br>5.0<br>9.0 | 2.95<br>4.95<br>8.95 | = | 2.95<br>4.95<br>8.95 | = | 2.95<br>4.95<br>8.95 | _ | . V | | lOL | Low-Level Sinking Current<br>— Modulus Control (MC) | V <sub>out</sub> = 0.3 V<br>V <sub>out</sub> = 0.4 V<br>V <sub>out</sub> = 0.5 V | 3.0<br>5.0<br>9.0 | 1.3<br>1.9<br>3.8 | = | 1.1<br>1.7<br>3.3 | = | 0.66<br>1.08<br>2.1 | = | mA | | ЮН | High-Level Sourcing Current — Modulus Control (MC) | V <sub>out</sub> = 2.7 V<br>V <sub>out</sub> = 4.6 V<br>V <sub>out</sub> = 8.5 V | 3.0<br>5.0<br>9.0 | -0.6<br>-0.9<br>-1.5 | = | -0.5<br>-0.75<br>-1.25 | = | -0.3<br>-0.5<br>-0.8 | _ | mA | | loL | Low-Level Sinking Current<br>— Lock Detect (LD) | V <sub>out</sub> = 0.3 V<br>V <sub>out</sub> = 0.4 V<br>V <sub>out</sub> = 0.5 V | 3.0<br>5.0<br>9.0 | 0.25<br>0.64<br>1.3 | = | 0.2<br>0.51<br>1.0 | = | 0.15<br>0.36<br>0.7 | | mA | | ІОН | High-Level Sourcing Current — Lock Detect (LD) | V <sub>out</sub> = 2.7 V<br>V <sub>out</sub> = 4.6 V<br>V <sub>out</sub> = 8.5 V | 3.0<br>5.0<br>9.0 | -0.25<br>-0.64<br>-1.3 | = | -0.2<br>-0.51<br>-1.0 | = | -0.15<br>-0.36<br>-0.7 | _ | mA | | lOL | Low-Level Sinking Current — Other Outputs | V <sub>out</sub> = 0.3 V<br>V <sub>out</sub> = 0.4 V<br>V <sub>out</sub> = 0.5 V | 3.0<br>5.0<br>9.0 | 0.44<br>0.64<br>1.3 | = | 0.35<br>0.51<br>1.0 | = | 0.22<br>0.36<br>0.7 | | mA | | IOH | High-Level Sourcing Current — Other Outputs | V <sub>out</sub> = 2.7 V<br>V <sub>out</sub> = 4.6 V<br>V <sub>out</sub> = 8.5 V | 3.0<br>5.0<br>9.0 | -0.44<br>-0.64<br>-1.3 | = | -0.35<br>-0.51<br>-1.0 | | -0.22<br>-0.36<br>-0.7 | | mA | | loz | Output Leakage Current Vout = VDD or VSS Output in Off State | | 9.0 | - | ± 0.3 | | ± 0.1 | - | ± 1.0 | μА | | Cout | Output Capacitance — PDout | PD <sub>out</sub> — Three-State | _ | - | 10 | - | 10 | | 10 | pF | # AC ELECTRICAL CHARACTERISTICS ( $C_L = 50 \text{ pF}$ , Input $t_f = t_f = 10 \text{ ns}$ ) | Symbol | Parameter | Figure<br>No. | V <sub>DD</sub><br>V | Guaranteed Limit<br>25°C | Guaranteed Limit<br>-40°C to 85°C | Unit | |------------------|---------------------------------------------------------------------------------|---------------|----------------------|------------------------------------|------------------------------------|------| | tPLH, tPHL | Maximum Propagation Delay, f <sub>in</sub> to MC | 1, 6 | 3.0<br>5.0<br>9.0 | 110<br>60<br>35 | 120<br>70<br>40 | ns | | t <sub>W</sub> | Output Pulse Width, $\phi_R$ , $\phi_V$ , and LD with $f_R$ in Phase with $f_V$ | 2, 6 | 3.0<br>5.0<br>9.0 | 25 to 200<br>20 to 100<br>10 to 70 | 25 to 260<br>20 to 125<br>10 to 80 | ns | | tтьн | Maximum Output Transition Time, MC | 3, 6 | 3.0<br>5.0<br>9.0 | 115<br>60<br>40 | 115<br>75<br>60 | ns | | <sup>†</sup> THL | Maximum Output Transition Time, MC | 3, 6 | 3.0<br>5.0<br>9.0 | 60<br>34<br>30 | 70<br>45<br>38 | ns | | tTLH, tTHL | Maximum Output Transition Time, LD | 3, 6 | 3.0<br>5.0<br>9.0 | 180<br>90<br>70 | 200<br>120<br>90 | ns | | ttlh, tthl | Maximum Output Transition Time, Other Outputs | 3, 6 | 3.0<br>5.0<br>9.0 | 160<br>80<br>60 | 175<br>100<br>65 | ns | | t <sub>su</sub> | Minimum Set-Up Time, Data to ST | 4 | 3.0<br>5.0<br>9.0 | 10<br>10<br>10 | = | ns | | t <sub>su</sub> | Minimum Set-Up Time, Address to ST | 4 | 3.0<br>5.0<br>9.0 | 25<br>20<br>15 | _ | ns | (continued) # AC ELECTRICAL CHARACTERISTICS (continued) | Symbol | Parameter | Figure<br>No. | V <sub>DD</sub> | Guaranteed Limit<br>25°C | Guaranteed Limit<br>-40°C to 85°C | Unit | |----------------|----------------------------------|---------------|-------------------|--------------------------|-----------------------------------|------| | th | Minimum Hold Time, Address to ST | 4 | 3.0<br>5.0<br>9.0 | 10<br>10<br>10 | = | ns | | th | Minimum Hold Time, Data to ST | 4 | 3.0<br>5.0<br>9.0 | 25<br>20<br>15 | = | ns | | t <sub>w</sub> | Minimum Input Pulse Width, ST | 5 | 3.0<br>5.0<br>9.0 | 40<br>30<br>20 | = | ns | # SWITCHING WAVEFORMS Figure 3. Figure 5. Figure 2. <sup>\*</sup> Includes all probe and fixture capacitance. Figure 6. Test Circuit FREQUENCY CHARACTERISTICS (Voltages Referenced to VSS, CL = 50 pF, Input tr = tr = 10 ns unless otherwise specified) | | | | $v_{DD}$ | -40 | 0°C | 25 | °C | 85 | °C | | |--------|------------------------------|----------------------------------------------------------------------------------------------|-------------------|-----|-----------------|-----|-----------------|-----|-----------------|------| | Symbol | Parameter | Test Conditions | V | Min | Max | Min | Max | Min | Max | Unit | | fi | Input Frequency (fin, OSCin) | $R \ge 8$ , $A \ge 0$ , $N \ge 8$<br>$V_{in} = 500$ mV p-p ac coupled sine wave | 3.0<br>5.0<br>9.0 | _ | 6.0<br>15<br>15 | = | 6.0<br>15<br>15 | _ | 6.0<br>15<br>15 | MHz | | | | $R \ge 8$ , $A \ge 0$ , $N \ge 8$<br>$V_{in} = 1.0 \text{ V p-p}$ ac coupled sine wave | 3.0<br>5.0<br>9.0 | _ | 12<br>22<br>25 | = | 12<br>20<br>22 | = | 7.0<br>20<br>22 | MHz | | | | $R \ge 8$ , $A \ge 0$ , $N \ge 8$<br>$V_{in} = V_{DD}$ to $V_{SS}$<br>dc coupled square wave | 3.0<br>5.0<br>9.0 | | 13<br>25<br>25 | | 12<br>22<br>25 | _ | 8.0<br>22<br>25 | MHz | NOTE: Usually, the PLL's propagation delay from f<sub>in</sub> to MC plus the set–up time of the prescaler determines the upper frequency limit of the system. The upper frequency limit is found with the following formula: f = P/(t<sub>p</sub> + t<sub>Set</sub>) where f is the upper frequency in Hz, P is the lower of the dual–modulus prescaler ratios, t<sub>p</sub> is the f<sub>in</sub> to MC propagation delay in seconds, and t<sub>Set</sub> is the prescaler set–up time in seconds. For example, with a 5 V supply, the f<sub>in</sub> to MC delay is 70 ns. If the MC12028A prescaler is used, the set–up time is 16 ns. Thus, if the 64/65 ratio is utilized, the upper frequency limit is f = P/(t<sub>p</sub> + t<sub>Set</sub>) = 64/(70 + 16) = 744 MHz. V<sub>H</sub> = High voltage level. NOTE: The PD<sub>out</sub> generates error pulses during out-of-lock conditions. When locked in phase and frequency, the output is high impedance and the voltage at that pin is determined by the low-pass filter capacitor. Figure 7. Phase/Frequency Detectors and Lock Detector Output Waveforms V<sub>L</sub> = Low voltage level. <sup>\*</sup> At this point, when both fR and fy are in phase, the output is forced to near mid supply. ### PIN DESCRIPTIONS ### **INPUT PINS** ### **D0 - D3** # Data Inputs (Pins 2, 1, 20, 19) Information at these inputs is transferred to the internal latches when the ST input is in the high state. D3 (Pin 19) is the most significant bit. ### f<sub>in</sub> Frequency Input (Pin 3) Input to $\div N$ portion of synthesizer $f_{in}$ is typically derived from loop VCO and is AC coupled into Pin 3. For larger amplitude signals (standard CMOS – logic levels) DC coupling may be used. # OSCin/OSCout Reference Oscillator Input/Output (Pins 7 and 8) These pins form an on–chip reference oscillator when connected to terminals of an external parallel resonant crystal. Frequency setting capacitors of appropriate value must be connected from $OSC_{in}$ to ground and $OSC_{out}$ to ground. $OSC_{in}$ may also serve as input for an externally–generated reference signal. This signal is typically AC coupled to $OSC_{in}$ , but for larger amplitude signals (standard CMOS–logic levels) DC coupling may also be used. In the external reference mode, no connection is required to $OSC_{out}$ . # A0 - A2 Address Inputs (Pins 9, 10, 11) A0, A1 and A2 are used to define which latch receives the information on the data input lines. The addresses refer to the following latches. | A2 | A1 | A0 | Selected | Function | D0 | D1 | D2 | D3 | |----|----|----|----------|----------------|----|----|----|----| | 0 | 0 | 0 | Latch 0 | ÷ A Bits | 0 | 1 | 2 | 3 | | 0 | 0 | 1 | Latch 1 | ÷ A Bits | 4 | 5 | 6 | _ | | 0 | 1 | 0 | Latch 2 | ÷ N Bits | 0 | 1 | 2 | 3 | | 0 | 1 | 1 | Latch 3 | ÷ N Bits | 4 | 5 | 5 | 7 | | 1 | 0 | 0 | Latch 4 | ÷ N Bits | 8 | 9 | | | | 1 | 0 | 1 | Latch 5 | Reference Bits | 0 | 1 | 2 | 3 | | 1 | 1 | 0 | Latch 6 | Reference Bits | 4 | 5 | 6 | 7 | | 1 | 1 | 1 | Latch 7 | Reference Bits | 8 | 9 | 10 | 11 | # ST Strobe Transfer (Pin 12) The rising edge of strobe transfers data into the addressed latch. The falling edge of strobe latches data into the latch. This pin should normally be held low to avoid loading latches with invalid data. ### **OUTPUT PINS** ### **PDout** ### Single-ended Phase Detector Output (Pin 5) Three-state output of phase detector for use as loop error signal. Frequency fy>fR or fy Leading: Negative Pulses Frequency fy<fR or fy Lagging: Negative Pulses Frequency fv=fR and Phase Coincidence: High-Impedance State ### LD ### Lock Detector (Pin 13) High level when loop is locked (fR, fV of same phase and frequency). Pulses low when loop is out of lock. ### MC ### **Modulus Control (Pin 14)** Signal generated by the on–chip control logic circuitry for controlling an external dual-modulus prescaler. The modulus control level is low at beginning of a count cycle and remains low until the ÷A counter has counted down from its programmed value. At this time, modulus control goes high and remains high until the ÷N counter has counted the rest of the way down from its programmed value (N – A additional counter since both ÷N and ÷A are counting down during the first portion of the cycle). Modulus control is then set back low, the counters preset to their respective programmed values, and the above sequence repeated. This provides for a total programmable divide value ( $N_T$ ) = $N \cdot P \div A$ where P and $P \div 1$ represent the dual-modulus prescaler divide values respectively for high and low modulus control levels. N the number programmed into the ÷N counter and A the number programmed into the ÷A counter. ### fv # ÷N Counter Output (Pin 15) This pin is the output of the $\div N$ counter that is internallly connected to the phase detector input. With this output available, the $\div N$ counter can be used independently. ### φV, φR Phase Detector Outpiuts (Pins 16 adn 17) These phase detector outputs can be combined externally for a loop error signal. A single–ended output is also available for this purpose (see PD<sub>out</sub>). If frequency $f_V$ is greater than $f_R$ or if the phase of $f_V$ is leading, then error information is provided by $\phi_V$ pulsing low $\phi_R$ remains essentially high. If the frequency $f_V$ is less than $f_R$ or if the phase of $f_V$ is lagging, then error information is provided by $\phi_R$ pulsing low $\phi_V$ remains essentially high. If the frequency of $f_V = f_R$ and both are in phase, then both $\phi_V$ and $\phi_R$ remain high except for a small minimum time period when both pulse low in phase. ### f<sub>R</sub> ÷R Counter Output (Pin 18) This is the output of the $\div$ R counter that is internally connected to the phase detector input. With this output available, the $\div$ R counter can be used independently. ### **POWER SUPPLY PINS** ### VSS Ground (Pin 4) Circuit Ground ### VDD Positive Power Supply (Pin 6) The positive supply voltage may range from 3.0 to 9.0 V with respect to VSS. ### **DESIGN CONSIDERATIONS** ### PHASE-LOCKED LOOP -- LOW-PASS FILTER DESIGN $$ω_{\Pi} = \sqrt{\frac{K_{\Phi}K_{VCO}}{NR_{1}C}}$$ $$\zeta = \frac{Nω_{\Pi}}{2K_{\Phi}K_{VCO}}$$ $$F(s) = \frac{1}{R_{1}CC}$$ B) $$PD_{out}$$ $R_1$ $R_2$ $\Phi_V$ $R_1$ $R_2$ $R_2$ $\Phi_V$ $R_1$ $R_2$ $R_2$ $R_2$ $R_2$ $R_2$ $R_3$ $\Phi_V$ $\Phi_$ $$ω_{\Pi} = \sqrt{\frac{K_{\phi}K_{VCO}}{NC(R_1 + R_2)}}$$ $$\zeta = 0.5 ω_{\Pi} \left(R_2C + \frac{N}{K_{\phi}K_{VCO}}\right)$$ $$F(s) = \frac{R_2sC + 1}{(R_1 + R_2)sC + 1}$$ $$ω_{\Pi} = \sqrt{\frac{K_{\Phi}K_{VCO}}{NCR_{1}}}$$ $$\zeta = \frac{ω_{\Pi}R_{2}C}{2}$$ ASSUMING GAIN A IS VERY LARGE, THEN: NOTE: Sometimes R<sub>1</sub> is split into two series resistors, each R<sub>1</sub> $\div$ 2. A capacitor C<sub>C</sub> is then placed from the midpoint to ground to further filter $\phi_V$ and $\phi_R$ . The value of C<sub>C</sub> should be such that the corner frequency of this network does not significantly affect $\omega_R$ . ### DEFINITIONS: N = Total Division Ratio in feedback loop $K_{\phi}$ (Phase Detector Gain) = $V_{DD}/4\pi$ for $PD_{out}$ $K_{\phi}$ (Phase Detector Gain) = $V_{DD}/2\pi$ for $\phi_V$ and $\phi_R$ $$K_{VCO} (VCO Gain) = \frac{2\pi \Delta f_{VCO}}{\Delta V_{VCO}}$$ for a typical design $w_{\Omega}$ (Natural Frequency) = $\frac{2\pi fr}{10}$ (at phase detector input) Damping Factor: $\zeta = 1$ # RECOMMENDED READING: Gardner, Floyd M., Phaselock Techniques (second edition). New York, Wiley-Interscience, 1979. Manassewitsch, Vadim, Frequency Synthesizers: Theory and Design (second edition). New York, Wiley-Interscience, 1980. Blanchard, Alain, Phase-Locked Loops: Application to Coherent Receiver Design. New York, Wiley-Interscience, 1976. Egan, William F., Frequency Synthesis by Phase Lock. New York, Wiley-Interscience, 1981. Rohde, Ulrich L., Digital PLL Frequency Synthesizers Theory and Design. Englewood Cliffs, NJ, Prentice-Hall, 1983. Berlin, Howard M., Design of Phase-Locked Loop Circuits, with Experiments. Indianapolis, Howard W. Sams and Co., 1978. Kinley, Harold, The PLL Synthesizer Cookbook. Blue Ridge Summit, PA, Tab Books, 1980. AN535, Phase-Locked Loop Design Fundamentals, Motorola Semiconductor Products, Inc., 1970. AR254, Phase-Locked Loop Design Articles, Motorola Semiconductor Products, Inc., Reprinted with permission from *Electronic Design*, 1987. ### DESIGN CONSIDERATIONS ### CRYSTAL OSCILLATOR CONSIDERATIONS The following options may be considered to provide a reference frequency to Motorola's CMOS frequency synthesizers. The most desirable is discussed first. ### Use of a Hybrid Crystal Oscillator Commercially available temperature—compensated crystal oscillators (TCXOs) or crystal—controlled data clock oscillators provide very stable reference frequencies. An oscillator capable of sinking and sourcing 50 $\square A$ at CMOS logic levels may be direct or DC coupled to OSC $_{in}$ . In general, the highest frequency capability is obtained utilizing a direct coupled square wave having a rail—to—rail (VDD to VSS) voltage swing. If the oscillator does not have CMOS logic levels on the outputs, capacitive or AC coupling of OSC $_{in}$ may be used. OSC $_{out}$ , an unbuffered output, should be left floating. For additional information about TCXOs and data clock oscillators, please consult the latest version of the *eem Electronic Engineers Master Catalog*, the *Gold Book*, or similar publications. # Design an Off-Chip Reference The user may design and off–chip crystal oscillator using ICs specifically developed for crystal oscillator applications, such as the ML12061 MECL device. The reference signal from the MECL device is AC coupled to OSC<sub>in</sub>. For large amplitude signals (standard CMOS logic levels), DC coupling is used. OSC<sub>out</sub>, an unbuffered output, should be left floating. In general, the highest frequency capability is obtained with a direct–coupled square wave having rail–to–rail voltage swing. # Use of the On-Chip Oscillator Circuitry The on–chip amplifier (a digital inverter) along with an appropriate crystal may be used to provide a reference source frequency. A fundamental mode crystal, parallel resonant at the desired operating frequency, should be connected as shown in Figure 8. For $V_{DD} = 5.0$ V, the crystal should be specified for a loading capacitance. $C_L$ , which does not exceed 32 pF for frequencies to approximately 8.0 MHz, 20 pF for frequencies in the area of 8.0 to 15 MHz, and 10 pF for higher frequencies. These are guidelines that provide a reasonable compromise between IC capacitance, drive capability, swamping variations stray in IC input/output capacitance, and realistic $C_L$ values. The shunt load capacitance, $C_L$ , presented across the crystal can be estimated to be: $$C_L = \frac{C_{in}C_{out}}{C_{in} + C_{out}} + C_a + C_o + \frac{C1 \cdot C2}{C1 + C2}$$ where C<sub>in</sub> = 5.0pF (See Figure 9) C<sub>out</sub> = 6.0pF (See Figure 9) C<sub>a</sub> = 1.0pF (See Figure 9) C<sub>O</sub> = the crystal's holder capacitance (See Figure 10) C1 and C2 = external capacitors (See Figure 8) The oscillator can be "trimmed" on—frequency by making a portion or all of C1 variable. The crystal and associated components must be located as close as possible to the OSC<sub>in</sub> and OSC<sub>out</sub> pins to minimize distortion, stray capacitance, stray inductance, and startup stabilization time. In some cases, stray capacitance should be added to the value for C<sub>in</sub> and C<sub>out</sub>. Power is dissipated in the effective series resistance of the crystal, $R_e$ . In Figure 10 The drive level specified by the crystal manufacturer is the maximum stress that a crystal can withstand without damaging or excessive shift in frequency. R1 in Figure 8 limits the drive level. The use of R1 may not be necessary in some cases (i.e. R1 = 0 ohms). To verify that the maximum DC supply voltage does not overdrive the crystal, monitor the output frequency as a function of voltage at OSC<sub>out</sub>. (care should be taken to minimize loading.) the frequency should increase very slightly as the dc supply voltage is increased. An overdriven crystal will decrease in frequency or become unstable with an increase in supply voltage. The operating supply voltage must be reduced or R1 must be increased in value if the overdrive condition exists. The user should note that the oscillator start—up time is proportional to the value of R1. Through the process of supplying crystals for use with CMOS inverters, many crystal manufacturers have developed expertise in CMOS oscillator design with crystals. Discussions with such manufacturers can prove very helpful. See Table 1. \* May be deleted in certain cases. See text. Figure 8. Pierce Crystal Oscillator Circuit Figure 9. Parasitic Capacitances of the Amplifier NOTE: Values are supplied by crystal manufacturer (parallel resonant crystal). Figure 10. Equivalent Crystal Networks Table 1. Partial List of Crystal Manufacturers | Name | Address | Phone | | | |------------------------------------------------|--------------------------------------------------------------------------------|----------------------------------|--|--| | United States Crystal Corp.<br>Crystek Crystal | 3605 McCart Ave., Ft. Worth, TX 76110<br>2351 Crystal Dr., Ft. Myers, FL 33907 | (817) 921-3013<br>(813) 936-2109 | | | | Statek Corp. | 512 N. Main St., Orange, CA 92668 | (714) 639-7810 | | | NOTE: Lans date cannot recommend one supplier over another and in no way suggests that this is a complete listing of crystal manufacturers. ### RECOMMENDED READING Technical Note TN-24 Statek Corp. Technical Note TN-7 Statek Corp. E. Hafner, "The Piezoelectric Crystal Unit – Definitions and Method of Measurement", *Proc. iEEE*, Vol 57, No 2 Feb, 1969 D. Kemper, L. Rosine, "Quartz Crystals for Frequency Control", Electro–Tecchnology, June 1969 P.J. Ottowitz, "AGuide to Crystal Selection", *Electronic* Design, May 1966 ### **DUAL-MODULUS PRESCALING** The technique of dual-modulus prescaling is well established as a method of acheiving high performance frequency synthesizer operation at high frequencies. Basically, the approach allows relatively low-frequency programmable counters to be used as high-frequency programmable counters with speed capability of several hundred MHz. This is possible without the sacrifice in system resolution and performance that results if a fixed (single-modulus) divider is used for the prescaler. In dual-modulus prescaling, the lower speed counters must be uniquely configured. Special control logic is necessary to select the divide value P or $P \div 1$ in the prescaler for the required amount of time (see modullus control definition). Lansdale's dual-modulus frequency synthesizers contain this feature and can be used with a variety of dual-modulus prescalers to allow speed, complexity and cost to be tailored to the system requirements. Prescalers having P, P = 1 divide values in the range of $\div 3/\div 4$ to $\div 128/\div 129$ can be controlled by most Lansdale frequency synthesizers. Several dual-modulus prescaler approaches suitable for use with the ML145146 are: | ML12009 | ÷5/÷6 | 440 MHz | |---------|--------------------|---------| | ML12011 | ÷8/÷9 | 500 MHz | | ML12013 | ÷10/÷11 | 500 MHz | | ML12015 | ÷32/÷33 | 225 MHz | | ML12016 | ÷40/÷41 | 225 MHz | | ML12017 | ÷64/÷65 | 225 MHz | | ML12018 | ÷128/÷129 | 520 MHz | | ML12032 | ÷64/65 or ÷128/129 | 1.1 GHz | ### **DESIGN GUIDELINES** The system total divide value. N<sub>total</sub> (N<sub>T</sub>) will be dictated by the application. i.e., N is the number programmed into the ÷N counter, A is the number programmed into the $\div A$ counter, P and P $\div$ 1 are the two selectable divide ratios available in the dual-modulus prescalers. To have a range of NT values in sequence, the ÷A counter is programmed from zero through P ÷ 1 for a particular value N in the ÷N counter. N is then incremented to the N $\div$ 1, and the $\div$ A is sequenced from 0 through P $\div$ 1 again. There are minimum and maximum values that can be achieved for N<sub>T</sub>. These values are a function of P and the size of the $\div N$ and $\div A$ counters. The constraint $N \ge A$ always applies. If $A_{max} = P - 1$ , then $N_{min} \ge P - 1$ . Then NTmin = (P - 1) P + A or (P - 1)P since A is free to assume the value of 0. $N_{Tmax} \div N_{max} \cdot P + A_{max}$ To maximize system frequency capability, the dual–modulus prescaler output must go from low to high after each group of P or P-1 input cycles. The prescaler should divide by P when its modulus control line is high and by P-1 when the modulus control is low. For the maximum frequency into the prescaler (fvcomax), the value used for P must be large enough such that: - 1. f<sub>VCO</sub> max divided by P may not exceed the frequency capability of $f_{in}$ (input to the $\div N$ and $\div A$ counters). - 2. The period of fVCO divided by P must be greater than the sum of the times: - a. Propagation delay through the dual modulus prescaler. - b. Prescaler setup or release time relative to its modulus control signal. - c. Propagation time from fin to the modulus control output for the frequency synthesizer device. A sometimes useful simplification in the programming code can be achieved by choosing the values for P of 8, 16, 32, or 64. For these cases, the desired value of N<sub>T</sub> results when N<sub>T</sub> in binary is used as the program code to the ÷N and ÷A counters treated in the following manner: - 1. Assume the $\div A$ counter contains "a" bits where $2^{a} \ge P$ . - 2. Always program all higher order ÷A counter bits above "a" to 0 - 3. Assume the $\div N$ counter and the $\div A$ counter (with all the higher order bits above "a" ignored) combined into a single binary counter of n + a bits in length (n =number of divider stages in the ÷N counter). The MSB of this "hypothetical" counter is to correspond to the MSB of ÷N and the LSB is to correspond to the LSB of ÷A. The system divide value, N<sub>T</sub>, now results when the value of NT in binary is used to program the "new" n + a bit counter. By using the two devices, several dual-modulus values are achievable (shown in Figure 11). ### **APPLICATION** The features of the ML145146 permit bus operation with a dedicated wire needed only for the strobe input. In a microprocessor—controlled system this strobe input is accessed when the phase lock loop is addressed. The remaining data and address inputs will directly interface to the microprocessor's data and address buses. The device architecture allows the user to establish any integer reference divide value between 3 and 4095. The wide selection of $\div R$ values permits a high degree of flexibility in choosing the reference oscillator frequency. As a result the reference oscillator can frequently be chosen to serve multiple system functions such as a second local oscillator in a receiver design or a microprocessor system clock. Typical applications that take advantage of these ML145146 features including the dual modulus capability are shown in Figures 12, 13 and 14. NOTE: ML12009, ML12011 and ML12013 are pin equivalent. ML12015, ML12016 and ML12017 are pin equivalent. Figure 11. Dual Modulus Values - For FM: Channel spacing = f<sub>R</sub> = 25 kHz, R = 160. For AM: Channel spacing = f<sub>R</sub> = 1 kHz, R = 4000. - Various channel spacings and reference oscillator frequencies can be chosen since any R value from 3 to 4095 can be established. - Data and address lines are inactive and high impedance when pin 12 is low. Their interface with the controller may therefore be shared with other system functions if desired. Figure 12. FM/AM Broadcast Radio Synthesizer - - 1. Reciever I.F = 10.7 MHz, low side injection. - 2. Duplex operation with 5 MHz receive/transmit separation. - 3. f<sub>R</sub> = 25 kHz, + R chosen to correspond with desired reference oscillator frequency. - 4. $N_{total} = 17,733$ to $17,758 = N \cdot P + A$ ; N = 227, A = 5 to 30 for P = 64. Figure 13. Synthesizer for UHF Mobil Radio Telephone Channels Demonstrates Use of the ML145146 in Microprocessor/Microcomputer Controlled Systems Operating to Several Hundred MHz ### NOTES: - 1. Receiver 1st I.F. = 45 MHz, low side injection; Receiver 2nd I.F. = 11.7 MHz, low side injection. - 2. Duplex operation with 45 MHz receive/transmit separation. - 3. $f_R = 7.5 \text{ kHz}$ , + R = 1480. - 4. $N_{total} = N \cdot 32 + A = 27,501$ to 28,166: N = 859 to 880; A = 0 to 31. - 5. Only one implementation is shown. Various other configurations and dual-modulus prescaling values to ÷128/÷129 are possible. Figure 14. 666 Channel, Computer Controlled, Mobile Radio Telephone Synthesizer for 800 MHz Cellular Radio Systems Lansdale Semiconductor reserves the right to make changes without further notice to any products herein to improve reliability, function or design. Lansdale does not assume any liability arising out of the application or use of any product or circuit described herein; neither does it convey any license under its patent rights nor the rights of others. "Typical" parameters which may be provided in Lansdale data sheets and/or specifications can vary in different applications, and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by the customer's technical experts. Lansdale Semiconductor is a registered trademark of Lansdale Semiconductor, Inc.