

# 3.3V CMOS 18-BIT TO 36-BIT REGISTERED BUS EXCHANGER WITH 3-STATE OUTPUTS AND BUS-HOLD

# IDT74ALVCHG162282

# **FEATURES:**

- 0.5 MICRON CMOS Technology
- Typical tsk(0) (Output Skew) < 250ps
- ESD > 2000V per MIL-STD-883, Method 3015;
  - > 200V using machine model (C = 200pF, R = 0)
- 0.40mm pitch TVSOP package
- Commercial range of 0°C to +70°C
- $Vcc = 3.3V \pm 0.3V$ , Normal Range
- CMOS power levels (0.4µW typ. static)
- Rail-to-Rail output swing for increased noise margin
- Low switching noise

# **APPLICATIONS:**

- · SDRAM Modules
- · PC Motherboards
- Workstations

# **DESCRIPTION:**

This 18-bit to 36-bit registered bus exchanger is manufactured using advanced dual metal CMOS technology. The ALVCHG162282 is intended for use in applications in which data must be transferred from a narrow highspeed bus to a wide lower-frequency bus.

The ALVCHG162282 provides synchronous data exchange between the two ports. Data is stored in the internal registers on the low-to-high transition of the clock (CLK) input. For data transfer in the B-to-A direction, the select ( $\overline{SEL}$ ) input selects 1B or 2B data for the A outputs. For data transfer in the A-to-B direction, a two-stage pipeline is provided in the 1B path, with a single storage register in the 2B path. Data flow is controlled by the active-low output enable ( $\overline{OE}$ ) and the direction-control (DIR) input. The DIR control pin is registered to synchronize the bus direction changes with the clock.

A port outputs have equivalent  $50\Omega$  series resistors. B port outputs have equivalent  $20\Omega$  series resistors.

The switching characteristics in this spec, are based on 25pF (A Port) and 80pF (B Port) loads, but production test is accomplished with the standard 50pF load.

The ALVCHG162282 has "bus-hold" which retains the inputs' last state whenever the input bus goes to a high impedance. This prevents floating inputs and eliminates the need for pull-up/down resistors.

# FUNCTIONAL BLOCK DIAGRAM



COMMERCIAL TEMPERATURE RANGE

JULY 2000

# **PIN CONFIGURATION**



TVSOP TOP VIEW

# ABSOLUTE MAXIMUM RATINGS (1)

| Symbol     | Description                                     | Max.               | Unit |
|------------|-------------------------------------------------|--------------------|------|
| VTERM(2)   | Terminal Voltage with Respect to GND            | - 0.5 to + 4.6     | ٧    |
| VTERM(3)   | Terminal Voltage with Respect to GND            | - 0.5 to Vcc + 0.5 | ٧    |
| Tstg       | Storage Temperature                             | - 65 to + 150      | °C   |
| lout       | DC Output Current                               | - 50 to + 50       | mA   |
| lık        | Continuous Clamp Current,<br>VI < 0 or VI > VCC | ± 50               | mA   |
| Іок        | Continuous Clamp Current, Vo < 0                | - 50               | mA   |
| Icc<br>Iss | Continuous Current through each Vcc or GND      | ±100               | mA   |

#### NOTES:

- Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.
- 2. Vcc terminals.
- 3. All terminals except Vcc.

# CAPACITANCE (T<sub>A</sub> = +25°C, f = 1.0MHz)

| Symbol | Parameter <sup>(1)</sup>               | Conditions        | Тур. | Max. | Unit |
|--------|----------------------------------------|-------------------|------|------|------|
| CIN    | Control Inputs                         | VIN = Vcc or GND  | 4    | _    | pF   |
| Соит   | Output Capacitance                     | Vout = 0V         | 7    | _    | pF   |
| CI/O   | I/O Port Capacitance<br>(A or B ports) | Vout = Vcc or GND | 8.5  |      | pF   |

### NOTE:

1. As applicable to the device type.

# PIN DESCRIPTION

| Pin Names | Description                                   |
|-----------|-----------------------------------------------|
| ŌĒ        | 3-State Output Enable Input (Active LOW)      |
| CLK       | Register Input Clock                          |
| SEL       | Select Input                                  |
| Ax        | Data Inputs <sup>(1)</sup> or 3-State Outputs |
| хВх       | Data Inputs <sup>(1)</sup> or 3-State Outputs |
| DIR       | Direction Control Input                       |

### NOTE

 These pins have "Bus-Hold." All other pins are standard inputs, outputs, or I/Os.

# FUNCTION TABLES(1)

# A-TO-B STORAGE ( $\overline{OE} = L$ , DIR = H)

#### Inputs Outputs SEL CLK Ax 1Bx 2Bx $1B_0^{(2)}$ $2B_0^{(2)}$ Н Χ Χ L $\uparrow$ L L(3)L $H^{(3)}$ L Н Н

# **OUTPUT ENABLE**

|          | Inputs |     |     |                               | puts                                            |
|----------|--------|-----|-----|-------------------------------|-------------------------------------------------|
| CLK      | ŌĒ     | SEL | DIR | Ax                            | 1Bx, 2Bx                                        |
| <b>↑</b> | Н      | Χ   | Х   | Z                             | Z                                               |
| <b>↑</b> | L      | L   | Н   | Z                             | Active                                          |
| <b>↑</b> | L      | L   | L   | Active                        | Z                                               |
| Х        | L      | Н   | Χ   | A <sub>0</sub> <sup>(2)</sup> | 1B <sub>0</sub> -2B <sub>0</sub> <sup>(2)</sup> |

# B-TO-A STORAGE ( $\overline{OE} = L$ , DIR = L)

|     | Inputs   |     |              |                  |  |
|-----|----------|-----|--------------|------------------|--|
| SEL | CLK      | 1Вх | 2 <b>B</b> x | Ах               |  |
| Н   | <b>↑</b> | Χ   | L            | L(4)             |  |
| Н   | <b>↑</b> | Х   | Н            | H <sup>(4)</sup> |  |
| L   | <b>↑</b> | L   | Х            | L                |  |
| L   | <b>↑</b> | Н   | Х            | Н                |  |

#### NOTES:

- 1. H = HIGH Voltage Level
  - L = LOW Voltage Level
  - X = Don't Care
  - Z = High-Impedance
  - ↑ = LOW-to-HIGH Transition
- 2. Output level before indicated steady-state input conditions were established.
- 3. Two CLK edges are needed to propagate the data.
- 4. Two CLK edges are needed to propagate the data. The data is loaded in the first register when SEL is LOW and propagates to the second register when SEL is HIGH.

# DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE(1)

Following Conditions Apply Unless Otherwise Specified:

Operating Condition: TA = 0°C to +70°C

| Symbol               | Parameter                                | Test Co                                             | onditions    | Min. | Typ. <sup>(1)</sup> | Max. | Unit |
|----------------------|------------------------------------------|-----------------------------------------------------|--------------|------|---------------------|------|------|
| VIH                  | Input HIGH Voltage Level                 | Vcc = 3V to 3.6V                                    |              | 2    | _                   | _    | V    |
| VIL                  | Input LOW Voltage Level                  | Vcc = 3V to 3.6V                                    |              | _    | _                   | 0.8  | V    |
| Іін                  | Input HIGH Current <sup>(2)</sup>        | Vcc = 3.6V                                          | VI = VCC     | _    | _                   | ± 5  | μA   |
| lıL                  | Input LOW Current <sup>(2)</sup>         | Vcc = 3.6V                                          | VI = GND     | _    | _                   | ± 5  |      |
| lozн                 | High Impedance Output Current            | Vcc = 3.6V                                          | Vo = Vcc     | _    | _                   | ± 10 | μA   |
| lozl                 | (excludes bus-hold pins)                 |                                                     | Vo = GND     | _    | _                   | ± 10 | μA   |
| VH                   | Input Hysteresis                         | Vcc = 3.3V                                          |              | _    | 100                 | _    | mV   |
| ICCL<br>ICCH<br>ICCZ | Quiescent Power Supply Current           | VCC = 3.6V<br>VIN = GND or VCC                      |              | _    | 0.1                 | 40   | μΑ   |
| Δlcc                 | Quiescent Power Supply Current Variation | One input at Vcc – 0.6V, other inputs at Vcc or GND | Vcc = 3-3.6V | _    |                     | 750  | μΑ   |

### **NOTES**

- Typical values are at Vcc = 3.3V, +25°C ambient.
- 2. For control I/P's only excludes bus-hold current.

# **BUS-HOLD CHARACTERISTICS**

| Symbol       | Parameter <sup>(1)</sup>         | Test Conditions |                | Min. | Typ. <sup>(2)</sup> | Max.  | Unit |
|--------------|----------------------------------|-----------------|----------------|------|---------------------|-------|------|
| Івнн         | Bus-Hold Input Sustain Current   | Vcc = 3.0V      | VI = 2.0V      | - 75 | _                   |       | μA   |
| <b>I</b> BHL |                                  |                 | VI = 0.8V      | 75   | _                   | _     |      |
| Івнно        | Bus-Hold Input Overdrive Current | Vcc = 3.6V      | VI = 0 to 3.6V | _    | _                   | ± 500 | μA   |
| IBHLO        |                                  |                 |                |      |                     |       |      |

### NOTES:

- 1. Pins with Bus-hold are identified in the pin description.
- 2. Typical values are at Vcc = 3.3V, +25°C ambient.

### OUTPUT DRIVE CHARACTERISTICS

| Symbol | Parameter           | Test Con           | ditions <sup>(1)</sup>  | Min.      | Max. | Unit |
|--------|---------------------|--------------------|-------------------------|-----------|------|------|
| Vон    | Output HIGH Voltage | Vcc = 3V to 3.6V   | IOH = - 0.1mA           | Vcc - 0.2 | 1    | V    |
|        | (A port to B port)  | Vcc = 3.0V         | IOH = -8mA              | 2         | _    |      |
|        | (B port to A port)  |                    | IOH = -6mA              | 2         | -    |      |
| Vol    | Output LOW Voltage  | Vcc = 3.0V to 3.6V | I <sub>OL</sub> = 0.1mA | _         | 0.2  | V    |
|        | (A port to B port)  | Vcc = 3.0V         | Iol = 8mA               | _         | 0.8  |      |
|        | (B port to A port)  |                    | IoL = 6mA               | _         | 0.8  |      |

### NOTE:

1. V<sub>I</sub>H and V<sub>I</sub>L must be within the min. or max. range shown in the DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE table for the appropriate V<sub>C</sub>C range. T<sub>A</sub> = 0°C to + 70°C.

# OPERATING CHARACTERISTICS, $T_A = 25$ °C

|        |                                                |                     | Vcc = 3.3V ± 0.3V |      |
|--------|------------------------------------------------|---------------------|-------------------|------|
| Symbol | Parameter                                      | Test Conditions     | Typical           | Unit |
| CPD    | Power Dissipation Capacitance Outputs enabled  | CL = 0pF, f = 10Mhz | 80                | pF   |
| CPD    | Power Dissipation Capacitance Outputs disabled |                     | 60                | pF   |

# SWITCHING CHARACTERISTICS, C<sub>L</sub> = 25pF (A port), 80pF (B port) (1)

|              |                                               | Vcc = 3.3\         | / ± 0.3V |      |
|--------------|-----------------------------------------------|--------------------|----------|------|
| Symbol       | Parameter                                     | Min.               | Max.     | Unit |
| tplh         | Propagation Delay                             | 1.5                | 5        | ns   |
| tphl         | CLK to Ax                                     |                    |          |      |
| tPLH         | Propagation Delay                             | 1.5                | 7.4      | ns   |
| tphl         | CLK to xBx                                    |                    |          |      |
| tpzh         | Output Enable Time                            | 1.5                | 6.3      | ns   |
| tPZL         | CLK to Ax                                     |                    |          |      |
| tpzh         | Output Enable Time                            | 1.5                | 9.4      | ns   |
| tPZL .       | CLK to xBx                                    | 4.5                | ,        |      |
| tPZH         | Output Enable Time  OE to Ax                  | 1.5                | 6        | ns   |
| tPZL<br>tPZH | Output Enable Time                            | 1.5                | 9.5      | ns   |
| tPZH<br>tPZL | OE to xBx                                     | 1.5                | 7.3      | 113  |
| tphz         | Output Disable Time                           | 1.5                | 6.4      | ns   |
| tPLZ         | CLK to Ax                                     |                    |          |      |
| tphz         | Output Disable Time                           | 1.5                | 7.8      | ns   |
| tPLZ         | CLK to xBx                                    |                    |          |      |
| tphz         | Output Disable Time                           | 1.5                | 5        | ns   |
| tPLZ         | OE to Ax                                      |                    |          |      |
| tphz         | Output Disable Time                           | 1.5                | 7.6      | ns   |
| tPLZ         | <del>OE</del> to xBx                          |                    |          |      |
| tsu          | Setup Time, HIGH or LOW, Ax data before CLK↑  | 1.5                | _        | ns   |
| tsu          | Setup Time, HIGH or LOW, xBx data before CLK↑ | 2                  | _        | ns   |
| tsu          | Setup Time, HIGH or LOW, DIR before CLK↑      | 2                  | _        | ns   |
| tsu          | Setup Time, HIGH or LOW, SEL before CLK↑      | 2                  | _        | ns   |
| tн           | Hold Time, HIGH or LOW, Ax data after CLK↑    | 0.3                | _        | ns   |
| tн           | Hold Time, HIGH or LOW, xBx data after CLK↑   | 0.3                | _        | ns   |
| tн           | Hold Time, HIGH or LOW, DIR after CLK↑        | 0.3                | _        | ns   |
| tн           | Hold Time, HIGH or LOW, SEL after CLK↑        | 0.3                | _        | ns   |
| tw           | Pulse Duration, CLK HIGH or LOW               | 2.3 <sup>(2)</sup> | _        | ns   |
| fclock       |                                               | _                  | 160      | MHz  |

### NOTES:

- 1. See test circuits and waveforms. TA = 0°C to +70°C.
- 2. This parameter is warranted but not production tested.

# TEST CIRCUITS AND WAVEFORMS

# **TEST CONDITIONS**

| Symbol | $Vcc^{(1)} = 3.3V \pm 0.3V$  | Unit |
|--------|------------------------------|------|
| VLOAD  | 6                            | V    |
| VIH    | 2.7                          | V    |
| VT     | 1.5                          | V    |
| VLZ    | 300                          | mV   |
| VHZ    | 300                          | mV   |
| CL     | 25pF (A Port), 80pF (B Port) | pF   |

# TEST CIRCUITS FOR ALL OUTPUTS



#### **DEFINITIONS:**

CL= Load capacitance: includes jig and probe capacitance.

RT = Termination resistance: should be equal to ZouT of the Pulse Generator.

### NOTE:

1. Pulse Generator for All Pulses: Rate  $\leq$  10MHz; tF  $\leq$  2.5ns; tR  $\leq$  .5ns

# **SWITCH POSITION**

| Test            | Switch |
|-----------------|--------|
| Disable Low     | Vload  |
| Enable Low      |        |
| Disable High    | GND    |
| Enable High     |        |
| All Other tests | Open   |

# PROPAGATION DELAY



# **ENABLE AND DISABLE TIMES**



### NOTE:

NOTE:

1. Diagram shown for input Control Enable-LOW and input Control Disable-HIGH.

# SET-UP, HOLD, AND RELEASE TIMES



### **PULSE WIDTH**



# ORDERING INFORMATION





**CORPORATE HEADQUARTERS** 

2975 Stender Way Santa Clara, CA 95054 for SALES:

800-345-7015 or 408-727-6116 fax: 408-492-8674 www.idt.com\*

\*To search for sales office near you, please click the sales button found on our home page or dial the 800# above and press 2.

The IDT logo is a registered trademark of Integrated Device Technology, Inc.