

# HCMP96870A

# **DUAL ULTRA FAST VOLTAGE COMPARATOR**

#### **FEATURES**

- Propagation Delay <2.3 ns</li>
- Propagation Delay Skew <300 ps</li>
- 300 MHz Minimum Tracking Bandwidth
- Low Offset ±3 mV
- Low Feedthrough and Crosstalk
- Differential Latch Control

# APPLICATIONS

- · High Speed Instrumentation, ATE
- High Speed Timing
- Window Comparators
- Line Receivers
- A/D Conversion
- Threshold Detection

#### **GENERAL DESCRIPTION**

The HCMP96870A is a dual, very high speed monolithic comparator. It is pin-compatible with, and has improved performance over AMD's AM6687 and Analog Devices AD9687. The HCMP96870A is designed for use in Automatic Test Equipment (ATE), high speed instrumentation, and other high speed comparator applications.

Improvements over other sources include reduced power consumption, reduced propagation delays, and higher input impedance.

The HCMP96870A is available in a 16 lead cerdip, 16 lead PDIP, 20 contact leadless chip carrier (LCC), 20 lead PLCC, and in die form.

#### **BLOCK DIAGRAM**



# ABSOLUTE MAXIMUM RATINGS (Beyond which damage may occur)1 25 °C

| Supply Voltages                                                        | Output                                           |
|------------------------------------------------------------------------|--------------------------------------------------|
| Positive Supply Voltage (V <sub>cc</sub> Measured to GND)0.5 to +6.0 V | Output Current30 mA                              |
| Negative Supply Voltage (V <sub>EE</sub> to GND)6.0 to +0.5 V          | Temperature                                      |
| Ground Voltage Differential0.5 to +0.5 V                               | Operating Temperature, ambient                   |
| Input Voltages                                                         | Lead Temperature, (soldering 60 seconds) +300 °C |
| Input Voltage4.0 to +4.0 V                                             | Storage Temperature65 to +150 °C                 |
| Differential Input Voltage5.0 to +5.0 V                                |                                                  |
| Input Voltage, Latch ControlsV <sub>EE</sub> to 0.5 V                  |                                                  |

**Note:** 1. Operation at any Absolute Maximum Rating is not implied. See Electrical Specifications for proper nominal applied conditions in typical applications.

# **ELECTRICAL SPECIFICATIONS**

#### INDUSTRIAL TEMPERATURE RANGE (-25 to +85 °C)

T  $_{\rm A}$  = +25 °C, V  $_{\rm CC}$  = +5.0 V, V  $_{\rm EE}$  = -5.20 V, R  $_{\rm L}$  = 50 Ohm, unless otherwise specified.

| PARAMETERS                  | TEST<br>CONDITIONS                                  | TEST<br>LEVEL | MIN  | TYP  | MAX  | UNITS |
|-----------------------------|-----------------------------------------------------|---------------|------|------|------|-------|
| DC ELECTRICAL CHARACTER     | RISTICS                                             |               |      |      |      |       |
| Input Offset Voltage        | R <sub>s</sub> = 0 Ohms                             | III           | -3   | ±.5  | +3   | mV    |
| Input Offset Voltage        | $R_s = 0 \text{ Ohms},$ $T_{MIN} < T_A < T_{MAX}$   | IV            | -3.5 |      | +3.5 | mV    |
| Offset Voltage Tempco       |                                                     | V             |      | 4    |      | μV/°C |
| Input Bias Current          |                                                     | 1             |      | 6    | ±20  | μА    |
| Input Bias Current          | T <sub>MIN</sub> <t<sub>A<t<sub>MAX</t<sub></t<sub> | IV            |      | 7    | ±38  | μА    |
| Input Offset Current        |                                                     | ı             | -1.0 |      | +1.0 | μА    |
| Input Offset Current        | T <sub>MIN</sub> <t<sub>A<t<sub>MAX</t<sub></t<sub> | IV            | -1.5 |      | +1.5 | μΑ    |
| Positive Supply Current     | -                                                   | ı             |      | 7    | 10   | mA    |
| Negative Supply Current     |                                                     | ı             |      | 27   | 36   | mA    |
| Common Mode Range           |                                                     | ı             | -2.5 |      | +2.5 | ٧     |
| Open Loop Gain              |                                                     | V             |      | 4000 |      | V/V   |
| Input Resistance            |                                                     | V             |      | 60   |      | kΩ    |
| Input Capacitance           |                                                     | V             |      | 3    |      | pF    |
| Input Capacitance           | (LCC Package)                                       | V             |      | 1    | ·    | pF    |
| Power Supply Sensitivity    | V <sub>CC</sub> and V <sub>EE</sub>                 | IV            | 50   | 100  |      | dB    |
| Common Mode Rejection Ratio |                                                     | IV            | 50   | 85   |      | dB    |

# **ELECTRICAL SPECIFICATIONS**

# INDUSTRIAL TEMPERATURE RANGE (-25 to +85 °C)

T  $_{\rm A}$  = +25 °C, V  $_{\rm CC}$  = +5.0 V, V  $_{\rm EE}$  = -5.20 V, R  $_{\rm L}$  = 50 Ohm, unless otherwise specified.

| PARAMETERS            | TEST<br>CONDITIONS         | TEST<br>LEVEL | MIN   | TYP | MAX   | UNITS |
|-----------------------|----------------------------|---------------|-------|-----|-------|-------|
| DC ELECTRICAL CHARAC  | CTERISTICS                 |               |       |     |       |       |
| Power Dissipation     | I <sub>OUTPUT</sub> = 0 mA | ı             |       | 185 | 250   | mW    |
| OUTPUT LOGIC LEVELS ( | (ECL 10 KH Compatible)     |               |       |     |       |       |
| Output High           | 50 Ohms to -2 V            | 1             | 98    |     | 81    | ν     |
| Output Low            | 50 Ohms to -2 V            | ı             | -1.95 |     | -1.63 | ν     |
| AC ELECTRICAL CHARAC  | CTERISTICS1                |               |       |     |       |       |
| Propagation Delay     | 10 mV OD                   | 111           |       | 2.0 | 2.3   | ns    |
| Latch Set-up Time     |                            | III           |       | 0.6 | 1     | ns    |
| Latch to Output Delay | 50 mV OD                   | III           |       |     | 3     | ns    |
| Latch Pulse Width     |                            | V             |       | 2   |       | ns    |
| Latch Hold Time       |                            | III           |       |     | 0.5   | ns    |
| Rise Time             | 20% to 80%                 | V             |       | 1.2 |       | ns    |
| Fall Time             | 20% to 80%                 | V             |       | 1.2 |       | ns    |
| Min Clock Rate        |                            | V             |       | 300 |       | MHz   |

Note 1. 100 mV input step.

| TEST LEVEL CODES                                                                                                    | TEST LEVEL | TEST PROCEDURE                                                                                     |
|---------------------------------------------------------------------------------------------------------------------|------------|----------------------------------------------------------------------------------------------------|
| All electrical characteristics are subject to the following conditions:                                             | 1          | 100% production tested at the specified temperature.                                               |
| All parameters having Min./Max. specifications are guaranteed. The Test Level column indicates the specific device  | II         | 100% production tested at T <sub>A</sub> = 25 °C, and sample tested at the specified temperatures. |
| testing actually performed during production and Quality Assurance inspection. Any blank section in the data column | III        | QA sample tested only at the speci-<br>fied temperatures.                                          |
| indicates that the specification is not tested at the specified condition.                                          | IV         | Parameter is guaranteed (but not tested) by design and characterization data.                      |
| Unless otherwise noted, all tests are pulsed tests, therefore $T_{_J} = T_{_C} = T_{_A}.$                           | V          | Parameter is a typical value for information purposes only.                                        |

Figure 1 - Timing Diagram



The set-up and hold times are a measure of the time required for an input signal to propagate through the first stage of the comparator to reach the latching circuitry. Input signals occurring before  $t_s$  will be detected and held; those occurring after  $t_\mu$  will not be detected. Changes between  $t_s$  and  $t_\mu$  may not be detected (LE is the inverse of  $\overline{LE}$ ).

# SWITCHING TERMS (refer to Figure 1)

LOW transition.

INPUT TO OUTPUT HIGH DELAY - The propa-

gation delay measured from the time the input

signal crossed the input offset voltage to the 50%

point of the Latch Enable signal HIGH to LOW

transition to the 50% point of an output HIGH to

|                   | point of an output LOW to HIGH transition.                                                                                            |                 | changed in order to be acquired and held at the outputs.                                                                                                                             |
|-------------------|---------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| t <sub>pdL</sub>  | INPUT TO OUTPUT LOW DELAY - The propagation delay measured from the time the input signal crosses the input offset voltage to the 50% |                 | MINIMUM LATCH ENABLE PULSE WIDTH -                                                                                                                                                   |
|                   | point of an output HIGH to LOW transition.                                                                                            | t <sub>pL</sub> | The minimum time that the Latch Enable signal must be HIGH in order to acquire an input signal                                                                                       |
| t <sub>pLOH</sub> | LATCH ENABLE TO OUTPUT HIGH DELAY - The propagation delay measured from the 50%                                                       |                 | change.                                                                                                                                                                              |
|                   | point of the Latch Enable signal HIGH to LOW transition to 50% point of an output LOW to HIGH transition.                             | t <sub>s</sub>  | MINIMUM SET-UP TIME - The minimum time before the negative transition of the Latch Enable signal that an input signal change must be present in order to be acquired and held at the |
| t <sub>pLOL</sub> | LATCH ENABLE TO OUTPUT LOW DELAY -<br>The propagation delay measured from the 50%                                                     |                 | outputs.                                                                                                                                                                             |

t<sub>odL</sub> - t<sub>odH</sub>

DIFFERENTIAL PROPAGATION DELAY

(SKEW) INPUT TO OUTPUT - The delay or

skew between comparators.

MINIMUM HOLD TIME - The minimum time

after the negative transition of the Latch Enable

signal that the input signal must remain un-

t<sub>pdH</sub>

## INTERNAL FUNCTIONAL DIAGRAM



#### GENERAL INFORMATION

The HCMP96870A is an ultra high speed dual voltage comparator. It offers tight absolute characteristics. The device has differential analog inputs and complementary logic outputs compatible with ECL systems. The output stage is adequate for driving terminated 50 ohm transmission lines.

The HCMP96870A has a complementary latch enable control for each comparator. Both can be driven by standard ECL logic.

The dual comparator shares the same  $V_{\rm cc}$  and  $V_{\rm EE}$  connections but have separate grounds for each comparator to achieve high crosstalk rejection.

This comparator offers the following improvements over existing devices:

- Shorter propagation delays
- Lower offset voltage and temperature coefficient
- · Lower overall system power
- Better rejection between comparator channels
- Minimal thermal tails
- Does not oscillate

All of these features combined produce high performance products with timing stability and repeatability for large system precision.

#### TYPICAL INTERFACE CIRCUIT

The typical interface circuit using the comparator is shown in Figure 2. Although it needs few external components and is easy to apply, there are several conditions that should be met to achieve optimal performance. The very high operating speeds of the comparator require careful layout, decoupling of supplies, and proper design of transmission lines.

Since the HCMP96870A comparator is a very high frequency and high gain device, certain layout rules must be followed to avoid spurious oscillations. The comparator should be sol-

dered to the board with component lead lengths kept as short as possible. A ground plane should be used, and the input impedance to the part should be kept as low as possible to decrease parasitic feedback. If the output board traces are longer than approximately one-half inch, microstripline techniques must be employed to prevent ringing on the output waveform. Also, the microstriplines must be terminated at the far end with the characteristic impedance of the line to prevent reflections. The HCMP96870A is capable of driving 50 ohm terminated lines. The termination can be directly tied to -2.0 V or a Thevenin equivalent terminated to the negative supply if a -2.0 V supply is not available. Both supply voltage pins should be decoupled with high frequency capacitors as close to the device as possible.

All pins designated "N/C" should be soldered to ground for additional noise immunity and interelectrode shielding. All ground pins should be connected to the same ground plane.

The timing diagram for the comparator is shown in Figure 1. The latch enable (LE) pulse is shown at the top. If LE is high and  $\overline{\text{LE}}$  low in the HCMP96870A, the comparator tracks the input difference voltage. When LE is driven low and  $\overline{\text{LE}}$  high, the comparator outputs are latched into their existing logic states. Please note that the Latch Enable and Latch Enable notations are not consistent with the industry standard; these names have always been opposite to the pins' functional descriptions. Please see the timing diagram in Figure 1 for absolute clarification.

The leading edge of the input signal (which consists of 10 mV overdrive) changes the comparator output after a time of  $t_{\rm pdH}$  (Q or  $\overline{\bf Q}$ ). The input signal must be maintained for a time  $t_{\rm g}$  (set-up time) before the latch enable falling edge and LE rising edge and held for time  $t_{\rm H}$  after the falling edge for the comparator to accept data. After  $t_{\rm H}$ , the output ignores the input status until the latch is strobed again. A minimum latch pulse width of  $t_{\rm pl}$  is needed for strobe operation, and the output transitions occur after a time of  $t_{\rm pl.OH}$  or  $t_{\rm el.OH}$ .

Unused outputs must be terminated with 50 ohms to ground while unused latch enable pins should be connected to the appropriate supplies: ground or  $\rm V_{\rm EF}$ .

Figure 2 - Typical Interface Circuit



Figure 3 - Equivalent Input Circuit



Figure 4 - Output Circuit



Figure 5A - Test Load



Figure 5B - AC Test Fixture



POSSIBLE.

SEMI RIGID COAX SHIELD SHOULD BE CONNECTED AS CLOSE TO THE DEVICE AS

Figure 6 - HCMP96870A with Hysteresis



### **PIN ASSIGNMENTS**





#### **PIN FUNCTIONS**

| NAME                          | FUNCTION                |
|-------------------------------|-------------------------|
| $\overline{Q}_A$              | Output A                |
| $\overline{Q}_{A}$            | Inverted Output A       |
| GND                           | Ground A                |
| LE                            | Latch Enable A          |
| ĪĒ,                           | Inverted Latch Enable A |
| V <sub>EE</sub>               | Negative Supply Voltage |
| -IN <sub>A</sub>              | Inverting Input A       |
| +IN <sub>A</sub>              | Non-Inverting Input A   |
| +IN <sub>B</sub>              | Non-Inverting Input B   |
| -IN <sub>B</sub>              | Inverting Input B       |
| $\overline{V_{cc}}$           | Positive Supply Voltage |
| LE <sub>B</sub>               | Latch Enabled B         |
| ĪĒ,                           | Inverted Latch Enable B |
| GND <sub>8</sub>              | Ground B                |
| $\overline{Q}_{B}$            | Output B                |
| $\overline{\overline{Q}}_{B}$ | Inverted Output B       |

# THIS PAGE IS INTENTIONALLY LEFT BLANK



# LEADERSHIP IN DATA CONVERSION AND SIGNAL PROCESSING