

### System Power PWM Controller for Notebook Computers

#### **Features**

- Wide Input Voltage Range from 6V to 25V
- Provide 4 Independent Outputs with ±1.5% Accuracy Over-Temperature
  - PWM1 Controller with Adjustable (2V to 5.5V) Output
  - PWM2 Controller with Adjustable (2V to 5.5V) Output
  - 100mA Low Dropout Regulator (LDO5) with Fixed 5V Output
  - 100mA Low Dropout Regulator (LDO3) with Fixed 3.3V Output
- Excellent Line/Load Regulations about ±1.5% Over-Temperature Range
- ±1%, (±1.5%, 50mA) 2.0V Reference Voltage Output
- Built-In POR Control Scheme Implemented
- Selectable Forced-PWM or Automatic PFM/PWM (with Selectable Ultrasonic Operation)
- Constant-On-Time Control Scheme with Frequency Compensation for PWM Mode
- Selectable Switching Frequency in PWM Mode
- Built-in Digital Soft-Start for PWM Outputs and Soft-Stop for PWM Outputs and LDO Outputs
- Integrated Bootstrap Forward P-CH MOSFET
- High Efficiency over Light to Full Load Range (PWMs)
- Built-in Power Good Indicators (PWMs)
- Independent Enable Inputs (PWMs, LDO)
- 70% Under-Voltage and 125% Over-Voltage Protections (PWM)
- Adjustable Current-Limit Protection (PWMs)
  - Using Sense Low-Side MOSFET's  $R_{\scriptscriptstyle DS(ON)}$
- Over-Temperature Protection
- 4mmx4mm Thin QFN-24 (TQFN4x4-24A) package
- Lead Free and Green Device Available (RoHS Compliant)

## **Simplified Application Circuit**



## **General Description**

The APW8811 integrates dual step-down, constant-on-time, synchronous PWM controllers (that drives dual N-channel MOSFETs for each channel) and two low drop-out regulators as well as various protections into a chip. The PWM controllers step down high voltage of a battery to generate low-voltage for NB applications. The output of PWM1 and PWM2 can be adjusted from 2V to 5.5V by setting a resistive voltage-divider from VOUTx to GND. The linear regulators provide 5V and 3.3V output for standby power supply. The linear regulators provide up to 100mA output current. When the PWMx output voltage is higher than LDOx bypass threshold, the related LDOx regulator is shut off and its output is connected to VOUTx by internal switchover MOSFET. It can save power dissipation.

The APW8811 provides excellent transient response and accurate DC output voltage in either PFM or PWM Mode. In Pulse-Frequency Mode (PFM), the APW8811 provides very high efficiency over light to heavy loads with loading-modulated switching frequencies. The Forced-PWM mode works nearly at constant frequency for low-noise requirements. The unique ultrasonic mode maintains the switching frequency above 25KHz, which eliminates noise in audio applications.

The APW8811 is equipped with accurate sourcing current-limit, output under-voltage and output over-voltage protections, being perfect for NB applications. A 1.7ms

ANPEC reserves the right to make changes to improve reliability or manufacturability without notice, and advise customers to obtain the latest version of relevant information to verify before placing orders.

Copyright @ ANPEC Electronics Corp.



## **General Description (Cont.)**

(typ.) digital soft-start can reduce the start-up current. A soft-stop function actively discharges the output capacitors by the discharge device. The APW8811 has individual enable controls for PWM channels and LDOs. Pulling both ENPWM pin and ENLDO pin low shuts down the whole chip with low quiescent current close to zero.

The APW8811 is available in a TQFN4x4-24A package.

## **Applications**

- Notebook and Sub-Notebook Computers
- Portable Devices
- DDR1, DDR2, and DDR3 Power Supplies
- 3-Cell and 4-Cell Li+ Battery-Powered Devices
- Graphic Cards
- Game Consoles
- Telecommunications

## **Pin Configuration**



## **Ordering and Marking Information**



Note: ANPEC lead-free products contain molding compounds/die attach materials and 100% matte tin plate termination finish; which are fully compliant with RoHS. ANPEC lead-free products meet or exceed the lead-free requirements of IPC/JEDEC J-STD-020D for MSL classification at lead-free peak reflow temperature. ANPEC defines "Green" to mean lead-free (RoHS compliant) and halogen free (Br or Cl does not exceed 900ppm by weight in homogeneous material and total of Br and Cl does not exceed 1500ppm by weight).



## Absolute Maximum Ratings (Note 1)

| Symbol                | Parameter                                                                        | Rating                                                       | Unit |
|-----------------------|----------------------------------------------------------------------------------|--------------------------------------------------------------|------|
| V <sub>IN</sub>       | Input Power Voltage (VIN to GND)                                                 | -0.3 ~ 28                                                    | V    |
| V <sub>BOOT</sub>     | BOOT Supply Voltage (BOOT to PHASE)                                              | -0.3 ~ 7                                                     | V    |
| V <sub>BOOT-GND</sub> | BOOT Supply Voltage (BOOT to GND)                                                | -0.3 ~ 35                                                    | V    |
| V <sub>UG-PHASE</sub> | UGATE Voltage (UGATE to PHASE)  <400ns pulse width >400ns pulse width            | -5 ~ V <sub>BOOT</sub> +0.3<br>-0.3 ~ V <sub>BOOT</sub> +0.3 | ٧    |
| $V_{LG\text{-}GND}$   | LGATE Voltage (LGATE to GND)  400ns pulse width >400ns pulse width               | -5 ~ V <sub>LDO5</sub> +0.3<br>-0.3 ~ V <sub>LDO5</sub> +0.3 | ٧    |
| V <sub>PHASE</sub>    | PHASE Voltage (PHASE to GND)  <400ns pulse width >400ns pulse width              | -5 ~ 35<br>-0.3 ~ 28                                         | V    |
|                       | All Other Pins (LDOx, FBx, VOUTx, LDO5, LDO3, REF, ILIMx, EN LDO, EN PWM to GND) | -0.3 ~ 6                                                     | V    |
| TJ                    | Maximum Junction Temperature                                                     | 150                                                          | °C   |
| T <sub>STG</sub>      | Storage Temperature                                                              | -65 ~ 150                                                    | °C   |
| T <sub>SDR</sub>      | Maximum Lead Soldering Temperature, 10 Seconds                                   | 260                                                          | °C   |

Note 1: Absolute Maximum Ratings are those values beyond which the life of a device may be impaired. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## Thermal Characteristics (Note 2)

| Sym | nbol | Parameter                                | Typical Value | Unit |
|-----|------|------------------------------------------|---------------|------|
| θЈ  | JA   | Thermal Resistance - Junction to Ambient | 52            | °C/W |
| θυ  | JC   | Thermal Resistance - Junction to Case    | 7             | C/VV |

Note 2:  $\theta_{JA}$  and  $\theta_{JC}$  are measured with the component mounted on a high effective thermal conductivity test board in free air. The thermal pad of package is soldered directly on the PCB.

## **Recommended Operating Conditions**

| Symbol            | Parameter                               | Range     | Unit |
|-------------------|-----------------------------------------|-----------|------|
| V <sub>IN</sub>   | PWM1/2 Converter Input Voltage          | 6 ~ 25    | V    |
| V <sub>OUT1</sub> | PWM1 Converter Output Voltage           | 2 ~ 5.5   | V    |
| $V_{OUT2}$        | PWM2 Converter Output Voltage           | 2 ~ 5.5   | V    |
| C <sub>IN</sub>   | PWM1/2 Converter Input Capacitor (MLCC) | 10 ~      | μF   |
| C <sub>LDO</sub>  | LDO Output Capacitor (MLCC)             | 2.2 ~     | μF   |
| T <sub>A</sub>    | Ambient Temperature                     | -40 ~ 85  | °C   |
| TJ                | Junction Temperature                    | -40 ~ 125 | °C   |



### **Electrical Characteristics**

Refer to the typical application circuits. These specifications apply over  $V_{IN}$ =12V and  $T_{A}$ = -40 ~ 85 °C, unless otherwise specified. Typical values are at  $T_{A}$ =25°C.

| Cumbal            | Parameter                    | Took Conditions                                                                                                                               |       | Unit  |      |       |
|-------------------|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|------|-------|
| Symbol            | Parameter                    | Test Conditions                                                                                                                               | Min.  | Тур.  | Max. | Onn   |
| NPUT SU           | PPLY POWER                   |                                                                                                                                               |       |       |      |       |
|                   |                              | Supply current1, VOUT1 = VOUT2 = 0V, SKIP# = GND, EN LDO = open, EN PWM = 5V, $V_{FB1} = V_{FB2} = 2.05V$                                     |       | 0.55  | 1.3  | mA    |
| $I_{VN}$          | VIN Supply Current           | Supply current2, VOUT1 = 5V,<br>VOUT2 = 3.3V, SKIP# = GND,<br>EN LDO = open, EN PWM = 5V,<br>$V_{FB1} = V_{FB2} = 2.05V$ , $P_{VIN}+P_{LDO5}$ | -     | 5     | 7    | mW    |
|                   |                              | Standby current, EN LDO=open, EN PWM=0V                                                                                                       | -     | 200   | -    | μА    |
|                   |                              | Shutdown current, EN LDO= EN PWM= 0V                                                                                                          | -     | 20    | 40   | μΛ    |
| JNDER-V           | OLTAGE LOCK OUT PROTECTION ( | UVLO)                                                                                                                                         |       |       |      |       |
|                   | LDO5 UVLO threshold          | Rising Edge                                                                                                                                   | 4.1   | 4.2   | 4.3  | V     |
|                   | LDO5 OVLO triresnoid         | Hysteresis                                                                                                                                    | -     | 0.1   | -    | V     |
|                   | LDO3 UVLO threshold          | Shutdown                                                                                                                                      | -     | 2.5   | -    | V     |
| PWM CO            | NTROLLERS                    |                                                                                                                                               |       | •     |      |       |
|                   | Output Voltage Adjust Ranve  | VOUT1, VOUT2                                                                                                                                  | 2     | -     | 5.5  | V     |
| $V_{FB}$          | FBx Reference Voltage        | $I_{REF} = 0A$ , $T_A = -40^{\circ}C$ to $85^{\circ}C$                                                                                        | 1.98  | 2.0   | 2.02 | V     |
|                   |                              | SKIP# = LDO5, I <sub>OUT</sub> = 0A to 5A                                                                                                     | 1.7 - |       | -    | %     |
|                   | PWM 1/2 Load Regulation      | SKIP# = REF, I <sub>OUT</sub> = 0A to 5A                                                                                                      | -     | -1.5  | -    | %     |
|                   |                              | SKIP# = GND, I <sub>OUT</sub> = 0A to 5A                                                                                                      | -     | -0.1  | -    | %     |
|                   | PWM1/2 Line Regulation       | V <sub>IN</sub> = 6V to 25V                                                                                                                   | -     | 0.005 | -    | %∧    |
| I <sub>FB</sub>   | FBx input current            | V <sub>FBX</sub> = 2.0V, T <sub>A</sub> = 25°C                                                                                                | -20   | -     | 20   | nA    |
|                   | Soft-Start Ramp Time         | ENPWM High to V <sub>OUT</sub> Full Regulation                                                                                                | -     | 1.7   | -    | ms    |
| T <sub>ON11</sub> | PWM1 On Time seting1         | TON = GND, SKIP# = GND,<br>V <sub>IN</sub> = 12V, PWM1 = 5V                                                                                   | -     | 2080  | -    |       |
| T <sub>ON12</sub> | PWM1 On Time seting2         | TON = REF, SKIP# = GND, $V_{IN}$ =12V, PWM1=5V                                                                                                | -     | 1700  | -    |       |
| T <sub>ON13</sub> | PWM1 On Time seting3         | TON = LDO3, SKIP# = GND,<br>V <sub>IN</sub> = 12V, PWM1 = 5V                                                                                  | -     | 1390  | -    |       |
| T <sub>ON14</sub> | PWM1 On Time seting4         | TON = LDO5, SKIP# = GND,<br>V <sub>IN</sub> =12V, PWM1=5V                                                                                     | -     | 1140  | 1    | ]<br> |
| T <sub>ON21</sub> | PWM2 On Time seting1         | TON = GND, SKIP# = GND, $V_{IN}$ =12V, PWM2 = 3.3V                                                                                            | -     | 1100  | -    | ns    |
| T <sub>ON22</sub> | PWM2 On Time seting2         | TON = REF, SKIP# = GND, V <sub>IN</sub> =12V,<br>PWM2 = 3.3V                                                                                  | -     | 900   | -    |       |
| T <sub>ON23</sub> | PWM2 On Time seting3         | TON = LDO3, SKIP# = GND,<br>V <sub>IN</sub> = 12V, PWM2 = 3.3V                                                                                | -     | 730   | -    |       |
| T <sub>ON24</sub> | PWM2 On Time seting4         | TON = LDO5, SKIP# = GND,<br>V <sub>IN</sub> = 12V, PWM2 = 3.3V                                                                                | -     | 600   | -    |       |
|                   | UGATEx Minimum Off-Time      |                                                                                                                                               | 350   | 450   | 550  | ns    |



## **Electrical Characteristics (Cont.)**

Refer to the typical application circuits. These specifications apply over  $V_{IN}$ =12V and  $T_{A}$ = -40 ~ 85 °C, unless otherwise specified. Typical values are at  $T_{A}$ =25°C.

| Symbol       | Parameter                                        | Tost Conditions                                                                 |       | APW8811 |      | Unit   |
|--------------|--------------------------------------------------|---------------------------------------------------------------------------------|-------|---------|------|--------|
| Symbol       | Parameter                                        | Test Conditions                                                                 | Min.  | Тур.    | Max. | Unit   |
| PWM COI      | NTROLLERS (CONT.)                                |                                                                                 |       |         |      |        |
|              | UGATEx Minimum On-Time                           |                                                                                 | 80    | 110     | 140  | ns     |
|              | Minimum Ultrasonic SKIP Operating Frequency      |                                                                                 | 25    | 37      | -    | kHz    |
| LOW DRO      | DUPUT LINEAR REGULATORS (LDO5/LI                 | 003)                                                                            |       |         |      |        |
|              | LDO5 Output Voltage                              | VOUT1 = GND, 6V < V <sub>IN</sub> < 25V, 0<<br>I <sub>LDO</sub> < 100mA         | 4.8   | 5.0     | 5.2  | V      |
|              | LDO3 Output Voltage                              | VOUT2 = GND, 6V < V <sub>IN</sub> < 25V, 0 < I <sub>LDO3</sub> < 100mA          | 3.2   | 3.33    | 3.46 | V      |
| $V_{THBYP5}$ | LDO5 Bypass Threshold for                        | VOUT1 Regulation Voltage Rising                                                 | 4.55  | 4.7     | 4.85 | V      |
| ▼ THBYP5     | VOUT1-to-LDO5 Switch On                          | Hysteresis                                                                      | 0.15  | 0.25    | 0.3  | v      |
| $V_{THBYP3}$ | LDO3 Bypass Threshold for                        | VOUT2 Regulation Voltage Rising                                                 | 3.05  | 3.15    | 3.25 | V      |
| V THBYP3     | VOUT2-to-LDO3 Switch On                          | Hysteresis                                                                      | 0.1   | 0.2     | 0.25 | v      |
|              | VOUTx-to-LDOx Switch On Resistance               | VOUTx to LDOx, 10mA                                                             | -     | 1.5     | 3    | Ω      |
|              | LDOx Current-Limit                               | VOUTx = GND, LDOx = GND                                                         | 150   | -       | -    | mA     |
|              | LDOx Discharge On Resistance                     |                                                                                 | =     | 40      | 65   | Ω      |
| REFFERE      | NCE                                              |                                                                                 |       |         |      |        |
|              | REF Output Voltage                               | I <sub>REF</sub> = 0A                                                           | 1.98  | 2.00    | 2.02 | V      |
|              | REF Load Regulation                              | I <sub>LOAD</sub> = 0 to 50μA                                                   | =     | 10      | -    | mV     |
|              | REF Sink Current                                 | REF in Regulation                                                               | 10    | -       | -    | μΑ     |
| PWM 1/2      | PROTECTIONS                                      |                                                                                 |       |         |      |        |
|              | Over-Voltage Protection Threshold                | V <sub>OUTX</sub> RIsing                                                        | 120   | 125     | 130  | %      |
|              | Over-Voltage Fault Propagation Delay             | Delta voltage = 10mV                                                            | =     | 1.5     | -    | μs     |
|              | Current-Limit Current Source                     | V <sub>ILIM</sub> = 920mV, T <sub>A</sub> = 25°C                                | 9.4   | 10      | 10.6 | μΑ     |
|              | Current-Limit Current Source                     | On the basis of 25 °C                                                           | =     | 4500    | 2    | ppm/°C |
|              | ILIMx Adjustment Range                           | V <sub>ILIMx-GND</sub>                                                          | 0.515 | -       | 2    | V      |
|              | Maximum setting voltage                          | V <sub>ILIMx</sub> = 5V, Setting Current-Limit<br>Threshold                     | 205   | 250     | -    | mV     |
|              | Current-limit comparator offset                  | (V <sub>ILIMx</sub> -GND-V <sub>PGND-PHASEx</sub> ), V <sub>ILIMx</sub> = 920mV | -8    | 0       | 8    | mV     |
|              | Zero-Crossing Threshold                          | SKIP# = REF or LDOx, V <sub>PGND-PHASE</sub>                                    | -5    | 0       | 5    | mV     |
|              | Under-Voltage Protection Threshold               |                                                                                 | 65    | 70      | 75   | %      |
|              | Under-Voltage Protection Hysteresis              |                                                                                 | -     | 3       | -    | %      |
|              | Under-Voltage Protection Debounce<br>Interval    |                                                                                 | 22    | 32      | 42   | μs     |
|              | Under-Voltage Protection Enable<br>Blanking Time | From EN signal go high to UVP workable                                          | -     | 2       | 2.6  | ms     |
|              | Over-Temperature Protection THreshold            | T <sub>J</sub> Rising                                                           | -     | 160     | -    | - °C   |
|              | Over-Temperature Protection Transfold            | Hysteresis                                                                      | -     | 25      | -    |        |



## **Electrical Characteristics (Cont.)**

Refer to the typical application circuits. These specifications apply over  $V_{IN}$ =12V and  $T_{A}$ = -40 ~ 85 °C, unless otherwise specified. Typical values are at  $T_{A}$ =25°C.

| Compleat          | Development                               | Took Complishing                                             |      | APW8811 |              | Linit |
|-------------------|-------------------------------------------|--------------------------------------------------------------|------|---------|--------------|-------|
| Symbol            | Parameter                                 | Test Conditions                                              | Min. | Тур.    | Max.         | Unit  |
| POWER (           | GOOD                                      |                                                              |      | •       |              |       |
|                   |                                           | POK in from Lower (POK goes high)                            | 87   | 90      | 93           |       |
|                   | POK Threshold                             | POK in from higher (POK goes low)                            | 120  | 125     | 130          | %     |
|                   |                                           | POK hysteresis                                               | -    | 3       | -            | 1     |
|                   | POK Propagation Delay                     | V <sub>FBX</sub> falling and rising                          | 43   | 63      | 85           | μs    |
|                   | POK Enable Delay                          | ENILMx goes high to POK goes High                            | -    | 2       | -            | ms    |
|                   | POK Sink Current                          | V <sub>POK</sub> = 500mV                                     | 2.5  | 7.5     | -            | mA    |
|                   | POK Leakage Current                       | V <sub>POK</sub> = 5V                                        | -    | 0.1     | 1            | μА    |
| LOGIC LE          | EVELS                                     |                                                              |      |         |              |       |
|                   |                                           | Automatic PFM/PWM Mode                                       | -    | -       | 1.5          | V     |
|                   | SKIP# Input Voltage                       | Forced PWM Mode                                              | 1.9  | -       | 2.1          | V     |
|                   |                                           | Auto Skip with Ultrasonic                                    | 2.7  | -       | -            | V     |
|                   |                                           | 200kHz/250kHz                                                | -    | -       | 1.5          | V     |
|                   | TON 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | 245kHz/305kHz                                                | 1.9  | -       | 2.1          | V     |
| TON Input Voltage | TON Input Voltage                         | 300kHz/375kHz                                                | 2.7  | -       | 3.6          | ٧     |
|                   |                                           | 365kHz/460kHz                                                | 4.7  | -       | -            | V     |
|                   | ENI DIAMA Input Voltage                   | Shutdown                                                     | -    | -       | 0.6          | V     |
|                   | EN PWM Input Voltage                      | Enable                                                       | 2    | -       | -            | V     |
|                   | EN LDO Input Voltage                      | Shutdown                                                     | -    | -       | 0.4          | V     |
|                   | EN LDO Input Voltage                      | Enable                                                       | 2.4  | -       | -            | V     |
|                   | Innut I calcage Current                   | $V_{SKIP\#} = V_{TON} = 0V \text{ or } 5V$                   | -1   | -       | 1            | μА    |
|                   | Input Leakage Current                     | I <sub>ENLDO</sub>                                           | 0.5  | 1       | 3            | μА    |
| GATE DR           | IVERS                                     |                                                              |      |         |              |       |
|                   | UG Pull-Up Resistance                     | V <sub>BOOTx</sub> – V <sub>UGATEx</sub> = 100mV             | -    | 4       | 8            | Ω     |
|                   | UG Sink Resistance                        | V <sub>UGATEX</sub> - V <sub>PHASEX</sub> = 100mV            | -    | 1.5     | 4            | Ω     |
|                   | LG Pull-Up Resistance                     | V <sub>LDO5</sub> – V <sub>LGATEx</sub> = 100mV              | -    | 4       | 8            | Ω     |
|                   | LG Sink Resistance                        | V <sub>LGATEx</sub> - V <sub>PGND</sub> = 100mV              | -    | 1.5     | 4            | Ω     |
|                   | Dood Time                                 | UG falling to LG rising                                      | -    | 40      | -            | ns    |
|                   | Dead-Time                                 | LG falling to UG rising                                      | -    | 40      | -            | ns    |
|                   | VOUT1/2 Discharge On Resistance           |                                                              | -    | 40      | 80           | Ω     |
| воотѕті           | RAP SWITCH                                |                                                              |      | ·       | <del>.</del> |       |
| V <sub>F</sub>    | Forward Voltage                           | $V_{LDO6x} - V_{BOOTx-GND}$ , $I_F = 10mA$                   | -    | 0.5     | 0.8          | V     |
| I <sub>R</sub>    | Reverse Leakage                           | $V_{BOOTx-GND} = 30V$ , $V_{PHASEx} = 25V$ , $V_{LDO5} = 5V$ | -    | -       | 0.5          | μА    |



## **Pin Description**

| P   | riN    |                                                                                                                                                                                                                                                                                                                                                                   |
|-----|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NO. | NAME   | FUNCTION                                                                                                                                                                                                                                                                                                                                                          |
| 1   | ILIM1  | Current-Limit Adjustment. There is an internal $10\mu A$ current source from LDO5 to ILIM1 and connected a resistor from ILIM1 to GND to set the current-limit threshold. The PGND-PHASE1 current-limit threshold is $1/10^{th}$ the voltage set at ILIM1 over a 0.515 to 2V range. The logic current-limit threshold is default to 250mV value if ILIM1 is 5V.   |
| 2   | FB1    | Output voltage feedback pin (PWM1). It can use a resistive divider from VOUT1 to GND to adjust the output from 2V to 5.5V.                                                                                                                                                                                                                                        |
| 3   | REF    | $2V$ Reference Output. Bypass to GND with a $0.1\mu F$ (minimum) capacitor. REF can supply external loads for $50\mu A$ (maximum). REF load-regulation error will degrade feedback and output accuracy.                                                                                                                                                           |
| 4   | TON    | Frequency Selection Input. Connect to LDO5 for 365kHz(PWM1)/460kHz(PWM2) operation and to LDO3 for 300kHz/375kHz operation. Connect to REF for 245kHz/305kHz operation and to GND for 200kHz/250kHz operation.                                                                                                                                                    |
| 5   | FB2    | Output voltage feedback pin (PWM2). It can use a resistive divider from VOUT2 to GND to adjust the output from 2V to 5.5V.                                                                                                                                                                                                                                        |
| 6   | ILIM2  | Current-Limit Adjustment. There is an internal 10µA current source from LDO5 to ILIM2 and connected a resistor from ILIM2 to GND to set the current-limit threshold. The PGND-PHASE2 current-limit threshold is 1/10 <sup>th</sup> the voltage set at ILIM2 over a 0.515 to 2V range. The logic current-limit threshold is default to 250mV value if ILIM2 is 5V. |
| 7   | VOUT2  | PWM2 Output Voltage-Sense Input. The VOUT2 pin makes a direct measurement of the PWM2 output voltage. VOUT2 is an input to the constant-on-time PWM one-time one-shot circuit.                                                                                                                                                                                    |
| 8   | LDO3   | $3.3V$ Linear Regulator Output. LDO3 can provide a total of 100mA, $3.3V$ external loads. When LDO3 is at $3.3V$ and PWM2 output voltage is over $3.15V$ bypass threshold, the internal LDO will shut down, and LDO3 output pin connects to VOUT2 through a $1.5\Omega$ switch. Bypass to GND with a minimum of $2.2\mu F$ ceramic capacitor for stability.       |
| 9   | BOOT2  | Supply Input for The UGATE2 Gate Driver and an internal level-shift circuit. Connect to an external capacitor to create a boosted voltage suitable to drive a logic-level N-channel MOSFET.                                                                                                                                                                       |
| 10  | UGATE2 | Output of The High-Side MOSFET Driver for PWM2. Connect this pin to Gate of the high-side MOSFET.                                                                                                                                                                                                                                                                 |
| 11  | PHASE2 | Junction Point of The High-Side MOSFET Source, Output Filter Inductor and The Low-Side MOSFET Drain for PWM2. Connect this pin to the Source of the high-side MOSFET. PHASE2 serves as the lower supply rail for the UGATE2 high-side gate driver. PHASE2 is the current-sense input for the PWM2.                                                                |
| 12  | LGATE2 | Output of The Low-Side MOSFET Driver for PWM2. Connect this pin to Gate of the low-side MOSFET. Swings from PGND to LDO5.                                                                                                                                                                                                                                         |
| 13  | EN LDO | Master Enable Input. The LDOx is enabled when EN LDO=1. When ENLDO=0, the LDO is shutdown. See the table 2 "Power-Up Control Logics."                                                                                                                                                                                                                             |
| 14  | SKIP#  | PWM1 and 2 Controller Operation Mode Control. Connect SKIP# to GND for auto PWM/PFM mode, to REF for forced-PWM mode and to LDO3 or LDO5 for ultra-sonic mode.                                                                                                                                                                                                    |
| 15  | PGND   | Power Ground of The LGATE Low-Side MOSFET Drivers. Connect the pin to the source of the low-side MOSFETs.                                                                                                                                                                                                                                                         |
| 16  | VIN    | Battery voltage input pin. VIN powers linear regulators and is also used for the constant-on-time PWM on-time one-shot circuits. Connect VIN to the battery input and bypass with a $1\mu$ F capacitor for noise interference.                                                                                                                                    |
| 17  | LDO5   | 5V Linear Regulator Output. LDO5 can provide a total of 100mA, 5V external loads. When LDO5 is at 5V and PWM1 output voltage is over 4.7V bypass threshold, the internal LDO will shut down, and LDO5 output pin connects to VOUT1 through a $1.5\Omega$ switch. Bypass to GND with a minimum of $2.2\mu$ F ceramic capacitor for stability.                      |
| 18  | EN PWM | PWMx Enable Input. Both PWMx are enabled when EN PWM=1. When EN PWM=0, both PWMx are in shutdown. See the table 2 "Power-Up Control Logics."                                                                                                                                                                                                                      |
| 19  | LGATE1 | Output of The Low-Side MOSFET Driver for PWM1. Connect this pin to Gate of the low-side MOSFET. Swings from PGND to LDO5.                                                                                                                                                                                                                                         |
| 20  | PHASE1 | Junction Point of The High-Side MOSFET Source, Output Filter Inductor and The Low-Side MOSFET Drain for PWM1. Connect this pin to the Source of the high-side MOSFET. PHASE1 serves as the lower supply rail for the UGATE1 high-side gate driver. PHASE1 is the current-sense input for the PWM1.                                                                |



## Pin Description (Cont.)

| P              | IN     | FUNCTION                                                                                                                                                                                    |  |  |  |  |
|----------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| NO.            | NAME   | FUNCTION                                                                                                                                                                                    |  |  |  |  |
| 21             | UGATE1 | Output of The High-Side MOSFET Driver for PWM1. Connect this pin to Gate of the high-side MOSFET.                                                                                           |  |  |  |  |
| 22             | BOOT1  | Supply Input for The UGATE1 Gate Driver and an internal level-shift circuit. Connect to an external capacitor to create a boosted voltage suitable to drive a logic-level N-channel MOSFET. |  |  |  |  |
| 23             | POK    | Power-Good Output Pin of Both PWMs.(Logic AND) POK is an open-drain output used to indicate the status of the PWMx output voltage. Connect the POK in to +5V through a pull-high resistor.  |  |  |  |  |
| 24             | VOUT1  | PWM1 Output Voltage-Sense Input. The VOUT1 pin makes a direct measurement of the PWM1 output voltage. VOUT1 is an input to the constant-on-time PWM one-time one-shot circuit.              |  |  |  |  |
| Thermal<br>Pad | GND    | Signal Ground for The IC.                                                                                                                                                                   |  |  |  |  |



## **Block Diagram**





## **Typical Application Circuit**





## **Function Description**

# Constant-On-Time PWM Controller with Input Feed-Forward

The constant-on-time control architecture is a pseudofixed frequency with input voltage feed-forward. This architecture relies on the output filter capacitor's effective series resistance (ESR) to act as a current-sense resistor, so the output ripple voltage provides the PWM ramp signal. In PFM operation, the high-side switch on-time controlled by the on-time generator is determined solely by a oneshot whose pulse width is inversely proportional to input voltage and directly proportional to output voltage. In PWM operation, the high-side switch on-time is determined by a switching frequency control circuit in the on-time generator block. The switching frequency control circuit senses the switching frequency of the high-side switch and keeps regulating it at a constant frequency in PWM mode. The design improves the frequency variation and is more outstanding than a conventional constant-ontime controller, which has large switching frequency variation over input voltage, output current and temperature. Both in PFM and PWM, the on-time generator, which senses input voltage on VIN pin, provides very fast ontime response to input line transients.

Another one-shot sets a minimum off-time (typ.: 300ns). The on-time one-shot is triggered if the error comparator is high, the low-side switch current is below the current-limit threshold, and the minimum off-time one-shot has timed out.

#### Pulse-Frequency Modulation (PFM) Mode

Connect SKIP# to GND for normal PFM operation. In PFM mode, an automatic switchover to pulse-frequency modulation (PFM) takes place at light loads. This switchover is affected by a comparator that truncates the low-side switch on-time at the inductor current zero crossing. This mechanism causes the threshold between PFM and PWM operation to coincide with the boundary between continuous and discontinuous inductor-current operation (also known as the critical conduction point). The on-time of PFM is given by:

$$T_{ON-PFM} = \frac{1}{F_{SW}} \times \frac{V_{OUT}}{V_{IN}}$$

Where  $F_{\rm sw}$  is the nominal switching frequency of the converter in PWM mode. Similarly, the on-time of ultrasonic mode is the same with PFM mode. The description of ultrasonic mode will be illustrated later.

The load current at handoff from PFM to PWM mode is given by:

$$\begin{split} I_{LOAD(PFM \text{ to PWM})} &= \frac{1}{2} \times \frac{V_{IN} - V_{OUT}}{L} \times T_{ON-PFM} \\ &= \frac{V_{IN} - V_{OUT}}{2L} \times \frac{1}{F_{SW}} \times \frac{V_{OUT}}{V_{IN}} \end{split}$$

#### **Forced-PWM Mode**

Connect SKIP# to REF for normal Forced-PWM operation. The Forced-PWM mode disables the zero-crossing comparator, which truncates the low-side switch on-time at the inductor current zero crossing. This causes the low-side gate-drive waveform to become the complement of the high-side gate-drive waveform. This in turn causes the inductor current to reverse at light loads while UGATE maintains a duty factor of  $V_{\rm OUT}/V_{\rm IN}$ . The benefit of Forced-PWM mode is to keep the switching frequency fairly constant. The Forced-PWM mode is the most useful for reducing audio frequency noise, improving load-transient response, and providing sink-current capability for dynamic output voltage adjustment.

#### **Ultrasonic Mode**

Connecting SKIP# to LDO3 or LDO5 for ultrasonic mode. The ultrasonic mode activates a unique PFM mode with a minimum switching frequency of 37kHz. The minimum frequency 37KHz of ultrasonic mode eliminates audiofrequency interference in light load condition. It will transit to unique PFM mode when output loading makes the frequency bigger than ultrasonic frequency. In ultrasonic mode, the controller automatically transits to fixed-frequency PWM operation when the load reaches the same critical conduction point (I<sub>LOAD(PFM to PWM)</sub>).

When the controller detects that no switching has occurred within about  $27\mu s$  (typ.), an ultrasonic pulse will occurre. The ultrasonic controller turns on the low-side MOSFET first to reduce the output voltage. After feedback voltage drops below the internal reference voltage, the



#### **Ultrasonic Mode (Cont.)**

controller turns off the low-side MOSFET and triggers a constant-on-time. When the constant-on-time has expired, the controller turns on the low-side MOSFET again until the inductor current is below the zero-crossing threshold. The behavior is the same with PFM mode.

# Reference Voltages and Linear Regulator (REF and LDO3/5)

The 2V reference, REF, is accurate to  $\pm 1\%$  overtemperature. Bypass to GND with a  $0.1\mu F$  (minimum) capacitor. REF can source up to  $50\mu A$  for external loads. However, avoid loading REF if extremely accurate specifications for both the main output voltages and REF are essential. In addition, REF voltage must be bigger than its rising enable threshold, and then the LDO output starts to rise up.

The LDO3 and LDO5 regulators can supply up to 100mA for external loads. Bypass to GND with a minimum of  $2.2\mu F$  ceramic capacitor for stability. When ENLDO is enabled, the  $V_{\tiny LDO3}$  is fixed 3.33V and the  $V_{\tiny LDO5}$  is fixed 5V in standby mode. When PWMx output voltage is over whose bypass threshold(PWM1 is 4.7V and PWM2 is 3.15V), the switchover between the internal LDOx and VOUTx is workable. These actions change the current path to power the loads from the PWMx regulateon voltage, rather than from the internal linear regulator.

#### Power-On-Reset

A Power-On-Reset (POR) function is designed to prevent wrong logic controls. The POR function continually monitors the supply voltage on the LDO5 pins. LDO5 POR circuitry inhibits wrong switching. When the rising  $V_{\text{LDO5}}$  voltage reaches the rising POR threshold (4.2V typ.), the output voltages begin to ramp up. When the LDO5 voltage is lower than 4.1V(typ.) or LDO3 voltage is lower than 2.5V(typ.), both switch power supplies are shut off. This is non-latch protection. LDO5 POR threshold could reset the under-voltage, over-voltage.

#### **Digital Soft-Start**

The APW8811 integrates digital soft-start circuit to ramp up the PWMx output voltage of the converter to the programmed regulation set point at a predictable slew rate. The slew rate of PWMx output voltage is internally controlled to limit the inrush current through the output capacitors during soft-start process. When the ENPWM pin is pulled above the rising threshold voltage, the both of PWM1 and PWM2 initiate a soft-start process to ramp up the output voltage at the same time. The soft-start interval is 1.7ms(typ.) and independent of the UGATE switching frequency.

#### **Enable Controls**

The APW8811 has two independent enable controls for PWM and LDO. When the ENLDO pin is high (EN=1), the REF, LDO3 and LDO5 are enabled to standby mode. It means that the PWM1 and PWM2 are ready to enable at this mode. When the ENPWM pin is high (EN=1) at standby mode, the both of PWM1 and PWM2 initiate a soft-start process to ramp up the output voltage at the same time. When both ENLDO and ENPWM are low, the chip is in its low-power shutdown state. The APW8811 only consumes  $20\mu A$  of quiescent current while in shutdown.

Both PWM outputs are discharged to 0V through a  $25\Omega$  switch and both LDO outputs is discharged to 0V through a  $40\Omega$  switch in shutdown mode. Driving ENPWM or ENLDO below 0.4V clears the over-voltage, under-voltage and over-temperature fault latches.

#### Soft-Stop (PWMs)

In the event of PWM under-voltage or shutdown, the chip enables the soft-stop function. The soft-stop function discharges the PWM output voltages to GND through an internal  $25\Omega$  switch. The reference remains active to provide an accurate threshold and to provide over-voltage protection.



#### **Power Good Indicator (PWMs)**

POK is actively held low in shutdown, standby, and soft-start. In the soft-start process, the POK is an open-drain output, and it is released with enable delay after ENPWM goes high (about 2ms typ.). In normal operation, the POK window is from 90% to its OVP threshold of the converter reference voltage. Both of  $V_{\text{OUT1}}$  and  $V_{\text{OUT2}}$  have to stay within this window for POK to be high (AND gated). In order to prevent false POK drop, capacitors need to parallel at the output to confine the voltage deviation with severe load step transient.

#### **Under-Voltage Protection (PWMs)**

In the process of operation, if a short-circuit occurs, the output voltage will drop quickly. When load current is bigger than the value of current-limit threshold, the output voltage will fall out of the required regulation range. The under-voltage continually monitors the setting output voltage after soft-start is completed. If a load step is strong enough to pull the output voltage lower than the undervoltage threshold for at least 2µs, the PWM controller starts a soft-stop process to shut down the output gradually. As long as either of PWM channels triggers under-voltage, both of PWM channels active under-voltage protection and latched off when the soft-stop process is completed. The under-voltage threshold is 70% of the nominal output voltage. Under-voltage protection is ignored for at least 2ms(typ.) after a rising edge on EN. Toggling ENLDO or ENPWM signal will clear the latch and bring the chip back to operation.

#### **Over-Voltage Protection (OVP)**

Should the output voltage of  $V_{\text{OUT1}}$  and  $V_{\text{OUT2}}$  increase over 25% of the setting voltage due to the high-side MOSFET failure or for other reasons, the over-voltage protection will active. As long as either of PWM channels triggers over-voltage, both of PWM channels active overvoltage protection. Over-voltage protection will force the low-side MOSFET gate driver fully turn on. This action actively pulls down the output voltage. When the OVP occurs, the POK pin will pull down and latch-off the converter. This OVP scheme only clamps the voltage overshoot, and does not invert the output voltage when otherwise activated with a

continuously high output from low-side MOSFET driver. It's a common problem for OVP schemes with a latch. Once an over-voltage fault condition is set, it can be reset by toggling ENLDO or ENPWM signal.

#### **Over-Temperature Protection**

When the junction temperature increases above the rising threshold temperature 160°C, the IC will enter the over -temperature protection (OTP). When the OTP occurs, REF, LDO and PWM controllers circuitry shuts down. It is non-latch protection.

#### **Current-Limit (PWMs)**

The current-limit circuit employs a "valley" current-sensing algorithm (See Figure 1). The APW8811 uses the low-side MOSFET's  $R_{\scriptscriptstyle DS(ON)}$  of the synchronous rectifier as a current-sensing element. If the magnitude of the current-sense signal at PHASE pin is above the current-limit threshold, the PWM is not allowed to initiate a new cycle. The actual peak current is greater than the current-limit threshold by an amount equal to the inductor ripple current. Therefore, the exact current-limit characteristic and maximum load capability are a function of the sense resistance, inductor value, and input voltage.



Figure 1. Current-Limit Algorithm

Both PWM controllers use the low-side MOSFETs on-resistance  $R_{\scriptscriptstyle DS(ON)}$  to monitor the current for protection against shorted outputs. The MOSFET's  $R_{\scriptscriptstyle DS(ON)}$  is varied by temperature and gate to source voltage, the user should determine the maximum  $R_{\scriptscriptstyle DS(ON)}$  in manufacture's datasheet.

The current-Limit threshold of APW8811 is adjusted with



#### Current-Limit (PWMs) (Cont.)

an external resistor. The ILIMx pin adjustment range is from 515mV to 2V. In the adjustable mode, the current-limit threshold voltage is  $1/10^{th}$  the voltage at ILIM pin. As shown in Figure 2, The ILIM pin can source  $10\mu A$ . The voltage at ILIM pin is equal to  $10\mu A$  x  $R_{ILIM}$ . Connect ILIM to REF for a fixed 200mV threshold. The logic current-limit threshold is default to 250mV value if ILIM is 5V. The relationship between the sampled voltage  $V_{ILIM}$  and the current-limit threshold  $I_{LIMIT}$  is given by:

$$\frac{1}{10} \times V_{ILIM} = I_{LIMIT} \times R_{DS(ON)}$$

Where  $V_{\rm ILIM}$  is the voltage at the ILIM pin.  $R_{\rm DS(ON)}$  is the low side MOSFETs conducive resistance.  $I_{\rm LIMIT}$  is the setting current-limit threshold.  $I_{\rm LIMIT}$  can be expressed as  $I_{\rm OUT}$  minus half of peak-to-peak inductor current.

The PCB layout guidelines should ensure that noise and DC errors do not corrupt the current-sense signals at PHASE. Place the hottest power MOSEFTs as close to the IC as possible for best thermal coupling. When combined with the under-voltage protection circuit, this current-limit method is effective in almost every circumstance.



Figure 2. Current-Limit Setting Block Diagram



**Table 1. Operating Mode Truth Table** 

| MODE                | CONDITION                                                                      | COMMENT                                                                                                                                                         |
|---------------------|--------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Run                 | ENLDO = 1, EN PWM =1                                                           | PWM is in normal operation.                                                                                                                                     |
| Standby & Soft-Stop | ENPWM=0, ENLDO=1                                                               | If PWMx is in shutdown, discharge switch (25 $\Omega)$ connects their VOUTx to GND. LDOx and REF active.                                                        |
| Shutdown            | EN PWM=0 and EN LDO=0                                                          | PWMx output discharge switch (25 $\Omega)$ connects VOUTx to GND. LDOx discharge switch (40 $\Omega)$ connects LDOx to GND. In this mode, all circuitry is off. |
| UVP                 | Either $V_{OUT1}$ , or $V_{OUT2}$ < 70% of nominal output voltage              | The internal 25 $\!\Omega$ switch turns on to pull low output voltage. LDOx and REF are active. Reset by toggling EN PWM or EN LDO single.                      |
| OVP                 | Either V <sub>OUT1</sub> and V <sub>OUT2</sub> > 125% of normal output voltage | LGATE of two PWM channel are forced high. LDO and REF active. Reset by toggling ENPWM or ENLDO single.                                                          |
| ОТР                 | T <sub>J</sub> > +160 °C                                                       | All circuitry off. It is non-latch protection after the junction temperature cools by 25 $^{\circ}\text{C}.$                                                    |

#### **Table 2. Power-Up Control Logics**

| V <sub>ENLDO</sub> | V <sub>EN PWM</sub> | LDO5 | LDO3 | PWM1 | PWM2 |
|--------------------|---------------------|------|------|------|------|
| Low                | Don't Care          | OFF  | OFF  | OFF  | OFF  |
| High               | Low                 | ON   | ON   | OFF  | OFF  |
| High               | High                | ON   | ON   | ON   | ON   |



## Application Information

#### **Output Voltage Selection**

The output voltage of PWM1 can be adjusted from2V to 5.5V with a resistor-driver at FB1 between VOUT1 and GND. Using 1% or better resistors for the resistive divider is recommended. The FB1 pin is the inverter input of the error amplifier, and the reference voltage is 2V. Take the example, the output voltage of PWM1 is determined by:

$$V_{OUTI} = 2 \times \left(1 + \frac{R_{TOP1}}{R_{GND1}}\right)$$

Where  $R_{TOP1}$  is the resistor connected from  $V_{OUT1}$  to  $V_{FB1}$  and  $R_{GND1}$  is the resistor connected from FB1 to GND. Similarly, the output voltage of PWM2 can be also adjusted from 2V to 5.5V.

#### **Output Inductor Selection**

The duty cycle of a buck converter is the function of the input voltage and output voltage. Once an output voltage is fixed, it can be written as:

$$D = \frac{V_{OUT}}{V_{IN}}$$

The inductor value determines the inductor ripple current and affects the load transient reponse. Higher inductor value reduces the inductor's ripple current and induces lower output ripple voltage. The ripple current and can be approxminated by:

$$I_{RIPPLE} = \frac{V_{IN} - V_{OUT}}{F_{SW} \times L} \times \frac{V_{OUT}}{V_{IN}}$$

Where  $F_{\text{sw}}$  is the switching frequency of the regulator. Increasing the inductor value and frequency will reduce the ripple current and voltage. However, there is a tradeoff between the inductor's ripple current and the regulator load transient response time.

A smaller inductor will give the regulator a faster load transient response at the expense of higher ripple current. Increasing the switching frequency ( $F_{\rm sw}$ ) also reduces the ripple current and voltage, but it will increase the switching loss of the MOSFETs and the power dissipation of the converter. The maximum ripple current occurs at the maximum input voltage. A good starting point is to choose the ripple current to be

approximately 30% of the maximum output current. Once the inductance value has been chosen, selecting an inductor is capable of carrying the required peak current without going into saturation. In some types of inductors, especially core that is made of ferrite, the ripple current will increase abruptly when it saturates. This will result in a larger output ripple voltage.

#### **Output Capacitor Selection**

Output voltage ripple and the transient voltage deviation are factors that have to be taken into consideration when selecting an output capacitor. Higher capacitor value and lower ESR reduce the output ripple and the load transient drop. Therefore, selecting high performance low ESR capacitors is intended for switching regulator applications. In addition to high frequency noise related MOSFET turn-on and turn-off, the output voltage ripple includes the capacitance voltage drop and ESR voltage drop caused by the AC peak-to-peak current. These two voltages can be represented by:

$$\Delta V_{COUT} = \frac{I_{RIPPLE}}{8CoutFsw}$$
$$\Delta V_{ESR} = I_{RIPPLE} \times RESR$$

These two components constitute a large portion of the total output voltage ripple. In some applications, multiple capacitors have to be paralleled to achieve the desired ESR value. If the output of the converter has to support another load with high pulsating current, more capacitors are needed in order to reduce the equivalent ESR and suppress the voltage ripple to a tolerable level. A small decoupling capacitor in parallel for bypassing the noise is also recommended, and the voltage rating of the output capacitors must also be considered.

To support a load transient that is faster than the switching frequency, more capacitors have to be used to reduce the voltage excursion during load step change. Another aspect of the capacitor selection is that the total AC current going through the capacitors has to be less than the rated RMS current specified on the capacitors to prevent the capacitor from over-heating.



## **Application Information (Cont.)**

#### **Input Capacitor Selection**

The input capacitor is chosen based on the voltage rating and the RMS current rating. For reliable operation, select the capacitor voltage rating to be at least 1.3 times higher than the maximum input voltage. The maximum RMS current rating requirement is approximately I<sub>OLIT</sub>/2, where I out is the load current. During power up, the input capacitors have to handle large amount of surge current. In lowduty notebook appliactions, ceramic capacitors are remmended. The capacitors must be connected between the drain of high-side MOSFET and the source of lowside MOSFET with very low-impeadance PCB layout.

#### **MOSFET Selection**

The application for a notebook battery with a maximum voltage of 24V, at least a minimum 30V MOSFETs should be used. The design has to trade off the gate charge with the R<sub>DS(ON)</sub> of the MOSFET:

- · For the low-side MOSFET, before it is turned on, the body diode has been conducted. The low-side MOSFET driver will not charge the miller capacitor of this MOSFET.
- In the turning off process of the low-side MOSFET, the load current will shift to the body diode first. The high dv/dt of the phase node voltage will charge the miller capacitor through the low-side MOSFET driver sinking current path. This results in much less switching loss of the low-side MOSFETs. The duty cycle is often very small in high battery voltage applications, and the low-side MOSFET will conduct most of the switching cycle; therefore, the less the  $R_{\scriptscriptstyle DS(ON)}\,$  of the low-side MOSFET, the less the power loss. The gate charge for this MOSFET is usually a secondary consideration. The high-side MOSFET does not have this zero voltage switching condition, and because it conducts for less time compared to the low-side MOSFET, the switching loss tends to be dominant. Priority should be given to the MOSFETs with less gate charge, so that both the gate driver loss and switching loss will be minimized.

The selection of the N-channel power MOSFETs are determined by the R<sub>DS(ON)</sub>, reversing transfer capacitance (C<sub>RSS</sub>) and maximum output current requirement. The losses in the MOSFETs have two components: conduction loss and transition loss. For the high-side and lowside MOSFETs, the losses are approximately given by the following equations:

$$\begin{split} P_{\text{high-side}} &= {I_{\text{OUT}}}^2 (1 + TC) (R_{\text{DS(ON)}}) D + (0.5) (~I_{\text{OUT}}) (V_{\text{IN}}) (~t_{\text{SW}}) F_{\text{SW}} \\ P_{\text{low-side}} &= {I_{\text{OUT}}}^2 (1 + TC) (R_{\text{DS(ON)}}) (1 - D) \end{split}$$

Where

is the load current TC is the temperature dependency of R<sub>DS(ON)</sub> F<sub>sw</sub> is the switching frequency t<sub>sw</sub> is the switching interval

D is the duty cycle

Note that both MOSFETs have conduction losses while the high-side MOSFET includes an additional transition loss. The switching internal,  $t_{sw}$ , is the function of the reverse transfer capacitance  $C_{\mbox{\tiny RSS}}$ . The (1+TC) term is to factor in the temperature dependency of the  $R_{\scriptscriptstyle DS(ON)}$ and can be extracted from the "R<sub>DS(ON)</sub> vs Temperature" curve of the power MOSFET.

#### **Lavout Consideration**

In any high switching frequency converter, a correct layout is important to ensure proper operation of the regulator. With power devices switching at higher frequency, the resulting current transient will cause voltage spike across the interconnecting impedance and parasitic circuit elements. As an example, consider the turn-off transition of the PWM MOSFET. Before turn-off condition, the MOSFET is carrying the full load current. During turn-off, current stops flowing in the MOSFET and is freewheeling by the lower MOSFET and parasitic diode. Any parasitic inductance of the circuit generates a large voltage spike during the switching interval. In general, using short and wide printed circuit traces should minimize interconnecting impedances and the magnitude of voltage spike. And signal and power grounds are to be kept separating and finally combined to use the ground plane construction or single point grounding. The best tie-point between the signal ground and the power ground is at the negative side of the output capacitor on each channel, where there is less noise. Noisy traces beneath the IC are not recommended. Below is a checklist for your layout:



## **Application Information (Cont.)**

#### **Layout Consideration (Cont.)**

- Keep the switching nodes (UGATEx, LGATEx, BOOTx, and PHASEx) away from sensitive small signal nodes (REF, ILIMx, and FBx) since these nodes are fast moving signals. Therefore, keep traces to these nodes as short as possible and there should be no other weak signal traces in parallel with theses traces on any layer.
- The signals going through theses traces have both high dv/dt and high di/dt, with high peak charging and discharging current. The traces from the gate drivers to the MOSFETs (UGATEx and LGATEx) should be short and wide.
- Place the source of the high-side MOSFET and the drain of the low-side MOSFET as close as possible.
   Minimizing the impedance with wide layout plane between the two pads reduces the voltage bounce of the node.
- Decoupling capacitor, the resistor dividers, boot capacitors, and current-limit stetting resistor should be close to their pins. (For example, place the decoupling ceramic capacitor near the drain of the high-side MOSFET as close as possible. The bulk capacitors are also placednear the drain.)
- The input capacitor should be near the drain of the upper MOSFET; the high quality ceramic decoupling capacitor can be put close to the VCC and GND pins; the output capacitor should be near the loads. The input capacitor GND should be close to the output capacitor GND and the lower MOSFET GND.
- The drain of the MOSFETs (V<sub>IN</sub> and PHASEx nodes) should be a large plane for heat sinking. And PHASEx pin traces are also the return path for UGATEx. Connect these pins to the respective converter's upper MOSFET source.
- The controller used ripple mode control. Build the resistor divider close to the FB1 pin so that the high impedance trace is shorter when the output voltage is in adjustable mode. And the FB1 pin traces can't be close to the switching signal traces (UGATEx, LGATEx, BOOTx, and PHASEx).
- The PGND trace should be a separate trace, and independently go to the source of the low-side MOSFETs for current-limit accuracy.

#### TQFN4x4-24A



Just Recommend



## Package Information

### TQFN4x4-24A



| Ş      | TQFN4x4-24A |       |        |       |  |  |
|--------|-------------|-------|--------|-------|--|--|
| SYMBOL | MILLIM      | ETERS | INCHES |       |  |  |
| 5      | MIN.        | MAX.  | MIN.   | MAX.  |  |  |
| Α      | 0.70        | 0.80  | 0.028  | 0.032 |  |  |
| A1     | 0.00        | 0.05  | 0.000  | 0.002 |  |  |
| А3     | 0.20        | REF   | 0.008  | REF   |  |  |
| b      | 0.18        | 0.30  | 0.007  | 0.012 |  |  |
| D      | 3.90        | 4.10  | 0.154  | 0.161 |  |  |
| D2     | 2.00        | 2.50  | 0.079  | 0.098 |  |  |
| Е      | 3.90        | 4.10  | 0.154  | 0.161 |  |  |
| E2     | 2.00        | 2.50  | 0.079  | 0.098 |  |  |
| е      | 0.50        | BSC   | 0.020  | BSC   |  |  |
| L      | 0.35        | 0.45  | 0.014  | 0.018 |  |  |
| K      | 0.20        |       | 0.008  |       |  |  |
| aaa    | 0.0         | 08    | 0.00   | )3    |  |  |



## **Carrier Tape & Reel Dimensions**





| Application | Α          | Ι                 | <b>T</b> 1         | C                  | d        | D                 | W          | E1                 | F                 |
|-------------|------------|-------------------|--------------------|--------------------|----------|-------------------|------------|--------------------|-------------------|
| TQFN4x4-24A | 330.0 €.00 | 50 MIN.           | 12.4+2.00<br>-0.00 | 13.0+0.50<br>-0.20 | 1.5 MIN. | 20.2 MIN.         | 12.0 ±0.30 | 1.75 <b>±</b> 0.10 | 5.5 <b>±</b> 0.05 |
|             | P0         | P1                | P2                 | D0                 | D1       | T                 | A0         | В0                 | K0                |
|             | 4.0 ±0.10  | 8.0 <b>±</b> 0.10 | 2.0 ±0.05          | 1.5+0.10<br>-0.00  | 1.5 MIN. | 0.6+0.00<br>-0.40 | 4.30 ±0.20 | 4.30 ±0.20         | 1.25 ±0.20        |

(mm)

## **Devices Per Unit**

| Package Type | Unit        | Quantity |
|--------------|-------------|----------|
| TQFN4x4-24A  | Tape & Reel | 3000     |



## **Taping Direction Information**

#### TQFN4x4-24A



## **Classification Profile**





### **Classification Reflow Profiles**

| Profile Feature                                                                                                                                           | Sn-Pb Eutectic Assembly            | Pb-Free Assembly                   |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|------------------------------------|
| Preheat & Soak Temperature min (T <sub>smin</sub> ) Temperature max (T <sub>smax</sub> ) Time (T <sub>smin</sub> to T <sub>smax</sub> ) (t <sub>s</sub> ) | 100 °C<br>150 °C<br>60-120 seconds | 150 °C<br>200 °C<br>60-120 seconds |
| Average ramp-up rate (T <sub>smax</sub> to T <sub>P</sub> )                                                                                               | 3 °C/second max.                   | 3 °C/second max.                   |
| Liquidous temperature (T <sub>L</sub> )<br>Time at liquidous (t <sub>L</sub> )                                                                            | 183 °C<br>60-150 seconds           | 217 °C<br>60-150 seconds           |
| Peak package body Temperature (T <sub>p</sub> )*                                                                                                          | See Classification Temp in table 1 | See Classification Temp in table 2 |
| Time (t <sub>P</sub> )** within 5°C of the specified classification temperature (T <sub>c</sub> )                                                         | 20** seconds                       | 30** seconds                       |
| Average ramp-down rate (T <sub>p</sub> to T <sub>smax</sub> )                                                                                             | 6 °C/second max.                   | 6 °C/second max.                   |
| Time 25°C to peak temperature                                                                                                                             | 6 minutes max.                     | 8 minutes max.                     |

<sup>\*</sup> Tolerance for peak profile Temperature (Tp) is defined as a supplier minimum and a user maximum.

## **Classification Reflow Profiles (Cont.)**

Table 1. SnPb Eutectic Process – Classification Temperatures (Tc)

| Package<br>Thickness | Volume mm <sup>3</sup><br><350 | Volume mm³<br>³350 |
|----------------------|--------------------------------|--------------------|
| <2.5 mm              | 235 °C                         | 220 °C             |
| ≥2.5 mm              | 220 °C                         | 220 °C             |

Table 2. Pb-free Process – Classification Temperatures (Tc)

| Package<br>Thickness | Volume mm <sup>3</sup><br><350 | Volume mm <sup>3</sup><br>350-2000 | Volume mm <sup>3</sup> >2000 |
|----------------------|--------------------------------|------------------------------------|------------------------------|
| <1.6 mm              | 260 °C                         | 260 °C                             | 260 °C                       |
| 1.6 mm – 2.5 mm      | 260 °C                         | 250 °C                             | 245 °C                       |
| ≥2.5 mm              | 250 °C                         | 245 °C                             | 245 °C                       |

## **Reliability Test Program**

| Test item     | Method             | Description                            |
|---------------|--------------------|----------------------------------------|
| SOLDERABILITY | JESD-22, B102      | 5 Sec, 245°C                           |
| HOLT          | JESD-22, A108      | 1000 Hrs, Bias @ T <sub>i</sub> =125°C |
| PCT           | JESD-22, A102      | 168 Hrs, 100%RH, 2atm, 121°C           |
| TCT           | JESD-22, A104      | 500 Cycles, -65°C~150°C                |
| НВМ           | MIL-STD-883-3015.7 | VHBM 2KV                               |
| MM            | JESD-22, A115      | VMM 200V                               |
| Latch-Up      | JESD 78            | 10ms, 1 <sub>tr</sub> 100mA            |

Copyright © ANPEC Electronics Corp. Rev. A.3 - Sep., 2012

<sup>\*\*</sup> Tolerance for time at peak profile temperature (tp) is defined as a supplier minimum and a user maximum.



### **Customer Service**

#### **Anpec Electronics Corp.**

Head Office:

No.6, Dusing 1st Road, SBIP, Hsin-Chu, Taiwan, R.O.C. Tel: 886-3-5642000

Fax: 886-3-5642050

#### Taipei Branch:

2F, No. 11, Lane 218, Sec 2 Jhongsing Rd., Sindian City, Taipei County 23146, Taiwan

Tel: 886-2-2910-3838 Fax: 886-2-2917-3838