

# 2M <sup>·</sup> 4 BANKS <sup>·</sup> 16 BIT SDRAM

# Table of Contents-

| 1. GENERAL DESCRIPTION                                                    | 3  |
|---------------------------------------------------------------------------|----|
| 2. FEATURES                                                               | 3  |
| 3. AVAILABLE PART NUMBER                                                  | 3  |
| 4. BALL CONFIGURATION                                                     | 4  |
| 5. BALL DESCRIPTION                                                       | 5  |
| 6. BLOCK DIAGRAM                                                          | 6  |
| 7. ABSOLUTE MAXIMUM RATINGS                                               | 7  |
| 8. DC ELECTRICAL CHARACTERISTICS AND OPERATING CONDITIONS                 | 7  |
| 9. CAPACITANCE                                                            | 7  |
| 10. OPERATING CURRENT                                                     | 8  |
| 11. AC CHARACTERISTICS AND OPERATING CONDITION                            | 9  |
| 12. FUNCTIONAL DESCRIPTION                                                |    |
| Power Up Sequence                                                         | 12 |
| Command Function                                                          | 12 |
| Read Operation                                                            | 15 |
| Write Operation                                                           | 15 |
| Precharge                                                                 | 15 |
| Burst Termination                                                         | 15 |
| Interruption                                                              | 16 |
| Refresh Operation                                                         | 16 |
| Power Down Mode                                                           | 17 |
| Mode Register Set Operation                                               | 17 |
| Simplified State Diagram                                                  | 19 |
| 13. TIMING WAVEFORMS                                                      | 20 |
| Command Input Timing                                                      | 20 |
| Read Timing                                                               | 21 |
| Control Timing of Input/Output Data                                       | 22 |
| 14. OPERATING TIMING EXAMPLE                                              | 24 |
| Interleaved Bank Read (Burst Length = 4, CAS Latency = 3)                 | 24 |
| Interleaved Bank Read (Burst Length = 4, CAS Latency = 3, Auto Precharge) | 25 |
| Interleaved Bank Read (Burst Length = 8, CAS Latency = 3)                 | 26 |

# Preliminary W987X6CB



| Interleaved Bank Read (Burst Length = 8, CAS Latency = 3, Auto Precharge) | 27 |
|---------------------------------------------------------------------------|----|
| Interleaved Bank Write (Burst Length = 8)                                 |    |
| Interleaved Bank Write (Burst Length = 8, Auto Precharge)                 | 29 |
| Page Mode Read (Burst Length = 4, CAS Latency = 3)                        |    |
| Page Mode Read/Write (Burst Length = 8, CAS Latency = 3)                  | 31 |
| Auto Precharge Read (Burst Length = 4, CAS Latency = 3)                   |    |
| Auto Precharge Write (Burst Length = 4)                                   | 33 |
| Auto Refresh Cycle                                                        | 34 |
| Self Refresh Cycle                                                        | 35 |
| Burst Read and Single Write (Burst Length = 4, CAS Latency = 3)           |    |
| Power Down Mode                                                           | 37 |
| Auto Precharge Timing (Read Cycle)                                        |    |
| Auto Precharge Timing (Write Cycle)                                       |    |
| Timing Chart of Read to Write Cycle                                       | 40 |
| Timing Chart of Write to Read Cycle                                       | 40 |
| Timing Chart of Burst Stop Cycle (Burst Stop Command)                     | 41 |
| Timing Chart of Burst Stop Cycle (Precharge Command)                      | 41 |
| CKE/DQM Input Timing (Write Cycle)                                        | 42 |
| CKE/DQM Input Timing (Read Cycle)                                         | 43 |
| Self Refresh/Power Down Mode Exit Timing                                  | 44 |
| 15. PACKAGE DIMENSION                                                     | 45 |
| 16. REVISION HISTORY                                                      | 46 |



## 1. GENERAL DESCRIPTION

W987X6CB is a high-speed synchronous dynamic random access memory (SDRAM), organized as 2M words  $\times$  4 banks  $\times$  16 bits. Using pipelined architecture and 0.175 µm process technology, W987X6CB delivers a data bandwidth of up to 125M words per second (-8). For different application, W987X6CB is sorted into two speed grades: -75 and -8. The -75 is compliant to the 133 MHz/CL3 specification; the -8 is compliant to the 125 MHz/CL3 specification. For handheld device application, these parts are specially designed with several power saving mechanisms to achieve extremely low Self Refresh Current.

Accesses to the SDRAM are burst oriented. Consecutive memory location in one page can be accessed at a burst length of 1, 2, 4, 8 or full page when a bank and row is selected by an ACTIVE command. Column addresses are automatically generated by the SDRAM internal counter in burst operation. Random column read is also possible by providing its address at each clock cycle. The multiple bank nature enables interleaving among internal banks to hide the precharging time.

By having a programmable Mode Register, the system can change burst length, latency cycle, interleave or sequential burst to maximize its performance. W987X6CB is ideal for main memory in high performance applications.

## 2. FEATURES

- Power supply VDD =  $2.5V \pm 0.2V$
- VDDQ = 1.8V
- Standard Self Refresh Mode
- Power Down Mode
- CAS Latency: 2 and 3
- Burst Length: 1, 2, 4, 8, and full page
- 4K Refresh cycles / 64 mS

- Interface: LVTTL
- Packaged in 54 balls FBGA,
- Operating Temperature Range
- Commercial temperature ( $0^{\circ} C 70^{\circ} C$ )
- Industrial temperature  $(-40^{\circ} \text{ C} 85^{\circ} \text{ C})$

## **3. AVAILABLE PART NUMBER**

| PART NUMBER | SPEED       | SELF REFRESH<br>CURRENT (MAX.) | TEMPERATURE<br>RANGE          | LEAD-FREE<br>PACKAGE |
|-------------|-------------|--------------------------------|-------------------------------|----------------------|
| W987X6CBN75 | 133 MHz/CL3 | 400 μA                         | $0^\circ$ C $-$ 70 $^\circ$ C | No                   |
| W987X6CBG75 | 133 MHz/CL3 | 400 μA                         | $0^\circ$ C $-$ 70 $^\circ$ C | Yes                  |
| W987X6CBN80 | 125 MHz/CL3 | 400 µA                         | $0^\circ$ C $-70^\circ$ C     | No                   |
| W987X6CBG80 | 125 MHz/CL3 | 400 μA                         | $0^\circ$ C $-$ 70 $^\circ$ C | Yes                  |



## 4. BALL CONFIGURATION





# **5. BALL DESCRIPTION**

| PIN NUMBER                                                             | BALL NAME    | FUNCTION                 | DESCRIPTION                                                                                                                                                                         |
|------------------------------------------------------------------------|--------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| H7, H8, J8, J7,<br>J3, J2, H3, H2,<br>H1, G3, H9, G2                   | A0 – A11     | Address                  | Multiplexed pins for row and column address.<br>Row address: A0 – A11. Column address: A0 – A8.                                                                                     |
| G7, G8                                                                 | BS0, BS1     | Bank Select              | Select bank to activate during row address latch time, or bank to read/write during address latch time.                                                                             |
| A8, B9, B8, C9,<br>C8, D9, D8, E9,<br>E1, D2 D1, C2,<br>C1, B2, B1, A2 | DQ0 – DQ15   | Data Input/<br>Output    | Multiplexed pins for data output and input.                                                                                                                                         |
| G9                                                                     | CS           | Chip Select              | Disable or enable the command decoder. When command decoder is disabled, new command is ignored and previous operation continues.                                                   |
| F8                                                                     | RAS          | Row Address<br>Strobe    | Command input. When sampled at the rising edge of the clock, $\overrightarrow{RAS}$ , $\overrightarrow{CAS}$ and $\overrightarrow{WE}$ define the operation to be executed.         |
| F7                                                                     | CAS          | Column<br>Address Strobe | Referred to RAS                                                                                                                                                                     |
| F9                                                                     | WE           | Write Enable             | Referred to RAS                                                                                                                                                                     |
| F1, E8                                                                 | UDQM<br>LDQM | Input/Output<br>Mask     | The output buffer is placed at Hi-Z (with latency of 2) when DQM is sampled high in read cycle. In write cycle, sampling DQM high will block the write operation with zero latency. |
| F2                                                                     | CLK          | Clock Inputs             | System clock used to sample inputs on the rising edge of clock.                                                                                                                     |
| F3                                                                     | СКЕ          | Clock Enable             | CKE controls the clock activation and deactivation.<br>When CKE is low, Power Down mode, Suspend<br>mode or Self Refresh mode is entered.                                           |
| A9, E7, J9                                                             | Vdd          | Power                    | Power for input buffers and logic circuit inside DRAM.                                                                                                                              |
| A1, E3, J1                                                             | Vss          | Ground                   | Ground for input buffers and logic circuit inside DRAM.                                                                                                                             |
| A7, B3, C7, D3                                                         | Vddq         | Power for I/O<br>Buffer  | Separated power from VCC, used for output buffers to improve noise.                                                                                                                 |
| A3, B7, C3, D7                                                         | Vssq         | Ground for I/O<br>Buffer | Separated ground from VSS, used for output buffers to improve noise.                                                                                                                |
| E2, G1                                                                 | NC           | No Connection            | No connection                                                                                                                                                                       |



## 6. BLOCK DIAGRAM





# 7. ABSOLUTE MAXIMUM RATINGS

| PARAMETER                                | SYMBOL    | RATING          | UNIT | NOTE |
|------------------------------------------|-----------|-----------------|------|------|
| Input/Output Voltage                     | Vin, Vout | -0.3 - VDD +0.3 | V    | 1    |
| Power Supply Voltage                     | Vdd, Vddq | -0.3 – 3.6      | V    | 1    |
| Operating Temperature (Commercial parts) | Topr      | 0 – 70          | °C   | 1    |
| Operating Temperature (Industrial parts) | Topr      | -40 – 85        | °C   | 1    |
| Storage Temperature                      | Тѕтс      | -55 – 150       | °C   | 1    |
| Soldering Temperature (10s)              | TSOLDER   | 260             | °C   | 1    |
| Power Dissipation                        | PD        | 1               | W    | 1    |
| Short Circuit Output Current             | Ιουτ      | 50              | mA   | 1    |

# 8. DC ELECTRICAL CHARACTERISTICS AND OPERATING CONDITIONS

| PARAMETER                                                                                | SYMBOL | MIN.       | TYP. | MAX.       | UNIT |
|------------------------------------------------------------------------------------------|--------|------------|------|------------|------|
| Supply Voltage                                                                           | Vdd    | 2.3        | 2.5  | 2.7        | V    |
| Supply Voltage (for I/O Buffer)                                                          | Vddq   | 1.65       | 1.8  | 1.95       | V    |
| Input High Level Voltage                                                                 | Vін    | 0.8 * Vddq | -    | Vddq + 0.3 | V    |
| Input Low Level Voltage                                                                  | VIL    | -0.3       | -    | 0.2 * Vddq | V    |
| LVTTL Output "H" Level Voltage<br>(lout = -0.1 mA)                                       | Vон    | VDDQ -0.2  | -    | -          | V    |
| LVTTL Output "L" Level Voltage<br>(lout = +0.1 mA)                                       | Vol    | -          | -    | 0.2        | V    |
| Input Leakage Current<br>( $0V \le VIN \le VDD$ , all other pins not under test = $0V$ ) | lı(L)  | -5         | -    | 5          | μA   |
| Output Leakage Current<br>(Output disable , 0V ≤ Vou⊤ ≤ Vccq)                            | IO(L)  | -5         | -    | 5          | μΑ   |

(TA =  $0^{\circ}$  C to  $70^{\circ}$  C for commercial parts, TA =  $-40^{\circ}$  C to  $85^{\circ}$  C for Industrial parts)

Note: VIH(max) = VDD/ VDDQ +1.2V for pulse width  $\leq$  5 nS

VIL(min) = Vss/ Vssq -1.2V for pulse width < 5 nS

# 9. CAPACITANCE

| (VDD = 2.5V, f = 1 | MHz.  | TA = 25° | C) |
|--------------------|-------|----------|----|
| (135 2.01)         | ····, | =0       | Ξ, |

| PARAMETER                                                                                                                      | SYMBOL | MIN. | MAX. | UNIT |
|--------------------------------------------------------------------------------------------------------------------------------|--------|------|------|------|
| Input Capacitance<br>(A0 to A11, BS0, BS1, $\overline{CS}$ , $\overline{RAS}$ , $\overline{CAS}$ , $\overline{WE}$ , DQM, CKE) | Cı     | -    | 3.8  | pF   |
| Input Capacitance (CLK)                                                                                                        | CCLK   | -    | 3.5  | pF   |
| Input/Output capacitance                                                                                                       | Сю     | -    | 6.5  | pF   |

Note: These parameters are periodically sampled and not 100% tested.



# **10. OPERATING CURRENT**

(VDD = 2.5V  $\pm$ 0.2V, TA = 0° C to 70° C for commercial parts ,TA = -40° C to 85° C for Industrial parts)

| PARAMETER                                                                                                  |                                | SYM.   | -75/751 | -8/-81 | UNIT  | NOTES |
|------------------------------------------------------------------------------------------------------------|--------------------------------|--------|---------|--------|-------|-------|
|                                                                                                            |                                | 01111. | MAX.    | MAX.   | U.I.I | NOTED |
| Operating Current<br>tck = min., tRc = min.<br>Active precharge command<br>cycling without burst operation | 1 bank operation               | Icc1   | 65      | 60     |       | 3     |
| Standby Current<br>tck = min, $\overline{CS}$ = VIH                                                        | CKE = VIH                      | ICC2   | 15      | 15     |       | 3     |
| VIH / L = VIH (min.)/ VIL (max.)<br>Bank: Inactive state                                                   | CKE = VIL<br>(Power Down mode) | ICC2P  | 0.5     | 0.5    |       | 3     |
| Standby Current<br>CLK = VIL, $\overline{CS}$ = VIH                                                        | CKE = VIH                      | Icc2s  | 10      | 10     |       |       |
| VIH / L = VIH (min.)/ VIL (max.)<br>BANK: Inactive state                                                   | CKE = VIL<br>(Power down mode) | ICC2PS | 0.35    | 0.35   | mA    |       |
| No Operating Current<br>tck = min., $\overline{CS} = V_{H}$ (min.)                                         | CKE = VIH                      | ICC3   | 20      | 20     |       |       |
| BANK: Active state<br>(4 banks)                                                                            | CKE = VIL<br>(Power down mode) | ICC3P  | 2       | 2      |       |       |
| Burst Operating Current<br>tck = min. Read/ Write command cycling                                          |                                | ICC4   | 90      | 85     |       | 3, 4  |
| Auto Refresh Current<br>tcκ = min. Auto refresh command cycling                                            |                                | ICC5   | 150     | 140    |       | 3     |
| Self Refresh Current Self Refresh Mode CKE = 0.2V                                                          |                                | Icc6   | 400     | 400    | μΑ    |       |
| Deep Power Down Mode Curren                                                                                | t                              | ICC7   | 10      | 10     | μA    |       |



# **11. AC CHARACTERISTICS AND OPERATING CONDITION**

(Vcc = 2.5V  $\pm$ 0.2V, TA = 0° C to 70° C for commercial parts ,TA = -40° C to 85° C for Industrial parts; Notes: 5, 6, 7, 8)

| PARAMET                      | ED                | SYM.         | -75  | /751   | -8/-81 |        | UNIT  |
|------------------------------|-------------------|--------------|------|--------|--------|--------|-------|
| FANAMET                      |                   | 5 T WI.      | MIN. | MAX.   | MIN.   | MAX.   | UNIT  |
| Ref/Active to Ref/Active Com | nmand Period      | trc          | 65   |        | 68     |        |       |
| Active to precharge Comman   | nd Period         | <b>t</b> ras | 45   | 100000 | 48     | 100000 | nS    |
| Active to Read/Write Comma   | and Delay Time    | trcd         | 20   |        | 20     |        |       |
| Read/Write(a) to Read/Write  | (b)Command Period | tccd         | 1    |        | 1      |        | Cycle |
| Precharge to Active Comma    | nd Period         | <b>t</b> RP  | 20   |        | 20     |        |       |
| Active(a) to Active(b) Comma | and Period        | <b>t</b> RRD | 15   |        | 16     |        |       |
| Write Recovery Time          | CL* = 2           | two          | 10   |        | 10     |        |       |
|                              | CL* = 3           | <b>t</b> wr  | 7.5  |        | 8      |        |       |
| CLK Cycle Time               | CL* = 2           | tск          | 10   |        | 10     |        |       |
|                              | CL* = 3           | ICK          | 7.5  |        | 8      |        |       |
| CLK High Level width         |                   | tсн          | 2.5  |        | 3      |        |       |
| CLK Low Level width          |                   | tc∟          | 2.5  |        | 3      |        |       |
| Access Time from CLK         | CL* = 2           |              |      | 6      |        | 6      |       |
| Access time from CLK         | CL* = 3           | tac          |      | 5.4    |        | 6      | nS    |
| Output Data Hold Time        |                   | tон          | 3    |        | 3      |        |       |
| Output Data High Impedance   | e Time            | tнz          | 3    | 7.5    | 3      | 8      |       |
| Output Data Low Impedance    | Time              | t∟z          | 0    |        | 0      |        |       |
| Power Down Mode Entry Tin    | ne                | tsв          | 0    | 7.5    | 0      | 8      |       |
| Transition Time of CLK (Ris  | se and Fall)      | t⊤           | 0.3  | 10     | 0.3    | 10     |       |
| Data-in Set-up Time          |                   | tos          | 1.5  |        | 2      |        |       |
| Data-in Hold Time            |                   | tон          | 1    |        | 1      |        |       |
| Address Set-up Time          |                   | tas          | 1.5  |        | 2      |        |       |
| Address Hold Time            |                   | tан          | 1    |        | 1      |        |       |
| CKE Set-up Time              |                   | <b>t</b> cкs | 1.5  |        | 2      |        |       |
| CKE Hold Time                |                   | tскн         | 1    |        | 1      |        |       |
| Command Set-up Time          |                   | tсмs         | 1.5  |        | 2      |        |       |
| Command Hold Time            |                   | tсмн         | 1    |        | 1      |        |       |
| Refresh Time                 |                   | <b>t</b> REF |      | 64     |        | 64     | mS    |
| Mode register Set Cycle Tim  | e                 | trsc         | 15   |        | 16     |        | nS    |

\*CL = CAS Latency

# Preliminary W987X6CB



#### Notes:

- 1. Operation exceeds "ABSOLUTE MAXIMUM RATING" may adversely affect the life and reliability of the devices.
- 2. All voltages are referenced to Vss
- 3. These parameters depend on the cycle rate and listed values are measured at a cycle rate with the minimum values of  $t_{CK}$  and  $t_{RC}$ .
- 4. These parameters depend on the output loading conditions. specified values are obtained with output open.
- 5. Power up sequence is further described in the "Functional Description" section.
- 6. AC Testing Conditions

| Output Reference Level                          | 0.5 * VDDQ            |
|-------------------------------------------------|-----------------------|
| Output Load                                     | See diagram below     |
| Input Signal Levels                             | 0.8* VDDQ / 0.2* VDDQ |
| Transition Time (Rise and Fall) of Input Signal | 1 nS                  |
| Input Reference Level                           | 0.5 * VDDQ            |



- 7. Transition times are measured between VIH and VIL.
- 8. tHz defines the time at which the outputs achieve the open circuit condition and is not referenced to output level.
- 9. The value that shown on table are based on silicon simulation result. It will be changed according to real product characteristic.



## **Operation Mode**

Fully synchronous operations are performed to latch the commands at the positive edges of CLK. Table 1 shows the truth table for the operation commands.

| COMMAND                      | DEVICE<br>STATE     | CKEn-1 | CKEn   | DQM    | BS0, 1 | A10    | A0 - A9<br>A11 | cs     | RAS    | CAS    | WE     |
|------------------------------|---------------------|--------|--------|--------|--------|--------|----------------|--------|--------|--------|--------|
| Bank Active                  | Idle                | н      | х      | х      | v      | v      | v              | L      | L      | н      | н      |
| Bank Precharge               | Any                 | н      | х      | х      | v      | L      | х              | L      | L      | н      | L      |
| Precharge All                | Any                 | н      | х      | х      | x      | Н      | х              | L      | L      | н      | L      |
| Write                        | Active (3)          | Н      | х      | х      | v      | L      | v              | L      | Н      | L      | L      |
| Write with<br>Autoprecharge  | Active (3)          | н      | x      | х      | v      | н      | v              | L      | н      | L      | L      |
| Read                         | Active (3)          | н      | х      | х      | v      | L      | v              | L      | Н      | L      | н      |
| Read with<br>Autoprecharge   | Active (3)          | н      | x      | х      | v      | н      | v              | L      | н      | L      | н      |
| Mode Register Set            | Idle                | н      | х      | х      | v      | v      | v              | L      | L      | L      | L      |
| No – Operation               | Any                 | н      | х      | х      | x      | х      | х              | L      | Н      | н      | н      |
| Burst Stop                   | Active (4)          | Н      | х      | х      | x      | х      | х              | L      | Н      | Н      | L      |
| Device Deselect              | Any                 | Н      | x      | х      | x      | х      | х              | Н      | х      | х      | х      |
| Auto – Refresh               | Idle                | н      | Н      | х      | x      | х      | х              | L      | L      | L      | н      |
| Self - Refresh Entry         | Idle                | Н      | L      | х      | х      | х      | х              | L      | L      | L      | Н      |
| Self Refresh Exit            | idle<br>(S.R.)      | L      | H<br>H | x<br>x | x<br>x | x<br>x | x<br>x         | H<br>L | x<br>H | x<br>H | x<br>x |
| Clock suspend Entry          | Active              | Н      | L      | х      | x      | х      | х              | х      | х      | х      | х      |
| Power Down Entry             | Idle<br>Active (5)  | H<br>H | L      | x<br>x | x<br>x | x<br>x | ××             | ΤIJ    | x<br>H | x<br>H | x<br>x |
| Clock Suspend Exit           | Active              | L      | Н      | х      | x      | х      | x              | х      | х      | х      | х      |
| Power Down Exit              | Any<br>(power down) | L      | H<br>H | x<br>x | x<br>x | x<br>x | x<br>x         | H<br>L | x<br>H | x<br>H | x<br>x |
| Deep Power Down<br>Entry     | Idle                | н      | L      | х      | x      | x      | х              | L      | н      | н      | L      |
| Deep Power Down Exit         | DPDM                | L      | Н      | х      | x      | х      | х              | х      | х      | х      | х      |
| Data write/Output<br>Enable  | Active              | н      | x      | L      | х      | х      | х              | x      | x      | x      | x      |
| Data write/Output<br>Disable | Active              | н      | x      | Н      | x      | x      | х              | x      | x      | x      | x      |

## Table 1 Truth Table (Note (1), (2))

Notes:

1. V = Valid X = Don't care L = Low Level H = High Level

2. CKEn signal is input level when commands are provided. CKEn-1 signal is the input level one clock cycle before the command is issued.

3. These are state of bank designated by BS0, BS1 signals.

4. Device state is full page burst operation.



5. Power Down Mode can not be entered in the burst cycle. When this command asserts in the burst cycle, device state is clock suspend mode.

# 12. FUNCTIONAL DESCRIPTION

## Power Up Sequence

The default power up state of the mode register is unspecified. The following power up and initialization sequence need to be followed to guarantee the device being preconditioned to each user specific needs.

During power up, all VDD and VDDQ pins must be ramp up simultaneously to the specified voltage when the input signals are held in the "NOP" state. The power up voltage must not exceed VDD +0.3V on any of the input pins or VDD supplies. After power up, an initial pause of 200  $\mu$ S is required followed by a precharge of all banks using the precharge command. To prevent data contention on the DQ bus during power up, it is required that the DQM and CKE pins be held high during the initial pause period. Once all banks have been precharged, the Mode Register Set Command must be issued to initialize the Mode Register. An additional eight Auto Refresh cycles (CBR) are also required before or after programming the Mode Register to ensure proper subsequent operation.

## **Command Function**

### **Bank Activate command**

 $(\overline{RAS} = "L", \overline{CAS} = "H", \overline{WE} = "H", BS0, BS1 = Bank, A0 to A11 = Row Address)$ 

The Bank Activate command activates the bank designated by the BS (Bank select) signal. Row addresses are latched on A0 to A11 when this command is issued and the cell data is read out of the sense amplifiers. The maximum time that each bank can be held in the active state is specified as tRAS (max). After this command is issued, Read or Write operation can be executed.

#### Bank Precharge command

 $(\overline{RAS} = "L", \overline{CAS} = "H", \overline{WE} = "L", BS0, BS1 = Bank, A10= "L", A0 to A9, A11 = Don't care)$ 

The Bank Precharge command percharges the bank designated by BS. The precharged bank is switched from the active state to the idle state.

## Precharge All command

 $(\overline{RAS} = "L", \overline{CAS} = "H", \overline{WE} = "L", BS0, BS1 = Don't care, A10 = "H", A0 to A9, A11 = Don't care)$ 

The Precharge All command precharges all banks simultaneously. Then all banks are switched to the idle state.

#### Write command

 $(\overline{RAS} = "H", \overline{CAS} = "L", \overline{WE} = "L", BS0, BS1 = Bank, A10 = "L", A0 to A8 = Column Address)$ 

The write command performs a Write operation to the bank designated by BS. The write data are latched at rising edge of CLK. The length of the write data (Burst Length) and column access sequence (Addressing Mode) must be programmed in the Mode Register at power-up prior to the Write operation.



#### Write with Auto Precharge command

 $(\overline{RAS} = "H", \overline{CAS} = "L", \overline{WE} = "L", BS0, BS1 = Bank, A10 = "H", A0 to A8 = Column Address)$ 

The Write with Auto Precharge command performs the Precharge operation automatically after the Write operation. This command must not be interrupted by any other commands.

### **Read command**

 $(\overline{RAS} = "H", \overline{CAS} = "L", \overline{WE} = "H", BS0, BS1 = Bank, A10 = "L", A0 to A8 = Column Address)$ 

The Read command performs a Read operation to the bank designated by BS. The length of read data (Burst Length), Addressing Mode and  $\overline{CAS}$  Latency (access time from  $\overline{CAS}$  command in a clock cycle) must be programmed in the Mode Register at power-up prior to the Read operation.

#### **Read with Auto Precharge command**

(RAS = "H", CAS = "L", WE = "H", BS0, BS1 = Bank, A10 = "H", A0 to A8 = Column Address)

The Read with Auto precharge command automatically performs the Precharge operation after the Read operation. This command must not be interrupted by any other command.

#### Mode Register Set command

 $(\overline{RAS} = "L", \overline{CAS} = "L", \overline{WE} = "L", BS0= "L", BS1= "L", A0 to A11 = Register Data)$ 

The Mode Register Set command programs the values of Burst Length, Addressing Mode, CAS latency and Write Mode in the Mode Register. The default values in the Mode Register after power-up are undefined, therefore this command must be issued during the power-up sequence. Also, this command can be issued while all banks are in the idle state. Refer to the table for specific codes.

#### **Extended Mode Register Set command**

 $(\overline{RAS} = "L", \overline{CAS} = "L", \overline{WE} = "L", BS0 = "L", BS1 = "H", A0 to A11 = Register data)$ 

The Extended Mode Register Set command programs the values of Driver Strength, Temperature Compensated Self Refresh and Partial Array Self Refresh. The default value of the extended mode register is Full Driver Strength, 70 degrees C and All banks Refreshed

#### **No-Operation command**

 $(\overline{RAS} = "H", \overline{CAS} = "H", \overline{WE} = "H")$ 

The No-Operation command simply performs no operation (same command as Device Deselect).

#### **Burst Read stop command**

 $(\overline{RAS} = "H", \overline{CAS} = "H", \overline{WE} = "L")$ 

The Burst stop command is used to stop the burst operation. This command is only valid during a Burst Read operation.



#### Device Deselect command

 $(\overline{CS} = "H")$ 

The Device Deselect command disables the command decoder so that the  $\overline{RAS}$ ,  $\overline{CAS}$ ,  $\overline{WE}$  and Address inputs are ignored. This command is similar to the No-Operation command.

#### Auto Refresh command

 $(\overline{RAS} = "L", \overline{CAS} = "L", \overline{WE} = "H", CKE = "H", BS0, BS1, A0 to A11 = Don't care)$ 

The Auto Refresh command is used to refresh the row address provided by the internal refresh counter. The Refresh operation must be performed 4096 times within 64ms. The next command can be issued after tRC from the end of the Auto Refresh command. When the Auto Refresh command is used, all banks must be in the idle state.

#### Self Refresh Entry command

 $(\overline{RAS} = "L", \overline{CAS} = "L", \overline{WE} = "H", CKE = "L", BS0, BS1, A0 to A11 = don't care)$ 

The Self Refresh Entry command is used to enter Self Refresh mode. While the device is in Self Refresh mode, all input and output buffer (except the CKE buffer) are disabled and the Refresh operation is automatically performed. Self Refresh mode is exited by taking CKE "high" (the Self Refresh Exit command).

#### Self Refresh Exit command

(CKE= "H" during SDRAM in Self Refresh Mode)

This command is used to exit from Self Refresh mode. Any subsequent commands can be issued after tRC from the end of this command.

#### Deep Power Down Mode Entry command

 $(\overline{RAS} = "H", \overline{CAS} = "H", \overline{WE} = "L", CKE= "L", BS0, BS1, A0 to A11 = don't care)$ 

The Deep Power Down Mode Entry command is used to enter Deep Power Down mode. While the device is in Deep Power Down mode, all internal circuits (except the CKE buffer) are disabled in order to 10uA current consumption.

#### Deep Power Down Mode Exit command

(CKE = "H" during SDRAM in Deep Power Down Mode)

This command is used to exit from Deep Power Down mode. Full initialization is required when the device exits from Deep Power Down Mode.

#### Data Write Enable /Disable command

(LDQM, UDQM = "L/H")

During a Write cycle, the LDQM or UDQM signal functions as Data Mask and can control every word of the input data. The LDQM signal controls DQ0 to DQ7 and UDQM signal controls DQ8 to DQ15.



## **Read Operation**

Issuing the Bank Activate command to the idle bank puts it into the active state. When the Read command is issued after tRCD from the Bank Activate command, the data is read out sequentially. The address inputs determine the starting column address for the burst. The initial read data becomes available after  $\overline{CAS}$  latency from the issuing of the Read command. The  $\overline{CAS}$  latency must be set in the Mode Register at power-up.

When the Precharge Operation is performed on a bank during a Burst Read and operation, the Burst operation is terminated.

When the Read with Auto Precharge command is issued, the Precharge operation is performed automatically after the Read cycle, then the bank is switched to the idle state. This command cannot be interrupted by any other commands. Refer to the diagrams for Read operation.

## Write Operation

Issuing the Write command after tRCD from the bank activate command. The address inputs determine the starting column address. Data for the first burst write cycle must be applied on the DQ pins on the same clock cycle that the Write Command is issued. The remaining data inputs must be supplied on each subsequent rising clock edge until the burst length is completed. Data supplied to the DQ pins after burst finishes will be ignored. The burst length of the Write data (Burst Length) and Addressing Mode must be set in the Mode Register at power-up.

When the Precharge operation is performed in a bank during a Burst Write operation, the Burst operation is terminated.

When the Write with Auto Precharge command is issued, the Precharge operation is performed automatically after the Write cycle, then the bank is switched to the idle state, The Write with Auto Precharge command cannot be interrupted by any other command for the entire burst data duration.

## Precharge

The Precharge Command is used to precharge or close a bank that has been activated. The Precharge Command is entered when CS, RAS and WE are low and CAS is high at the rising edge of the clock. The Precharge Command can be used to precharge each bank separately or all banks simultaneously. Three address bits, A10, BS0, and BS1, are used to define which bank(s) is to be precharged when the command is issued. After the Precharge Command is issued, the precharged bank must be reactivated before a new read or write access can be executed. The delay between the Precharge Command and the Activate Command must be greater than or equal to the Precharge time (tRP).

## **Burst Termination**

When the Precharge command is used for a bank in a Burst cycle, the Burst operation is terminated. When Burst Read cycle is interrupted by the Precharge command, read operation is disabled after clock cycle of ( $\overline{CAS}$  latency) from the Precharge command. When the Burst Write cycle is interrupted by the Precharge command . When the Burst Write cycle is interrupted by the Precharge command . the input circuit is reset at the same clock cycle at which the precharge command is issued. In this case, the DQM signal must be asserted "high" during t WR to prevent writing the invalided data to the cell array.

When the Burst Read Stop command is issued for the bank in a Burst Read cycle, the Burst Read operation is terminated. The Burst read Stop command is not supported during a write burst operation.



#### Interruption

### Read Interrupted by a Read

A Burst Read may be interrupted by another Read Command. When the previous burst is interrupted, the remaining addresses are overridden by the new read address with the full burst length. The data from the first Read Command continues to appear on the outputs until the CAS latency from the interrupting Read Command the is satisfied.

#### Read Interrupted by a Write

To interrupt a burst read with a Write Command, DQM may be needed to place the DQs (output drivers) in a high impedance state to avoid data contention on the DQ bus. If a Read Command will issue data on the first and second clocks cycles of the write operation, DQM is needed to insure the DQs are tri-stated. After that point the Write Command will have control of the DQ bus and DQM masking is no longer needed.

#### Write Interrupted by a Write

A burst write may be interrupted before completion of the burst by another Write Command. When the previous burst is interrupted, the remaining addresses are overridden by the new address and data will be written into the device until the programmed burst length is satisfied.

#### Write Interrupted by a Read

A Read Command will interrupt a burst write operation on the same clock cycle that the Read Command is activated. The DQs must be in the high impedance state at least one cycle before the new read data appears on the outputs to avoid data contention. When the Read Command is activated, any residual data from the burst write cycle will be ignored.

## **Refresh Operation**

Two types of Refresh operation can be performed on the device: Auto Refresh and Self Refresh. By repeating the Auto Refresh cycle, each bank in turn refreshed automatically. The Refresh operation must be performed 4096 times (rows) within 64ms. The period between the Auto Refresh command and the next command is specified by tRC.

The Self Refresh Mode is entered by issuing the Self Refresh Entry Command at the rising edge of the clock. All banks must be idle prior to issuing the Self Refresh Entry Command. Once the command is registered, CKE must be held low to keep the device in Self Refresh mode. When the SDRAM has entered Self Refresh mode all of the external control signals, except CKE, are disabled. The clock is internally disabled during Self Refresh Operation to save power. The device will exit Self Refresh operation after CKE is returned high. A minimum delay time is required when the device exits Self Refresh Operation and before the next command can be issued. This delay is equal to the tRC cycle time plus the Self Refresh exit time.

If, during normal operation, AUTO REFRESH cycles are issued in bursts (as opposed to being evenly distributed), a burst of 4,096 AUTO REFRESH cycles should be completed just prior to entering and just after exiting the self refresh mode.



## Power Down Mode

The Power Down mode is initiated by holding CKE low. All of the receiver circuits except CKE are gated off to reduce the power. The Power Down mode does not perform any refresh operations, therefore the device can not remain in Power Down mode longer than the Refresh period ( $t_{REF}$ ) of the device.

## Mode Register Set Operation

The mode register is programmed by the Mode Register Set command (MRS/EMRS) when all banks are in the idle state. The data to be set in the Mode Register is transferred using the Address pins of A0 to A11 inputs. The combination of BS0, BS1 detains this cycle is MRS or EMRS.

#### Mode Register Description

The Mode Register designates the operation mode for the read or write cycle. The register is divided into four fields; (1) Burst Length field sets the length of burst data (2) Addressing Mode selection bit to designate the column access sequence in a Burst cycle (3) CAS Latency field sets the access time in clock cycle (4) Single Write Mode selection bit to designate write operation in burst or single write.

| A0    |                 |                 |   |   |    |     |                               | Bur        | st Length        |
|-------|-----------------|-----------------|---|---|----|-----|-------------------------------|------------|------------------|
|       |                 |                 |   |   | A2 | A1  | A0                            | Sequential | Interleave       |
| A1    | Burst Length    |                 | ← |   | 0  | 0   | 0                             | 1          | 1                |
| A2    |                 |                 |   |   | 0  | 0   | 1                             | 2          | 2                |
| / 1/2 |                 |                 |   |   | 0  | 1   | 0                             | 4          | 4 8              |
| A3    | Addressing Mode |                 | ← |   | 0  | 0   | 0                             | 0          | 0                |
| A4    |                 |                 |   |   | 1  | 0   | 1                             | Reserved   |                  |
| A4    |                 |                 |   |   | 1  | 1   | 0                             | 1100011000 | Reserved         |
| A5    | CAS Latency     |                 | ← |   | 1  | 1   | 1                             | Full Page  |                  |
| A6    | 1               |                 |   |   |    | A 0 |                               | A data     | aaling Mada      |
| 70    |                 |                 |   |   | A3 |     | Addressing Mode<br>Sequential |            |                  |
| A7    | "0"             | (Test Mode)     |   |   |    | 1   |                               |            | terleave         |
| 4.0   |                 |                 |   |   |    |     |                               |            | toniouvo         |
| A8    | "0"             | Reserved        |   |   | A6 | A5  | A4                            | CAS        | S Latency        |
| A9    | A9 Write Mode   |                 |   |   | 0  | 0   | 0                             |            | eserved          |
|       |                 |                 |   |   | 0  | 0   | 1                             | R          | eserved          |
| A10   | "0"             | Deserved        |   |   | 0  | 1   | 0                             |            | 2                |
| A11   | "0"             | Reserved        |   |   | 0  | 1   | 1                             | 3          |                  |
|       | 0               |                 |   |   | 1  | 0   | 0                             | Reserved   |                  |
| BS0   | "0"             | Defines it is a |   | L |    | A9  |                               | Single \   | Vrite Mode       |
|       | "0" MRS cycls   |                 |   |   |    | 0   |                               | Burst read | and Burst write  |
| BS1   | 0               |                 |   |   |    | 1   |                               | Burst read | and single write |

**Mode Register Definition** 



### • Address sequence of Sequential mode

A column access is performed by incrementing the column address input to the device. The address is varied by the Burst Length as the following.

| DATA   | ACCESS ADDRESS | BURST LENGTH                        |
|--------|----------------|-------------------------------------|
| Data 0 | n              | 2 words (address bits is A0)        |
| Data 1 | n + 1          | No carried from A0 to A1            |
| Data 2 | n + 2          | 4 words (address bit A0, A1)        |
| Data 3 | n + 3          | Not carried from A1 to A2           |
| Data 4 | n + 4          |                                     |
| Data 5 | n + 5          | 8 words(address bits A2, A1 and A0) |
| Data 6 | n + 6          | Not carried from A2 to A3           |
| Data 7 | n + 7          |                                     |

#### Addressing Sequence of Sequential Mode

### Addressing sequence of Interleave mode

A Column access is started from the inputted column address and is performed by interleaving the address bits in the sequence shown as the following.

| DATA   | ACCESS ADDRESS             | BURST LENGTH |
|--------|----------------------------|--------------|
| Data 0 | A8 A7 A6 A5 A4 A3 A2 A1 A0 | 2 words      |
| Data 1 | A8 A7 A6 A5 A4 A3 A2 A1 A0 |              |
| Data 2 | A8 A7 A6 A5 A4 A3 A2 A1 A0 | 4 words      |
| Data 3 | A8 A7 A6 A5 A4 A3 A2 A1 A0 |              |
| Data 4 | A8 A7 A6 A5 A4 A3 A2 A1 A0 | 8 words      |
| Data 5 | A8 A7 A6 A5 A4 A3 A2 A1 A0 |              |
| Data 6 | A8 A7 A6 A5 A4 A3 A2 A1 A0 |              |
| Data 7 | A8 A7 A6 A5 A4 A3 A2 A1 A0 | γ            |

| Address Sequence for Interleave Mode |
|--------------------------------------|
|--------------------------------------|



## **Simplified State Diagram**



#### Notes:

MRS = Mode Register Set REF = Refresh ACT = Active PRE = Precharge WRITEA = Write with Auto precharge READA = Read with Auto precharge



# **13. TIMING WAVEFORMS**

# **Command Input Timing**





Timing Waveforms, continued

# **Read Timing**





Timing Waveforms, continued

# **Control Timing of Input/Output Data**





Timing Waveforms, continued

# Mode Register Set Cycle





# 14. OPERATING TIMING EXAMPLE

## Interleaved Bank Read (Burst Length = 4, CAS Latency = 3)







## Interleaved Bank Read (Burst Length = 4, CAS Latency = 3, Auto Precharge)



# Interleaved Bank Read (Burst Length = 8, CAS Latency = 3)







# Interleaved Bank Read (Burst Length = 8, CAS Latency = 3, Auto Precharge)



## Interleaved Bank Write (Burst Length = 8)





## Interleaved Bank Write (Burst Length = 8, Auto Precharge)











# Page Mode Read/Write (Burst Length = 8, CAS Latency = 3)





# Auto Precharge Read (Burst Length = 4, CAS Latency = 3)





## Auto Precharge Write (Burst Length = 4)



Publication Release Date: June 6, 2002 Revision A1



## Auto Refresh Cycle





## Self Refresh Cycle





# Burst Read and Single Write (Burst Length = 4, CAS Latency = 3)





## **Power Down Mode**





## Auto Precharge Timing (Read Cycle)





## Auto Precharge Timing (Write Cycle)





# Timing Chart of Read to Write Cycle



## **Timing Chart of Write to Read Cycle**





# Timing Chart of Burst Stop Cycle (Burst Stop Command)



## Timing Chart of Burst Stop Cycle (Precharge Command)





## **CKE/DQM Input Timing (Write Cycle)**





## **CKE/DQM Input Timing (Read Cycle)**





## Self Refresh/Power Down Mode Exit Timing





# **15. PACKAGE DIMENSION**

## FBGA 54 Balls (8 x 9 x 1.2 mm<sup>3</sup>, f = 0.40 mm)



# Preliminary W987X6CB



## **16. REVISION HISTORY**

| VERSION | DATE         | PAGE | DESCRIPTION    |
|---------|--------------|------|----------------|
| A1      | June 6, 2002 | -    | Initial Issued |



Headquarters No. 4, Creation Rd. III, Science-Based Industrial Park, Hsinchu, Taiwan TEL: 886-3-5770066 FAX: 886-3-5665577 http://www.winbond.com.tw/

 Taipei Office

 9F, No.480, Rueiguang Rd.,

 Neihu Chiu, Taipei, 114,

 Taiwan, R.O.C.

 TEL: 886-2-8177-7168

 FAX: 886-2-8751-3579

Winbond Electronics Corporation America 2727 North First Street, San Jose, CA 95134, U.S.A. TEL: 1-408-9436666 FAX: 1-408-5441798

Winbond Electronics Corporation Japan 7F Daini-ueno BLDG, 3-7-18 Shinyokohama Kohoku-ku, Yokohama, 222-0033 TEL: 81-45-4781881 FAX: 81-45-4781800 Winbond Electronics (Shanghai) Ltd. 27F, 2299 Yan An W. Rd. Shanghai, 200336 China TEL: 86-21-62365999 FAX: 86-21-62365998

Winbond Electronics (H.K.) Ltd. Unit 9-15, 22F, Millennium City, No. 378 Kwun Tong Rd., Kowloon, Hong Kong TEL: 852-27513100 FAX: 852-27552064

Please note that all data and specifications are subject to change without notice. All the trade marks of products and companies mentioned in this data sheet belong to their respective owners.