

#### Features

- Three clock outputs
- Less than ± 250 ps cycle-to-cycle jitter
- Supports 3.3V to 5V operation
- + TTL compatible logic: V\_{IL} = 0.8V max., V\_{IH} = 2.0V min., V\_{OL} = 0.4V max. and V\_{OH} = 2.4V min.
- OE pin has internal pull-up resistor
- 45/55% duty cycle on all outputs
- 40 $\Omega$  output drivers
- Accepts 20MHz input reference
- Built-in crystal oscillator circuit. The load presented to the crystal is 12pF.
- Available in 16-pin SSOP (Shrink Small Outline Package)

# Caesar Clock Generator

#### **General Description**

The W198 is designed to meet the needs of HPs "Caesar" DAT data storage system. Given a single crystal input frequency of 20 MHz, two PLLs are utilized to deliver all the required frequencies. A frequency decoder is utilized to select required outputs

#### Table 1. Frequency Selection

| FS2 | FS1 | FS0 | Cicero  | Julius    | Galactic |
|-----|-----|-----|---------|-----------|----------|
| Х   | 0   | 0   | 108 MHz |           |          |
| Х   | 0   | 1   | 90 MHz  |           |          |
| Х   | 1   | 0   | 54 MHz  |           |          |
| Х   | 1   | 1   | 0 MHz   |           |          |
| 0   | Х   | Х   |         | 60 MHz    |          |
| 1   | Х   | Х   |         | 2.857 MHz |          |
| Х   | Х   | Х   |         |           | 20 MHz   |



3901 North First Street
 San Jose
 CA 95134
 408-943-2600
 Revised February 13, 2002



# Pin Definitions<sup>[1]</sup>

| Pin Name | Pin No.   | Pin Type | Pin Description                                                                                                                                                                                                |
|----------|-----------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| OE       | 7         | I        | <b>Output Enable:</b> When LOW, this input signal puts all outputs into a high-impedance state.                                                                                                                |
| CICERO   | 5         | 0        | <b>Clock Output:</b> Refer to <i>Table 1</i> for frequency selection. Output voltage swing is set by VDD                                                                                                       |
| JULIUS   | 9         | 0        | <b>Clock Output:</b> Refer to <i>Table 1</i> for frequency selection. Output voltage swing is set by VDD                                                                                                       |
| GALACTIC | 12        | 0        | <b>Clock Output:</b> Refer to <i>Table 1</i> for frequency selection. Output voltage swing is set by VDD.                                                                                                      |
| FS0:1    | 15,14     | I        | <i>Frequency Selection Inputs 0 and 1:</i> The FS0 (LSB) and FS1 (MSB) input signals are used to select the Cicero frequencies output. (See <i>Table 1</i> for frequency reference)                            |
| FS2      | 13        | I        | <i>Frequency Selection Input 2:</i> The FS2 input signal is used to select the Julius frequency output. (See <i>Table 1</i> for frequency reference)                                                           |
| X1       | 1         | I        | <i>External Crystal Input:</i> This pin has dual functions. It can be used as an external 20-MHz crystal connection or as an external reference frequency input.                                               |
| X2       | 2         | I        | <i>External Crystal Output:</i> An input connection for an external 20-MHz crystal. If using an external reference, this pin must be left unconnected.                                                         |
| VDD      | 4,8,11,16 | Р        | <b>Power Supply Connections</b> : Connect all VDD pins to the same voltage, either 3.3V or 5.0V. Each VDD pin should have a decoupling capacitor (such as 0.1 $\mu$ F) placed as close to the pin as possible. |

Note:

1. All inputs, except X1 or X2, have an internal pull-up resistor. Unconnected inputs will assume a logic HIGH condition.



## **Power Supply Connections**

The recommended single voltage power supply configuration for the W198 is shown schematically in *Figure 1*. These recommendations should be followed to both ensure adequate device performance and to control EMI. The major considerations can be summarized as follows:

- Decoupling Capacitor—A 0.1-µF decoupling capacitor should be used for each VDD pin to minimize crosstalk between output frequencies. The trace to the VDD pin and to the ground via should be as short as possible.
- 2. Ferrite Bead (FB)—A common supply connection should be used for all W198 VDD pins. A ferrite bead should be used on this common supply as shown to remove high frequency system noise.
- 3. 22-μF Supply Filter Capacitor—The 22-μF capacitor filters low-frequency supply noise that may produce clock output jitter. Depending on the particular application, this capacitor may not be required; its use should be considered optional. Mounting pads should be implemented in PCB layout. Use of this capacitor in production should be determined upon prototype evaluation.
- 4. PCB power supply traces should be at least 20 mils wide to assure adequate trade impedance.

### **Ground Connections**

All ground connections should be made to the main system ground plane. These connections should be as short as possible. No cuts should be made in the ground plane around the clock device since this can increase system EMI and reduce clock performance.

### **Clock Output Lines**

- 1. The clock line width should be set to provide a  $60\Omega$  trace impedance. This width will vary depending on the PCB material; the PCB supplier can suggest what width to use for a  $60\Omega$  clock line. In general, an 8-mil trace will provide a  $60\Omega$  impedance on a multi-level board.
- 2. The series termination resistor (sometimes called "damping resistor") must be placed in series with the clock line as close to the clock output as possible (within one inch).
- 3. Assume an output resistance from the W198 of  $40\Omega$ , choose series resistors appropriate to the number of driven traces.



Figure 1. Test Circuit



### **Absolute Maximum Ratings**

Stresses greater than those listed in this table may cause permanent damage to the device. These represent a stress rating only. Operation of the device at these or any other conditions above those specified in the operating sections of this specification is not implied. Maximum conditions for extended periods may affect reliability.

| Parameter                         | Description                            | Rating       | Unit |
|-----------------------------------|----------------------------------------|--------------|------|
| V <sub>DD</sub> , V <sub>IN</sub> | Voltage on Any Pin with Respect to GND | -0.5 to +7.0 | V    |
| T <sub>STG</sub>                  | Storage Temperature                    | -65 to +150  | °C   |
| Т <sub>В</sub>                    | Ambient Temperature under Bias         | -55 to +125  | °C   |
| T <sub>A</sub>                    | Operating Temperature                  | 0 to +70     | °C   |

#### **DC Electrical Characteristics:** $T_A = 0$ °C to +70°C, $V_{DD} = 3.3V\pm5\%$ or 5.0V±10%

| Parameter       | Description            | Test Condition                                   | Min. | Тур. | Max. | Unit |
|-----------------|------------------------|--------------------------------------------------|------|------|------|------|
| I <sub>DD</sub> | Supply Current         | Note: Cicero CLK outputs = 108 MHz output loaded |      |      | 50   | mA   |
| V <sub>IL</sub> | Input Low Voltage      | $V_{CC} = 5.0V$                                  |      |      | 0.8  | V    |
| V <sub>IH</sub> | Input High Voltage     | $V_{CC} = 5.0V$                                  | 2.0  |      |      | V    |
| V <sub>OL</sub> | Output Low Voltage     | I <sub>OL</sub> = 1 mA                           |      |      | 50   | mV   |
| V <sub>OH</sub> | Output High Voltage    | I <sub>OH</sub> = -1 mA                          | 3.1  |      |      | V    |
| I <sub>IL</sub> | Input Low Current      |                                                  |      |      | 10   | μA   |
| I <sub>IH</sub> | Input High Current     |                                                  |      |      | 10   | μA   |
| R <sub>P</sub>  | Input Pull-up Resistor | $V_{IN} = 0V$                                    |      | 500  |      | kΩ   |
| Cl              | Input Capacitance      | Except X1 and X2                                 |      |      | 6    | pF   |
| L               | Input Inductance       | Except X1 and X2                                 |      |      | 7    | nH   |
| CL              | XTAL Load Capacitance  | Total load to crystal                            |      | 12   |      | pF   |

#### AC Electrical Characteristics: $T_A = 0^{\circ}C$ to +70°C, $V_{CC} = 3.3V\pm5\%$ or 5.0V±10%<sup>[2]</sup>

| Parameter       | Description                                         | Test Condition                    | Min.           | Тур.          | Max.          | Unit   |
|-----------------|-----------------------------------------------------|-----------------------------------|----------------|---------------|---------------|--------|
| Clock Outpu     | ıts                                                 |                                   |                |               |               |        |
| t <sub>JC</sub> | Output Clock Jitter, Cycle-to-Cycle                 |                                   |                | ±175          | ±250          | ps     |
| Z <sub>O</sub>  | Output Buffer Impedance                             |                                   |                | 40.0          |               | Ω      |
| d <sub>T</sub>  | Output Duty Cycle                                   |                                   | 45.0           | 50.0          | 55.0          | %      |
| t <sub>R</sub>  | Rise Time                                           | Between 0.4V and 2.4V             | 0.6            | 1.0           | 1.5           | ns     |
| t <sub>F</sub>  | Fall Time                                           | Between 2.4V and 0.4V             | 0.6            | 1.0           | 1.5           | ns     |
| t <sub>PU</sub> | Stabilization Time from Power-Up                    | To within 0.1% of final frequency |                | 1.5           | 3.0           | ms     |
| Freq_tt         | Frequency Transition Time                           | pin 9 (Julius)<br>pin 5 (Cicero)  | 0.342<br>0.362 | 0.36<br>0.381 | 0.378<br>0.40 | MHz/µs |
| f <sub>A</sub>  | Long Term Output Frequency Stability <sup>[3]</sup> | Over $V_{DD}$ and $T_A$ range     |                |               | 0.01          | %      |

Notes:

All AC tests are performed using the circuit shown in *Figure 1* to simulate typical system load conditions. Measurements are taken at the load. Threshold voltage for timing measurements is 1.5V.
 Consideration of reference crystal shift only.

#### **Ordering Information**

| Ordering Code | Package<br>Name | Package Type          |
|---------------|-----------------|-----------------------|
| W198          | Н               | 16-pin SOIC (209 mil) |



## Package Diagram



#### 16-Pin Shrink Small Outline Package (SSOP, 209 mils)

© Cypress Semiconductor Corporation, 2002. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress Semiconductor product. Nor does it convey or imply any license under patent or other rights. Cypress Semiconductor does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress Semiconductor against all charges.



| Document Title: W198 Caesar Clock Generator<br>Document Number: 38-07312 |         |               |                    |                                                             |  |  |
|--------------------------------------------------------------------------|---------|---------------|--------------------|-------------------------------------------------------------|--|--|
| REV.                                                                     | ECN NO. | Issue<br>Date | Orig. of<br>Change | Description of Change                                       |  |  |
| **                                                                       | 111391  | 02/25/02      | IKA                | Convert from ICW format to Cypress format<br>New data sheet |  |  |