



# Application Note AN-6076 Design and Application Guide of Bootstrap Circuit for High-Voltage Gate-Drive IC

# 1. Introduction

The purpose of this paper is to demonstrate a systematic approach to design high-performance bootstrap gate drive circuits for high-frequency, high-power, and high-efficiency switching applications using a power MOSFET and IGBT. It should be of interest to power electronics engineers at all levels of experience. In the most of switching applications, efficiency focuses on switching losses that are mainly dependent on switching speed. Therefore, the switching characteristics are very important in most of the high-power switching applications presented in this paper. One of the most widely used methods to supply power to the high-side gate drive circuitry of the high-voltage gate-drive IC is the bootstrap power supply. This bootstrap power supply technique has the advantage of being simple and low cost. However, it has some limitations, on time of duty-cycle is limited by the requirement to refresh the charge in the bootstrap capacitor and serious problems occur when the negative voltage is presented at the source of the switching device. The most popular bootstrap circuit solutions are analyzed; including the effects of parasitic elements, the bootstrap resistor, and capacitor; on the charge of the floating supply application.

# 2. High-Speed Gate-Driver Circuitry

# 2.1 Bootstrap Gate-Drive Technique

The focus of this topic is the bootstrap gate-drive circuit requirements of the power MOSFET and IGBT in various switching-mode power-conversion applications. Where input voltage levels prohibit the use of direct-gate drive circuits for high-side N-channel power MOSFET or IGBT, the principle of bootstrap gate-drive technique can be considered. This method is utilized as a gate drive and accompanying bias circuit, both referenced to the source of the main switching device. Both the driver and bias circuit swing between the two input voltage rails together with the source of the device. However, the driver and its floating bias can be implemented by low-voltage circuit elements since the input voltage is never applied across their components. The driver and the ground referenced control signal are linked by a level shift circuit that must tolerate the high-voltage difference and considerable capacitive switching currents between the floating high-side and ground-referenced low-side circuits. The high-voltage gate-drive ICs are differentiated by unique level-shift design. To maintain high efficiency and manageable power dissipation, the level-shifters should not draw any current during the on-time of the main switch. A widely used technique for these applications is called pulsed latch level translators, shown in Figure 1.





# 2.2 Bootstrap Drive Circuit Operation

The bootstrap circuit is useful in a high-voltage gate driver and operates as follows. When the  $V_S$  goes below the IC supply voltage  $V_{DD}$  or is pulled down to ground (the lowside switch is turned on and the high-side switch is turned off), the bootstrap capacitor,  $C_{BOOT}$ , charges through the bootstrap resistor,  $R_{BOOT}$ , and bootstrap diode,  $D_{BOOT}$ , from the  $V_{DD}$  power supply, as shown in Figure 2. This is provided by  $V_{BS}$  when  $V_S$  is pulled to a higher voltage by the high-side switch, the  $V_{BS}$  supply floats and the bootstrap diode reverses bias and blocks the rail voltage (the low-side switch is turned off and high-side switch is turned on) from the IC supply voltage,  $V_{DD}$ .



Figure 2. Bootstrap Power Supply Circuit

### 2.3 Drawback of Bootstrap Circuitry

The bootstrap circuit has the advantage of being simple and low cost, but has some limitations.

Duty-cycle and on time is limited by the requirement to refresh the charge in the bootstrap capacitor,  $C_{BOOT}$ .

The biggest difficulty with this circuit is that the negative voltage present at the source of the switching device during turn-off causes load current to suddenly flow in the low-side freewheeling diode, as shown in Figure 3.

This negative voltage can be trouble for the gate driver's output stage because it directly affects the source  $V_S$  pin of the driver or PWM control IC and might pull some of the internal circuitry significantly below ground, as shown in Figure 4. The other problem caused by the negative voltage transient is the possibility to develop an over-voltage condition across the bootstrap capacitor.

The bootstrap capacitor,  $C_{BOOT}$ , is peak charged by the bootstrap diode,  $D_{BOOT}$ , from  $V_{DD}$  the power source.

Since the  $V_{DD}$  power source is referenced to ground, the maximum voltage that can build on the bootstrap capacitor is the sum of  $V_{DD}$  and the amplitude of the negative voltage at the source terminal.



Figure 3. Half-Bridge Application Circuits





### 2.4 Cause of Negative Voltage on V<sub>S</sub> Pin

A well-known event that triggers  $V_S$  go below COM (ground) is the forward biasing of the low-side freewheeling diode, as shown in Figure 5.

Major issues may appear during commutation, just before the freewheeling diode starts clamping.

In this case, the inductive parasitic elements, LS1 and LS2, may push  $V_S$  below COM, more than as described above or normal steady-state condition.

The amplitude of negative voltage is proportional to the parasitic inductances and the turn-off speed, di/dt, of the switching device; as determined by the gate drive resistor,  $R_{GATE}$ , and input capacitance,  $C_{iss}$ , of switching device.

It is sum of  $C_{gs}$  and  $C_{gd}$ , called Miller capacitance.



Figure 5. Step-Down Converter Applications

Figure 6 shows the waveforms of the high-side, N-channel MOSFET during turn-off.





### 2.5 Effects in the Undershoot Spike on V<sub>S</sub> Pin

If undershoot exceeds the absolute maximum rating specified in the datasheet, the gate drive IC suffers damage or the gate drive IC temporarily latches in its current state.

Figure 7 shows the high-side output not changed by input signal, which represents latch-up condition where external, main, high- and low-side switches are in short-circuit condition in half-bridge topology.



Figure 7. Waveforms in Case of Latch-up

If undershoot exceeds the absolute maximum rating specified in the datasheet, the gate drive IC does not suffer damage. However, the high-side output does not respond to input transitions while in undershoot condition as shown in Figure 8. In this situation, the level shifter of the high-side gate driver suffers from a lack of the operating voltage headroom. This should be noted, but proves trivial in most applications, as the high-side is not usually required to change state immediately following a switching event.





### 2.6 Consideration of Latch-up Problem

The most integrated high-voltage gate-drive ICs have parasitic diodes, which, in forward or reverse break-down, may cause parasitic SCR latch-up. The ultimate outcome of latchup often defies prediction and can range from temporary erratic operation to total device failure. The gate-drive IC may also be damaged indirectly by a chain of events following initial overstress. For example, latch-up could conceivably result in both output drivers assuming a HIGH state, causing cross-conduction followed by switch failure and, finally, catastrophic damage to the gate-drive IC. This failure mode should be considered a possible root-cause, if power transistors and/or gate-drive IC are destroyed in the application. The following theoretical extremes can be used to help explain the relationships between excessive  $V_S$  undershoot and the resulting latch-up mechanism.

In the first case, an "ideal bootstrap circuit" is used in which  $V_{DD}$  is driven from a zero-ohm supply with an ideal diode feed  $V_B$ , as shown in Figure 9. When the high current flowing through freewheeling diode,  $V_S$  voltage is below ground level by high di/dt. This time, latch-up risk appears since internal parasitic diode,  $D_{BS}$  of the gate driver ultimately enters conduction from  $V_S$  to  $V_B$ , causing the undershoot voltage to sum with  $V_{DD}$ , causing the bootstrap capacitor to overcharge, as shown Figure 10.

For example, if  $V_{DD}$ =15V, then  $V_S$  undershoot in excess of 10V forces the floating supply above 25V, risking breakdown in diode  $D_{BS}$  and subsequent latch-up.



Figure 9. Case 1: Ideal Bootstrap Circuits





Suppose that the bootstrap supply is replaced with the ideal floating supply, as shown in Figure 11, such that  $V_{BS}$  is fixed under all circumstances. Note that using a low impedance auxiliary supply in place of a bootstrap circuit can approach this situation. This time, latch-up risk appears if  $V_S$  undershoot exceeds the  $V_{BS}$  maximum specified in datasheet, since parasitic diode  $D_{BCOM}$  ultimately enters conduction from COM to  $V_B$ , as shown in Figure 12.



Figure 11. Case 2: Ideal Floating Supply



Figure 12.  $V_B$  and  $V_S$  Waveforms of Case 2

A practical circuit is likely to fall somewhere between these two extremes, resulting in both a small increase of  $V_{BS}$  and some  $V_B$  droop below  $V_{DD}$ , as shown in Figure 13.



Figure 13. Typical Response of V<sub>B</sub> and V<sub>S</sub>

Exactly which of the two extremes is prevalent can be checked as follows. If the  $V_S$  pins undershoot spike has a time length that is on order of tenths of nanoseconds; the bootstrap capacitor,  $C_{BOOT}$ , can become overcharged and the high-side gate-driver circuit has damage by over-voltage stress because it exceeds an absolute maximum voltage ( $V_{BSMAX}$ ) specified in datasheet. Design to a bootstrap circuit, that does not exceed the absolute maximum rating of high-side gate driver.

#### 2.7 Effect of Parasitic Inductances

The amplitude of negative voltage is:

$$V_{\rm S} - COM = -(V_{RBOOT} + V_{FDBOOT}) - (L_{\rm S1} + L_{\rm S2})^{di}_{dt}$$
(1)

To reduce the slope of current flowing in the parasitic inductances to minimize the derivative terms in Equation 1.

For example, if a 10 ampere, 25V gate driver with 100nH parasitic inductance switches in 50ns, the negative voltage spike between  $V_S$  and ground is 20V.

# 3. Design Procedure of Bootstrap Components

#### 3.1 Select the Bootstrap Capacitor

The bootstrap capacitor ( $C_{BOOT}$ ) is charged every time the low-side driver is on and the output pin is below the supply voltage ( $V_{DD}$ ) of the gate driver. The bootstrap capacitor is discharged only when the high-side switch is turned on. This bootstrap capacitor is the supply voltage ( $V_{BS}$ ) for the high circuit section. The first parameter to take into account is the maximum voltage drop that we have to guarantee when the high-side switch is in on state. The maximum allowable voltage drop ( $V_{BOOT}$ ) depends on the minimum gate drive voltage (for the high-side switch) to maintain. If  $V_{GSMIN}$  is the minimum gate-source voltage, the capacitor drop must be:

$$\Delta V_{BOOT} = V_{DD} - V_F - V_{GSMIN} \tag{2}$$

where:

$$V_{DD}$$
 = Supply voltage of gate driver [V]; and  
 $V_{F}$  = Bootstrap diode forward voltage drop [V]

The value of bootstrap capacitor is calculated by:

$$C_{BOOT} = \frac{Q_{TOTAL}}{\Delta V_{BOOT}} \tag{3}$$

where  $Q_{TOTAL}$  is the total amount of the charge supplied by the capacitor.

The total charge supplied by the bootstrap capacitor is calculated by equation 4.:

$$Q_{TOTAL} = Q_{GATE} + (I_{LKCAP} + I_{LKGS} + I_{QBS} + I_{LK} + I_{LKDIODE}) \cdot t_{ON} + Q_{LS}$$

where:

 $Q_{GATE} =$  Total gate charge;

 $I_{LKGS}$  = Switch gate-source leakage current;

I<sub>LKCAP</sub> = Bootstrap capacitor leakage current;

I<sub>OBS</sub> = Bootstrap circuit quiescent current;

I<sub>LK</sub> = Bootstrap circuit leakage current;

 $Q_{LS}$  = Charge required by the internal level shifter, which is set to 3nC for all HV gate drivers;

(4)

t<sub>ON</sub> = High-side switch on time; and

 $I_{LKDIODED}$  = Bootstrap diode leakage current.

The capacitor leakage current is important only if an electrolytic capacitor is used; otherwise, this can be neglected.

### 3.2 Select the Bootstrap Resistor

When the external bootstrap resistor is used, the resistance,  $R_{BOOT}$ , introduces an additional voltage drop:

$$V_{RBOOT} = \frac{I_{CHARGE} \bullet R_{BOOT}}{t_{CHARGE}}$$
(5)

where:

I<sub>CHARGE</sub> = Bootstrap capacitor charging current;

R<sub>BOOT</sub> = Bootstrap resistance; and

 $t_{CHARGE}$  = Bootstrap capacitor charging time (the low-side turn-on time).

Do not exceed the ohms (typically  $5 \sim 10\Omega$ ) that increase the  $V_{BS}$  time constant. This voltage drop of bootstrap diode must be taken into account when the maximum allowable voltage drop ( $V_{BOOT}$ ) is calculated. If this drop is too high or the circuit topology does not allow a sufficient charging time, a fast recovery or ultra-fast recovery diode can be used.

*For example:* Evaluate the bootstrap capacitor value when the external bootstrap diode used.

Gate Drive IC = FAN7382 (Fairchild) Switching Device = FCP20N60 (Fairchild) Bootstrap Diode = UF4007  $V_{DD} = 15V$   $Q_{GATE} = 98nC$  (Maximum)  $I_{LKGS} = 100nA$  (Maximum)  $I_{LKCAP} = 0$  (Ceramic Capacitor)  $I_{QBS} = 120\mu A$  (Maximum)  $I_{LK} = 50\mu A$  (Maximum)  $Q_{LS} = 3nC$   $T_{ON} = 25\mu s$  (Duty=50% at f<sub>s</sub>=20KHz)  $I_{LKDIODE} = 10nA$ 

If the maximum allowable voltage drop on the bootstrap capacitor is 1.0V during the high side switch on state, the minimum capacitor value is calculated by Equation 3.

$$Q_{Total} = (98 \times 10^{-9}) + \{(100 \times 10^{-9} + 120 \times 10^{-6} + 50 \times 10^{-6} + 10 \times 10^{-9}) \times (25 \times 10^{-6})\} + (3 \times 10^{-9})$$
(6)  
= 105.2 \times 10^{-9} [C]

The value of bootstrap capacitor is calculated as follows:

$$C_{BOOT} = \frac{Q_{TOTAL}}{\Delta V_{BOOT}} = \frac{105.2 \times 10^{-9}}{1} \cong 105[nF]$$
 (7)

The voltage drop due to the external diode is nearly 0.7V. Assume the capacitor charging time is equal to the high-side on-time (duty cycle 50%). According to different bootstrap capacitor values, the following equation applies:

$$\Delta V_{\text{BOOT}} = \frac{Q_{\text{TOTAL}}}{C_{\text{BOOT}}}$$
(8)

$$100 nF \Rightarrow \Delta V_{BOOT} = 1.05 \lfloor V \rfloor$$

$$150 nF \Rightarrow \Delta V_{BOOT} = 0.7 \lfloor V \rfloor$$

$$220 nF \Rightarrow \Delta V_{BOOT} = 0.48 \lfloor V \rfloor$$

$$570 nF \Rightarrow \Delta V_{BOOT} = 0.18 \lfloor V \rfloor$$

Suggested values are within the range of  $100nF \sim 570nF$ , but the right value must be selected according to the application in which the device is used. When the capacitor value is too large, the bootstrap charging time slows and the low-side on time might be not long enough to reach the bootstrap voltage.

# 4. Consideration of Bootstrap Application Circuits

#### 4.1 Bootstrap Startup Circuit

The bootstrap circuit is useful in high-voltage gate driver, as shown in Figure 1. However, it has a initial startup and limited charging a bootstrap capacitor problem when the source of the main MOSFET (Q1) and the negative bias node of bootstrap capacitor ( $C_{BOOT}$ ) are sitting at the output voltage. Bootstrap diode ( $D_{BOOT}$ ) might be reverse biased at startup and main MOSFET (Q1) has a insufficient turn-off time for the bootstrap capacitor to maintain a required charge, as shown in Figure 1.

In certain applications, like in battery chargers, the output voltage might be present before input power is applied to the converter. Delivering the initial charge to the bootstrap capacitor (C<sub>BOOT</sub>) might not be possible, depending on the potential difference between the supply voltage (V<sub>DD</sub>) and output voltage (V<sub>OUT</sub>) levels. Assuming there is enough voltage differential between input voltage (V<sub>DC</sub>) and output voltage (V<sub>OUT</sub>), a circuit comprised of startup resistor (R<sub>START</sub>), startup diode (D<sub>START</sub>), and Zener diode (D<sub>Z</sub>) can solve the problem, as shown in Figure 14. In this startup circuit, startup diode D<sub>START</sub> serves as a second bootstrap diode used for charging the bootstrap capacitor (C<sub>BOOT</sub>) at power up. Bootstrap capacitor (CBOOT) is charged to the Zener diode of  $D_{Z}$ , which is supposed to be higher than the driver's supply voltage (V<sub>DD</sub>) during normal operation. The charge current of the bootstrap capacitor and the Zener current are limited by the startup resistor. For best efficiency, the value of startup resistor should be selected to limit the current to a low value, since the bootstrap path through the startup diode is permanently in the circuit.



Figure 14. Simple Bootstrap Startup Circuit

#### 4.2 Resistor in Series with Bootstrap Diode

In the first option, the bootstrap circuit includes a small resistor, R<sub>BOOT</sub>, in series with bootstrap diode, as shown in Figure 15. The bootstrap resistor, R<sub>BOOT</sub>, provides current limit only during a bootstrap charging period which represents when the  $V_S$  goes below the IC supply voltage,  $V_{DD}$ , or is pulled down to ground (the low-side switch is turned on and the high-side switch is turned off). The bootstrap capacitor, C<sub>BOOT</sub>, charge through the bootstrap resistor, R<sub>BOOT</sub>, and diode, DBOOT, from the VDD power supply. The bootstrap diode must have a break-down voltage (BV) larger than V<sub>DC</sub> and a fast recovery time to minimize the amount charge fed back from the bootstrap capacitor to V<sub>CC</sub> power supply.



Figure 15. Adding a Series Resistor with DBOOT

This method has the advantage of being simple for limiting the current when the bootstrap capacitor is initially charged, but it has some limitations. Duty-cycle is limited by the requirement to refresh the charge in the bootstrap capacitor, CBOOT, and there are startup problems. Do not exceed the ohms (typically 5~10 $\Omega$ ) that would increase the V<sub>BS</sub> time constant. The minimum on-time for charging the bootstrap capacitor or for refreshing its charge must be verified against this time constant. The time constant depends on the values of bootstrap resistance, capacitance, and duty cycle of switching device calculated in following equation:

$$\tau = \frac{R_{BOOT} \cdot C_{BOOT}}{D} [s]$$
(9)

where  $R_{BOOT}$  is the bootstrap resistor;  $C_{BOOT}$  is the bootstrap capacitor; and D is the duty cycle.

Rev. 1.0.0 • 9/30/08

For example, if R<sub>BOOT</sub>=10, C<sub>BOOT</sub>=1µF, and D=10%; the time constant is calculated in following equation:

$$\tau = \frac{R_{BOOT} \cdot C_{BOOT}}{D} = \frac{10 \cdot 1^{-6}}{0.1} = 100[\mu s]$$
(10)

Even with a reasonably large bootstrap capacitor and resistor, the time constant may be large. This method can mitigate the problem. Unfortunately, the series resistor does not provide a foolproof solution against an over voltage and it slows down the recharge process of the bootstrap capacitor.

### 4.3 Resistor Between V<sub>S</sub> and V<sub>OUT</sub>

In the second option, the bootstrap circuit includes a small resistor, R<sub>VS</sub>, between V<sub>S</sub> and V<sub>OUT</sub>, as shown in Figure 16. Suggested values for R<sub>VS</sub> are in the range of some ohms.



Figure 16. Adding R<sub>VS</sub> in Bootstrap Circuit

The R<sub>VS</sub> works as, not only bootstrap resistor, but also turnon and turn-off resistors, as shown in Figure 17. The bootstrap resistor, turn-on, and turn-off resistors are calculated by the following equations:

$$R_{BOOT}^* = R_{BOOT} + R_{VS}$$
(11)

$$R_{ON}^* = R_{GATE} + R_{VS}$$
(12)

$$R_{OFF}^{*} = R_{GATE} + R_{VS}$$
(13)





### 4.4 Clamping Diode for V<sub>S</sub> and Relocation Gate Resistor

AN-6076

In the third option, the bootstrap relocates a gate resistor between V<sub>S</sub> and V<sub>OUT</sub> and adds a low forward-voltage drop Schottky diode from ground to V<sub>S</sub>, as shown in Figure 18. The difference between V<sub>B</sub> and V<sub>S</sub> should be kept inside the absolute maximum specification in the datasheet and must be satisfied by the following equation:



### 4.5 Relocated Gate Resistor; Double Purpose

The gate resistor sets the turn-on and turn-off speeds in the MOSFET and provides current limiting for the Schottky diode during the negative voltage transient of the source terminal of the main switch. In additional, the bootstrap capacitor is protected against over voltage by the two diodes connected to the ends of CBOOT. The only potential hazard by this circuit is that the charging current of the bootstrap capacitor must go through gate resistor. The time constant of CBOOT and RGATE slows the recharge process, which might be a limiting factor as the PWM duty cycle.

The fourth options includes relocating a gate resistor between V<sub>S</sub> and V<sub>OUT</sub> and a clamp device should be positioned between ground and V<sub>S</sub>, as shown in Figure 19, where a Zener diode and a 600V diode are placed. The Zener voltage must be sized according to the following rule:





# 5. Choose Current Capability HVIC

The approximate maximum gate charge Q<sub>G</sub> that can be switched in the indicated time for each driver current rating is calculated in Table 1:

| Table 1. | Example | HVIC | <b>Current-Drive</b> | Capability | 1 |
|----------|---------|------|----------------------|------------|---|
|----------|---------|------|----------------------|------------|---|

| Needed  | Switching Time (t <sub>SW_ON/OFF</sub> )  |       |  |  |
|---------|-------------------------------------------|-------|--|--|
| Current | 100ns                                     | 50ns  |  |  |
| Rating  | Maximum Gate Charge (Q <sub>G,MAX</sub> ) |       |  |  |
| 2A      | 133nC                                     | 67nC  |  |  |
| 4A      | 267nC                                     | 133nC |  |  |
| 9A      | 600nC                                     | 300nC |  |  |

Note:

1. For a single 4A, parallel the two channels of a dual 2A!

For example, a switching time of 100ns is: 1% of the converter switching period at 100KHz; 3% of the converter switching period at 300KHz; etc.

1. Needed gate driver current ratings depend on what gate charge Q<sub>G</sub> must be moved in switching time t<sub>SW-ON/OFF</sub> (because average gate current during switching is  $I_G$ ):

$$I_{G.AV.SW} = \frac{Q_G}{t_{sw_on/off}}$$
(16)

2. The maximum gate charge, Q<sub>G</sub>, is read from the MOSFET datasheet.

If the actual gate-drive voltage  $V_{GS}$  is different from the test condition in the specifications table, use the  $V_{GS}$  vs.  $Q_{G}$ curve instead. Multiply the datasheet value by the number of MOSFETs in parallel.

3. t<sub>SW ON/OFF</sub> is how fast the MOSFET should be switched. If unknown, start with 2% of the switching period  $t_{SW}$ :

$$t_{SWON, OFF} = 0.02 \times t_{SW} = \frac{0.02}{f_{SW}}$$
 (17)

If channel (V-I) switching loss is dominated by one switching transition (turn-on or turn-off), size the driver for that transition. For clamped inductive switching (the usual case), channel switching loss for each transition is estimated as:

$$E_{SW} = 0.5V_{DS} \times I_{D} \times t_{SW} \lfloor \text{Joules} \rfloor$$
(18)

where V<sub>DS</sub> and I<sub>D</sub> are maximum values during the switching interval.

- 4. The approximate current drive capability of gate driver may be calculated like below
  - (1) Sourcing Current Capability (Turn-on)

$$I_{\text{SOURCE}} \ge 1.5 \times \frac{Q_G}{t_{SW, ON}}$$
 (19)



$$I_{SINK} \ge 1.5 \times \frac{Q_G}{t_{SW, OFF}}$$
 (20)

where:

 $Q_G = MOSFET$  gate charge at  $V_{GS} = V_{DD}$ ;

t<sub>SW ON/OFF</sub> = MOSFET switch turn-on / turn-off time; and

1.5 = empirically determined factor (influenced by delay through the driver input stages and parasitic elements).

### 6. Gate Resistor Design Procedure

The switching speed of the output transistor can be controlled by values of turn-on and turn-off gate resistors controlling the turn-on and turn-off current of gate driver. This section describes basic rules for values of the gate resistors to obtain the desired switching time and speed by introducing the equivalent output resistor of the gate driver. Figure 20 shows the equivalent circuit of gate driver and current flow paths during the turn-on and turn-off, including a gate driver and switching devices.



Figure 20. Gate Driver Equivalent Circuit

Figure 21 shows the gate-charge transfer characteristics of switching device during turn-on and turn-off.





### 6.1 Sizing the Turn-On Gate Resistor

Turn-on gate resistor, R<sub>g(ON)</sub>, can be chosen to obtain the desired switching time by using switching time, t<sub>sw</sub>. To determine a value of resistor using the switching time, supply voltage, V<sub>DD</sub> (or V<sub>BS</sub>), equivalent on resistance (R<sub>DRV(ON)</sub>) of the gate driver, and switching device parameters  $(Q_{gs}, Q_{gd}, and V_{gs(th)})$  are needed.

The switching time is defined as the time spent to reach the end of the plateau voltage (a total  $Q_{gd} + Q_{gd}$  has been provided to the MOSFET gate), as shown in Figure 21.

The turn-on gate resistor calculated as follows:

$$I_{g(avr)} = \frac{Q_{gs} + Q_{gd}}{t_{SW}}$$
(21)

$$R_{\text{TOTAL}} = R_{g(\text{ON})} + R_{\text{DRV}(\text{ON})} = \frac{V_{\text{DD}} + V_{gs}}{I_{g(avr)}}$$
(22)

where  $R_{g(ON)}$  is the gate on resistance and  $R_{DRV(ON)}$  is the driver equivalent on resistance.

#### 6.2 Output Voltage Slope

Turn-on gate resistor Rg(ON) can be determined by control output slope (dV<sub>OUT</sub>/dt). While the output voltage has a nonlinear behavior, the maximum output slope can be approximated by:

$$\frac{dV_{OUT}}{dt} = \frac{I_{g(avr)}}{C_{gd(off)}}$$
(23)

Inserting the expression yielding  $I_{g(avr)}$  and rearranging:

$$R_{\text{TOTAL}} = \frac{V_{\text{DD}} - V_{\text{gs(th)}}}{C_{\text{gd(off)}} \cdot \frac{dV_{\text{OUT}}}{dt}}$$
(24)

where  $C_{gd(off)}$  is the Miller effect capacitor, specified as  $C_{rss}$ in the datasheet.

#### 6.3 Sizing the Turn-Off Gate Resistor

The worst case in sizing the turn-off resistor is when the drain of the MOSFET in turn-off state is forced to commutate by external events.

In this case, dV/dt of the output node induces a parasitic current through C<sub>gd</sub> flowing in R<sub>G(OFF)</sub> and R<sub>DRV(OFF)</sub>, as shown in Figure 22

The following describes how to size the turn-off resistor when the output dv/dt is caused by the companion MOSFET turning-on, as shown in Figure 22.

For this reason, the off-resistance must be sized according to the application worst case. The following equation relates the MOSFET gate threshold voltage to the drain dv/dt:



Figure 22. Current Paths: Low-Side Switch Turned Off, High-Side Switch Turned On

$$V_{gs(th)} \ge \{ (R_{g(OFF)} + R_{DRV(OFF)}) \times i_g \}$$

$$= \{ (R_{g(OFF)} + R_{(drv)}) \times C_{gd} \frac{dV_{out}}{dt}$$

$$(25)$$

Rearranging the equation yields:

$$R_{g(off)} \leq \frac{V_{gs(th)}}{C_{gd} \cdot \frac{dV_{out}}{dt}} - R_{(drv)}$$
(26)

### 6.4 Design Example

Determine the turn-on and off gate resistors using the Fairchild MOSFET with FCP20N60 and gate driver with FAN7382. The power MOSFET of FCP20N60 parameters are as follows:

 $Q_{gs}$ =13.5nC,  $Q_{gd}$ =36nC,  $C_{gd}$ =95pF,  $V_{GS(th)}$ =5V,  $V_{GS(th)MIN}$ =3V

### 6.4.1 Turn-On Gate Resistance

1) If the desired switching time is 500ns at  $V_{DD}$ =15V, the average gate charge current is calculated as:

$$I_{g(avr)} = \frac{Q_{gs} + Q_{gd}}{t_{SW}} = \frac{36nC + 13.5nC}{500ns} = 99[mA]$$
(27)

$$R_{Total} = \frac{V_{DD} - V_{gs(th)}}{I_{g(avr)}} = \frac{15 - 5}{99mA} = 101[\Omega]$$
(28)

$$R_{DRV(ON)} = \frac{V_{DD}}{I_{SOURCE}} = \frac{15V}{350mA} \approx 43[\Omega]$$
(29)

The turn-on resistance value is about  $58\Omega$ .

 If dV<sub>out</sub>/dt=1V/ns at V<sub>DD</sub>=15V, the total gate resistor is as calculated as:

$$R_{Total} = \frac{V_{DD} - V_{GS(th)}}{C_{gd(off)}} \cdot \frac{dV_{OUT}}{dt} = \frac{15 - 5}{95 \times 10^{-12} \times 10^9} = 105[\Omega]$$
(30)

$$R_{DRV(ON)} = \frac{V_{DD}}{I_{SOURCE}} = \frac{15V}{350mA} \approx 43[\Omega]$$
(31)

The turn-on resistance value is about  $62\Omega$ .

#### 6.4.2 Turn-Off Gate Resistance

If  $dV_{out}/dt=1V/ns$ , the turn-off gate resistor is calculated as:

$$R_{DRV(OFF)} = \frac{V_{DD}}{I_{SINK}} = \frac{15V}{650mA} \approx 23[\Omega]$$
(32)

$$R_{g(off)} \le \frac{V_{gs(th)\min}}{C_{gd}} \cdot \frac{dV_{out}}{dt} - R_{(drv)} = \frac{3}{95 \times 10^{-12} \times 10^9} - 23 = 8.6$$
(33)

# 7. Power Dissipation Considerations

### 7.1 Gate Driver Power Dissipation

The total power dissipation is the sum of the gate driver losses and the bootstrap diode losses. The gate driver losses are comprised of the static and dynamic losses related to the switching frequency, output load capacitance on high- and low-side drivers, and supply voltage,  $V_{DD}$ .

The static losses are due to the quiescent currents from the voltage supplies  $V_{DD}$  and ground in low-side driver and the leakage current in the level shifting stage in high-side driver, which are dependent on the voltage supplied on the  $V_S$  pin and proportional to the duty cycle when only the high-side power device is turned on.

The dynamic losses are defined as follows: In the low-side driver, the dynamic losses are due to two different sources. One is due to whenever a load capacitor is charged or discharged through a gate resistor, half of energy that goes into the capacitance is dissipated in the resistor. The losses in the gate drive resistance, internal and external to the gate driver, and the switching loss of the internal CMOS circuitry. Also, the dynamic losses of the high-side driver have two different sources. One is due to the level-shifting circuit and one due to the charging and discharging of the capacitance of the high side. The static losses are neglected here because the total IC power dissipation is mainly dynamic losses of gate drive IC and can be estimated as:

$$P_{DGATE} = 2 \times C_L \times f_s \times V_{DD}^{2}[W]$$
(34)

Figure 23 shows the calculated gate driver power dissipation versus frequency and load capacitance at  $V_{DD}$ =15V. This plot can be used to approximate the power losses due to thegate driver.



Figure 23. Gate Driver Total Power Dissipation

The bootstrap circuit power dissipation is the sum of the bootstrap diode losses and the bootstrap resistor losses if any exist. The bootstrap diode loss is the sum of the forward bias power loss that occurs while charging the bootstrap capacitor and the reverse bias power loss that occurs during reverse recovery. Since each of these events happens once per cycle, the diode power loss is proportional to switching frequency. Larger capacitive loads require more current to recharge the bootstrap capacitor, resulting in more losses.

Higher input voltages ( $V_{DC}$ ) to the half-bridge result in higher reverse recovery losses. The total IC power dissipation can be estimated by summing the gate driver losses with the bootstrap diode losses, except bootstrap resistor losses.

If the bootstrap diode is within the gate driver, add an external diode in parallel with the internal bootstrap diode because the diode losses can be significant. The external diode must be placed close to the gate driver to reduce parasitic series inductance and significantly lower forward voltage drop.

### 7.2 Package Thermal Resistance

The circuit designer must provide:

- Estimate power dissipation of gate driver package
- The maximum operating junction temperature  $T_{J,MAX,OPR}$ , e.g., 120°C for these drivers if derated to 80% of  $T_{J,MAX} = 150$ °C.
- Maximum operating lead temperature T<sub>L,MAX,OPR</sub>, approximately equal to the maximum PCB temperature underneath the driver, e.g., 100°C.
- Maximum allowable junction-to-lead thermal resistance is calculated by:

$$\theta_{JL,\max} = \frac{T_{J,\max} - T_{L,\max}}{P_{PKG}}$$
(35)

# 8. General Guidelines

### 8.1 Printed Circuit Board Layout

The layout for minimized parasitic inductances is as follows:

- Direct tracks between switches with no loops or deviation.
- Avoid interconnect links. These can add significant inductance.
- Reduce the effect of lead-inductance by lowering package height above the PCB.
- Consider co-locating both power switches to reduce track length.
- Placement and routing for decoupling capacitor and gate resistors as close as possible to gate drive IC.
- The bootstrap diode as close as possible to bootstrap capacitor.

### 8.2 Bootstrap Components

The bootstrap resistor ( $R_{BOOT}$ ) must be considered in sizing the bootstrap resistance and the current developed during initial bootstrap charge. If the resistor is needed in series with the bootstrap diode, verify that  $V_B$  does not fall below COM (ground), especially during startup and extremes of frequency and duty cycle.

The bootstrap capacitor ( $C_{BOOT}$ ) uses a low-ESR capacitor, such as ceramic capacitor. The capacitor from  $V_{DD}$  to COM supports both the low-side driver and bootstrap recharge. A value at least ten times higher than the bootstrap capacitor is recommended.

The bootstrap diode must use a lower forward voltage drop and switching time as soon as possible for fast recovery, such as ultra-fast.

# Table 2. Summary of High-Side Gate Drive Circuitry

| Method                               | Basic Circuit                                                         | Advantages & Limitations                                                                                                                                                                                                                         |  |  |  |
|--------------------------------------|-----------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| High-Side Gate Drivers for P-Channel |                                                                       |                                                                                                                                                                                                                                                  |  |  |  |
| Direct Drive                         |                                                                       | Can be implemented if the maximum input voltage is less than the gate-to-source break down voltage of the device.                                                                                                                                |  |  |  |
| Open Collector                       |                                                                       | Simple method, but is not suitable for driving MOSFET directly in a high-speed application.                                                                                                                                                      |  |  |  |
| Level-Shifted Drive                  |                                                                       | Suitable for high-speed application and works seamlessly with regular PWM controller.                                                                                                                                                            |  |  |  |
| High-Side Gate Dr                    | ivers for N-Channel                                                   |                                                                                                                                                                                                                                                  |  |  |  |
| Direct Drive                         | PWW Vcc Vsc<br>Controller OUT Vsc | Easiest high-side application the MOSFEF and can<br>be driven directly by the PWM controller or by a<br>ground referenced driver, but it must meet two<br>conditions, as follows:<br>$V_{CC} < V_{GS,MAX}$ and $V_{DC} < V_{CC} - V_{GS,Miller}$ |  |  |  |
| Floating Supply<br>Gate Drive        |                                                                       | Cost impact of isolated supply is significant. Opto-<br>coupler tends to be relatively expensive, limited in<br>bandwidth, and noise sensitive.                                                                                                  |  |  |  |
| Transformer<br>Coupled Drive         |                                                                       | Gives full gate control for an indefinite period of time,<br>but is somewhat limited in switching performance.<br>This can be improved with added complexity.                                                                                    |  |  |  |
| Charge Pump<br>Drive                 |                                                                       | The turn-on times tend to be long for switching applications. Inefficiencies in the voltage multiplication circuit may require more than low stages of pumping.                                                                                  |  |  |  |
| Bootstrap Drive                      |                                                                       | Simple and inexpensive with limitations; such as,<br>the duty cycle and on-time are both constrained by<br>the need to refresh the bootstrap capacitor.<br>Requires level shift, with the associated difficulties.                               |  |  |  |





**Remedies of Bootstrap Circuit Problem** 





#### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- 1. Life support devices or systems are devices or systems which,
- (a) are intended for surgical implant into the body, or
- (b) support or sustain life, or
- (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reason ably expected to result in significant injury to the user.
- 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.