## Synchronous Rectifier Driver with Power Up/Down Control, Output OVP, Error Amplifier and Precision Reference ## **DESCRIPTION** The SiP11203/SiP11204 provide the secondary side error amplifier, reference voltage and synchronous rectifier drivers for isolated converter topologies. Both ICs are capable of being powered via conventional bias supplies (output inductor winding or power transformer winding), or from a pulse transformer supplying the gate timing signals, and both parts generate a regulated supply for powering the error amplifier and control circuitry. During power-up the SiP11203/SiP11204 ensure that the synchronous rectifiers are held off until the supply voltages are adequate to guarantee effective operation of the driver circuits. During the soft-start interval, a gradual ramp-up of the synchronous rectifier conduction time is provided. Both ICs also allow control of the discharge rate of the synchronous rectifier driver outputs during power-down. The SiP11203 and SiP11204 are available in a Pb-free MLP44-16 package and are rated to handle the industrial ambient temperature range of - 40 to 85 °C. #### **FEATURES** - Driver switching synchronized with primary controller - Full output control during power-up and powerdown - 5.5 V to 13 V operating voltage range - 1.225 V on board bandgap voltage reference - Can be powered from the pulse transformer supplying synchronous rectifier timing signals - On-chip ground-sensing error amplifier - · Programmable rising edge delay - Output over-voltage protection (OVP) - SiP11203 turns synchronous rectifiers on - SiP11204 turns synchronous rectifiers off - Secondary-side companion chip for the Si9122 Half-Bridge Controller IC ## **APPLICATIONS** - High efficiency DC-DC Converter Modules and Bricks - Telecom and Server Power Supplies - High Efficiency Intermediate Bus Converters (IBC) - Half-bridge, full-bridge, or push-pull primary DC-DC topologies - Center-tapped or current-doubler secondary configurations #### TYPICAL APPLICATION CIRCUIT ## SiP11203/SiP11204 # Vishay Siliconix | ABSOLUTE MAXIMUM RATINGS | | | | | |-----------------------------------------------------|--------------------------------------------------|--------------|------|--| | Parameter | | Limit | Unit | | | V <sub>IN</sub> , IN <sub>A</sub> , IN <sub>B</sub> | | 15 | V | | | V <sub>REF</sub> , Linear Inputs | - 0.3 V to $V_L$ + 0.3 V | <b>V</b> | | | | Storage Temperature | - 65 to + 160 | _ | | | | Junction Temperature | | - 40 to +125 | °C | | | Package Thermal Impedance (R0.14) | 16 Pin 44MLP | 47 | °C/W | | | Tackage Thermal Impedance (110Jg) | Package Power Dissipation (package) <sup>a</sup> | 745 | mW | | #### Notes: Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. | RECOMMENDED OPERATING RANGE | | | | | |---------------------------------------------------|---------------------|------|--|--| | Parameter | Limit | Unit | | | | V <sub>IN</sub> | 5.5 to 13 | V | | | | C <sub>VIN</sub> | 1 | | | | | C <sub>VL</sub> | 1 | μF | | | | C <sub>REF</sub> | 0.1 | | | | | Linear Inputs (EA+, EA-, OVP <sub>IN</sub> ) | 0 to V <sub>L</sub> | | | | | Error Amplifier Output Voltage | 0 to 3.5 | V | | | | Logic Inputs (IN <sub>A</sub> , IN <sub>B</sub> ) | 0 to 13 | v | | | | Reference voltage output current | 10 | μΑ | | | | R <sub>PD</sub> | > 15 | kΩ | | | | C <sub>PD</sub> | 1 to 10 | nF | | | | SPECIFICATIONS | | | | | | | |------------------------------------------|----------------------|--------------------------------------------------------------------------------|------------------|------------------|------------------|-------| | | | Test Conditions | Limits | | | | | | | Unless Otherwise Specified | | | | | | | | 5.5 V ≤ V <sub>IN</sub> ≤ 13 V | | | | | | Parameter | Symbol | T <sub>A</sub> = - 40 to 85 °C | Min <sup>a</sup> | Typ <sup>b</sup> | Max <sup>a</sup> | Unit | | Power Supply | | | | | | | | V <sub>L</sub> Output Voltage | V <sub>L</sub> | Output disabled (Note e) | 4.75 | 5.0 | 5.25 | V | | V <sub>L</sub> Temperature Coefficient | TC1 | (Note c) | | 160 | | μV/°C | | V <sub>L</sub> Line Regulation | $V_{L\_LNR}$ | I <sub>L</sub> = 0 mA | | 3 | 8 | >/ | | V <sub>L</sub> Load Regulation | $V_{L\_LDR}$ | $I_L = 0 \text{ mA to } 3.3 \text{ mA}, V_{IN} = 5.5 \text{ V}$ | | 1.2 | 10 | mV | | V <sub>L</sub> Supply PSRR | $V_{L\_PSRR}$ | f <sub>TEST</sub> =100 Hz, (Note c) | | 70 | | dB | | Consolio Commant | 1 | $V_{IN} = 5.5 \text{ V}, C_{LOAD(A)} = C_{LOAD(B)} = 6 \text{ nF (Note c, d)}$ | | 12 | | | | Supply Current | I <sub>IN</sub> | $V_{IN} = 7.5 \text{ V}, C_{LOAD(A)} = C_{LOAD(B)} = 6 \text{ nF (Note c, d)}$ | | 15.5 | | A | | Quiescent Current | ΙQ | Device switching disabled (Note e) | | 3.5 | 4.5 | mA | | Start-up Current Capability | I <sub>STARTUP</sub> | Current sourced from $V_{IN}$ to $V_L$ , $V_L = 0 V$ | 35 | 45 | 55 | | | Reference Voltages | | | | | | | | V <sub>REF</sub> Voltage | V <sub>REF</sub> | I <sub>REF2</sub> = 0 mA, T <sub>A</sub> = 25 °C | 1.212 | 1.225 | 1.238 | V | | | | I <sub>REF2</sub> = 0 mA | 1.188 | 1.225 | 1.262 | | | V <sub>REF</sub> Temperature Coefficient | TC2 | (Note c) | | 160 | | μV/°C | | V <sub>REF</sub> Load Regulation | $V_{REF\_LDR}$ | $V_{IN} = 5.5 \text{ V}, I_{REF} = 0 \text{ to } 10 \mu\text{A}$ | | 1.5 | 2.5 | mV | | V <sub>REF</sub> PSRR | $V_{REF\_PSRR}$ | f <sub>TEST</sub> = 100 Hz, (Note c) | | 60 | | dB | | Internal Buffered Reference Voltage | V <sub>REFINT</sub> | $V_{IN} = 5.5 \text{ V}$ , measured at $R_{PD}$ pin | 2.320 | 2.5 | 2.570 | V | a. Device mounted with all leads soldered to printed circuit board. | SPECIFICATIONS | | | | | | | |-----------------------------------------|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------------------|------------------|----------| | | | Test Conditions | | Limits | | | | | | Unless Otherwise Specified | | | | | | Damana da u | 0 | 5.5 V ≤ V <sub>IN</sub> ≤ 13 V<br>T <sub>A</sub> = - 40 to 85 °C | sa: a | b | N# 8 | | | Parameter | Symbol | 1 <sub>A</sub> = - 40 to 65 C | Min <sup>a</sup> | Typ <sup>b</sup> | Max <sup>a</sup> | Unit | | Logic Inputs - IN A and IN B | V <sub>IH</sub> | Rising | 4.0 | 2.5 | | | | Input High Input Low | VIH | ŭ | 4.0 | 2.5 | 1.0 | V | | | | Falling | 0.0 | | 1.0 | I.O | | Input Resistance | R <sub>IN</sub> | V <sub>IN</sub> = 13 V, 13 V at INA and/or INB | 3.0 | 3.8 | 4.5 | kΩ | | Input Frequency Range (INA and INB) | | (Note c) | 100 | | 500 | kHz | | Error Amplifier - DC Electrical Chara | | | | 1 | | | | Voltage Gain | A <sub>V</sub> | 20 log ( $\Delta V_{OUT}/\Delta V_{OS}$ ) for $V_{OUT} = 0.5 \text{ V}$ to 3.0 V | 65 | 70 | | dB | | Common Mode Rejection Ratio | CMRR | Input CMR = 0 V to 3.5 V | 60 | 65 | | <u> </u> | | Input Offset Voltage | V <sub>OS</sub> | $V_{CM}$ = 1.225 V, $R_{LOAD}$ = 10 k $\Omega$ to $V_{CM}$ | | ± 3 | ± 15 | mV | | V <sub>OS</sub> Temperature Coefficient | TC3 | (Note c) | | 30 | | μV/°C | | Input Bias Current | I <sub>BIAS</sub> | V <sub>CM</sub> = 1.225 V | | 2 | 10 | nΛ | | Input Offset Current | I <sub>OS</sub> | (I <sub>EA+</sub> ) - (I <sub>EA-</sub> ), (Note c) | | ± 0.3 | | - nA | | Outrast Wallana | V <sub>OL</sub> | Output sinking 0.8 mA | | 225 | 400 | mV | | Output Voltage | V <sub>OH</sub> | Output sourcing 0.8 mA | 3.0 | 3.45 | | V | | | I <sub>OH</sub> | Sourcing, EA <sub>OUT</sub> = 1.0 V, EA+ overdrive = 500 mV | 3.5 | 4.7 | | | | Output Current | I <sub>OL</sub> | Sinking, EA <sub>OUT</sub> = 2.5 V, EA+ overdrive = 500 mV | 0.8 | 1.3 | | mA | | Error Amplifier - AC Electrical Chara | | 3. 001 | | | | | | Gain-Bandwidth Product | BW | (Note c) | | 1 | | MHz | | <u> </u> | SR+ | Rising, $R_{LOAD} = 2 k\Omega II 1 \text{ nf to Ground}$ | | 0.75 | | | | Slew Rate | SR- | Falling, $R_{LOAD} = 2 \text{ k}\Omega \text{ II 1 nf to Ground}$ | | 1 | | V/μs | | MOSFET Drivers | | 3, LOAD | | | | | | | R <sub>D(SOURCE)</sub> | | | 2.3 | 3.7 | | | | R <sub>D(SINK)</sub> | $V_{IN} = 5.5 \text{ V}, I_{OUT} = 100 \text{ mA}, T_{J} = 25 \text{ °C}$ | | 1.5 | 2.4 | | | Driver Impedance | R <sub>D(SOURCE)</sub> | | | 2.1 | 3.4 | Ω | | | R <sub>D(SINK)</sub> | $V_{IN} = 7.5 \text{ V}, I_{OUT} = 100 \text{ mA}, T_{J} = 25 ^{\circ}\text{C}$ | | 1.4 | 2.2 | - | | | I <sub>PK(SOURCE)</sub> | | | 1.2 | | | | | | $V_{IN} = 5.5 \text{ V}, T_J = 25 ^{\circ}\text{C} \text{ (Note c)}$ | | 2.4 | | | | Peak Drive Current | I <sub>PK</sub> (SINK) | | | 2.2 | | Α | | | IPK(SOURCE) | $V_{IN} = 7.5 \text{ V}, T_J = 25 ^{\circ}\text{C} \text{ (Note c)}$ | | 4.0 | | | | | I <sub>PK(SINK)</sub> | 10 % to 90 %, V <sub>IN</sub> = 5.5 V, C <sub>LOAD</sub> = 6 nF, (Note c) | | 4.0 | | | | Rise Time | t <sub>r</sub> | 10 % to 90 %, V <sub>IN</sub> = 7.5 V, C <sub>LOAD</sub> = 6 nF, (Note c) | | 42 | | | | | | 90 % to 10 %, V <sub>IN</sub> = 5.5 V, C <sub>LOAD</sub> = 6 nF, (Note c) | | 35 | | | | Fall Time | t <sub>f</sub> | 90 % to 10 %, V <sub>IN</sub> = 7.5 V, C <sub>LOAD</sub> = 6 nF, (Note c) | | | | | | | | INA/INB rising to OUTA/OUTB rising, 50 % to 50 % | | 32 | | | | IN to OUT Propagation Delay | t <sub>pdr</sub> | V <sub>IN</sub> = 5.5 V, R <sub>DEL</sub> connected to V <sub>L</sub> , C <sub>LOAD</sub> = 0 nF | 20 | 32 | 55 | ns | | | t <sub>pdf</sub> | INA/INB falling to OUTA/OUTB falling, 50 % to 50 % $V_{IN} = 5.5$ V, $R_{DEL}$ connected to $V_{L}$ , $C_{LOAD} = 0$ nF | 20 | 34 | 55 | | | Additional Rising Edge OUT A/B | | R <sub>DEL</sub> connected to V <sub>L</sub> | | | 0 | 1 | | Delay vs. R <sub>DEL</sub> | $\Delta t_{DELAY}$ | $R_{DEL} = 25 \text{ k}\Omega \text{ to GND, } C_{LOAD} = 0 \text{ nF (Note d)}$ | 28 | 38 | 48 | 1 | | Power-down Detection Timeout | t <sub>PDDET</sub> | IN A and IN B low to OUT A/OUT B low R <sub>PD</sub> = 25 kΩ, C <sub>PD</sub> = 1 nF (Note c) | | 25 | | μs | | Power-up Output Hold-off Current | I <sub>HOFF</sub> | No forcing voltage on V <sub>IN</sub> or V <sub>L</sub> , both V <sub>IN</sub> and V <sub>L</sub> bypassed by 1 µF to GND, INA or INB = 5 V, other input = 0 V, force 1 V at active output (A or B) | 350 | 530 | | mA | | SPECIFICATIONS | | | | | | | |-----------------------------------|-------------------------|-----------------------------------------------------------------------|------------------|------------------|------------------|------| | | | Test Conditions | | Limits | | | | | | Unless Otherwise Specified 5.5 V ≤ V <sub>IN</sub> ≤ 13 V | | | | | | Parameter | Symbol | $T_A = -40 \text{ to } 85 ^{\circ}\text{C}$ | Min <sup>a</sup> | Typ <sup>b</sup> | Max <sup>a</sup> | Unit | | Under Voltage Lockout Section | | | | | | | | UVLO Threshold (Rising) | UVLO <sub>R</sub> | V <sub>IN</sub> Rising until output transitions on | 4.3 | 4.45 | 4.6 | | | UVLO Threshold (Falling) | UVLO <sub>F</sub> | V <sub>IN</sub> Falling until output transitions off | 2.9 | 3.05 | 3.2 | V | | UVLO Hysteresis | V <sub>HYS(UVLO)</sub> | $UVLO_R - UVLO_F$ , $I_L = 0$ mA | 1.25 | 1.40 | 1.55 | | | Output Overvoltage Protection | | | | | | | | Force Outputs On Threshold | OVP <sub>R</sub> | Rising voltage on OVP <sub>IN</sub> to force OUTA and OUTB high | 1.40 | 1.47 | 1.55 | | | Resume Normal Operation Threshold | OVP <sub>F</sub> | Falling voltage on OVP <sub>IN</sub> to allow OUTA and OUTB to go low | 1.06 | 1.13 | 1.20 | V | | Hysteresis | V <sub>HYS(OVP)</sub> | OVP <sub>R</sub> - OVP <sub>F</sub> | 0.30 | 0.35 | 0.40 | | | Housekeeping Supply Section | | | | | | | | IC logic enable | CUVLOR | V <sub>IN</sub> Rising until current at V <sub>IN</sub> > 1 mA | 3.35 | 3.55 | 3.70 | | | IC logic disable | CUVLO <sub>F</sub> | V <sub>IN</sub> Falling until current at V <sub>IN</sub> < 0.25 mA | 2.90 | 3.05 | 3.20 | V | | Hysteresis | V <sub>HYS(CUVLO)</sub> | CUVLO <sub>R</sub> - CUVLO <sub>F</sub> | 0.35 | 0.50 | 0.65 | | #### Notes: - a. The algebraic convention whereby the most negative value is a minimum and the most positive a maximum and over 40 °C to 85 °C. - b. Typical values are specified for 25 °C operation, and are for design reference only. - c. Not 100 % tested in production. This information is provided for reference only. - d. IN A or IN B switching at 250 kHz, $R_{DEL}$ = 25 $k\Omega$ to ground. - e. IN A = step 5 to 0 V and IN B = 5 V or vice versa, $R_{DEL}$ = 25 k $\Omega$ to ground, error amplifier configured as voltage follower with EA+ connected to $V_{REF.}$ ## **PIN CONFIGURATION** MLP44-16 | ORDERING INFORMATION | | | | | | |----------------------|---------|---------------------------|--|--|--| | Part Number | Marking | Ambient Temperature Range | | | | | Si11203DLP-T1-E3 | 11203 | - 40 to 85 °C | | | | | Si11204DLP-T1-E3 | 11204 | - 40 to 65 C | | | | | PIN DESCI | PIN DESCRIPTION | | | | | |------------|-------------------|-----------------------------------------------------------------------------------------------------|--|--|--| | Pin Number | Name | Function | | | | | 1 | INB | Logic input for output driver B | | | | | 2 | V <sub>IN</sub> | Input supply voltage | | | | | 3 | PGND | Power ground | | | | | 4 | INA | Logic input for output driver A | | | | | 5 | OUTA | Driver output A | | | | | 6 | GND | Analog ground (connect GND to the exposed pad of the IC package) | | | | | 7 | R <sub>DEL</sub> | Sets output rising edge delay | | | | | 8 | V <sub>L</sub> | 5 V supply voltage for internal circuitry | | | | | 9 | EA <sub>OUT</sub> | Error amplifier output | | | | | 10 | EA- | Error amplifier inverting input | | | | | 11 | EA+ | Error amplifier non inverting input | | | | | 12 | OVP <sub>IN</sub> | Input pin for over voltage detection | | | | | 13 | V <sub>REF</sub> | 1.225 V reference voltage for converter output voltage regulating setting | | | | | 14 | C <sub>PD</sub> | Capacitor value sets power down detection time in conjunction with R <sub>PD</sub> | | | | | 15 | R <sub>PD</sub> | Resistor value sets currents for power down detection timer and for power down discharge of outputs | | | | | 16 | OUTB | Driver output B | | | | ## **FUNCTIONAL BLOCK DIAGRAM** Figure 1. ## SiP11203/SiP11204 ## Vishay Siliconix #### **DETAILED OPERATION** ## SUPPLY VOLTAGE (VIN) The SiP11203/11204 are designed to operate at an input voltage ( $V_{IN}$ ) between 5.5 V and 13 V. The synchronous rectifier drivers (OUTA and OUTB) are powered directly from $V_{IN}$ , to facilitate setting the gate drive voltage for the rectifier MOSFETs. Due to the high peak currents available from the SiP11203/SiP11204 outputs, careful attention must be paid to the bypassing of $V_{IN}$ to PGND. ## Internal Supply (V<sub>L</sub>) In order to provide the internal circuitry of the SiP11203/SiP11204 with a stable supply voltage (V<sub>L</sub>), the SiP11203/11204 incorporate a linear pre-regulator. Operating from V<sub>IN</sub>, the pre-regulator provides a fixed V<sub>L</sub> of 5 V for use by the majority of the chip. V<sub>L</sub> is regulated by V<sub>REFINT</sub>, and therefore does not depend upon the voltage at the V<sub>REF</sub> pin. For proper IC operation, a bypass capacitor on the order of $1\mu F$ should be connected between V<sub>L</sub> and GND. In normal operation, $V_L$ is intended to accommodate the internal light load requirements, such as bias networks and the sourcing capability of the error amplifier's output. #### Start-up Considerations The average pre-regulator output current available to charge the V<sub>I</sub> bypass capacitor, and the value of that capacitor, play an important part in the start-up sequencing of the SiP11203/SiP11204. Until V<sub>I</sub> reaches the Chip Undervoltage Lockout threshold (CUVLO), the part is held in a low-current standby state. When V<sub>I</sub> exceeds the CUVLO voltage of 3.55 V, the majority of the on-chip circuitry is enabled, with the exception of the reference voltage buffer and the output drivers (OUTA and OUTB). Finally, when the main Undervoltage Lockout threshold (UVLO<sub>R</sub>) is reached, which occurs when V<sub>L</sub> reaches 90 % of its final value, the V<sub>RFF</sub> buffer and the output drivers are enabled. This in turn allows the V<sub>RFF</sub> pin to source current, and the outputs to respond to the INA and INB inputs. See Figure 4, in the Applications Information Section. The I-V characteristic of the pre-regulator approximates that of a constant current source. With $V_{IN}=7.5~V$ , the typical $I_{OUT}$ at the $V_L$ pin for voltages between 0 V and the final regulated voltage of 5 V is 35 mA. ## REFERENCE VOLTAGE (V<sub>REF</sub>) The SiP11203/SiP11204 incorporate an internal voltage reference of 2.5 V. This is scaled and buffered to drive the $V_{REF}$ pin at 1.225 V. The accuracy of $V_{REF}$ is $\pm$ 1 % at 25 °C, with a temperature coefficient of $\pm$ 160 $\mu$ V/°C, yielding a worst-case accuracy over temperature of $\pm$ 3 % (- 40 °C to + 85 °C). ## Start-up and Soft-Start Considerations $V_{REF}$ is held at 0 V until $V_L$ has exceeded its $UVLO_R$ threshold. This allows a soft-start function to be implemented by controlling the rate of rise of voltage on the $V_{REF}$ pin, which in turn causes a gradual rise in the target voltage of the error amplifier and its associated voltage control loop. See Figure 4, in the Applications Information Section. The charging rate (dV/dt) of $V_{REF}$ is user-settable by choice of $V_{REF}$ bypass capacitor value. The I-V characteristic of the reference output approximates that of a constant current source, with the typical $I_{OUT}$ at the $V_{REF}$ pin for voltages between 0 V and the final regulated voltage of 1.225 V being 410 $\mu$ A. See the graph " $V_{REF}$ Start-up." ## **ERROR AMPLIFIER** The error amplifier is biased from the internal 5 V supply (V<sub>I</sub>). The input common mode range extends down to ground and up to 3.5 V. The output stage can source in excess of 4 mA and can sink 1 mA. The output stage is comprised of a class-A source follower working into a 1 mA pull down (current sink), and is designed to drive light loads such as an optocoupler and the series resistor. The output source current IOH is limited by an internal 500 $\Omega$ resistor, to protect the output in the event of a short to GND. When sourcing current in excess of 1 mA, the voltage drop across this resistor should be taken into account (see graph of V<sub>OH</sub> vs. I<sub>LOAD</sub>). The 1 MHz amplifier has 75 degrees of phase margin, and a large signal slew rate is (1 V/μs) in a unitygain configuration. The input offset voltage is typically 3 mV at 25 °C, and the offset voltage temperature coefficient is typically 30 uV/°C. Due to its CMOS inputs, the amplifier has low input bias and offset currents. Both amplifier inputs as well as the output are accessible, to facilitate meeting the compensation requirements of specific applications. Note that the error amplifier output is clamped low until the V<sub>I</sub> voltage has increased past the CUVLO<sub>R</sub> voltage level. #### MOSFET RECTIFIER DRIVERS ### Start-Up At converter start-up, V<sub>L</sub> will typically be at or near 0 V. Until such time as the UVLO<sub>R</sub> threshold is exceeded, the main synchronous rectifier drivers are disabled, as the supply voltage for the IC may be insufficient to ensure that the output drivers will fully respond to input commands. Without precautionary measures, capacitive coupling between the drains and gates of the synchronous rectifiers could cause spurious conduction in the rectifiers. To prevent this, special hold-off MOS-FETs are switched in until the main drivers are enabled. These internal hold-off MOSFETs, which connect from OUTA to PGND and OUTB to PGND, can typically conduct in excess of 400 mA with 1 V on OUTA or OUTB ( $Z_{OUT} \cong 2.5 \Omega$ ). Once $V_L$ rises above UVLO<sub>R</sub>, the main drivers are enabled and the part assumes its normal mode of operation, with pulses at INA being used to control OUTA and pulses at INB being used to control OUTB. Figure 3 and its related text provide additional details on this topic. ## **Normal Operation** When enabled, the main driver outputs are non-inverting with respect to the input signal. The drivers are designed to provide the high peak currents (2 - 4 A) required to rapidly charge and discharge the gates of large synchronous rectifier MOSFETs, with a greater turn-off (pull-down) current than turn-on (pull-up) current, to prevent shoot-through in the synchronous rectifiers. ## Shut-Down In the typical application circuit, cessation of primary timing signals at INA and INB would cause both OUTA and OUTB to be pulled high, which at the system level would short-circuit of the converter output to ground via the synchronous rectifiers. To avoid possible negative effects of such an event, the SiP11203/SiP11204 uses a missing-pulses detector to monitor INA and INB and, if necessary, set the main output drivers to a high-impedance state. At the same time that the main drivers are disabled, a pull-down device (current sink) of user-settable value is enabled on each output, to gradually discharge OUTA and OUTB, thereby performing a soft turn-off of the rectifier MOSFETs. The pull-down current is set by the R<sub>PD</sub> resistor, and is given by the formula $I_{PULL-DOWN} = 500 \text{ V/R}_{PD}$ . Such an event also causes bypass capacitor at the the $V_{REF}$ pin to be discharged, preparing the IC for a voltage-loop soft-start should the primary resume sending timing signals. Further details are given in the Applications Information section. ## Synchronous Rectifier Phase-In With a resistor connected between the R<sub>DEL</sub> pin and ground, the SiP11203/SiP11204 will increase the lowto-high propagation delay time from INA and INB to OUTA and OUTB by an amount $\Delta T_{DFI}$ . This interval is proportional to the resistance used, and inversely proportional to the voltage on $V_{REF}$ ( $\Delta T_{DEL} = k \times R_{DEL}$ ) V<sub>REF</sub>). As this delay occurs for high-going input transitions only, it constitutes a hold-off time for the synchronous rectifiers. As can be seen, $\Delta T_{DEL}$ decreases as V<sub>RFF</sub> ramps from a low level to its final 1.225 V level at start-up, or following any soft-start event. If $\Delta T_{DEL}$ is set to start at a sufficient value to allow only diodemode conduction in the rectifier MOSFETs, the result will be a gentle transition from diode-mode operation to fully synchronous rectification, thereby avoiding a sudden change in the average voltage drop seen at the output rectifiers. Conventional operation can be achieved by tying the R<sub>DEL</sub> pin to V<sub>L</sub>. The synchronous rectifier phase-in function is explained in more detail in the Applications Information section. # Output Over-voltage Protection: SiP11203 versus SiP11204 For maximum flexibility in the way that the SiP11203/ SiP11204 parts react to an output over-voltage event, the input to the over-voltage protect comparator (OVP $_{\rm IN}$ ) is brought out separately from the error amplifier inputs. Additionally, the outputs of the SiP11203 and the SiP11204 respond differently to an over-voltage: the SiP11203 is designed to rapidly discharge an output bus that is experiencing an over-voltage, while the SiP11204 is designed to avoid sinking current from other supplies feeding the same bus, relying instead upon system-level intervention to provide complete load protection. The OVP $_{\rm IN}$ function is explained in more detail in the Applications Information section. ## **APPLICATIONS INFORMATION** ## Powering SiP11203/SiP11204 The SiP11203/SiP11204 has an internal pre-regulator to provide 5 V at $V_L$ , which biases many of the internal sub-circuits. This allows the IC to operate from any input voltage within the allowable $V_{IN}$ range. At the same time, $V_{IN}$ provides the supply voltage to the gate driver outputs (OUTA and OUTB) directly. The gate drive level to the synchronous rectifier MOSFETs is determined by $V_{IN}$ The $V_{\text{IN}}$ voltage can be derived using conventional methods, such as an extra winding on the power transformer or on the output inductor. Alternatively, this sup- ply can be derived from the pulse transformer used to transmit synchronous rectifier timing signals from the primary to the secondary, as shown in Figure 2 below. The voltage level on $V_{\rm IN}$ will be determined by the turn ratio of the pulse transformer and the differential voltage between SRL of the Si9122, Si9122A, Si9122E and SRH of of the Si9122, Si9122A, Si9122E. Note that this circuit will cause the voltages at INA and INB to be twice that of $V_{\rm IN}$ . Therefore it may be necessary to limit the voltage seen by INA and INB in order to avoid exceeding their recommended operating values. Figure 2. Typical schematic showing how the V<sub>IN</sub> supply for SiP11203/SiP11204 is generated using the pulse transformer providing the synchronous rectifier timing signals ## START-UP DRIVER OPERATION During start-up of the SiP11203/SiP11204, the MOSFET drivers (OUTA and OUTB) are disabled until $V_L$ is at 90 % of its final value. To fully prevent any spurious turn-on of the synchronous rectifier MOSFETs, the gates of the MOSFETs are held off during this start up period. Until the main drivers are enabled, the INA and INB drive paths are re-routed, or "swapped," inside the IC. In conjunction with a dedicated n-channel hold-off MOSFET "inverter" placed in parallel with each main driver, this allows the IC to ground the appropriate synchronous rectifier gate at the necessary time. See Figure 3 If the first two pulses coming through the pulse transformer are considered, the following sequence of events follows: - INA goes low, which would normally command the OUTA driver to go low. This would prevent spurious turn-on of the associated synchronous rectifier. However, since the voltage to the IC is below its normal operating level, it cannot be guaranteed that OUTA can in fact go to its necessary state. For this reason, the OUTA and OUTB drivers are disabled while V<sub>I</sub> < UVLO<sub>B</sub>. - When INA goes low, INB will be driven to a level of 2 x V<sub>IN</sub>. This is due to the way in which the secondary of the pulse transformer is rectified to provide V<sub>IN</sub>. Specifically, this results from the rectifier diodes clamping the secondary's negative excursions one diode drop below ground (See Figure 2). - While V<sub>L</sub> is below the UVLO<sub>R</sub> threshold, the IC "swaps" the synchronous rectifier drive paths. This causes the high-going signal on INB to be applied to the gate of an n-channel hold-off MOSFET, which is in parallel with the main OUTA driver. This MOSFET inverts the signal from INB, which causes its drain to be pulled towards ground. This holds OUTA low. - During the deadtime in which neither INB nor INA is driven high, the voltage on INA and that on INB will be equal to the voltage on V<sub>IN</sub>. Depending upon the exact value of V<sub>IN</sub>, this may or may not result in both OUTA and OUTB being pulled low by their associated inverter MOSFETs. - During the next cycle of converter operation, all of the above applies with the exception that INB is now driven low, which will cause INA to be driven high. This will in turn cause the hold-off MOSFET in parallel with the main OUTB driver to conduct, thereby holding OUTB low. In this way, the SiP11203/SiP11204 "swap and invert" function prevents any unwanted turn-on of the synchronous rectifiers during start-up. Once $V_L$ reaches 90 % of its final value, the drive path inside the IC is no longer swapped, and the inverting hold-off MOSFETs are disabled. ## **FUNCTIONAL BLOCK DIAGRAM** Figure 3. During converter startup, the synchronous MOSFET gate-driver outputs of the SiP11203/SiP11204 are reversed and inverted to prevent spurious MOSFET switching ## **START-UP DRIVER OPERATION** Assuming that $V_{IN}$ rises with suitable rapidity to a voltage greater than 5.5 V, the factors controlling the rate of rise of $V_L$ are the external $V_L$ bypass capacitor value and the pre-regulator's current limit. This gives the following two equations: - The time from start-up to $CUVLO_R \cong (4.45 \text{ V/}35 \text{ mA}) \times C_{VL}$ , and - The time from start-up to UVLO<sub>R</sub> $\cong$ (4.45 V/35 mA) x C<sub>VL</sub>. Once $V_L$ has reached 90 % of its final value, the clamp holding $V_{REF}$ at 0 V is released, allowing the voltage on the $V_{REF}$ pin to rise at a rate set by the value of the $V_{REF}$ capacitor. This gives the following equation: • The time from UVLO<sub>R</sub> to $V_{REF}$ attaining a voltage of 1.1 V $\cong$ (1.1 V/410 $\mu$ A) x $C_{VRFF}$ . These relationships are shown in Figure 4. Figure 4. Soft-start parameters of the SiP11203/SiP11204 are programmable with external components #### **NORMAL DRIVER OPERATION** In normal operation, OUTA responds to INA, and OUTB to INB. The signal path from input to output is **non-inverting**. The output drivers have high and deliberately asymmetrical current sink and source capabilities (4 A I<sub>SINK</sub>, 2.2 A I<sub>SOURCE</sub>). The high currents allow driving large synchronous rectifiers at the switching frequencies found in modern power converters. At the same time, the driver asymmetry enforces a rapid turnoff of the rectifier MOSFETs relative to their turn-on, to avoid rectifier crossconduction, and the low driver impedances to PGND help ensure that the rectifier MOSFETs do not exhibit unwanted turn-on during converter operation. As with most logic circuits, OUTA and OUTB do not exhibit indeterminate output states even the transitions at INA and INB are excessively slow. The solid and sharp driving signals from OUTA and OUTB will ensure the proper function of the rectifier MOSFETs in the final application circuit. ## **POWER-DOWN DRIVER OPERATION** If the timing pulses from the primary of the DC-DC converter cease, the SiP11203/SiP11204 must assume that the power to the primary of the DC-DC converter has failed. Upon detecting this condition, the part must put the main synchronous rectifier drivers into a "safe" condition, and simultaneously ensure that the rectifier MOSFETs are turned off. A unique feature of the SiP11203/SiP11204 is their ability to turn off the synchronous rectifiers via a controlled excursion through their linear region. This can help to prevent output ringing at turn-off. A missing-pulses detector is provided on the IC to initiate the soft power down. This detector, which is enabled once the $V_{REF}$ pin has reached 1.1 V, continually monitors INA and INB for lack of switching activity. An external resistor from $R_{PD}$ to ground defines a current out of $C_{PD}$ (I = 2.5 V/ $R_{PD}$ ), which is used to charge an external capacitor from $C_{PD}$ to ground. The voltage on $C_{PD}$ is internally compared to the 2.5 V developed by $V_{REFINT}$ . Whenever either input goes low, the voltage at $C_{PD}$ is reset to 0 V. However, if both inputs are high for a period of $R_{PD} \times C_{PD}$ , the voltage at $C_{PD}$ will exceed the 2.5 V comparison threshold, and the power-down latch will be set (See Figure 6). - The V<sub>REF</sub> pin bypass capacitor is discharged towards 0 V, to ensure an orderly soft-start cycle when operation resumes, - The main drivers are forced into a high-impedance state. - Internal pull-downs (current sinks) from the OUTA and OUTB pins to ground are enabled, - The pull-down currents on OUTA and OUTB are set by R<sub>PD</sub>, to allow a "soft" turn-off of the synchronous rectifiers. ## POWER-DOWN DRIVER OPERATION (CONT'D) The internal pull-downs ensure that the synchronous rectifiers are in the off state before the bias supply to the IC has collapsed (See Figure 5). Since these pulldowns have a lower current-sinking capability than the main OUTA and OUTB drivers, they can cause the rectifier MOSFETs to transition from full conduction to the off state via their linear region of operation. This soft turn-off allows the use of the gradually increasing rectifier channel impedances to help damp LC oscillations that might otherwise occur at the converter's output. The gate pull-down current value, and therefore the interval during which the rectifier MOSFETs are in transition from fully on to fully off, is programmed by the resistor from RPD to ground. This current is given by $200* V_{REFINT}/R_{PD}$ . This programma-I<sub>PULL-DOWN</sub> = bility allows the choice of a gate discharge time which best accommodates the design variables of LOUT, C<sub>OUT</sub>, and synchronous rectifier MOSFET characteristics. The power-down latch will be reset, and a soft-start cycle will occur, when the logical and of two conditions is true: - The voltage on the V<sub>REF</sub> capacitor is 20 % (245 mV) of its nominal 1.225 V, and - The exclusive-or of INA and INB is true, that is, one input is in low while the other is high. Note that low values of $R_{PD}$ will increase the main supply current. It is recommended that $R_{PD}$ be kept $\geq$ 15 $k\Omega$ to prevent excessive power dissipation. Figure 5. The shutdown sequence of SiP11203/SiP11204 prevents the synchronous MOSFET of a half-bridge converter from discharging a prebiased output when supplied power is removed Figure 6. Power Down Detect and "Soft" Turn-Off # SYNCHRONOUS RECTIFIER PHASE-IN AND RISING EDGE DELAY The SiP11203/SiP11204 has the ability to "phase in" the synchronous rectifiers at start-up. This causes the rectifier MOSFETs to initially be used as conventional PN (or Schottky) diodes, then as synchronous rectifiers for an increasing percentage of each switching cycle, until finally they are operating completely as synchronous switches. When this feature of the IC is used, the resistance $R_{\text{DEL}}$ , which is connected between the $R_{\text{DEL}}$ pin and ground, determines the time required for the transition from diode-mode operation to fully synchronous rectification. To achieve this phase-in of the synchronous rectifiers, an internally extended propagation delay $(\Delta T_{DEL})$ is introduced between the rising edge of each input (INA or INB) and the rising edge of the corresponding output (OUTA or OUTB). The length of this delay is proportional to $R_{DEL}$ and inversely proportional to $V_{REF}$ : $\Delta T_{DEL} \cong (1.5 \text{ ns x R}_{DEL} \text{ x } 1.225 \text{ V})/(1 \text{ k}\Omega \text{ x V}_{REF}).$ Therefore $\Delta T_{DEL}$ decreases throughout the interval during which $V_{REF}$ is rising (i.e., during the time following converter start-up or a SiP11203/SiP11204 soft-start event). When the phase-in period has ended, the final high-going propagation delay is $T_{DEL(FINAL)} = T_{pdr} + T_{DEL(FINAL)} = T_{pdr} + [(1.5 \text{ ns x R}_{DEL})/1 \text{ k}\Omega)]$ , as shown in the typical curves. # SYNCHRONOUS RECTIFIER PHASE-IN AND RISING EDGE DELAY (CONT'D) The three modes of operation experienced during synchronous rectifier phase-in are, in order: - Some number of converter switching cycles may occur during which $\Delta T_{DEL} \geq 2/f_{CONVERTER}$ . During this interval, the synchronous rectifiers are held off for a long enough time that they will act as conven ional diodes only. This interval of operation will be some portion of the time it takes for the voltage on the $V_{REF}$ pin to climb to its final 1.225 V value. - Some number of converter switching cycles will occur during which $2/f_{CONVERTER} > \Delta T_{DEL} > \Delta T_{DEL(FINAL)}$ . During this interval, the synchronous rectifiers are held off for a portion of their possible conduction interval, with that percentage decreasing in a 1/x fashion from 100 % of their possible conduction time to a percentage set by $R_{DEL}$ and $f_{CONVERTER}$ . This interval of operation will be the remainder of the time it takes for the voltage on the $V_{REF}$ pin to climb to its final 1.225 V value. - When V<sub>REF</sub> is equal to 1.225 V, normal converter operation occurs, with the synchronous rectifiers being held off for a time T<sub>DEL(FINAL)</sub>. This final delay time can be made equal to the inherent propagation delay of the IC's output drivers, as described below. The synchronous rectifier phase-in is diagrammed in Figure 7. Connecting $R_{DEL}$ to $V_L$ will completely disable the synchronous rectifier phase-in circuitry. The rectifier MOS-FETs will then transition directly from diode-mode full synchronous rectifier operation when the IC's $V_L$ supply exceeds the UVLO<sub>R</sub> threshold. The residual risingedge delay otherwise introduced by $R_{DEL}$ will also be set to zero. (Note: By examination of the above equations, grounding the $R_{DEL}$ pin could be another means of setting $\Delta T_{DEL}$ to zero. Doing so is not recommended in practice as this will cause unnecessary power dissipation in the IC: the supply current will increase by 0.15 mA if $R_{DEL}$ is connected to $V_L$ , but by 0.5 mA if this pin is shorted to ground. Also, due to the internal circuitry of the ICs, the propagation delay time is reduced by several nanoseconds when the $R_{DEL}$ pin is connected to $V_L$ as opposed to when it is grounded.) In some applications it is desirable to make use of the rectifier phase-in feature while eliminating the residual $\Delta T_{DEL}.$ To achieve this, the appropriate resistance should be connected from the $R_{DEL}$ pin to ground, and the $R_{DEL}$ pin should be pulled up to $V_L$ using a suitable op-amp or comparator, such as the LMV321M7, once the output voltage of the converter approaches its final value. In such a circuit, $V_{CC}$ for the op-amp or comparator should be obtained from $V_L$ of the SiP11203/SiP11204. The phase-in of synchronous rectification helps to prevent disturbances in the output voltage at start-up, which could occur due to the differential in output voltage drop which occurs when the rectifier MOSFETs make an abrupt transition from operation as diodes to operation as synchronous rectifiers. Figure 7. The SiP11203/SiP11204 gate-drive output signals are delayed during phase-in prevent disturbing the output voltage The Figure 8 below shows how the rising edge delay is implemented in conjunction with the Si9122 and allows the effective BBM2 and BBM4 falling delays to be modified independently of rising delays BBM1 and BBM3. For definition of the BBM delays please see the Si9122 datasheet. Figure 8. The delay of SiP11203 and SiP11204 gate-drive output signals compensate the break-before-make switching action discrepancies arising from propagation delays #### **OUTPUT OVER-VOLTAGE PROTECTION** The SiP11203/SiP11204 provide output over-voltage protection (OVP) by means of a dedicated internal comparator. One input of the OVP comparator is brought out to the OVP $_{\text{IN}}$ pin, and the other is returned to an internal reference voltage that is fixed at 120 % of the 1.225 V $V_{\text{REF}}$ value, or 1.47 V. A voltage in excess of 1.47 V at the OVP $_{\text{IN}}$ pin indicates an OVP fault. The OVP circuitry operates in two different ways, depending upon whether the SiP11203/SiP11204 is in start-up mode, or in normal operation. In this context, start-up mode is defined as device operation during that period for which $V_{\text{REF}}$ is less than 90 % of its 1.225 V value, or 1.1 V. #### Start-Up Mode: If the 1.47 V OVP threshold is exceeded during startup, the driver outputs OUTA and OUTB are held low until the voltage on the $V_{REF}$ pin has exceeded 1.1 V. The driver outputs are then released to respond to INA and INB. ## **Normal Operation Mode:** If the OVP threshold is exceeded, or remains exceeded, after V<sub>REF</sub> has reached 1.1 V, the OVP latch will be set. This will cause the driver outputs to be forced high for SiP11203, or forced low for SiP11204. At the same time, an on-chip transistor will discharge the bypass capacitor at the $V_{REF}$ pin towards ground. The OVP latch is reset when the logical and of two conditions: - The voltage on the V<sub>REF</sub> pin must be ≤ 20 % (245 mV) of its nominal 1.225 V level, to ensure an orderly soft-start cycle when operation resumes, and - The voltage at the OVP<sub>IN</sub> pin must be 1.1 V, indicating that the OVP fault has been cleared. When the OVP latch is reset, the SiP11203/SiP11204 will release their outputs, and return to normal operation via a soft-start cycle. To prevent spurious activation of the over-voltage function, the over-voltage condition must be present for five switching instances, where a switching instance is defined as activity on either ${\rm IN_A}$ or ${\rm IN_B}$ . On the fifth switching instance the overvoltage condition is latched. If the over voltage condition disappears the IC will not recognize an over-voltage as being present and the counter will be reset to zero. Note that the OVP $_{\text{IN}}$ threshold voltage is derived from the internal 2.5 V reference voltage $V_{\text{REFINT}}$ , which is derived from $V_{\text{IN}}$ , and therefore is not delayed by the rise time of either $V_{\text{L}}$ or $V_{\text{REF}}$ ## **TYPICAL CHARACTERISTICS** **V<sub>REF</sub> vs. Temperature** Error Amp $V_{OH}$ vs. $I_{OH}$ Supply Current Without Load vs. $V_{\rm IN}$ V<sub>L</sub> vs. Temperature Error Amp V<sub>OL</sub> vs. I<sub>OL</sub> 250 kHz Supply Current vs. $C_L$ # VISHAY. ## **TYPICAL CHARACTERISTICS** Quiescent Current vs. R<sub>DEL</sub> Quiescent Current vs. R<sub>PD</sub> Powerdown Timeout vs. R<sub>PD</sub> $R_{D(SOURCE)}$ vs. Temperature $R_{D(SINK)}\, vs. \ Temperature$ ## **Legal Disclaimer Notice** Vishay ## **Notice** Specifications of the products displayed herein are subject to change without notice. Vishay Intertechnology, Inc., or anyone on its behalf, assumes no responsibility or liability for any errors or inaccuracies. Information contained herein is intended to provide a product description only. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Vishay's terms and conditions of sale for such products, Vishay assumes no liability whatsoever, and disclaims any express or implied warranty, relating to sale and/or use of Vishay products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright, or other intellectual property right. The products shown herein are not designed for use in medical, life-saving, or life-sustaining applications. Customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Vishay for any damages resulting from such improper use or sale. Document Number: 91000 www.vishay.com Revision: 08-Apr-05