

# SANYO Semiconductors DATA SHEET

# LA7477W — Monolithic Linear IC For Digital Video Camera Audio Signal I/O Interface IC

#### Overview

The LA7477W is a digital video camera audio signal I/O interface IC that integrates on a single chip a block previous implemented with discrete components. The LA7477W integrates the volume control circuit used for both headphones and speakers, and thus supports the implementation of circuit structures ideal for digital video cameras that include an LCD panel.

#### **Features**

- Three-wire serial bus control
- Headphone and speaker volume controls (Support for both serial and parallel operation)
- Supports bilingual audio
- Supports record, playback, and overdubbing
- Low-power mode

#### **Functions**

- Three inputs (microphone, line 1, line 2)
- ALC (That can be turned on or off)
- Fader circuit
- Low-pass filter (used for both record and playback)
- Electronic volume control circuit
- Deemphasis circuit
- Left + right channel mixer
- Power muting function
  - Any and all SANYO Semiconductor Co.,Ltd. products described or contained herein are, with regard to "standard application", intended for the use as general electronics equipment (home appliances, AV equipment, communication device, office equipment, industrial equipment etc.). The products mentioned herein shall not be intended for use for any "special application" (medical equipment whose purpose is to sustain life, aerospace instrument, nuclear control device, burning appliances, transportation machine, traffic signal system, safety equipment etc.) that shall require extremely high level of reliability and can directly threaten human lives in case of failure or malfunction of the product or may cause harm to human bodies, nor shall they grant any guarantee thereof. If you should intend to use our products for applications outside the standard applications of our customer who is considering such use and/or outside the scope of our intended standard applications, please consult with us prior to the intended use. If there is no consultation or inquiry before the intended use, our customer shall be solely responsible for the use.
  - Specifications of any and all SANYO Semiconductor Co.,Ltd. products described or contained herein stipulate the performance, characteristics, and functions of the described products in the independent state, and are not guarantees of the performance, characteristics, and functions of the described products as mounted in the customer's products or equipment. To verify symptoms and states that cannot be evaluated in an independent device, the customer should always evaluate and test devices mounted in the customer's products or equipment.

# **Specifications**

# **Maximum Ratings** at Ta = 25°C

| Parameter                   | Symbol | Conditions | Ratings     | Unit |
|-----------------------------|--------|------------|-------------|------|
| Maximum supply voltage      | VCC    |            | 7           | ٧    |
| Allowable power dissipation | Pd max | Ta ≤ 75°C  | 200         | mV   |
| Operating temperature       | Topr   |            | -10 to +75  | °C   |
| Storage temperature         | Tstg   |            | -55 to +150 | °C   |

# Operating Conditions at $Ta = 25^{\circ}C$

| Parameter                      | Symbol                | Conditions | Ratings    | Unit |
|--------------------------------|-----------------------|------------|------------|------|
| Recommended supply voltage     | V <sub>CC</sub> 1     |            | 3.15       | V    |
|                                | V <sub>CC</sub> 2     |            | 4.75       | V    |
| Operating supply voltage range | V <sub>CC</sub> 1 opg |            | 3.0 to 3.6 | V    |
|                                | V <sub>CC</sub> 2 opg |            | 4.5 to 5.5 | V    |

# $\textbf{Electrical Characteristics} \ at \ Ta=25^{\circ}C, \ V_{CC}1=3.15V, \ V_{CC}2=4.75V, \ f=1kHz, \ Lch, \ Rch, \ EVR \ ; \ CENTER$

| <u> </u>                                                  |                     | 0 ""                                                                |       |           |      |          |  |
|-----------------------------------------------------------|---------------------|---------------------------------------------------------------------|-------|-----------|------|----------|--|
| Parameter                                                 | Symbol              | Conditions                                                          | min   | min typ i |      | max Unit |  |
| Record current 1                                          | I <sub>CC</sub> 3R1 | V <sub>CC</sub> (L) = 3.15V, REC                                    | 13.3  | 17.8      | 22.3 | mA       |  |
| Record current 2                                          | I <sub>CC</sub> 5R2 | V <sub>CC</sub> (H) = 4.75V, REC                                    | 4.1   | 5.5       | 6.9  | mA       |  |
| Playback current 1                                        | I <sub>CC</sub> 3P1 | V <sub>CC</sub> (L) = 3.15V, PB                                     | 6.9   | 9.3       | 11.7 | mA       |  |
| Playback current 2                                        | I <sub>CC</sub> 5P2 | V <sub>CC</sub> (H) = 4.75V, PB                                     | 4.1   | 5.5       | 6.9  | mA       |  |
| Line output reference level                               | V <sub>OL</sub>     | $V_{IN}$ (MIC) = -40dBV, $V_{IN}$ (LINE1, 2) = -30dBV               | -11   | -10       | -9   | dBV      |  |
| Line output left/right level difference (THD)             | V <sub>OLD</sub>    | V <sub>IN</sub> (MIC) = -40dBV, V <sub>IN</sub> (LINE1, 2) = -30dBV |       | 0         | ±1   | dB       |  |
| Line output total harmonic distortion                     | VOLTHD              | $V_{IN}$ (MIC) = -40dBV, $V_{IN}$ (LINE1, 2) = -30dBV               |       | 0.1       | 0.3  | %        |  |
| Line output noise voltage 1                               | V <sub>NOL</sub> 1  | MIC IN MODE, ALC-ON, Rg = 1k,<br>JIS-A FILTER                       |       | -73       | -70  | dBV      |  |
| Line output noise voltage 2                               | V <sub>NOL</sub> 2  | MIC IN MODE, ALC-OFF, Rg = 1k, JIS-A FILTER                         |       | -79       | -76  | dBV      |  |
| Line output noise voltage 3                               | V <sub>NOL</sub> 3  | LINE1, 2 IN MODE, ALC-ON, Rg = 1k,<br>JIS-A FILTER                  |       | -83       | -80  | dBV      |  |
| Line output noise voltage 4                               | V <sub>NOL</sub> 4  | LINE1, 2 IN MODE, ALC-OFF, Rg = 1k, JIS-A FILTER                    |       | -87       | -84  | dBV      |  |
| Line output ALC level                                     | V <sub>OLa</sub>    | $V_{IN}$ (MIC) = -30dBV, $V_{IN}$ (LINE1, 2) = -20dBV               | -4.5  | -3.0      | -1.5 | dBV      |  |
| Line output ALC (20dB boost)<br>harmonic distortion (THD) | VOLaT               | V <sub>IN</sub> (MIC) = -20dBV                                      |       | 0.2       | 0.5  | %        |  |
| Record output reference level                             | VOR                 | $V_{IN}$ (MIC) = -40dBV, $V_{IN}$ (LINE1, 2) = -30dBV               | -18   | -17       | -16  | dBV      |  |
| Record output left/right level difference                 | V <sub>ORD</sub> 1  | $V_{IN}$ (MIC) = -40dBV, $V_{IN}$ (LINE1, 2) = -30dBV               |       | 0         | ±1   | dB       |  |
| Record output total harmonic distortion (THD)             | VORTHD              | $V_{IN}$ (MIC) = -40dBV, $V_{IN}$ (LINE1, 2) = -30dBV               |       | 0.1       | 0.3  | %        |  |
| Record output noise voltage 1                             | V <sub>NOR</sub> 1  | MIC IN MODE, ALC-ON, Rg = 1k,<br>JIS-A FILTER                       |       | -81       | -78  | dBV      |  |
| Record output noise voltage 2                             | V <sub>NOR</sub> 2  | MIC IN MODE, ALC-OFF, Rg = 1k, JIS-A FILTER                         |       | -86       | -83  | dBV      |  |
| Record output noise voltage 3                             | V <sub>NOR</sub> 3  | LINE1, 2 IN MODE, ALC-ON, Rg = 1k, JIS-A FILTER                     |       | -91       | -88  | dBV      |  |
| Record output noise voltage 4                             | V <sub>NOR</sub> 4  | LINE1, 2 IN MODE, ALC-OFF, Rg = 1k, JIS-A FILTER                    |       | -96       | -93  | dBV      |  |
| Record output ALC level                                   | V <sub>ORa</sub>    | $V_{IN}$ (MIC) = -30dBV, $V_{IN}$ (LINE1, 2) = -20dBV               | -11.5 | -10.0     | -8.5 | dBV      |  |
| Record output maximum output level                        | VORMAX              | ALC-OFF, V <sub>IN</sub> (MIC, LINE1, 2)<br>at REC OUT THD = 1%     | -4    |           |      | dBV      |  |
| Record forward/reverse output level difference            | V <sub>ORD</sub> 2  | V <sub>IN</sub> (MIC) = -40dBV, V <sub>IN</sub> (LINE1, 2) = -30dB  |       | 0         | ±0.2 | dB       |  |
| Record forward/reverse output DC offset                   | VOROFF              | No signal                                                           |       | 0         | ±7   | mV       |  |

Continued on next page.

Continued from preceding page.

| Continued from preceding page.                                   |                     |                                                                                                        |           | D. C    |      |     |
|------------------------------------------------------------------|---------------------|--------------------------------------------------------------------------------------------------------|-----------|---------|------|-----|
| Parameter                                                        | Symbol              | Symbol Conditions                                                                                      |           | Ratings |      |     |
| Maximum input level                                              | V <sub>IN</sub> max | ALC-ON, V <sub>IN</sub> (MIC, LINE1, 2)                                                                | min<br>-5 | typ     | max  | dBV |
|                                                                  |                     | at LINE OUT THD = 1%                                                                                   |           |         |      |     |
| Line maximum output level                                        | V <sub>OL</sub> max | ALC OFF at LINE OUT THD = 1%                                                                           | 2.5       | 3.5     |      | dBV |
| Line muting attenuated output                                    | VOMUTE              | V <sub>IN</sub> (MIC) = -25dBV, JIS-A FILTER                                                           |           | -75     | -73  | dBV |
| Fader output at maximum attenuation                              | VOFADE              | V <sub>IN</sub> (MIC) = -40dBV, JIS-A FILTER                                                           |           |         | -71  | dBV |
| Record first-order low-pass filter frequency characteristics 1   | V <sub>RLPF</sub> 1 | V <sub>IN</sub> (MIC) = -40dBV, the 20kHz/1kHz ratio                                                   |           | -0.5    | -1.0 | dB  |
| Record first-order low-pass filter frequency characteristics 2   | V <sub>RLPF</sub> 2 | V <sub>IN</sub> (MIC) = -40dBV, the 200kHz/1kHz ratio                                                  | -3.5      | -5.0    |      | dB  |
| Inter-input crosstalk                                            | IN <sub>CR</sub>    | V <sub>IN</sub> (LINE1, 2) = -30dBV, MIC IN MODE,<br>Rg = 1k, JIS-A FILTER                             |           | -75     | -71  | dBV |
|                                                                  |                     | $V_{IN}$ (MIC) = -40dBV, $V_{IN}$ (LINE1) = -30dBV, LINE2<br>IN MODE, Rg = 1k, JIS-A FILTER            |           | -85     | -81  | dBV |
|                                                                  |                     | $V_{IN}$ (MIC) = -40dBV, $V_{IN}$ (LINE2) = -30dBV, LINE1<br>IN MODE, Rg = 1k, JIS-A FILTER            |           | -85     | -81  | dBV |
| Headphone output level                                           | V <sub>OHP</sub>    | $V_{IN}$ (MIC) = -40dBV, EVR CENTER,<br>8Ω termination for a 47+8Ω load.                               | -38       | -35     | -32  | dBV |
| Headphone output left/right level difference                     | V <sub>HPD</sub>    | $V_{IN}$ (MIC) = -40dBV, EVR CENTER,<br>8Ω termination for a 47+8Ω load.                               |           | 0       | ±2   | dB  |
| Headphone output harmonic distortion (THD)                       | VOHPD               | $V_{IN}$ (MIC) = -40dBV, EVR CENTER,<br>8Ω termination for a 47+8Ω load.                               |           | 0.2     | 0.5  | %   |
| EVR maximum fluctuation                                          | E <sub>VR</sub> max | V <sub>IN</sub> (MIC) = -40dBV, EVR CENTER→MAX                                                         | 10        | 12      |      | dB  |
| EVR minimum fluctuation                                          | E <sub>VR</sub> min | V <sub>IN</sub> (MIC) = -40dBV, EVR CENTER→MIN                                                         |           | -70     | -60  | dB  |
| Speaker output reference level                                   | VOSP                | V <sub>IN</sub> (MIC) = -40dBV, EVR CENTER                                                             | -21       | -18     | -15  | dBV |
| Speaker output harmonic distortion (THD)                         | VOSPD               | V <sub>IN</sub> (MIC) = -40dBV, EVR CENTER                                                             |           | 0.1     | 0.3  | %   |
| Playback line output level                                       | V <sub>OPB</sub>    | PB <sub>IN</sub> = -21dBV                                                                              | -10.5     | -10.0   | -9.5 | dBV |
| Playback third-order low-pass filter frequency characteristics 1 | V <sub>PLPF</sub> 1 | PB <sub>IN</sub> = -21dBV, the 20kHz/1kHz ratio                                                        |           | 0       | -1   | dB  |
| Playback third-order low-pass filter frequency characteristics 2 | V <sub>PLPF</sub> 2 | PB <sub>IN</sub> = -21dBV, the 50kHz/1kHz ratio                                                        | -5        | -9      |      | dB  |
| Inter-channel crosstalk                                          | CH <sub>CR</sub> 1  | V <sub>IN</sub> (MIC) = -40dBV, (Rch/Lch)<br>Rg = 1k (Lch/Rch), ALC-ON, LINE OUT,<br>JIS-A FILTER      |           | -70     | -68  | dBV |
|                                                                  | CH <sub>CR</sub> 2  | V <sub>IN</sub> (MIC) = -40dBV, (Rch/Lch) Rg = 1k (Lch/Rch), ALC-OFF, LINE OUT, JIS-A FILTER           |           | -76     | -74  | dBV |
|                                                                  | CH <sub>CR</sub> 3  | V <sub>IN</sub> (LINE1, 2) = -30dBV, (Rch/Lch)<br>Rg = 1k (Lch/Rch), ALC-ON, LINE OUT,<br>JIS-A FILTER |           | -80     | -78  | dBV |
|                                                                  | CH <sub>CR</sub> 4  | V <sub>IN</sub> (LINE1, 2) = -30dBV, (Rch/Lch) Rg = 1k (Lch/Rch), ALC-OFF, LINE OUT, JIS-A FILTER      |           | -86     | -84  | dBV |

# **Package Dimensions**

unit: mm (typ) 3163B



#### **Block Diagram**



#### **Serial Communications**

| Serial data |                              | Parameter                                  | Initial values |
|-------------|------------------------------|--------------------------------------------|----------------|
| Bit 1       | EVR CTL 1                    | L:0, H:1                                   | 0              |
| Bit 2       | EVR CTL 2                    | L:0, H:1                                   | 0              |
| Bit 3       | EVR CTL 3                    | L:0, H:1                                   | 0              |
| Bit 4       | EVR CTL 4                    | L:0, H:1                                   | 0              |
| Bit 5       | EVR CTL 5                    | L:0, H:1                                   | 0              |
| Bit 6       | Headphone and speaker        | ON: 0, OFF: 1                              | 1              |
| Bit 7       | EVR SERIAL                   | ON: 0, OFF: 1                              | 1              |
| Bit 8       | 12dB amplifier through state | OFF: 0, ON: 1                              | 1              |
| Bit 9       | REC EVR SW                   | OFF: 0, ON: 1                              | 0              |
| Bit 10      | DE-EMPH                      | OFF: 0, ON: 1                              | 0              |
| Bit 11      | CONT1 OUT                    | L:0, H:1                                   | 1              |
| Bit 12      | CONT2 OUT                    | L:0, H:1                                   | 1              |
| Bit 13      | CONT3 OUT                    | L:0, H:1                                   | 1              |
| Bit 14      | CONT4 OUT                    | L:0, H:1                                   | 1              |
| Bit 15      | RFU SW                       | OFF: 0, ON: 1                              | 0              |
| Bit 16      | STEREO/MAIN/SUB              | STEREO: 0, MAIN: 0, SUB: 1                 | 0              |
| Bit 17      |                              | STEREO: 0, MAIN: 1, SUB: 0                 | 0              |
| Bit 18      | ALC SW                       | ON: 0, OFF: 1                              | 0              |
| Bit 19      | LINE OUT                     | ON: 0, OFF: 1                              | 0              |
| Bit 20      | MIC/LINE1/LINE2/SPEAKER OFF  | MIC: 0, LINE1: 0, LINE2: 1, SPEAKER OFF: 1 | 0              |
| Bit 21      | ]                            | MIC: 0, LINE1: 1, LINE2: 0, SPEAKER OFF: 1 | 0              |
| Bit 22      | MUTE SW                      | OFF: 0, ON: 1                              | 1              |
| Bit 23      | REC/PB/EE/POWER SAVE         | REC: 0, PB: 0, EE: 1, POWER SAVE: 1        | 0              |
| Bit 24      | ]                            | REC: 0, PB: 1, EE: 0, POWER SAVE: 1        | 0              |

# **Serial Transfer Timing**



| Maximum clock frequency  | f <sub>MAX</sub> | 800kHz        |
|--------------------------|------------------|---------------|
| Clock pulse width (low)  | tWL              | 625ns minimum |
| Clock pulse width (high) | tWH              | 625ns minimum |
| Chip enable setup time   | tCS              | 625ns minimum |
| Chip enable hold time    | <sup>t</sup> CH  | 625ns minimum |
| Data setup tim           | t <sub>DS</sub>  | 625ns minimum |
| Data hold time           | <sup>t</sup> DH  | 625ns minimum |
| Chip enable pulse width  | t <sub>WC</sub>  | 625ns minimum |

#### Power on state (serial communication)



The data of the first transmission is latched.

The power-on reset state lasts from the rise of the power on pulse (1) created internally in the IC at power on to the second chip select signal rising edge (3) that is input after (2). However, since there is actually a delay of a few hundred ns internally in the IC the first data state starts at (4) and the IC enters the normal serial communication state after (4).

#### Headphone, Speaker, and Line Out Output States

|                                |       | Serial data |        |           | Output  |          |
|--------------------------------|-------|-------------|--------|-----------|---------|----------|
| MODE                           | Bit 6 | Bit 23      | Bit 24 | Headphone | Speaker | Line out |
| REC                            | 0     | 0           | 0      | ON        | ON      | *2       |
| РВ                             | 0     | 0           | 1      | ON        | ON      | *2       |
| EE                             | 0     | 1           | 0      | ON        | ON      | *2       |
| POWER SAVE                     | *1    | 1           | 1      | OFF       | OFF     | OFF      |
| Headphone and speaker switches | 1     | *1          | *1     | OFF       | OFF     | *2       |

Notes. \*1: These are don't care states.

Furthermore, the speaker output can be controlled by bits 20 and 21 in the serial data, and has the logic shown below in each mode. However, note that the input selector goes to microphone mode if bits 20 and 21 are (1, 1).

The table below lists the speaker output control logic in each mode.

| Seria  | l data | REC    | PB  | EE  | POWER SAVE |  |
|--------|--------|--------|-----|-----|------------|--|
| Bit 20 | Bit 21 | REC PB |     | EE  | POWER SAVE |  |
| 0      | 0      | ON     | ON  | ON  | OFF        |  |
| 0      | 1      | ON     | ON  | ON  | OFF        |  |
| 1      | 0      | ON     | ON  | ON  | OFF        |  |
| 1      | 1      | OFF    | OFF | OFF | OFF        |  |

Note than in record mode, if bits 20 and 21 are (0, 0), care is require when using this IC, since the speakers will be turned on at the same time as the system switches to microphone mode.

#### **Output Signal Table**

|        | Serial data Output |        |                   |                |         |                 |                    |
|--------|--------------------|--------|-------------------|----------------|---------|-----------------|--------------------|
| Bit 15 | Bit 16             | Bit 17 | Line Left channel | Headphone Left | Speaker | Headphone Right | Line Right channel |
| 0      | 0                  | 0      | L                 | L              | L+R     | R               | R                  |
| 1      | 0                  | 0      | L+R               | L              | L+R     | R               | R                  |
| 0      | 0                  | 1      | L                 | L              | L       | L               | L                  |
| 1      | 0                  | 1      | L+R               | L              | L       | L               | L                  |
| 0      | 1                  | 0      | R                 | R              | R       | R               | R                  |
| 1      | 1                  | 0      | L+R               | R              | R       | R               | R                  |

<sup>\*2:</sup> In states other than power saving mode, this state does not depend on bits 6, 23, and 24 in the data, but rather is controlled by bit 19 in the data.

# **Pin Functions**

| - III I G                      | Inctions                                                      |               |                                                                         |                                                                                                                                                                                                                               |                               |
|--------------------------------|---------------------------------------------------------------|---------------|-------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|
| Pin No.                        | Pin Name                                                      | DC<br>voltage | AC voltage                                                              | Description                                                                                                                                                                                                                   | Equivalent circuit            |
| 1                              | EVR CTL IN                                                    | 1.575V        |                                                                         | Controls the EVR. This pin can be used for external control by applying a voltage through an external resistor. This IC can also be controlled from serial data by connecting this pin to pin 2 through an external resistor. | 1.575V                        |
| 2                              | EVR CTL<br>SERIAL OUT                                         |               |                                                                         | Control output when EVR is controlled by serial data                                                                                                                                                                          | 2                             |
| 3<br>5<br>32<br>34<br>36<br>48 | LINE IN2 R MIC IN R MIC IN L LINE IN2 L LINE IN1 L LINE IN1 R | 1.80V         | -30dBV<br>-40dBV<br>-40dBV<br>-30dBV<br>-30dBV<br>(Reference<br>inputs) | Right channel line 2 input Right channel microphone input Left channel microphone input Left channel line 2 input Left channel line 1 input Right channel line 1 input                                                        | 3 34<br>5 36<br>32 48<br>VREF |
| 4                              | FADE IN                                                       |               |                                                                         | Controls the fade characteristics                                                                                                                                                                                             | 70kΩ 4<br>\$50kΩ              |
| 6<br>33<br>44                  | GND R<br>GND L<br>GND LINE                                    |               |                                                                         | Right channel ground Left channel ground Line input ground                                                                                                                                                                    |                               |
| 8 30                           | EXT EVR OUT R EXT EVR OUT L                                   |               |                                                                         | Connect to the right channel external EVR output. Connect to the left channel external EVR output.                                                                                                                            | 50kΩ 8<br>VREF                |
| 7<br>31                        | EXT EVR IN R EXT EVR IN L                                     | 1.80V         | -40dBV<br>(Microphone<br>mode)<br>-30dBV<br>(Line mode)                 | Connect to the right channel external EVR input.  Connect to the left channel external EVR input.                                                                                                                             | 7 (31)                        |

Continued on next page.

| Continued            | from preceding page.                                     | T             | 1                               | T                                                                                                                                                 |                                |
|----------------------|----------------------------------------------------------|---------------|---------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|
| Pin No.              | Pin Name                                                 | DC<br>voltage | AC voltage                      | Description                                                                                                                                       | Equivalent circuit             |
| 9                    | ALC DET                                                  |               |                                 | ALC detection $IR \; (MIC) \approx 1.8 \mu A$ $IR \; (LINE) \approx 0.5 \mu A$                                                                    | 30kΩ 9                         |
| 10<br>28             | DC DET R<br>DC DET L                                     | 1.80V         |                                 | Detects the DC level and cancels the offset.                                                                                                      | 15kΩ<br>10kΩ 8 10kΩ<br>10kΩ 28 |
| 11<br>12<br>26<br>27 | REC OUT + R<br>REC OUT - R<br>REC OUT - L<br>REC OUT + L | 1.80V         | -17dBV<br>(Reference<br>inputs) | Right channel record output + phase Right channel record output - phase Left channel record output - phase Left channel record output + phase     | 11) 12(2)                      |
| 13<br>25             | DE-EMPHASIS R<br>DE-EMPHASIS L                           | 1.80V         |                                 | Deemphasis control                                                                                                                                | 15kΩ (25)<br>35kΩ (25)         |
| 14<br>15<br>23<br>24 | AMP + IN R<br>AMP - IN R<br>AMP - IN L<br>AMP + IN L     | 1.80V         |                                 | Right channel playback + phase input Right channel playback - phase input Left channel playback - phase input Left channel playback + phase input | VREF 12kΩ 12kΩ 15kΩ 15kΩ 15kΩ  |
| 16<br>17<br>18       | CHIP SELECT IN<br>CLOCK IN<br>DATA IN                    |               |                                 | Chip select input Clock input Data input                                                                                                          | 50kΩ (16) (17) (18) (18)       |

Continued on next page.

| Continued            | from preceding page.                      |                |                                                     |                                                                                     |                                                                 |
|----------------------|-------------------------------------------|----------------|-----------------------------------------------------|-------------------------------------------------------------------------------------|-----------------------------------------------------------------|
| Pin No.              | Pin Name                                  | DC<br>voltage  | AC voltage                                          | Description                                                                         | Equivalent circuit                                              |
| 19<br>20<br>21<br>22 | CONT4<br>CONT3<br>CONT2<br>CONT1          |                |                                                     | CONT outputs                                                                        | 50kΩ 19/21<br>(20/22)                                           |
| 29                   | MUTE CTL                                  |                |                                                     | Muting control 2.3V or higher: Muting on 0.7V or lower: Muting off                  | 108kΩ<br>20kΩ<br>W 29<br>\$50kΩ                                 |
| 35                   | V <sub>CC</sub> H                         | 4.75V          |                                                     |                                                                                     |                                                                 |
| 37                   | POWER MUTE                                |                |                                                     | Used to temporarily set the IC to the muted state when power is applied or removed. | VCCH<br>10kΩ 30kΩ 1kΩ 37<br>200Ω 37                             |
| 38<br>39             | VREF<br>VREF OUT                          | 1.80V<br>1.80V |                                                     | Ripple rejection filter connection VREF output                                      | 38<br>38<br>39<br>53kΩ                                          |
| 40                   | V <sub>CC</sub> L                         | 3.15V          |                                                     |                                                                                     |                                                                 |
| 41<br>47             | LINE OUT L<br>LINE OUT R                  | 2.375V         | -10dBV<br>(Reference<br>inputs)                     | Left channel line output Right channel line output                                  | V <sub>CC</sub> H<br>10.2kΩ<br>2kΩ 2kΩ<br>8.2kΩ<br>8.2kΩ<br>41) |
| 42<br>45<br>46       | HEADPHONE L<br>SPEAKER OUT<br>HEADPHONE R | 2.375V         | -35dBV<br>-18dBV<br>-35dBV<br>(Reference<br>inputs) | Left channel headphone output Speaker output Right channel headphone output         | V <sub>CC</sub> H 42 45 46 46                                   |
| 43                   | POWER MUTE<br>OUT                         |                |                                                     | Muting control output used when power is applied or removed.                        | V <sub>CC</sub> H<br>10kΩ<br>200Ω<br>43                         |

- SANYO Semiconductor Co.,Ltd. assumes no responsibility for equipment failures that result from using products at values that exceed, even momentarily, rated values (such as maximum ratings, operating condition ranges, or other parameters) listed in products specifications of any and all SANYO Semiconductor Co.,Ltd. products described or contained herein.
- SANYO Semiconductor Co.,Ltd. strives to supply high-quality high-reliability products, however, any and all semiconductor products fail or malfunction with some probability. It is possible that these probabilistic failures or malfunction could give rise to accidents or events that could endanger human lives, trouble that could give rise to smoke or fire, or accidents that could cause damage to other property. When designing equipment, adopt safety measures so that these kinds of accidents or events cannot occur. Such measures include but are not limited to protective circuits and error prevention circuits for safe design, redundant design, and structural design.
- In the event that any or all SANYO Semiconductor Co.,Ltd. products described or contained herein are controlled under any of applicable local export control laws and regulations, such products may require the export license from the authorities concerned in accordance with the above law.
- No part of this publication may be reproduced or transmitted in any form or by any means, electronic or mechanical, including photocopying and recording, or any information storage or retrieval system, or otherwise, without the prior written consent of SANYO Semiconductor Co.,Ltd.
- Any and all information described or contained herein are subject to change without notice due to product/technology improvement, etc. When designing equipment, refer to the "Delivery Specification" for the SANYO Semiconductor Co.,Ltd. product that you intend to use.
- Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production.
- Upon using the technical information or products described herein, neither warranty nor license shall be granted with regard to intellectual property rights or any other rights of SANYO Semiconductor Co.,Ltd. or any third party. SANYO Semiconductor Co.,Ltd. shall not be liable for any claim or suits with regard to a third party's intellectual property rights which has resulted from the use of the technical information and products mentioned above.

This catalog provides information as of June, 2008. Specifications and information herein are subject to change without notice.