## P-Channel 60-V (D-S) MOSFET

These miniature surface mount MOSFETs utilize a high cell density trench process to provide low  $r_{DS(on)}$  and to ensure minimal dissipation. Typical applicat converters and power manage battery-powered products su printers, PCMCIA cards, cel telephones.

| at power loss and neat                     | $V_{DS}(V)$ | $r_{DS(on)} m(\Omega)$ | $I_{D}(A)$ |
|--------------------------------------------|-------------|------------------------|------------|
| agement in portable and                    | -60         | $135 @V_{CS} = -10V$   | 16         |
| such as computers,<br>ellular and cordless | -00         | $190 @V_{CS} = -4.5V$  | 14         |
|                                            |             |                        |            |

PRODUCT SUMWARY

- Low  $r_{DS(on)}$  provides higher efficiency and extends battery life
- Low thermal impedance copper leadframe DPAK saves board space
- Fast switching speed
- High performance trench technology





| ABSOLUTE MAXIMUM RATINGS ( $T_A = 25$ °C UNLESS OTHERWISE NOTED) |                      |                                   |            |       |  |
|------------------------------------------------------------------|----------------------|-----------------------------------|------------|-------|--|
| Parameter                                                        |                      | Symbol                            | Maximum    | Units |  |
| Drain-Source Voltage                                             |                      | $V_{DS}$                          | -60        | V     |  |
| Gate-Source Voltage                                              |                      |                                   | ±20        | V     |  |
| Continuous Drain Current <sup>a</sup>                            | T <sub>A</sub> =25°C | $I_D$                             | 16         | Α     |  |
| Pulsed Drain Current <sup>b</sup>                                |                      | $I_{DM}$                          | ±40        | А     |  |
| Continuous Source Current (Diode Conduction) <sup>a</sup>        |                      | $I_S$                             | -15        | Α     |  |
| Power Dissipation <sup>a</sup>                                   | T <sub>A</sub> =25°C | $P_{\mathrm{D}}$                  | 50         | W     |  |
| Operating Junction and Storage Temperature Range                 |                      | T <sub>J</sub> , T <sub>stg</sub> | -55 to 175 | °C    |  |

| THERMAL RESISTANCE RATINGS               |                |         |       |  |
|------------------------------------------|----------------|---------|-------|--|
| Parameter                                | Symbol         | Maximum | Units |  |
| Maximum Junction-to-Ambient <sup>a</sup> | $R_{	heta JA}$ | 50      | °C/W  |  |
| Maximum Junction-to-Case                 | $R_{	heta JC}$ | 3.0     | °C/W  |  |

## Notes

- Surface Mounted on 1" x 1" FR4 Board. a.
- b. Pulse width limited by maximum junction temperature

| SPECIFICATIONS (TA = 25°C UNLESS OTHERWISE NOTED) |                     |                                                                          |     |        |      |      |  |
|---------------------------------------------------|---------------------|--------------------------------------------------------------------------|-----|--------|------|------|--|
| Parameter                                         | Symbol              | Test Conditions                                                          |     | Limits | 5    | Unit |  |
| Talanetei                                         | Symbol              | Test Columbia                                                            | Min | Тур    | Max  |      |  |
| Static                                            |                     |                                                                          |     |        |      |      |  |
| Gate-Threshold Voltage                            | V <sub>GS(th)</sub> | $V_{DS} = V_{GS}$ , $I_D = -250 \text{ uA}$                              | -1  |        |      |      |  |
| Gate-Body Leakage                                 | Igss                | $V_{DS} = 0 V, V_{GS} = \pm 20 V$                                        |     |        | ±100 | nA   |  |
| Z C. W. D. C.                                     | Ides                | $V_{DS} = 48 \text{ V}, V_{GS} = 0 \text{ V}$                            |     |        | -1   |      |  |
| Zero Gate Voltage Drain Current                   | IDSS                | $V_{DS} = -48 \text{ V}, V_{GS} = 0 \text{ V}, T_J = 55^{\circ}\text{C}$ |     |        | -10  | uA   |  |
| On-State Drain Current <sup>A</sup>               | I <sub>D(on)</sub>  | $V_{DS} = -5 \text{ V}, V_{GS} = -10 \text{ V}$                          | -20 |        |      | Α    |  |
| Drain-Source On-Resistance <sup>A</sup>           |                     | $V_{GS}$ =-10 V, $I_D$ =-28 A                                            |     |        | 135  | mΩ   |  |
|                                                   | 1DS(on)             | $V_{GS} = -4.5 \text{ V}, I_D = -14 \text{ A}$                           |     |        | 190  |      |  |
| Forward Tranconductance <sup>A</sup>              | gs                  | $V_{DS} = -15 \text{ V}, I_D = -28 \text{ A}$                            |     | 8      |      | S    |  |
| Diode Forward Voltage                             | Vsd                 | $I_S = -2.5 A, V_{GS} = 0 V$                                             |     |        | -1.2 | V    |  |
| Dynamic <sup>b</sup>                              |                     |                                                                          |     |        |      |      |  |
| Total Gate Charge                                 | Qg                  | N - 20NN - 45N                                                           |     | 18     |      | пС   |  |
| Gate-Source Charge                                | $Q_{gs}$            | $V_{DS}$ =-30 V, $V_{GS}$ =-4.5 V,<br>$I_{D}$ =-28 A                     |     | 5      |      |      |  |
| Gate-Drain Charge                                 | Qgd                 | ID=-28A                                                                  |     | 2      |      | 1    |  |
| Turn-On Delay Time                                | td(on)              |                                                                          |     | 8      |      |      |  |
| Rise Time                                         | t <sub>r</sub>      | $V_{DD}$ =-30 V, $R_L$ =30 $\Omega$ , $ID$ =-1 $A$ ,                     |     | 10     |      | nS   |  |
| Tum-Off Delay Time                                | td(off)             | VOEN=-10 V, RG= $6\Omega$                                                |     | 35     |      | ns   |  |
| Fall-Time                                         | $t_{\mathrm{f}}$    |                                                                          |     | 12     |      |      |  |

## Notes

- a. Pulse test:  $PW \le 300us duty cycle \le 2\%$ .
- b. Guaranteed by design, not subject to production testing.

FREESCALE reserves the right to make changes without further notic e to any products herein. freescale makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does freescale assume any liability arising ou t of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in freescale data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. freescale does not convey any license under its patent rights nor the rights of others. freescale products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the freescale product could create a situation where personal injury or death may occur. Should Buyer purchase or use freescale products for any such uninte nded or unauthorized application, Buyer shall indemnify and hold freescale and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that freescale was negligent regarding the design or manufacture of the part. freescale is an Equal Opportunity/Affirmative Action Employer.

## Package Information









LAND PATTERN RECOMMENDATION



NOTES: UNLESS OTHERWISE SPECIFIED

- ALL DIVERSIONS ARE IN NULLWETERS.
- THIS PACIONE CONFORMS TO JEDEC, TO-252, ISSUE C, VARIATION AN IN RE, DATED NOW 1989. DIMENSIONIC AND TOLERANCING PER
- ASNE Y14-AM-1884.
  HEXT SINK TOP EDGE COLLD BE IN CHANFERED
  COPPLETS OR EDGE PROTEVISION.
  DIMENSIONS 13,0,61401 TABLE:

|  | 0.0 -1.27 | 1.62-2.00 |
|--|-----------|-----------|
|  |           | 8.44-8.40 |
|  | 4.42      | 31.0      |
|  | 3.01      | 4.57      |