Advance Information #### **FEATURES:** Flash Organization: 1M x16 or 2M x8 **Dual-Bank Architecture for Concurrent Read/Write Operation** 16 Mbit: 12 Mbit + 4 Mbit • (P)SRAM Organization: 2 Mbit: 128K x16 or 256K x8 4 Mbit: 256K x16 or 512K x8 8 Mbit: 512K x16 or 1024K x8 Single 2.7-3.3V Read and Write Operations Superior Reliability Endurance: 100,000 Cycles (typical) Greater than 100 years Data Retention Low Power Consumption: Active Current: 25 mA (typical) Standby Current: 20 µA (typical) Hardware Sector Protection (WP#) - Protects 4 outer most sectors (4 KWord) in the larger bank by holding WP# low and unprotects by holding WP# high Hardware Reset Pin (RST#) Resets the internal state machine to reading data array Byte Selection for Flash (CIOF pin) Selects 8-bit or 16-bit mode **Sector-Erase Capability** Uniform 2 KWord sectors Block-Erase Capability Uniform 32 KWord blocks **Read Access Time** - Flash: 70 ns - (P)SRAM: 70 ns **Erase-Suspend / Erase-Resume Capabilities** **Security ID Feature** SST: 128 bits - User: 128 bits Latched Address and Data Fast Erase and Word-/Byte-Program (typical): - Sector-Erase Time: 18 ms - Block-Erase Time: 18 ms - Chip-Erase Time: 35 ms Word-Program Time: 7 μs Automatic Write Timing Internal V<sub>PP</sub> Generation **End-of-Write Detection** Toggle Bit - Data# Polling Ready/Busy# pin **CMOS I/O Compatibility** **JEDEC Standard Command Set** **Packages Available** 56-ball LFBGA (8mm x 10mm) 62-ball LFBGA (8mm x 10mm) ### PRODUCT DESCRIPTION The SST34HF16x1C/D/S ComboMemory devices integrate either a 1M x16 or 2M x8 CMOS flash memory bank with either a 128K x16/256K x8, 256K x16/512 x8, or 512K x16/1024K x8 CMOS SRAM or pseudo SRAM (PSRAM) memory bank in a multi-chip package (MCP). These devices are fabricated using SST's proprietary, high-performance CMOS SuperFlash technology incorporating the split-gate cell design and thick-oxide tunneling injector to attain better reliability and manufacturability compared with alternate approaches. The SST34HF16x1C/D/S devices are ideal for applications such as cellular phones, GPS devices, PDAs, and other portable electronic devices in a low power and small form factor system. The SST34HF16x1C/D/S feature dual flash memory bank architecture allowing for concurrent operations between the two flash memory banks and the (P)SRAM. The devices can read data from either bank while an Erase or Program operation is in progress in the opposite bank. The two flash memory banks are partitioned into 12 Mbit and 4 Mbit with bottom sector protection options for storing boot code, program code, configuration/parameter data and user data. The SuperFlash technology provides fixed Erase and Program times, independent of the number of Erase/Program cycles that have occurred. Therefore, the system software or hardware does not have to be modified or de-rated as is necessary with alternative flash technologies, whose Erase and Program times increase with accumulated Erase/Program cycles. The SST34HF16x1C/D/S devices offer a guaranteed endurance of 10,000 cycles. Data retention is rated at greater than 100 years. With high performance Word-Program, the flash memory banks provide a typical Word-Program time of 7 usec. The entire flash memory bank can be erased and programmed word-by-word in typically 4 seconds for the SST34HF16x1C/D/S, when using interface features such as Toggle Bit, Data# Polling, or RY/ BY# to indicate the completion of Program operation. To ### Advance Information protect against inadvertent flash write, the SST34HF16x1C/D/S devices contain on-chip hardware and software data protection schemes. The flash and (P)SRAM operate as two independent memory banks with respective bank enable signals. The memory bank selection is done by two bank enable signals. The (P)SRAM bank enable signals, BES1# and BES2, select the (P)SRAM bank (BES1# and BES2 are NC for SST34HF1601C). The flash memory bank enable signal, BEF#, has to be used with Software Data Protection (SDP) command sequence when controlling the Erase and Program operations in the flash memory bank. The memory banks are superimposed in the same memory address space where they share common address lines, data lines, WE# and OE# which minimize power consumption and area. Designed, manufactured, and tested for applications requiring low power and small form factor, the SST34HF16x1C/D/S are offered in both commercial and extended temperatures and a small footprint package to meet board space constraint requirements. See Figures 3 and 4 for pin assignments. ### **Device Operation** The SST34HF16x1C/D/S uses BES1#, BES2 and BEF# to control operation of either the flash or the (P)SRAM memory bank. When BEF# is low, the flash bank is activated for Read, Program or Erase operation. When BES1# is low, and BES2 is high the (P)SRAM is activated for Read and Write operation. BEF# and BES1# cannot be at low level, and BES2 cannot be at high level at the same time. If all bank enable signals are asserted, bus contention will result and the device may suffer permanent damage. All address, data, and control lines are shared by flash and (P)SRAM memory banks which minimizes power consumption and loading. The device goes into standby when BEF# and BES1# bank enables are raised to V<sub>IHC</sub> (Logic High) or when BEF# is high and BES2 is low. ### **Concurrent Read/Write Operation** Dual bank architecture of SST34HF16x1C/D/S devices allows the Concurrent Read/Write operation whereby the user can read from one bank while programming or erasing in the other bank. This operation can be used when the user needs to read system code in one bank while updating data in the other bank. See Figures 1 and 2 for dual-bank memory organization. #### **CONCURRENT READ/WRITE STATES** | Fla | ish | | |--------------|--------------|--------------| | Bank 1 | Bank 2 | (P)SRAM | | Read | Write | No Operation | | Write | Read | No Operation | | Write | No Operation | Read | | No Operation | Write | Read | | Write | No Operation | Write | | No Operation | Write | Write | **Note:** For the purposes of this table, write means to Block-, Sector, or Chip-Erase, or Word-/Byte-Program as applicable to the appropriate bank. ### **Flash Read Operation** The Read operation of the SST34HF16x1C/D/S is controlled by BEF# and OE#, both have to be low for the system to obtain data from the outputs. BEF# is used for device selection. When BEF# is high, the chip is deselected and only standby power is consumed. OE# is the output control and is used to gate data from the output pins. The data bus is in high impedance state when either BEF# or OE# is high. Refer to the Read cycle timing diagram for further details (Figure 8). Advance Information ### Flash Word-/Byte-Program Operation These devices are programmed on a word-by-word or byte-by-byte basis depending on the state of the CIOF pin. Before programming, one must ensure that the sector which is being programmed is fully erased. The Program operation is accomplished in three steps: - 1. Software Data Protection is initiated using the three-byte load sequence. - 2. Word address and word data are loaded. - During the Word-Program operation, the addresses are latched on the falling edge of either BEF# or WE#, whichever occurs last. The data is latched on the rising edge of either BEF# or WE#, whichever occurs first. - The internal Program operation is initiated after the rising edge of the fourth WE# or BEF#, whichever occurs first. The Program operation, once initiated, will be completed typically within 7 μs. See Figures 9 and 10 for WE# and BEF# controlled Program operation timing diagrams and Figure 22 for flow-charts. During the Program operation, the only valid reads are Data# Polling and Toggle Bit. During the internal Program operation, the host is free to perform additional tasks. Any commands issued during an internal Program operation are ignored. ### Flash Sector- (Block-) Erase Operation These devices offer both Sector-Erase and Block-Erase operations. These operations allow the system to erase the devices on a sector-by-sector (or block-by-block) basis. The sector architecture is based on a uniform sector size of 2 KWord. The Block-Erase mode is based on a uniform block size of 32 KWord. The Sector-Erase operation is initiated by executing a six-byte command sequence with a Sector-Erase command (30H) and sector address (SA) in the last bus cycle. The Block-Erase operation is initiated by executing a six-byte command sequence with Block-Erase command (50H) and block address (BA) in the last bus cycle. The sector or block address is latched on the falling edge of the sixth WE# pulse, while the command (30H or 50H) is latched on the rising edge of the sixth WE# pulse. The internal Erase operation begins after the sixth WE# pulse. Any commands issued during the Block- or Sector-Erase operation are ignored except Erase-Suspend and Erase-Resume. See Figures 14 and 15 for timing waveforms. ### Flash Chip-Erase Operation The SST34HF16x1C/D/S provide a Chip-Erase operation, which allows the user to erase all sectors/blocks to the "1" state. This is useful when the device must be quickly erased. The Chip-Erase operation is initiated by executing a sixbyte command sequence with Chip-Erase command (10H) at address 5555H in the last byte sequence. The Erase operation begins with the rising edge of the sixth WE# or BEF#, whichever occurs first. During the Erase operation, the only valid read is Toggle Bits or Data# Polling. See Table 7 for the command sequence, Figure 13 for timing diagram, and Figure 26 for the flowchart. Any commands issued during the Chip-Erase operation are ignored. When WP# is low, any attempt to Chip-Erase will be ignored. ### Flash Erase-Suspend/-Resume Operations The Erase-Suspend operation temporarily suspends a Sector- or Block-Erase operation thus allowing data to be read from any memory location, or program data into any sector/block that is not suspended for an Erase operation. The operation is executed by issuing a one-byte command sequence with Erase-Suspend command (B0H). The device automatically enters read mode within 20 µs after the Erase-Suspend command had been issued. Valid data can be read from any sector or block that is not suspended from an Erase operation. Reading at address location within erase-suspended sectors/blocks will output DQ2 toggling and DQ6 at "1". While in Erase-Suspend mode, a Word-/Byte-Program operation is allowed except for the sector or block selected for Erase-Suspend. To resume Sector-Erase or Block-Erase operation which has been suspended, the system must issue an Erase-Resume command. The operation is executed by issuing a one-byte command sequence with Erase Resume command (30H) at any address in the one-byte sequence. Advance Information ### Flash Write Operation Status Detection The SST34HF16x1C/D/S provide one hardware and two software means to detect the completion of a Write (Program or Erase) cycle, in order to optimize the system Write cycle time. The hardware detection uses the Ready/Busy# (RY/BY#) pin. The software detection includes two status bits: Data# Polling (DQ $_7$ ) and Toggle Bit (DQ $_6$ ). The End-of-Write detection mode is enabled after the rising edge of WE#, which initiates the internal Program or Erase operation. The actual completion of the nonvolatile write is asynchronous with the system; therefore, either a Ready/Busy# (RY/BY#), Data# Polling (DQ $_7$ ) or Toggle Bit (DQ $_6$ ) read may be simultaneous with the completion of the Write cycle. If this occurs, the system may possibly get an erroneous result, i.e., valid data may appear to conflict with either DQ $_7$ or DQ $_6$ . In order to prevent spurious rejection, if an erroneous result occurs, the software routine should include a loop to read the accessed location an additional two (2) times. If both reads are valid, then the device has completed the Write cycle, otherwise the rejection is valid. ### Ready/Busy# (RY/BY#) The SST34HF16x1C/D/S include a Ready/Busy# (RY/BY#) output signal. RY/BY# is an open drain output pin that indicates whether an Erase or Program operation is in progress. Since RY/BY# is an open drain output, it allows several devices to be tied in parallel to $V_{DD}$ via an external pull-up resistor. After the rising edge of the final WE# pulse in the command sequence, the RY/BY# status is valid. When RY/BY# is actively pulled low, it indicates that an Erase or Program operation is in progress. When RY/BY# is high (Ready), the devices may be read or left in standby mode. ### **Byte/Word (CIOF)** The device includes a CIOF pin to control whether the device data I/O pins operate x8 or x16. If the CIOF pin is at logic "1" ( $V_{IH}$ ) the device is in x16 data configuration: all data I/O pins DQ<sub>0</sub>-DQ<sub>15</sub> are active and controlled by BEF# and OE#. If the CIOF pin is at logic "0", the device is in x8 data configuration: only data I/O pins $DQ_0$ - $DQ_7$ are active and controlled by BEF# and OE#. The remaining data pins $DQ_{8}$ - $DQ_{14}$ are at Hi-Z, while pin $DQ_{15}$ is used as the address input A.<sub>1</sub> for the Least Significant Bit of the address bus. ### Flash Data# Polling (DQ<sub>7</sub>) When the devices are in an internal Program operation, any attempt to read $DQ_7$ will produce the complement of the true data. Once the Program operation is completed, $DQ_7$ will produce true data. During internal Erase operation, any attempt to read $DQ_7$ will produce a '0'. Once the internal Erase operation is completed, $DQ_7$ will produce a '1'. The Data# Polling is valid after the rising edge of fourth WE# (or BEF#) pulse for Program operation. For Sector-, Block-, or Chip-Erase, the Data# Polling is valid after the rising edge of sixth WE# (or BEF#) pulse. See Figure 11 for Data# Polling ( $DQ_7$ ) timing diagram and Figure 23 for a flowchart. ### Toggle Bits (DQ<sub>6</sub> and DQ<sub>2</sub>) During the internal Program or Erase operation, any consecutive attempts to read $DQ_6$ will produce alternating "1"s and "0"s, i.e., toggling between 1 and 0. When the internal Program or Erase operation is completed, the $DQ_6$ bit will stop toggling. The device is then ready for the next operation. The toggle bit is valid after the rising edge of the fourth WE# (or BEF#) pulse for Program operations. For Sector-, Block-, or Chip-Erase, the toggle bit ( $DQ_6$ ) is valid after the rising edge of sixth WE# (or BEF#) pulse. $DQ_6$ will be set to "1" if a Read operation is attempted on an Erase-suspended Sector/Block. If Program operation is initiated in a sector/block not selected in Erase-Suspend mode, $DQ_6$ will toggle. An additional Toggle Bit is available on $DQ_2$ , which can be used in conjunction with $DQ_6$ to check whether a particular sector is being actively erased or erase-suspended. Table 1 shows detailed status bit information. The Toggle Bit ( $DQ_2$ ) is valid after the rising edge of the last WE# (or BEF#) pulse of a Write operation. See Figure 12 for Toggle Bit timing diagram and Figure 23 for a flowchart. TABLE 1: WRITE OPERATION STATUS | Status | | DQ <sub>7</sub> | $DQ_6$ | DQ <sub>2</sub> | RY/BY# | |---------------------------|-----------------------------------------------------|-----------------|--------|-----------------|--------| | Normal<br>Operation | Standard<br>Program | DQ7# | Toggle | No Toggle | 0 | | | Standard<br>Erase | 0 | Toggle | Toggle | 0 | | Erase-<br>Suspend<br>Mode | spend Erase | | 1 | Toggle | 1 | | | Read From<br>Non-Erase<br>Suspended<br>Sector/Block | Data | Data | Data | 1 | | | Program | DQ7# | Toggle | N/A | 0 | T1.0 1252 Note: $DQ_{7}$ , $DQ_{6}$ , and $DQ_{2}$ require a valid address when reading status information. Advance Information #### **Data Protection** The SST34HF16x1C/D/S provide both hardware and software features to protect nonvolatile data from inadvertent writes. #### **Hardware Data Protection** Noise/Glitch Protection: A WE# or BEF# pulse of less than 5 ns will not initiate a Write cycle. $V_{DD}$ Power Up/Down Detection: The Write operation is inhibited when $V_{DD}$ is less than 1.5V. <u>Write Inhibit Mode:</u> Forcing OE# low, BEF# high, or WE# high will inhibit the Write operation. This prevents inadvertent writes during power-up or power-down. #### **Hardware Block Protection** The SST34HF16x1C/D/S provide a hardware block protection which protects the outermost 8 KWord in Bank 1. The block is protected when WP# is held low. See Figures 1 and 2 for Block-Protection location. A user can disable block protection by driving WP# high thus allowing erase or program of data into the protected sectors. WP# must be held high prior to issuing the write command and remain stable until after the entire Write operation has completed. ### Hardware Reset (RST#) The RST# pin provides a hardware method of resetting the device to read array data. When the RST# pin is held low for at least $T_{RP}$ , any in-progress operation will terminate and return to Read mode (see Figure 19). When no internal Program/Erase operation is in progress, a minimum period of $T_{RHR}$ is required after RST# is driven high before a valid Read can take place (see Figure 18). The Erase operation that has been interrupted needs to be reinitiated after the device resumes normal operation mode to ensure data integrity. See Figures 18 and 19 for timing diagrams. ### **Software Data Protection (SDP)** The SST34HF16x1C/D/S provide the JEDEC standard Software Data Protection scheme for all data alteration operations, i.e., Program and Erase. Any Program operation requires the inclusion of the three-byte sequence. The three-byte load sequence is used to initiate the Program operation, providing optimal protection from inadvertent Write operations, e.g., during the system power-up or power-down. Any Erase operation requires the inclusion of six-byte sequence. The SST34HF16x1C/D/S are shipped with the Software Data Protection permanently enabled. See Table 7 for the specific software command codes. During SDP command sequence, invalid commands will abort the device to Read mode within $T_{RC}$ . The contents of $DQ_{15}$ - $DQ_{8}$ are "Don't Care" during any SDP command sequence. ### Security ID The SST34HF16x1C/D/S devices offer a 256-bit Security ID space. The Secure ID space is divided into two 128-bit segments—one factory programmed segment and one user programmed segment. The first segment is programmed and locked at SST with a unique, 128-bit number. The user segment is left un-programmed for the customer to program as desired. To program the user segment of the Security ID, the user must use the Security ID Word-Program command. End-of-Write status is checked by reading the toggle bits. Data# Polling is not used for Security ID End-of-Write detection. Once programming is complete, the Sec ID should be locked using the User-Sec-ID-Program-Lock-Out. This disables any future corruption of this space. Note that regardless of whether or not the Sec ID is locked, neither Sec ID segment can be erased. The Secure ID space can be queried by executing a threebyte command sequence with Query-Sec-ID command (88H) at address 5555H in the last byte sequence. To exit this mode, the Exit-Sec-ID command should be executed. Refer to Table 7 for more details. Advance Information ### **Product Identification** The Product Identification mode identifies the device as the SST34HF16x1C/D/S and manufacturer as SST. This mode may be accessed by software operations only. The hardware device ID Read operation, which is typically used by programmers cannot be used on this device because of the shared lines between flash and (P)SRAM in the multichip package. Therefore, application of high voltage to pin A<sub>9</sub> may damage this device. Users may use the software Product Identification operation to identify the part (i.e., using the device ID) when using multiple manufacturers in the same socket. For details, see Tables 4 and 7 for software operation, Figure 16 for the Software ID Entry and Read timing diagram and Figure 24 for the ID Entry command sequence flowchart. **TABLE 2: PRODUCT IDENTIFICATION** | | ADDRESS | DATA | |-------------------|---------|-------| | Manufacturer's ID | BK0000H | 00BFH | | Device ID | | | | SST34HF16x1C/D/S | BK0001H | 734BH | T2.0 1252 **Note:** BK = Bank Address $(A_{19}-A_{18})$ #### **Product Identification Mode Exit** In order to return to the standard Read mode, the Software Product Identification mode must be exited. Exit is accomplished by issuing the Software ID Exit command sequence, which returns the device to the Read mode. This command may also be used to reset the device to the Read mode after any inadvertent transient condition that apparently causes the device to behave abnormally, e.g., not read correctly. Please note that the Software ID Exit command is ignored during an internal Program or Erase operation. See Table 7 for software command codes, Figure 17 for timing waveform and Figure 24 for a flowchart. ### (P)SRAM Operation With BES1# low, BES2 and BEF# high, the SST34HF16x1C/D/S operate as either 128K x16, 256K x16, or 512K x16 CMOS (P)SRAM, with fully static operation requiring no external clocks or timing strobes. The SST34HF16x1C/D/S (P)SRAM is mapped into the first 512 KWord address space. When BES1#, BEF# are high and BES2 is low, all memory banks are deselected and the device enters standby. Read and Write cycle times are equal. The control signals UBS# and LBS# provide access to the upper data byte and lower data byte (UBS# and LBS# signals are NC for SST3416x1S parts). See Table 4 for x16 (P)SRAM Read and Write data byte control modes of operation. See Table 5 for x8 SRAM Read and Write data byte control modes of operation. ### (P)SRAM Read The (P)SRAM Read operation of the SST34HF16x1C/D/S is controlled by OE# and BES1#, both have to be low with WE# and BES2 high for the system to obtain data from the outputs. BES1# and BES2 are used for (P)SRAM bank selection. OE# is the output control and is used to gate data from the output pins. The data bus is in high impedance state when OE# is high. Refer to the Read cycle timing diagram, Figure 5, for further details. ### (P)SRAM Write The (P)SRAM Write operation of the SST34HF16x1C/D/S is controlled by WE# and BES1#, both have to be low, BES2 must be high for the system to write to the (P)SRAM. During the Word-Write operation, the addresses and data are referenced to the rising edge of either BES1#, WE#, or the falling edge of BES2 whichever occurs first. The write time is measured from the last falling edge of BES#1 or WE# or the rising edge of BES2 to the first rising edge of BES1#, or WE# or the falling edge of BES2. Refer to the Write cycle timing diagrams, Figures 6 and 7, for further details. | Dattara Castar Duatasticus CO KINaud Diada | . 0 1/11/1-11/10-1 | | | |-----------------------------------------------|--------------------|----------|------------| | Bottom Sector Protection; 32 KWord Blocks | s; 2 KWord Sec | tors | | | | FFFFFH<br>F8000H | Block 31 | | | | F7FFFH | Block 30 | 7 | | _ | F0000H<br>EFFFFH | | - | | | E8000H | Block 29 | J m l | | | E7FFFH<br>E0000H | Block 28 | Bank | | | DFFFFH | Block 27 | | | - | D8000H<br>D7FFFH | | - N | | - | D0000H<br>CFFFFH | Block 26 | - | | | C8000H | Block 25 | | | | C7FFFH<br>C0000H | Block 24 | | | | BFFFFH | Block 23 | | | _ | B8000H<br>B7FFFH | | - | | | B0000H | Block 22 | _ | | | AFFFFH<br>A8000H | Block 21 | | | | A7FFFH | Block 20 | 7 | | | A0000H<br>9FFFFH | Block 19 | 1 | | _ | 98000H<br>97FFFH | BIOCK 19 | - | | | 90000H | Block 18 | | | | 8FFFFH<br>88000H | Block 17 | | | | 87FFFH | Block 16 | 7 | | - | 80000H<br>7FFFFH | | - | | _ | 78000H<br>77FFFH | Block 15 | - | | | 70000H | Block 14 | | | | 6FFFFH<br>68000H | Block 13 | | | | 67FFFH | Block 12 | ┦╓ | | - | 60000H<br>5FFFFH | | Bank | | <u> </u> | 58000H<br>57FFFH | Block 11 | | | | 50000H | Block 10 | <b>」</b> → | | | 4FFFFH<br>48000H | Block 9 | | | | 47FFFH | Block 8 | 7 | | - | 40000H<br>3FFFFH | | - | | _ | 38000H<br>37FFFH | Block 7 | _ | | | 30000H | Block 6 | | | | 2FFFFH<br>28000H | Block 5 | | | | 27FFFH | Block 4 | 7 | | _ | 20000H<br>1FFFFH | | - | | | 18000H | Block 3 | _ | | | 17FFFH<br>10000H | Block 2 | | | | 0FFFFH | Block 1 | 7 | | - | 08000H<br>07FFFH | | - | | 8 KWord Sector Protection | 02000H<br>01FFFH | Block 0 | | | 8 KWord Sector Protection (4-2 KWord Sectors) | 00000H | | | | , , , , , , , , , , , , , , , , , , , , | | 1 | 252 F01.0 | FIGURE 1: SST34HF16x1C/D, CONCURRENT SUPERFLASH DUAL-BANK MEMORY ORGANIZATION Advance Information Bottom Sector Protection; 64 KByte Blocks; 4 KByte Sectors Block 31 1F0000H 1EFFFFH Block 30 1E0000H 1DFFFFH Block 29 1D0000H Bank 1CFFFFH Block 28 1C0000H 1BFFFFH Block 27 1B0000H N 1AFFFFH Block 26 1A0000H 19FFFFH Block 25 190000H 18FFFFH Block 24 180000H 17FFFFH Block 23 170000H 16FFFFH Block 22 160000H 15FFFFH Block 21 150000H 14FFFFH Block 20 140000H 13FFFFH Block 19 130000H 12FFFFH Block 18 120000H 11FFFFH Block 17 110000H 10FFFFH Block 16 100000H **OFFFFFH** Block 15 0F0000H 0EFFFFH Block 14 0E0000H 0DFFFFH Block 13 0D0000H 0CFFFFH Bank Block 12 0C0000H 0BFFFFH Block 11 0B0000H 0AFFFFH Block 10 0A0000H 09FFFFH Block 9 090000H 08FFFFH Block 8 080000H 07FFFFH Block 7 070000H 06FFFFH Block 6 060000H 05FFFFH Block 5 050000H 04FFFFH Block 4 040000H 03FFFFH Block 3 030000H 02FFFFH Block 2 020000H 01FFFFH Block 1 010000H 00FFFFH 004000H Block 0 16 KByte Sector Protection 003FFFH 000000H (4-4 KByte Sectors) 1252 F01b.0 Note: The address input range in x8 mode (BYTE#=V<sub>IL</sub>) is A<sub>19</sub>-A<sub>-1</sub> FIGURE 2: SST34HF16x1S, 2M x8 CONCURRENT SUPERFLASH DUAL-BANK MEMORY ORGANIZATION FIGURE 3: PIN ASSIGNMENTS FOR 56-BALL LFBGA (8MM x 10MM) FIGURE 4: PIN ASSIGNMENTS FOR 62-BALL LFBGA (8MM x 10MM) Advance Information TABLE 3: PIN DESCRIPTION | Symbol | Pin Name | Functions | |------------------------------------------------|-----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A <sub>MS</sub> <sup>1</sup> to A <sub>0</sub> | Address Inputs | To provide flash address, $A_{19}$ - $A_0$ .<br>To provide (P)SRAM address, $A_{MS}$ - $A_0$ | | SA | SRAM x8 Address | To provide additional address for x8 SRAM | | DQ <sub>14</sub> -DQ <sub>0</sub> | Data Inputs/Outputs | To output data during Read cycles and receive input data during Write cycles. Data is internally latched during a flash Erase/Program cycle. The outputs are in tri-state when OE# is high or BES1# is high or BES2 is low and BEF# is high. | | DQ <sub>15</sub> /A <sub>-1</sub> | Data Input/Output and LBS Address | $DQ_{15}$ is used as data I/O pin when in x16 mode (CIOF = "1")<br>A <sub>-1</sub> is used as the LBS address pin when in x8 mode (CIOF = "0") | | BEF# | Flash Memory Bank Enable | To activate the Flash memory bank when BEF# is low | | BES1# | (P)SRAM Memory Bank Enable | To activate the (P)SRAM memory bank when BES1# is low | | BES2 | (P)SRAM Memory Bank Enable | To activate the (P)SRAM memory bank when BES2 is high | | OEF# <sup>2</sup> | Output Enable | To gate the data output buffers for Flash <sup>2</sup> only | | OES#2 | Output Enable | To gate the data output buffers for SRAM <sup>2</sup> only | | WEF# <sup>2</sup> | Write Enable | To control the Write operations for Flash <sup>2</sup> only | | WES# <sup>2</sup> | Write Enable | To control the Write operations for SRAM <sup>2</sup> only | | OE# | Output Enable | To gate the data output buffers | | WE# | Write Enable | To control the Write operations | | CIOF | Byte Selection for Flash | When low, select Byte mode. When high, select Word mode. | | UBS# | Upper Byte Control ((P)SRAM) | To enable DQ <sub>15</sub> -DQ <sub>8</sub> | | LBS# | Lower Byte Control ((P)SRAM) | To enable DQ <sub>7</sub> -DQ <sub>0</sub> | | WP# | Write Protect | To protect and unprotect the bottom 8 KWord (4 sectors) from Erase or Program operation | | RST# | Reset | To Reset and return the device to Read mode | | RY/BY# | Ready/Busy# | To output the status of a Program or Erase Operation RY/BY# is a open drain output, so a $10K\Omega$ - $100K\Omega$ pull-up resistor is required to allow RY/BY# to transition high indicating the device is ready to read. | | $V_{\rm SSF}^2$ | Ground | Flash <sup>2</sup> only | | $V_{SSS}^2$ | Ground | SRAM <sup>2</sup> only | | $V_{SS}$ | Ground | | | $V_{DDF}$ | Power Supply (Flash) | 2.7-3.3V Power Supply to Flash only | | $V_{DDS}$ | Power Supply ((P)SRAM) | 2.7-3.3V Power Supply to (P)SRAM only | | NC | No Connection | Unconnected pins | T3.0 1252 2. LS package only <sup>1.</sup> $A_{MS}$ = Most Significant Address $A_{MS}$ = $A_{16}$ for SST34HF1621C/D/S, $A_{17}$ for SST34HF1641C/D/S, and $A_{18}$ for SST34HF1681C/D/S ### Advance Information ### TABLE 4: OPERATIONAL MODES SELECTION FOR x16 (P)SRAM | | | | | | | | | | DQ <sub>15-8</sub> | | | |----------------------------------------|-------------------|----------------------|---------------------|--------------------|--------------------|-------------------|-------------------|-------------------|----------------------------------------------------|-----------------------------|--| | Mode | BEF# <sup>1</sup> | BES1# <sup>1,2</sup> | BES2 <sup>1,2</sup> | OE# <sup>2,3</sup> | WE# <sup>2,3</sup> | LBS# <sup>2</sup> | UBS# <sup>2</sup> | DQ <sub>7-0</sub> | CIOF = VIH | CIOF = V <sub>IL</sub> | | | Full Standby | V <sub>IH</sub> | V <sub>IH</sub> | Х | Х | Х | Х | Х | HIGH-Z | HIGH-Z | HIGH-Z | | | | | Х | V <sub>IL</sub> | Х | Х | Х | Х | | | | | | Output Disable | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IH</sub> | V <sub>IH</sub> | Х | Х | HIGH-Z | HIGH-Z | HIGH-Z | | | | | $V_{IL}$ | V <sub>IH</sub> | Х | Х | V <sub>IH</sub> | V <sub>IH</sub> | | | | | | | $V_{IL}$ | $V_{IH}$ | Х | $V_{IH}$ | $V_{IH}$ | Х | Х | HIGH-Z | HIGH-Z | HIGH-Z | | | | | Х | $V_{IL}$ | | | | | | | | | | Flash Read | $V_{IL}$ | $V_{IH}$ | Х | V <sub>IL</sub> | V <sub>IH</sub> | Х | Х | D <sub>OUT</sub> | D <sub>OUT</sub> | DQ <sub>14-8</sub> = HIGH-Z | | | | | Х | $V_{IL}$ | | | | | | | $DQ_{15} = A_{-1}$ | | | Flash Write | $V_{IL}$ | $V_{IH}$ | Х | V <sub>IH</sub> | V <sub>IL</sub> | Х | Х | D <sub>IN</sub> | D <sub>IN</sub> | DQ <sub>14-8</sub> = HIGH-Z | | | | | Х | V <sub>IL</sub> | | | | | | | $DQ_{15} = A_{-1}$ | | | Flash Erase | $V_{IL}$ | V <sub>IH</sub> | Х | V <sub>IH</sub> | $V_{IL}$ | Х | Х | Х | Х | Х | | | | | Х | V <sub>IL</sub> | | | | | | | | | | (P)SRAM Read | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IL</sub> | D <sub>OUT</sub> | D <sub>OUT</sub> | D <sub>OUT</sub> | | | | | | | | | $V_{IH}$ | $V_{IL}$ | HIGH-Z | D <sub>OUT</sub> | D <sub>OUT</sub> | | | | | | | | | V <sub>IL</sub> | V <sub>IH</sub> | D <sub>OUT</sub> | HIGH-Z | HIGH-Z | | | (P)SRAM Write | $V_{IH}$ | V <sub>IL</sub> | V <sub>IH</sub> | Х | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IL</sub> | D <sub>IN</sub> | D <sub>IN</sub> | D <sub>IN</sub> | | | | | | | | | V <sub>IH</sub> | V <sub>IL</sub> | HIGH-Z | D <sub>IN</sub> | D <sub>IN</sub> | | | | | | | | | V <sub>IL</sub> | V <sub>IH</sub> | D <sub>IN</sub> | HIGH-Z | HIGH-Z | | | Product<br>Identification <sup>4</sup> | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | Х | Х | | ufacturer's ID <sup>5</sup> Device ID <sup>5</sup> | | | T4.0 1252 - 1. Do not apply BEF# = $V_{IL}$ , BES1# = $V_{IL}$ and BES2 = $V_{IH}$ at the same time - 2. X can be $V_{\text{IL}}$ or $V_{\text{IH}}$ , but no other value. - 3. OE# = OEF# and OES# WE# = WEF# and WES# for LS package only - 4. Software mode only - 5. With $A_{19}$ - $A_{18}$ = $V_{IL}$ SST Manufacturer's ID = BFH, is read with $A_0$ =0, SST34HF16x1C/D/S Device ID = 734BH, is read with $A_0$ =1 ©2004 Silicon Storage Technology, Inc. \$71252-00-000 3/04 Advance Information TABLE 5: OPERATIONAL MODES SELECTION FOR X8 SRAM | | | | | | | | | DQ <sub>15-8</sub> | | |-------------------------------------|-------------------|----------------------|---------------------|------------------|------------------|-----------------|----------------------------------------------------------|----------------------------------------------------------|-----------------------------| | Mode | BEF# <sup>1</sup> | BES1# <sup>1,2</sup> | BES2 <sup>1,2</sup> | OE# <sup>2</sup> | WE# <sup>2</sup> | SA <sup>2</sup> | DQ <sub>7-0</sub> | CIOF = V <sub>IH</sub> | CIOF = V <sub>IL</sub> | | Full Standby | V <sub>IH</sub> | V <sub>IH</sub> | Х | Х | Х | Х | HIGH-Z | HIGH-Z | HIGH-Z | | | | Х | $V_{IL}$ | Х | Х | Х | | | | | Output Disable | V <sub>IH</sub> | $V_{IL}$ | V <sub>IH</sub> | V <sub>IH</sub> | V <sub>IH</sub> | Х | HIGH-Z | HIGH-Z | HIGH-Z | | | | V <sub>IL</sub> | V <sub>IH</sub> | Х | Х | $V_{IH}$ | | | | | | V <sub>IL</sub> | V <sub>IH</sub> | Х | $V_{IH}$ | V <sub>IH</sub> | Х | HIGH-Z | HIGH-Z | HIGH-Z | | | | Х | V <sub>IL</sub> | | | | | | | | Flash Read | V <sub>IL</sub> | V <sub>IH</sub> | Х | V <sub>IL</sub> | V <sub>IH</sub> | Х | D <sub>OUT</sub> | D <sub>OUT</sub> | DQ <sub>14-8</sub> = HIGH-Z | | | | Х | $V_{IL}$ | | | | | | $DQ_{15} = A_{-1}$ | | Flash Write | V <sub>IL</sub> | V <sub>IH</sub> | Х | V <sub>IH</sub> | V <sub>IL</sub> | Х | D <sub>IN</sub> | D <sub>IN</sub> | DQ <sub>14-8</sub> = HIGH-Z | | | | Х | V <sub>IL</sub> | | | | | | $DQ_{15} = A_{-1}$ | | Flash Erase | V <sub>IL</sub> | V <sub>IH</sub> | Х | $V_{IH}$ | V <sub>IL</sub> | Х | Х | X | Х | | | | Х | V <sub>IL</sub> | | | | | | | | SRAM Read | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IH</sub> | SA | D <sub>OUT</sub> | HIGH-Z | HIGH-Z | | SRAM Write | V <sub>IH</sub> | $V_{IL}$ | V <sub>IH</sub> | Х | V <sub>IL</sub> | SA | D <sub>IN</sub> | HIGH-Z | HIGH-Z | | Product Identification <sup>3</sup> | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | Х | Manufacturer's ID <sup>4</sup><br>Device ID <sup>4</sup> | Manufacturer's ID <sup>4</sup><br>Device ID <sup>4</sup> | | T5.0 1252 - 1. Do not apply BEF# = $V_{IL}$ , BES1# = $V_{IL}$ and BES2 = $V_{IH}$ at the same time - 2. X can be $V_{IL}$ or $V_{IH}$ , but no other value. - 3. Software mode only - 4. With $A_{19}$ - $A_{18}$ = $V_{IL}$ ; SST Manufacturer's ID = BFH, is read with $A_0$ =0, SST34HF16x1C/D/S Device ID = 734BH, is read with $A_0$ =1, for x8 $A_1$ will not be part of the Device ID TABLE 6: OPERATIONAL MODES SELECTION FOR 0 MBIT SRAM: SST34HF1601C | | | | | | DQ <sub>1</sub> | 15-8 | |-------------------------------------|-----------------|-----------------|--------------------|----------------------------------------------------------|-------------------------------------------------------|--------------------------------------------| | Mode | BEF# | OE#1,2 | WE# <sup>1,2</sup> | DQ <sub>7-0</sub> | CIOF = V <sub>IH</sub> | CIOF = V <sub>IL</sub> | | Full Standby | V <sub>IH</sub> | Х | Х | HIGH-Z | HIGH-Z | HIGH-Z | | | | Х | Х | | | | | Output Disable | $V_{IH}$ | V <sub>IH</sub> | V <sub>IH</sub> | HIGH-Z | HIGH-Z | HIGH-Z | | | | Х | Х | | | | | | V <sub>IL</sub> | $V_{IH}$ | V <sub>IH</sub> | HIGH-Z | HIGH-Z | HIGH-Z | | Flash Read | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | D <sub>OUT</sub> | D <sub>OUT</sub> | $DQ_{14-8} = HIGH-Z$<br>$DQ_{15} = A_{-1}$ | | Flash Write | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | D <sub>IN</sub> | D <sub>IN</sub> | $DQ_{14-8} = HIGH-Z$<br>$DQ_{15} = A_{-1}$ | | Flash Erase | V <sub>IL</sub> | $V_{IH}$ | V <sub>IL</sub> | X | X | X | | Product Identification <sup>3</sup> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | Manufacturer's ID <sup>4</sup><br>Device ID <sup>4</sup> | Manufacturer's ID <sup>4</sup> Device ID <sup>4</sup> | | T6.0 1252 - 1. X can be $V_{IL}$ or $V_{IH}$ , but no other value. - 2. OE# = OEF#, WE# = WEF# - 3. Software mode only - 4. With $A_{19}$ - $A_{18}$ = $V_{IL}$ , SST Manufacturer's ID = BFH, is read with $A_0$ =0, SST34HF1601C Device ID = 734BH, is read with $A_0$ =1, for x8 $A_{-1}$ will not be part of the Device ID #### Advance Information #### TABLE 7: SOFTWARE COMMAND SEQUENCE | Command<br>Sequence | 1st Bus<br>Write Cycle | | 2nd Bus<br>Write Cycle | | 3rd Bus<br>Write Cycle | | 4th Bus<br>Write Cycle | | 5th Bus<br>Write Cycle | | 6th Bus<br>Write Cycle | | |---------------------------------------------------|------------------------|-------------------|------------------------|-------------------|---------------------------------------|-------------------|------------------------|-------------------|------------------------|-------------------|------------------------------|-------------------| | | Addr <sup>1</sup> | Data <sup>2</sup> | Addr <sup>1</sup> | Data <sup>2</sup> | Addr <sup>1</sup> | Data <sup>2</sup> | Addr <sup>1</sup> | Data <sup>2</sup> | Addr <sup>1</sup> | Data <sup>2</sup> | Addr <sup>1</sup> | Data <sup>2</sup> | | Word-/Byte-Program | 5555H | AAH | 2AAAH | 55H | 5555H | A0H | WA <sup>3</sup> | Data | | | | | | Sector-Erase | 5555H | AAH | 2AAAH | 55H | 5555H | 80H | 5555H | AAH | 2AAAH | 55H | SA <sub>X</sub> <sup>4</sup> | 30H | | Block-Erase | 5555H | AAH | 2AAAH | 55H | 5555H | 80H | 5555H | AAH | 2AAAH | 55H | BA <sub>X</sub> <sup>4</sup> | 50H | | Chip-Erase | 5555H | AAH | 2AAAH | 55H | 5555H | 80H | 5555H | AAH | 2AAAH | 55H | 5555H | 10H | | Erase-Suspend | XXXXH | вон | | | | | | | | | | | | Erase-Resume | XXXXH | 30H | | | | | | | | | | | | Query Sec ID <sup>5</sup> | 5555H | AAH | 2AAAH | 55H | 5555H | 88H | | | | | | | | User Security ID<br>Word-/Byte-Program | 5555H | AAH | 2AAAH | 55H | 5555H | A5H | SIWA <sup>6</sup> | Data | | | | | | User Security ID<br>Program Lock-out <sup>7</sup> | 5555H | AAH | 2AAAH | 55H | 5555H | 85H | XXH | 0000H | | | | | | Software ID Entry <sup>8</sup> | 5555H | AAH | 2AAAH | 55H | BK <sub>X</sub> <sup>9</sup><br>5555H | 90H | | | | | | | | Software ID Exit/<br>Sec ID Exit <sup>10,11</sup> | 5555H | AAH | 2AAAH | 55H | 5555H | F0H | | | | | | | | Software ID Exit/<br>Sec ID Exit <sup>10,11</sup> | XXH | F0H | | | | | | | | | | | T7.0 1252 - 1. Address format A<sub>14</sub>-A<sub>0</sub> (Hex), Addresses A<sub>19</sub>-A<sub>15</sub> can be V<sub>IL</sub> or V<sub>IH</sub>, but no other value, for the command sequence when in x16 mode. When in x8 mode, Addresses A<sub>19</sub>-A<sub>15</sub>, Address A<sub>-1</sub> and DQ<sub>14</sub>-DQ<sub>8</sub> can be V<sub>IL</sub> or V<sub>IH</sub>, but no other value, for the command sequence. - 2. $DQ_{15}$ - $DQ_{8}$ can be $V_{IL}$ or $V_{IH}$ , but no other value, for the command sequence - 3. WA = Program word/byte address - SA<sub>X</sub> for Sector-Erase; uses A<sub>19</sub>-A<sub>10</sub> address lines BA<sub>X</sub> for Block-Erase; uses A<sub>19</sub>-A<sub>15</sub> address lines - 5. For SST34HF16x1C/D/S, - SST ID is read with $A_3 = 0$ (Address range = 00000H to 00007H), - User ID is read with $A_3 = 1$ (Address range = 00010H to 00017H). - Lock Status is read with $A_7$ - $A_0$ = 000FFH. Unlocked: $DQ_3$ = 1 / Locked: $DQ_3$ = 0. - 6. SIWA = User Security ID Program word/byte address - For SST34HF16x1C/D/S, valid Word-Addresses for User Sec ID are from 00010H-00017H. - All 4 cycles of User Security ID Word-Program and Program Lock-out must be completed before going back to Read-Array mode. - 7. The User Security ID Program Lock-out command must be executed in x16 mode (BYTE#=V<sub>IH</sub>). - 8. The device does not remain in Software Product Identification mode if powered down. - 9. $A_{19}$ and $A_{18} = V_{IL}$ - 10. Both Software ID Exit operations are equivalent - 11. If users never lock after programming, User Sec ID can be programmed over the previously unprogrammed bits (data=1) using the User Sec ID mode again (the programmed "0" bits cannot be reversed to "1"). For SST34HF16x1C/D/S, valid Word-Addresses for User Sec ID are from 00010H-00017H. #### Advance Information **Absolute Maximum Stress Ratings** (Applied conditions greater than those listed under "Absolute Maximum Stress Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these conditions or conditions greater than those defined in the operational sections of this data sheet is not implied. Exposure to absolute maximum stress rating conditions may affect device reliability.) | Operating Temperature | 20°C to +85°C | |-----------------------------------------------------------|-----------------------------------| | Storage Temperature | 65°C to +125°C | | D. C. Voltage on Any Pin to Ground Potential | 0.5V to $V_{DD}^1 + 0.3V$ | | Transient Voltage (<20 ns) on Any Pin to Ground Potential | $\dots$ -1.0V to $V_{DD}^1$ +1.0V | | Package Power Dissipation Capability (Ta = 25°C) | 1.0W | | Output Short Circuit Current <sup>2</sup> | 50 mA | | Output Short Circuit Current <sup>2</sup> | 50 mA | <sup>1.</sup> $V_{DD} = V_{DDF}$ and $V_{DDS}$ #### **OPERATING RANGE** | Range | Ambient Temp | $V_{DD}$ | |------------|----------------|----------| | Commercial | 0°C to +70°C | 2.7-3.3V | | Extended | -20°C to +85°C | 2.7-3.3V | #### **AC CONDITIONS OF TEST** | Input Rise/Fall Time 5 ns | | |---------------------------|--| | Output Load | | | See Figures 20 and 21 | | <sup>2.</sup> Outputs shorted for no more than one second. No more than one output shorted at a time. **Advance Information** TABLE 8: DC OPERATING CHARACTERISTICS (VDD = VDDF AND VDDS = 2.7-3.3V) | | | Limits | | | | |------------------------------|-----------------------------------------------|----------------------|-----|-------|-----------------------------------------------------------------------------------------------------------------------------------------| | Symbol | Parameter | Min | Max | Units | Test Conditions | | I <sub>DD</sub> <sup>1</sup> | Active V <sub>DD</sub> Current | | | | Address input = V <sub>ILT</sub> /V <sub>IHT</sub> , at f=1/T <sub>RC</sub> Min, V <sub>DD</sub> =V <sub>DD</sub> Max, all DQs open | | | Read | | | | OE#=V <sub>IL</sub> , WE#=V <sub>IH</sub> | | | Flash | | 35 | mA | BEF#=V <sub>IL</sub> , BES1#=V <sub>IH</sub> , or BES2=V <sub>IL</sub> | | | (P)SRAM | | 30 | mA | BEF#=V <sub>IH</sub> , BES1#=V <sub>IL</sub> , BES2=V <sub>IH</sub> | | | Concurrent Operation | | 60 | mA | BEF#=V <sub>IH</sub> , BES1#=V <sub>IL</sub> , BES2=V <sub>IH</sub> | | | Write <sup>2</sup> | | | | WE#=V <sub>IL</sub> | | | Flash | | 40 | mA | BEF#=V <sub>IL</sub> , BES1#=V <sub>IH</sub> , or BES2=V <sub>IL</sub> , OE#=V <sub>IH</sub> | | | (P)SRAM | | 30 | mA | BEF#=V <sub>IH</sub> , BES1#=V <sub>IL</sub> , BES2=V <sub>IH</sub> | | I <sub>SB</sub> | Standby V <sub>DD</sub> Current SRAM | | 30 | μA | V <sub>DD</sub> = V <sub>DD</sub> Max, BEF#=BES1#=V <sub>IHC</sub> , BES2=V <sub>ILC</sub> | | | PSRAM | | 85 | μA | | | I <sub>RT</sub> | Reset V <sub>DD</sub> Current | | 30 | μΑ | RST#=GND | | ILI | Input Leakage Current | | 1 | μΑ | $V_{IN}$ =GND to $V_{DD}$ , $V_{DD}$ = $V_{DD}$ Max | | I <sub>LIW</sub> | Input Leakage Current on WP# pin and RST# pin | | 10 | μA | WP#=GND to V <sub>DD</sub> , V <sub>DD</sub> =V <sub>DD</sub> Max<br>RST#=GND to V <sub>DD</sub> , V <sub>DD</sub> =V <sub>DD</sub> Max | | I <sub>LO</sub> | Output Leakage Current | | 10 | μA | V <sub>OUT</sub> =GND to V <sub>DD</sub> , V <sub>DD</sub> =V <sub>DD</sub> Max | | V <sub>IL</sub> | Input Low Voltage | | 0.8 | V | V <sub>DD</sub> =V <sub>DD</sub> Min | | V <sub>ILC</sub> | Input Low Voltage (CMOS) | | 0.3 | V | V <sub>DD</sub> =V <sub>DD</sub> Max | | V <sub>IH</sub> | Input High Voltage | 0.7 V <sub>DD</sub> | | V | V <sub>DD</sub> =V <sub>DD</sub> Max | | $V_{IHC}$ | Input High Voltage (CMOS) | V <sub>DD</sub> -0.3 | | V | V <sub>DD</sub> =V <sub>DD</sub> Max | | V <sub>OLF</sub> | Flash Output Low Voltage | | 0.2 | V | I <sub>OL</sub> =100 μA, V <sub>DD</sub> =V <sub>DD</sub> Min | | V <sub>OHF</sub> | Flash Output High Voltage | V <sub>DD</sub> -0.2 | | V | I <sub>OH</sub> =-100 μA, V <sub>DD</sub> =V <sub>DD</sub> Min | | V <sub>OLS</sub> | (P)SRAM Output Low Voltage | | 0.4 | V | IOL =1 mA, V <sub>DD</sub> =V <sub>DD</sub> Min | | V <sub>OHS</sub> | (P)SRAM Output High Voltage | 2.2 | | V | IOH =-500 μA, V <sub>DD</sub> =V <sub>DD</sub> Min | T8.0 1252 <sup>1.</sup> Address input = $V_{ILT}/V_{IHT}$ , $V_{DD}=V_{DD}$ Max (See Figure 20) <sup>2.</sup> I<sub>DD</sub> active while Erase or Program is in progress. Advance Information #### TABLE 9: RECOMMENDED SYSTEM POWER-UP TIMINGS | Symbol | Parameter | Minimum | Units | |------------------------------------|-----------------------------|---------|-------| | T <sub>PU-READ</sub> <sup>1</sup> | Power-up to Read Operation | 100 | μs | | T <sub>PU-WRITE</sub> <sup>1</sup> | Power-up to Write Operation | 100 | μs | T9.0 1252 #### TABLE 10: CAPACITANCE (Ta = 25°C, f=1 Mhz, other pins open) | Parameter | Description | <b>Test Condition</b> | Maximum | |-------------------------------|---------------------|-----------------------|---------| | C <sub>I/O</sub> <sup>1</sup> | I/O Pin Capacitance | $V_{I/O} = 0V$ | 20 pF | | C <sub>IN</sub> <sup>1</sup> | Input Capacitance | $V_{IN} = 0V$ | 16 pF | T10.0 1252 #### **TABLE 11: FLASH RELIABILITY CHARACTERISTICS** | Symbol | Parameter | Minimum Specification | Units | Test Method | |-------------------------------|----------------|-----------------------|--------|---------------------| | N <sub>END</sub> <sup>1</sup> | Endurance | 10,000 | Cycles | JEDEC Standard A117 | | T <sub>DR</sub> <sup>1</sup> | Data Retention | 100 | Years | JEDEC Standard A103 | | I <sub>LTH</sub> <sup>1</sup> | Latch Up | 100 + I <sub>DD</sub> | mA | JEDEC Standard 78 | T11.0 1252 <sup>1.</sup> This parameter is measured only for initial qualification and after a design or process change that could affect this parameter. <sup>1.</sup> This parameter is measured only for initial qualification and after a design or process change that could affect this parameter. <sup>1.</sup> This parameter is measured only for initial qualification and after a design or process change that could affect this parameter. Advance Information ### **AC CHARACTERISTICS** TABLE 12: (P)SRAM READ CYCLE TIMING PARAMETERS | | | Min | Max | Units | |---------------------------------|---------------------------------|-----|-----|-------| | T <sub>RCS</sub> | Read Cycle Time | 70 | | ns | | T <sub>AAS</sub> | Address Access Time | | 70 | ns | | T <sub>BES</sub> | Bank Enable Access Time | | 70 | ns | | T <sub>OES</sub> | Output Enable Access Time | | 35 | ns | | T <sub>BYES</sub> | UBS#, LBS# Access Time | | 70 | ns | | T <sub>BLZS</sub> <sup>1</sup> | BES# to Active Output | 0 | | ns | | T <sub>OLZS</sub> <sup>1</sup> | Output Enable to Active Output | 0 | | ns | | T <sub>BYLZS</sub> <sup>1</sup> | UBS#, LBS# to Active Output | 0 | | ns | | T <sub>BHZS</sub> <sup>1</sup> | BES# to High-Z Output | | 25 | ns | | T <sub>OHZS</sub> <sup>1</sup> | Output Disable to High-Z Output | | 25 | ns | | T <sub>BYHZS</sub> <sup>1</sup> | UBS#, LBS# to High-Z Output | | 35 | ns | | T <sub>OHS</sub> | Output Hold from Address Change | 10 | | ns | T12.0 1252 #### TABLE 13: (P)SRAM WRITE CYCLE TIMING PARAMETERS | Symbol | Parameter | Min | Max | Units | |-------------------|-------------------------------|-----|-----|-------| | T <sub>WCS</sub> | Write Cycle Time | 70 | | ns | | T <sub>BWS</sub> | Bank Enable to End-of-Write | 60 | | ns | | T <sub>AWS</sub> | Address Valid to End-of-Write | 60 | | ns | | T <sub>ASTS</sub> | Address Set-up Time | 0 | | ns | | T <sub>WPS</sub> | Write Pulse Width | 60 | | ns | | T <sub>WRS</sub> | Write Recovery Time | 0 | | ns | | T <sub>BYWS</sub> | UBS#, LBS# to End-of-Write | 60 | | ns | | T <sub>ODWS</sub> | Output Disable from WE# Low | | 30 | ns | | T <sub>OEWS</sub> | Output Enable from WE# High | 0 | | ns | | T <sub>DSS</sub> | Data Set-up Time | 30 | | ns | | T <sub>DHS</sub> | Data Hold from Write Time | 0 | | ns | T13.0 1252 <sup>1.</sup> This parameter is measured only for initial qualification and after a design or process change that could affect this parameter. Advance Information TABLE 14: FLASH READ CYCLE TIMING PARAMETERS VDD = 2.7-3.3V | Symbol | Parameter | Min | Max | Units | |--------------------------------|---------------------------------|-----|-----|-------| | T <sub>RC</sub> | Read Cycle Time | 70 | | ns | | T <sub>CE</sub> | Chip Enable Access Time | | 70 | ns | | T <sub>AA</sub> | Address Access Time | | 70 | ns | | T <sub>OE</sub> | Output Enable Access Time | | 35 | ns | | T <sub>CLZ</sub> <sup>1</sup> | BEF# Low to Active Output | 0 | | ns | | T <sub>OLZ</sub> <sup>1</sup> | OE# Low to Active Output | 0 | | ns | | T <sub>CHZ</sub> <sup>1</sup> | BEF# High to High-Z Output | | 20 | ns | | T <sub>OHZ</sub> <sup>1</sup> | OE# High to High-Z Output | | 20 | ns | | T <sub>OH</sub> <sup>1</sup> | Output Hold from Address Change | 0 | | ns | | T <sub>RP</sub> <sup>1</sup> | RST# Pulse Width | 500 | | ns | | T <sub>RHR</sub> <sup>1</sup> | RST# High Before Read | 50 | | ns | | T <sub>RY</sub> <sup>1,2</sup> | RST# Pin Low to Read | | 20 | μs | T14.0 1252 TABLE 15: FLASH PROGRAM/ERASE CYCLE TIMING PARAMETERS | Symbol | Parameter | Min | Max | Units | |-------------------------------|----------------------------------|-----|-----|-------| | T <sub>BP</sub> | Word-Program Time | | 10 | μs | | T <sub>AS</sub> | Address Setup Time | 0 | | ns | | T <sub>AH</sub> | Address Hold Time | 40 | | ns | | T <sub>CS</sub> | WE# and BEF# Setup Time | 0 | | ns | | T <sub>CH</sub> | WE# and BEF# Hold Time | 0 | | ns | | T <sub>OES</sub> | OE# High Setup Time | 0 | | ns | | T <sub>OEH</sub> | OE# High Hold Time | 10 | | ns | | T <sub>CP</sub> | BEF# Pulse Width | 40 | | ns | | $T_WP$ | WE# Pulse Width | 40 | | ns | | T <sub>WPH</sub> <sup>1</sup> | WE# Pulse Width High | 30 | | ns | | T <sub>CPH</sub> <sup>1</sup> | BEF# Pulse Width High | 30 | | ns | | T <sub>DS</sub> | Data Setup Time | 30 | | ns | | T <sub>DH</sub> <sup>1</sup> | Data Hold Time | 0 | | ns | | $T_{IDA}^{1}$ | Software ID Access and Exit Time | | 150 | ns | | T <sub>ES</sub> | Erase-Suspend Latency | | 20 | μs | | $T_{BY}^{1,2}$ | RY/BY# Delay Time | 90 | | ns | | T <sub>BR</sub> <sup>1</sup> | Bus# Recovery Time | | 1 | μs | | T <sub>SE</sub> | Sector-Erase | | 25 | ms | | T <sub>BE</sub> | Block-Erase | | 25 | ms | | T <sub>SCE</sub> | Chip-Erase | | 50 | ms | T15.0 1252 <sup>1.</sup> This parameter is measured only for initial qualification and after the design or process change that could affect this parameter. <sup>2.</sup> This parameter applies to Sector-Erase, Block-Erase and Program operations. This parameter does not apply to Chip-Erase. <sup>1.</sup> This parameter is measured only for initial qualification and after a design or process change that could affect this parameter. <sup>2.</sup> This parameter applies to Sector-Erase, Block-Erase, and Program operations. This parameter does not apply to Chip-Erase operations. #### Advance Information $A_{MSS}$ = $A_{16}$ for SST34HF1621C/S, $A_{17}$ for SST34HF1641C/D/S, and $A_{18}$ for SST34HF1681D For SST34HF16x1S, LBS# and UBS# are No Connect and in x8 mode, the additional SRAM address is SA FIGURE 5: (P)SRAM READ CYCLE TIMING DIAGRAM Note: 1. If OE# is High during the Write cycle, the outputs will remain at high impedance. - 2. If BES1# goes Low or BES2 goes high coincident with or after WE# goes Low, the output will remain at high impedance. If BES1# goes High or BES2 goes low coincident with or before WE# goes High, the output will remain at high impedance. Because D<sub>IN</sub> signals may be in the output state at this time, input signals of reverse polarity must not be applied. - 3. A<sub>MSS</sub> = Most Significant SRAM Address A<sub>MSS</sub> = A<sub>16</sub> for SST34HF1621C/S, A<sub>17</sub> for SST34HF1641C/D/S, and A<sub>18</sub> for SST34HF1681D For SST34HF16x1S, LBS# and UBS# are No Connect and in x8 mode, the additional SRAM address is SA FIGURE 6: (P)SRAM WRITE CYCLE TIMING DIAGRAM (WE# CONTROLLED)1 Note: 1. If OE# is High during the Write cycle, the outputs will remain at high impedance. - 2. Because D<sub>IN</sub> signals may be in the output state at this time, input signals of reverse polarity must not be applied. - 3. $A_{MSS}$ = Most Significant SRAM Address $A_{MSS}$ = $A_{16}$ for SST34HF1621C, $A_{17}$ for SST34HF1641C/D, and $A_{18}$ for SST34HF1681D FIGURE 7: (P)SRAM WRITE CYCLE TIMING DIAGRAM (UBS#, LBS# CONTROLLED)1 x16 (P)SRAM ONLY Advance Information FIGURE 8: FLASH READ CYCLE TIMING DIAGRAM FOR WORD MODE (FOR BYTE MODE A-1 = ADDRESS INPUT) Note: X can be VIL or VIH, but no other value. FIGURE 9: FLASH WE# CONTROLLED WORD-PROGRAM CYCLE TIMING DIAGRAM FOR WORD MODE (FOR BYTE MODE A<sub>-1</sub> = ADDRESS INPUT) ©2004 Silicon Storage Technology, Inc. S71252-00-000 3/04 Note: X can be V<sub>IL</sub> or V<sub>IH</sub>, but no other value. FIGURE 10: FLASH BEF# CONTROLLED WORD-PROGRAM CYCLE TIMING DIAGRAM FOR WORD MODE (FOR BYTE MODE $A_{-1}$ = Address Input) FIGURE 11: FLASH DATA# POLLING TIMING DIAGRAM FOR WORD MODE (FOR BYTE MODE A.1 = ADDRESS INPUT) Advance Information FIGURE 12: FLASH TOGGLE BIT TIMING DIAGRAM FOR WORD MODE (FOR BYTE MODE A-1 = DON'T CARE) **Note:** This device also supports BEF# controlled Chip-Erase operation. The WF# and BFF# signals are interchangeable as long as minimum timings. The WE# and BEF# signals are interchangeable as long as minimum timings are meet. (See Table 15.) X can be $V_{IL}$ or $V_{IH}$ , but no other value. FIGURE 13: FLASH WE# CONTROLLED CHIP-ERASE TIMING DIAGRAM FOR WORD MODE (FOR BYTE MODE A<sub>-1</sub> = DON'T CARE) ©2004 Silicon Storage Technology, Inc. S71252-00-000 3/04 Note: This device also supports BEF# controlled Block-Erase operation. The WE# and BEF# signals are interchangeable as long as minimum timings are meet. (See Table 15.) BA<sub>X</sub> = Block Address X can be $V_{IL}$ or $V_{IH}$ , but no other value. FIGURE 14: FLASH WE# CONTROLLED BLOCK-ERASE TIMING DIAGRAM FOR WORD MODE (FOR BYTE MODE A-1 = DON'T CARE) **Note:** This device also supports BEF# controlled Sector-Erase operation. The WE# and BEF# signals are interchangeable as long as minimum timings are meet. (See Table 15.) $SA_X$ = Sector Address $\boldsymbol{X}$ can be $\boldsymbol{V}_{IL}$ or $\boldsymbol{V}_{IH,}$ but no other value. FIGURE 15: FLASH WE# CONTROLLED SECTOR-ERASE TIMING DIAGRAM FOR WORD MODE (FOR BYTE MODE A.1 = DON'T CARE) Advance Information Note: X can be $V_{IL}$ or $V_{IH,}$ but no other value. Device ID - 734BH for SST34HF16x1C/DS FIGURE 16: FLASH SOFTWARE ID ENTRY AND READ FOR WORD MODE (FOR BYTE MODE $A_{-1} = 0$ ) Note: X can be VIL or VIH, but no other value FIGURE 17: FLASH SOFTWARE ID EXIT FOR WORD MODE (FOR BYTE MODE $A_{-1} = 0$ ) FIGURE 18: RST# TIMING (WHEN NO INTERNAL OPERATION IS IN PROGRESS) FIGURE 19: RST# TIMING (DURING SECTOR- OR BLOCK-ERASE OPERATION) #### Advance Information AC test inputs are driven at $V_{IHT}$ (0.9 $V_{DD}$ ) for a logic "1" and $V_{ILT}$ (0.1 $V_{DD}$ ) for a logic "0". Measurement reference points for inputs and outputs are $V_{IT}$ (0.5 $V_{DD}$ ) and $V_{OT}$ (0.5 $V_{DD}$ ). Input rise and fall times (10% $\leftrightarrow$ 90%) are <5 ns. $\begin{aligned} \textbf{Note:} \quad & V_{\text{IT}} - V_{\text{INPUT}} \text{ Test} \\ & V_{\text{OT}} - V_{\text{OUTPUT}} \text{ Test} \\ & V_{\text{IHT}} - V_{\text{INPUT}} \text{ HIGH Test} \\ & V_{\text{ILT}} - V_{\text{INPUT}} \text{ LOW Test} \end{aligned}$ FIGURE 20: AC INPUT/OUTPUT REFERENCE WAVEFORMS FIGURE 21: A TEST LOAD EXAMPLE FIGURE 22: WORD-PROGRAM ALGORITHM FIGURE 23: WAIT OPTIONS FIGURE 24: SOFTWARE PRODUCT ID COMMAND FLOWCHARTS FIGURE 25: SOFTWARE SEC ID COMMAND FLOWCHARTS FIGURE 26: ERASE COMMAND SEQUENCE Advance Information #### PRODUCT ORDERING INFORMATION 34 = Concurrent SuperFlash + SRAM ComboMemory Advance Information #### Valid combinations for SST34HF1601C | SST34HF1601C-70-4C-L1P | SST34HF1601C-70-4C-LS | SST34HF1601C-70-4C-B1P | |-------------------------|------------------------|-------------------------| | SST34HF1601C-70-4C-L1PE | SST34HF1601C-70-4C-LSE | SST34HF1601C-70-4C-B1PE | | SST34HF1601C-70-4E-L1P | SST34HF1601C-70-4E-LS | SST34HF1601C-70-4E-B1P | | SST34HF1601C-70-4E-L1PE | SST34HF1601C-70-4E-LSE | SST34HF1601C-70-4E-B1PE | #### Valid combinations for SST34HF1621C | SST34HF1621C-70-4C-L1P | SST34HF1621C-70-4C-LS | |-------------------------|------------------------| | SST34HF1621C-70-4C-L1PE | SST34HF1621C-70-4C-LSE | | SST34HF1621C-70-4E-L1P | SST34HF1621C-70-4E-LS | | SST34HF1621C-70-4E-L1PE | SST34HF1621C-70-4E-LSE | #### Valid combinations for SST34HF1621S SST34HF1621S-70-4C-L1P SST34HF1621S-70-4C-L1PE SST34HF1621S-70-4E-L1P SST34HF1621S-70-4E-L1PE #### Valid combinations for SST34HF1641C | SST34HF1641C-70-4C-L1P<br>SST34HF1641C-70-4C-L1PE | SST34HF1641C-70-4C-LS<br>SST34HF1641C-70-4C-LSE | |---------------------------------------------------|-------------------------------------------------| | SST34HF1641C-70-4E-L1P | SST34HF1641C-70-4E-LS | | SST34HF1641C-70-4E-L1PE | SST34HF1641C-70-4E-LSE | #### Valid combinations for SST34HF1641D | SST34HF1641D-70-4C-L1P<br>SST34HF1641D-70-4C-L1PE | SST34HF1641D-70-4C-LS<br>SST34HF1641D-70-4C-LSE | |---------------------------------------------------|-------------------------------------------------| | SST34HF1641D-70-4E-L1P | SST34HF1641D-70-4E-LS | | SST34HF1641D-70-4E-L1PE | SST34HF1641D-70-4E-LSE | ### Valid combinations for SST34HF1641S SST34HF1641S-70-4C-L1P SST34HF1641S-70-4C-L1PE SST34HF1641S-70-4E-L1P SST34HF1641S-70-4E-L1PE #### Valid combinations for SST34HF1681D | SST34HF1681D-70-4C-L1P<br>SST34HF1681D-70-4C-L1PE | SST34HF1681D-70-4C-LS<br>SST34HF1681D-70-4C-LSE | |---------------------------------------------------|-------------------------------------------------| | SST34HF1681D-70-4E-L1P | SST34HF1681D-70-4E-LS | | SST34HF1681D-70-4E-L1PE | SST34HF1681D-70-4E-LSE | **Note:** Valid combinations are those products in mass production or will be in mass production. Consult your SST sales representative to confirm availability of valid combinations and to determine availability of new combinations. Advance Information ### **PACKAGING DIAGRAMS** 56-BALL LOW-PROFILE, FINE-PITCH BALL GRID ARRAY (LFBGA) 8MM X 10MM SST PACKAGE CODE: L1P Advance Information 62-BALL LOW-PROFILE, FINE-PITCH BALL GRID ARRAY (LFBGA) 8MM X 10MM SST PACKAGE CODE: LS ### Advance Information 56-BALL THIN-PROFILE, FINE-PITCH BALL GRID ARRAY (TFBGA) 8MM X 10MM SST PACKAGE CODE: B1P **TABLE 16: REVISION HISTORY** | Number | | Description | Date | | |--------|---|-----------------|----------|--| | 00 | • | Initial Release | Mar 2004 | | Silicon Storage Technology, Inc. • 1171 Sonora Court • Sunnyvale, CA 94086 • Telephone 408-735-9110 • Fax 408-735-9036 www.SuperFlash.com or www.sst.com