

# **Arria V Device Handbook**

# **Volume 1: Device Overview and Datasheet**



101 Innovation Drive San Jose, CA 95134 www.altera.com

© 2012 Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, HARDCOPY, MAX, MEGACORE, NIOS, QUARTUS and STRATIX words and logos are trademarks of Altera Corporation and registered in the U.S. Patent and Trademark Office and in other countries. All other words and logos identified as trademarks or service marks are the property of their respective holders as described at www.altera.com/common/legal.html. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability or

# **Contents**



| Chapter Revision Dates                                        | $\dots\dots\dots v$ |
|---------------------------------------------------------------|---------------------|
| Phonton 1 Overvious for the Arris V Device Femily             |                     |
| Chapter 1. Overview for the Arria V Device Family             | 1.0                 |
| Arria V Feature Summary                                       |                     |
| Arria V Family Plan                                           |                     |
| Low-Power Serial Transceivers                                 |                     |
| PMA Support                                                   |                     |
| PCIs Conflored Conflored IP                                   |                     |
| PCIe Gen1 and Gen2 Hard IP                                    |                     |
| FPGA GPIOs                                                    |                     |
| External Memory                                               |                     |
| ALM                                                           |                     |
| Variable-Precision DSP Block                                  |                     |
| Embedded Memory                                               |                     |
| Dynamic and Partial Reconfiguration                           |                     |
| Clock Networks and PLL Clock Sources                          |                     |
| Enhanced Configuration and Configuration via Protocol         |                     |
| Power Management                                              |                     |
| SoC FPGA with HPS                                             |                     |
| Features of the HPS                                           |                     |
| System Peripherals                                            |                     |
| HPS-FPGA AXI Bridges                                          |                     |
| HPS SDRAM Controller Subsystem                                |                     |
| FPGA Configuration and Processor Booting                      |                     |
| Hardware and Software Development                             |                     |
| Ordering Information                                          |                     |
| Document Revision History                                     | 1–21                |
| Chapter 2. Device Datasheet for Arria V Devices               |                     |
| Electrical Characteristics                                    | 2_1                 |
| Operating Conditions                                          |                     |
| Absolute Maximum Ratings                                      |                     |
| Recommended Operating Conditions                              |                     |
| DC Characteristics                                            |                     |
| Internal Weak Pull-Up Resistor                                |                     |
| I/O Standard Specifications                                   |                     |
| Power Consumption                                             |                     |
| Switching Characteristics                                     |                     |
| Transceiver Performance Specifications                        |                     |
| Core Performance Specifications                               |                     |
| Clock Tree Specifications                                     |                     |
| PLL Specifications                                            |                     |
| DSP Block Specifications                                      |                     |
| Memory Block Specifications                                   |                     |
| Temperature Sensing Diode Specifications                      |                     |
| Periphery Performance                                         |                     |
| High-Speed I/O Specification                                  |                     |
| DQS Logic Block and Memory Output Clock Jitter Specifications |                     |
| DQ3 Logic block and Memory Output Clock Inter specifications  | 2–35                |

Contents

| OCT Calibration Block Specifications                      | 2–36   |
|-----------------------------------------------------------|--------|
| Duty Cycle Distortion (DCD) Specifications                | 2–36   |
| Configuration Specification                               |        |
| POR Specifications                                        |        |
| JTAG Configuration Timing                                 |        |
| FPP Configuration Timing                                  |        |
| DCLK-to-DATA[] Ratio (r) for FPP Configuration            |        |
| FPP Configuration Timing when DCLK to DATA[] = 1          | 2–38   |
| FPP Configuration Timing when DCLK to DATA[] > 1          | 2–41   |
| AS Configuration Timing                                   |        |
| PS Configuration Timing                                   |        |
| Remote System Upgrades Circuitry Timing Specification     |        |
| User Watchdog Internal Oscillator Frequency Specification |        |
| I/O Timing                                                |        |
| Programmable IOE Delay                                    |        |
| Programmable Output Buffer Delay                          |        |
| Glossary                                                  |        |
| Document Revision History                                 | 2–51   |
| Additional Information                                    |        |
| How to Contact Altera                                     | Jnfo-1 |
| Typographic Conventions                                   |        |
| 71 0 1                                                    |        |



# **Chapter Revision Dates**

The chapters in this document, Volume 1: Device Overview and Datasheet, were revised on the following dates. Where chapters or groups of chapters are available separately, part numbers are listed.

Chapter 1. Overview for the Arria V Device Family

Revised: *February* 2012 Part Number: *AV51001-1.3* 

Chapter 2. Device Datasheet for Arria V Devices

Revised: *February* 2012 Part Number: *AV-51002-1.3*  vi Chapter Revision Dates



# 1. Overview for the Arria V Device Family

AV51001-1.3

Built on the 28-nm low-power process technology, Arria® V devices offer the lowest power and lowest system cost for mainstream applications. Arria V devices include unique innovations such as the lowest static power in its class, the lowest power transceivers of any midrange family, support for serial data rates up to 10.3125 gigabits per second (Gbps), a powerful collection of integrated hard intellectual property (IP), and a power-optimized core architecture, making Arria V devices ideal for the following applications:

- Power sensitive wireless infrastructure equipment
- 20G/40G bridging, switching, and packet processing applications
- High-definition video processing and image manipulation
- Intensive digital signal processing (DSP) applications

Arria V devices are available in the following variants:

- Arria V GX—FPGA with integrated 6-Gbps transceivers, this variant provides bandwidth, cost, and power levels that are optimized for high-volume data and signal-processing applications.
- Arria V GT—FPGA with integrated 10-Gbps transceivers, this variant provides enhanced high-speed serial I/O bandwidth for cost-sensitive data and signal processing applications.
- Arria V SX—system-on-a-chip (SoC) FPGA with integrated Arria V FPGA and ARM®-based hard processor system (HPS).
- Arria V ST—SoC FPGA with integrated Arria V FPGA, ARM-based HPS, and 10-Gbps transceivers.

The Arria V SoC FPGA variants feature an FPGA integrated with an HPS that consists of a dual-core ARM Cortex<sup>TM</sup>-A9 MPCore<sup>TM</sup> processor, a rich set of peripherals, and a shared multiport SDRAM memory controller.

The unique feature set in Arria V devices was chosen to optimize power, cost, and performance. These features include a redesigned adaptive logic module (ALM), distributed memory, new 10-Kbit (M10K) internal memory blocks, variable-precision DSP blocks, and fractional clock synthesis phase-locked loops (PLLs) with a highly flexible clocking network, all interconnected by a power-optimized MultiTrack routing architecture.

© 2012 Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, HARDCOPY, MAX, MEGACORE, NIOS, QUARTUS and STRATIX words and logos are trademarks of Altera Corporation and registered in the U.S. Patent and Trademark Office and in other countries. All other words and logos identified as trademarks or service marks are the property of their respective holders as described at www.altera.com/common/legal.html. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.





And Vicatare daminary

Arria V devices provide interface support flexibility with up to 10-Gbps transceivers, 1.25-Gbps **LVDS**, 1.333-Gbps memory interfaces with low latency, and support for all mainstream single-ended and differential I/O standards, including 3.3 V. Arria V devices also offer the lowest system cost by requiring only three power supplies to operate the devices and a thermal composite flip chip ball-grid array (BGA) packaging option. Arria V devices also support innovative features, such as configuration via protocol (CvP), partial reconfiguration, and design security.

Arria V devices provide the power, features, and cost you require to succeed with your designs. With these innovations, Arria V devices deliver ideal performance and capability for a wide range of applications.

# **Arria V Feature Summary**

Table 1–1 lists the Arria V device features.

Table 1–1. Feature Summary for Arria V Devices (Part 1 of 3)

| Feature                      | Details                                                                                                                                          |  |  |  |  |  |
|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
|                              | ■ 28-nm TSMC low-power process technology                                                                                                        |  |  |  |  |  |
| Technology                   | <ul> <li>Lowest static power in its class (less than 800 mW for 500 K logic elements (LEs) at 85°C junction under typical conditions)</li> </ul> |  |  |  |  |  |
|                              | ■ 1.1-V core nominal voltage                                                                                                                     |  |  |  |  |  |
| Lowest-power serial          | 611-Mbps to 10.3125-Gbps integrated transceivers                                                                                                 |  |  |  |  |  |
| transceivers of any          | Transmit pre-emphasis and receiver equalization                                                                                                  |  |  |  |  |  |
| midrange FPGA                | Dynamic reconfiguration of individual channels                                                                                                   |  |  |  |  |  |
|                              | ■ 1.25-Gbps <b>LVDS</b>                                                                                                                          |  |  |  |  |  |
| FPGA General-purpose         | ■ 667-MHz/1.333-Gbps external memory interface                                                                                                   |  |  |  |  |  |
| I/Os (GPIOs)                 | On-chip termination (OCT)                                                                                                                        |  |  |  |  |  |
|                              | ■ 3.3-V support                                                                                                                                  |  |  |  |  |  |
|                              | Custom implementation up to 10.3125 Gbps                                                                                                         |  |  |  |  |  |
|                              | ■ PCI Express® (PCIe®) Gen1 and Gen2                                                                                                             |  |  |  |  |  |
| Embedded transceiver hard IP | ■ Gbps Ethernet (GbE) and XAUI physical coding sublayer (PCS)                                                                                    |  |  |  |  |  |
| TIGITA II                    | Common Public Radio Interface (CPRI) PCS                                                                                                         |  |  |  |  |  |
|                              | Gigabit-capable passive optical network (GPON) PCS                                                                                               |  |  |  |  |  |

Table 1–1. Feature Summary for Arria V Devices (Part 2 of 3)

| Feature                        | Details                                                                                                                                                                                                                                                                        |
|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                | <ul> <li>Dual-core ARM Cortex-A9 MPCore processor. Up to 800 MHz maximum frequency that<br/>supports symmetric and asymmetric multiprocessing</li> </ul>                                                                                                                       |
|                                | Interface peripherals—10/100/1000 Ethernet media access control (MAC), USB 2.0 On-The-Go (OTG) controller, Quad SPI flash controller, NAND flash controller, and SD/MMC/SDIO controller, UART, serial peripheral interface (SPI), I2C interfaces, and up to 86 GPIO interfaces |
| HPS (Arria V SX and ST         | <ul> <li>System peripherals—general-purpose and watchdog timers, direct memory access (DMA)<br/>controller, FPGA configuration manager, and clock and reset managers</li> </ul>                                                                                                |
| devices only)                  | On-chip RAM and boot ROM                                                                                                                                                                                                                                                       |
| 2,                             | ■ HPS—FPGA bridges—include the FPGA-to-HPS, HPS-to-FPGA, and lightweight HPS-to-FPGA bridges that allow the FPGA fabric to master transactions to slaves in the HPS, and vice versa                                                                                            |
|                                | ■ FPGA-to-HPS SDRAM controller subsystem—provides a configurable interface to the multiport front end of the HPS SDRAM controller                                                                                                                                              |
|                                | ■ ARM CoreSight <sup>™</sup> JTAG debug, trace port, and on-chip trace storage                                                                                                                                                                                                 |
|                                | Three fractional PLLs                                                                                                                                                                                                                                                          |
| Physical medium                | ■ 10GBASE-R                                                                                                                                                                                                                                                                    |
| attachment (PMA) with soft PCS | ■ 9.8304-Gbps CPRI                                                                                                                                                                                                                                                             |
| High-performance core          | ■ Enhanced ALM with four registers                                                                                                                                                                                                                                             |
| fabric                         | <ul> <li>Improved routing architecture to reduce congestion and improve compilation time</li> </ul>                                                                                                                                                                            |
|                                | <ul> <li>Natively supports three-signal processing precision ranging from 9 x 9, 18 x 19, or 27 x 27 in the same DSP block</li> </ul>                                                                                                                                          |
| Variable-precision DSP blocks  | 64-bit accumulator and cascade for systolic finite impulse responses (FIRs)                                                                                                                                                                                                    |
| DIOCKS                         | Embedded internal coefficient memory                                                                                                                                                                                                                                           |
|                                | Pre-adder/subtractor improves efficiency                                                                                                                                                                                                                                       |
|                                | <ul> <li>M10K, 10 Kbit with soft error correction code (ECC)</li> </ul>                                                                                                                                                                                                        |
| Internal memory blocks         | <ul> <li>Memory logic array block (MLAB), 640-bit distributed LUTRAM—you can use up to 25% of<br/>the LEs as MLAB memory</li> </ul>                                                                                                                                            |
|                                | <ul><li>Hardened double data rate3 (DDR3) and DDR2 memory controllers</li></ul>                                                                                                                                                                                                |
| High-resolution Fractional     | Integer mode and fractional mode                                                                                                                                                                                                                                               |
| PLLs                           | <ul><li>Precision clock synthesis, clock delay compensation, and zero delay buffering (ZDB)</li></ul>                                                                                                                                                                          |
|                                | 625-MHz global clock network                                                                                                                                                                                                                                                   |
| Clock networks                 | Global, quadrant, and peripheral clock networks                                                                                                                                                                                                                                |
|                                | <ul><li>Unused clock networks can be powered down to reduce dynamic power</li></ul>                                                                                                                                                                                            |

Table 1–1. Feature Summary for Arria V Devices (Part 3 of 3)

| Feature       | Details                                                                                                                                       |  |  |  |  |  |  |
|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
|               | Partial and dynamic reconfigurations                                                                                                          |  |  |  |  |  |  |
|               | ■ CvP                                                                                                                                         |  |  |  |  |  |  |
|               | Configuration via HPS                                                                                                                         |  |  |  |  |  |  |
| Configuration | Serial and parallel flash interface                                                                                                           |  |  |  |  |  |  |
|               | ■ Enhanced advanced encryption standard (AES) design security features                                                                        |  |  |  |  |  |  |
|               | Tamper protection                                                                                                                             |  |  |  |  |  |  |
|               | Remote system upgrade                                                                                                                         |  |  |  |  |  |  |
|               | Thermal composite flip chip BGA packaging                                                                                                     |  |  |  |  |  |  |
| Packaging     | <ul> <li>Multiple device densities with identical package footprints for seamless migration between<br/>different device densities</li> </ul> |  |  |  |  |  |  |
|               | ■ Lead, lead-free (Pb-free), and RoHS-compliant options                                                                                       |  |  |  |  |  |  |

# **Arria V Family Plan**

Arria V devices offer various thermal composite flip chip BGA packaging options with differing price and performance points. Table 1–2 and Table 1–3 list the Arria V devices features.

Table 1–2. Maximum Resource Counts for Arria V GX Devices —Preliminary

| Footore                       | Arria V GX Device |        |        |        |         |         |         |         |  |
|-------------------------------|-------------------|--------|--------|--------|---------|---------|---------|---------|--|
| Feature                       | 5AGXA1            | 5AGXA3 | 5AGXA5 | 5AGXA7 | 5AGXB1  | 5AGXB3  | 5AGXB5  | 5AGXB7  |  |
| ALMs                          | 28,302            | 56,100 | 71,698 | 91,680 | 113,208 | 136,880 | 158,491 | 190,240 |  |
| LE (K)                        | 75                | 148    | 190    | 242    | 300     | 362     | 420     | 504     |  |
| M10K memory blocks            | 800               | 1,051  | 1,180  | 1,366  | 1,510   | 1,726   | 2,054   | 2,414   |  |
| MLAB memory (Kbit)            | 463               | 873    | 1,173  | 1,448  | 1,852   | 2,098   | 2,532   | 2,906   |  |
| Block memory (Kbit)           | 8,000             | 10,510 | 11,800 | 13,660 | 15,100  | 17,260  | 20,540  | 24,140  |  |
| Variable-precision DSP blocks | 240               | 396    | 600    | 800    | 920     | 1,045   | 1,092   | 1,139   |  |
| 18 x 19 multipliers           | 480               | 792    | 1,200  | 1,600  | 1,840   | 2,090   | 2,184   | 2,278   |  |
| Fractional PLLs (1)           | 10                | 10     | 12     | 12     | 12      | 12      | 16      | 16      |  |
| GPI0                          | 480               | 480    | 544    | 544    | 704     | 704     | 704     | 704     |  |
| LVDS transmitter (TX) (2)     | 68                | 68     | 120    | 120    | 160     | 160     | 156     | 160     |  |
| LVDS receiver (RX) (2)        | 80                | 80     | 136    | 136    | 176     | 176     | 172     | 176     |  |
| PCle hard IP blocks           | 1                 | 1      | 2      | 2      | 2       | 2       | 2       | 2       |  |
| Hard memory controllers       | 2                 | 2      | 4      | 4      | 4       | 4       | 4       | 4       |  |

#### Notes to Table 1-2:

<sup>(1)</sup> The total number of available fractional PLLs is a combination of general-purpose and transceiver PLLs. Transceiver fractional PLLs that are not used by the transceiver I/O can be used as general-purpose fractional PLLs.

<sup>(2)</sup> For the LVDS channels count for each package, refer to the High-Speed Differential I/O Interfaces with DPA in Arria V Devices chapter.

Table 1–3. Maximum Resource Counts for Arria V GT, SX, and ST Devices—*Preliminary* 

| Factoria                       | Arria V GT Device |         | Arria V S | X Device  | Arria V ST Device |           |  |
|--------------------------------|-------------------|---------|-----------|-----------|-------------------|-----------|--|
| Feature                        | 5AGTD3            | 5AGTD7  | 5ASXB3    | 5ASXB5    | 5ASTD3            | 5ASTD5    |  |
| ALMs                           | 136,880           | 190,240 | 132,075   | 174,340   | 132,075           | 174,340   |  |
| LE (K)                         | 362               | 504     | 350       | 462       | 350               | 462       |  |
| M10K memory blocks             | 1,726             | 2,414   | 1,729     | 2,282     | 1,729             | 2,282     |  |
| MLAB memory (Kb)               | 2,098             | 2,906   | 2,014     | 2,658     | 2,014             | 2,658     |  |
| Block memory (Kb)              | 17,260            | 24,140  | 17,288    | 22,820    | 17,288            | 22,820    |  |
| Variable-precision DSP blocks  | 1,045             | 1,156   | 809       | 1,068     | 809               | 1,068     |  |
| 18 x 19 multipliers            | 2,090             | 2,312   | 1,618     | 2,186     | 1,618             | 2,186     |  |
| FPGA Fractional PLLs (1)       | 12                | 16      | TBD       | TBD       | TBD               | TBD       |  |
| HPS PLLs (1)                   | _                 | _       | TBD       | TBD       | TBD               | TBD       |  |
| FPGA GPIO                      | 704               | 704     | 528       | 528       | 528               | 528       |  |
| HPS I/O                        | _                 | _       | 216       | 216       | 216               | 216       |  |
| LVDS TX (2)                    | 160               | 160     | 120       | 120       | 120               | 120       |  |
| LVDS RX (2)                    | 176               | 176     | 120       | 120       | 120               | 120       |  |
| PCIe hard IP blocks            | 2                 | 2       | 2         | 2         | 2                 | 2         |  |
| Hard memory controllers        | 4                 | 4       | 3         | 3         | 3                 | 3         |  |
| HPS memory controllers         | _                 | _       | 1         | 1         | 1                 | 1         |  |
| ARM Cortex–A9 MPCore processor | _                 | _       | Dual-core | Dual-core | Dual-core         | Dual-core |  |

#### Notes to Table 1-3:

<sup>(1)</sup> The total number of available fractional PLLs is a combination of general-purpose and transceiver PLLs. Transceiver fractional PLLs, when not used by the transceiver I/O, can be used as a general-purpose fractional PLL.

<sup>(2)</sup> For the LVDS channels count for each package, refer to the High-Speed Differential I/O Interfaces with DPA in Arria V Devices chapter.

Table 1–4 lists the Arria V package plan. The package plan shows the GPIO counts, the maximum number of 6-Gbps transceivers available, and the maximum number of 10-Gbps transceivers available per density and package. Various combinations of 6-Gbps and 10-Gbps transceiver counts are available.

Table 1–4. Package Plan for Arria V Devices — Preliminary (1)

| Varients Devices |         |       | F896 (31 mm)<br>Flip Chip |              | F1152 (35 mm)<br>Flip Chip |       | F1517 (40 mm)<br>Flip Chip |            |       |              |            |       |
|------------------|---------|-------|---------------------------|--------------|----------------------------|-------|----------------------------|------------|-------|--------------|------------|-------|
| varients         | Devices | GPI0  | XCVR                      | GPIO (2)     | HPS<br>I/O                 | XCVR  | GPI0                       | HPS<br>I/O | XCVR  | GP10         | HPS<br>I/O | XCVR  |
|                  | 5AGXA1  | ▲ 336 | 9                         | <b>▲</b> 480 | _                          | 12    | _                          | _          | _     | _            | _          | _     |
|                  | 5AGXA3  | 336   | 9                         | 480          | _                          | 12    | _                          | _          | _     | _            | _          |       |
|                  | 5AGXA5  | ▲ 336 | 9                         | 384          | _                          | 18    | ▲ 544                      | _          | 24    | _            | _          | _     |
| Arria V GX       | 5AGXA7  | ₹ 336 | 9                         | 384          | _                          | 18    | 544                        | _          | 24    | _            | _          | _     |
| (3)              | 5AGXB1  | _     | _                         | 384          | _                          | 18    | 544                        | _          | 24    | 704          | _          | 24    |
|                  | 5AGXB3  | _     | _                         | 384          | _                          | 18    | 544                        | _          | 24    | 704          | _          | 24    |
|                  | 5AGXB5  | _     | _                         | _            | _                          |       | 544                        | _          | 24    | 704          | _          | 36    |
|                  | 5AGXB7  | _     | _                         | _            | _                          | _     | 544                        | _          | 24    | 704          | _          | 36    |
| Arria V GT       | 5AGTD3  | _     | _                         | ₹384         | _                          | 12, 2 | 544                        | _          | 12, 4 | 704          | _          | 12, 4 |
| (4), (5)         | 5AGTD7  | _     | _                         | _            | _                          | _     | 544                        |            | 12, 4 | 704          | 1          | 12, 8 |
| Arria V SX       | 5ASXB3  | _     | _                         | 178          | 216                        | 12    | 350                        | 216        | 18    | <b>▲</b> 528 | 216        | 30    |
| (3)              | 5ASXB5  | _     | _                         | 178          | 216                        | 12    | 350                        | 216        | 18    | <b>7</b> 528 | 216        | 30    |
| Arria V ST       | 5ASTD3  |       |                           | 178          | 216                        | 6, 2  | 350                        | 216        | 12, 2 | <b>▲</b> 528 | 216        | 12, 6 |
| (4), (5)         | 5ASTD5  | _     | _                         | 178          | 216                        | 6, 2  | 350                        | 216        | 12, 2 | <b>528</b>   | 216        | 12, 6 |

#### Notes to Table 1-4:

Arria V Device Handbook Volume 1: Device Overview and Datasheet

<sup>(1)</sup> The arrows indicate the package vertical migration capability. Vertical migration allows you to migrate across device densities for devices having the same dedicated pins, configuration pins, and power pins for a given package.

<sup>(2)</sup> In the F896 package, the PCIe hard IP block on the right side of the 5AGXA5, 5AGXA7, 5AGXB1, 5AGXB3, and 5AGTD3 devices supports x1 for Gen1 and Gen2 data rates.

<sup>(3)</sup> The transceiver counts listed are for 6-Gbps transceivers.

<sup>(4)</sup> The transceiver counts listed are for 6-Gbps and 10-Gbps transceivers, respectively.

<sup>(5)</sup> You can alternatively configure any pair of 10-Gbps channels as six 6-Gbps channels. For instance, you can alternatively configure the 5AGTD7 device in the F1517 package as eighteen 6-Gbps and six 10-Gbps, twenty-four 6-Gbps and four 10-Gbps, or thirty 6-Gbps and two 10-Gbps channels.

## **Low-Power Serial Transceivers**

Arria V devices deliver the industry's lowest power 10-Gbps transceivers at less than 140 mW and 6-Gbps transceivers at less than 100 mW power consumption per channel. Arria V transceivers are designed to be standard compliant for a wide range of protocols and data rates.

The transceivers are positioned on the left and right outer edges of the device, as shown in Figure 1–1.

Figure 1-1. Device Chip Overview for Arria V Devices (1), (2)



### Notes to Figure 1–1:

- (1) This figure represents an Arria V device with transceivers. Other Arria V devices may have a different floor plan than the one shown here.
- (2) This figure is a graphical representation of a top view of the silicon die, which corresponds to a reverse view for flip chip packages.

# **PMA Support**

To prevent core and I/O noise from coupling into the transceivers, the PMA block is isolated from the rest of the chip, ensuring optimal signal integrity. The transceiver channels consist of the PMA, PCS, and clock networks. You can also use the unused receiver PMA channels as additional transmit PLLs.

Table 1–5 lists the transceiver PMA features.

Table 1-5. Transceiver PMA Features for Arria V Devices

| Features                                          | Capability                                                                              |
|---------------------------------------------------|-----------------------------------------------------------------------------------------|
| Backplane support                                 | Up to 16" FR4 PCB fabric drive capability at up to 6.5536 Gbps                          |
| Chip-to-chip support                              | Up to 10.3125 Gbps                                                                      |
| PLL-based clock recovery                          | Superior jitter tolerance                                                               |
| Programmable serializer and deserializer (SERDES) | Flexible SERDES width                                                                   |
| Equalization and pre-emphasis                     | Up to 6 dB of pre-emphasis and 4 dB of equalization                                     |
| Ring oscillator transmit PLLs                     | 611 Mbps to 10.3125 Gbps                                                                |
| Input reference clock range                       | 27 MHz to 710 MHz                                                                       |
| Transceiver dynamic reconfiguration               | Allows reconfiguration of single channels without affecting operation of other channels |

## **PCS Support**

The Arria V core logic connects to the PCS through an 8-, 10-, 16-, 20-, 32-, or 40-bit interface, depending on the transceiver data rate and protocol. Arria V devices contain PCS hard IP to support PCIe Gen1 and Gen2, XAUI, GbE, Serial RapidIO® (SRIO), and CPRI protocols. All other standard and proprietary protocols from 611 Mbps to 6.5536 Gbps are supported through the custom double-width mode (up to 6.5536 Gbps) and custom single-width mode (up to 3.75 Gbps) transceiver PCS hard IP. A dedicated 80-bit interface to the core logic connects directly from the PMA, bypassing the PCS hard IP, to support all protocols beyond 6.5536 Gbps up to 10.3125 Gbps.

Table 1–6 lists the transceiver PCS features.

Table 1–6. Transceiver PCS Features for Arria V Devices (Part 1 of 2)

| PCS Support (1)                                        | Data Rates (Gbps) | Transmitter Data Path                                                                        | Receiver Data Path                                                                                               |
|--------------------------------------------------------|-------------------|----------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|
| Custom single- and double-width modes                  | 0.61 to ~6.5536   | Phase compensation FIFO, byte serializer, and 8B/10B encoder                                 | Word aligner, 8B/10B decoder, byte deserializer, and phase compensation FIFO                                     |
| PCIe Gen1: x1, x2, x4, x8<br>PCIe Gen2: x1, x2, x4 (2) | 2.5 and 5.0       | The same as custom single- and double-width modes, plus PIPE 2.0 interface to the core logic | The same as custom single- and double-width modes, plus rate match FIFO and PIPE 2.0 interface to the core logic |
| GbE                                                    | 1.25              | The same as custom single- and double-width modes                                            | The same as custom single- and double-width modes, plus rate match FIFO                                          |

Table 1–6. Transceiver PCS Features for Arria V Devices (Part 2 of 2)

| PCS Support (1) | Data Rates (Gbps)                 | Transmitter Data Path                                                                                    | Receiver Data Path                                                                                                                     |  |
|-----------------|-----------------------------------|----------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|--|
| XAUI            | 3.125                             | The same as custom single- and double-width modes, plus the XAUI state machine for bonding four channels | The same as custom single- and double-width modes, plus the XAUI state machine for realigning four channels, and deskew FIFO circuitry |  |
| SRI0            | 1.25 to 6.25                      | The same as custom single- and double-width modes                                                        | The same as custom single- and double-width modes                                                                                      |  |
| SDI             | 0.27 <sup>(3)</sup> , 1.485, 2.97 | Phase compensation FIFO, byte serializer                                                                 | Byte deserializer and phase compensation FIFO                                                                                          |  |
| Serial ATA      | 1.5, 3.0, 6.0                     | Phase compensation FIFO, byte serializer, 8B/10B encoder                                                 | Phase compensation FIFO, byte<br>deserializer, word aligner, and<br>8B/10B decoder                                                     |  |
| CPRI (4)        | 0.6144 to 6.144                   | The same as custom single- and double-width modes, plus the TX deterministic latency                     | The same as custom single- and double-width modes, plus the RX deterministic latency                                                   |  |
| GPON (5)        | 1.25 and 2.5                      | Phase compensation FIFO and byte serializer                                                              | Phase compensation FIFO and byte deserializer                                                                                          |  |

#### Notes to Table 1-6:

- (1) Data rates above 6.5536 Gbps up to 10.3125 Gbps, such as 10GBASE-R, are supported through soft PCS.
- (2) PCIe Gen2 is supported with the PCIe hard IP only.
- (3) The 0.27-Gbps data rate is supported using oversampling user logics that you must implement in the FPGA fabric.
- (4) CPRI data rates above  $6.5536~\mathrm{Gbps}$ , such as  $9.8304~\mathrm{Gbps}$ , are supported through soft PCS.
- (5) The GPON standard does not support burst mode.

## PCIe Gen1 and Gen2 Hard IP

Arria V devices contain PCIe hard IP designed for performance, ease-of-use, and increased functionality. The PCIe hard IP consists of the PHY MAC, data link, and transaction layers. The PCIe hard IP supports PCIe Gen2 end point and root port for up to x4 lane configurations, and PCIe Gen1 end point and root port for up to x8 lane configurations. PCIe endpoint support includes multifunction support for up to eight functions, as shown in Figure 1–2.

Figure 1–2. PCIe Multifunction for Arria V Devices



The Arria V PCIe hard IP operates independently from the core logic, which allows the PCIe link to wake up and complete link training in less than 100 ms, while the Arria V device completes loading the programming file for the rest of the device. In addition, the Arria V PCIe hard IP has improved end-to-end data path protection using ECC.

## **FPGA GPIOs**

Arria V devices offer highly configurable GPIOs. The following list describes the many features of the GPIOs:

- Programmable bus hold and weak pull-up.
- LVDS output buffer with programmable differential output voltage (V<sub>OD</sub>) and programmable pre-emphasis.
- Dynamic on-chip parallel termination (R<sub>T</sub> OCT) for all I/O banks with OCT calibration to limit the termination impedance variation.
- On-chip dynamic termination to swap between serial and parallel termination, depending on whether there is reading or writing on a common bus for signal integrity.
- Configurable unused voltage reference (VREF) pins as user I/Os.
- Easy timing closure support using the hardened read FIFO in the input register path, and delay-locked loop (DLL) delay chain with fine and coarse architecture.

# **External Memory**

Arria V devices support up to four hardened memory controllers for DDR3 and DDR2 SDRAM. Each controller supports 8- to 32-bit components up to 4 gigabits (Gb) in density with two-chip select and optional ECC. Arria V devices do not support DDR3 SDRAM leveling.

Arria V devices also support soft memory controllers for DDR3, DDR2, LPDDR2, and LPDDR SDRAM, RLDRAM II, QDR II, and QDR II+ SRAM for maximum flexibility.

Table 1–7 lists the external memory interface block performance.

Table 1-7. External Memory Interface Performance for Arria V Devices

| Interface                   | Voltage (V) | Hard Controller (MHz) | Soft Controller (MHz) |
|-----------------------------|-------------|-----------------------|-----------------------|
|                             | 1.5         | 533                   | 667                   |
| DDR3 SDRAM                  | 1.35        | 533                   | 667                   |
|                             | 1.25        | 400                   | 400                   |
| DDR2 SDRAM                  | 1.8         | 400                   | 400                   |
| DDNZ SDNAW                  | 1.5         | 400                   | 400                   |
| RLDRAM II                   | 1.8         | (1)                   | 400                   |
| QDR II+ SRAM                | 1.8         | (1)                   | 400                   |
| QDN II+ SNAW                | 1.5         | (1)                   | 400                   |
| QDR II SRAM                 | 1.8         | (1)                   | 400                   |
| QUN II ONAIVI               | 1.5         | (1)                   | 400                   |
| DDD II. CDAM (2)            | 1.8         | (1)                   | 400                   |
| DDR II+ SRAM <sup>(2)</sup> | 1.5         | (1)                   | 400                   |
| LPDDR SDRAM (2)             | 1.8         | (1)                   | 200                   |
| LPDDR2 SDRAM (2)            | 1.2         | (1)                   | 400                   |

#### Notes to Table 1-7:

<sup>(1)</sup> These memory interfaces are not supported in the hard memory controller.

<sup>(2)</sup> These memory interfaces are not available as Altera<sup>®</sup> IP.

## **ALM**

Arria V devices use a 28-nm ALM as the basic building block of the device fabric. The ALM shown in Figure 1–3 uses an 8-input fracturable look-up table (LUT) with four dedicated registers to help improve timing closure in register-rich designs and achieve an even higher design packing capability than previous generations.

You can configure up to 25% of the ALMs in Arria V devices as distributed MLABs. For more information, refer to "Embedded Memory" on page 1–14.

Figure 1–3. ALM for Arria V Devices



## **Variable-Precision DSP Block**

Arria V devices feature a variable-precision DSP block that you can configure to support signal processing with precision ranging from  $9 \times 9$ ,  $18 \times 19$ , and  $27 \times 27$  bits natively.

You can independently configure each DSP block during compilation as a triple  $9 \times 9$ , a dual  $18 \times 19$  multiply, or a single  $27 \times 27$ . With a dedicated 64-bit cascade bus, you can cascade multiple variable-precision DSP blocks to implement even higher precision DSP functions efficiently.

The variable precision DSP block also supports these features:

- 64-bit accumulator that is the largest in the industry,
- Double accumulator
- Hard pre-adder that is available in both 18- and 27-bit modes
- Cascaded output adders for efficient systolic FIR filters
- Dynamic coefficients
- 18-bit internal coefficient register banks
- Enhanced independent multiplier operation
- Efficient support for single floating point arithmetic
- Inferability of all modes by the Altera Complete Design Suite

Table 1–8 lists the accommodation of different configurations in a DSP block.

Table 1-8. Variable-Precision DSP Block Configurations for Arria V Devices

| Multiplier Size (Bit)       | DSP Block Resources               | Expected Usage                                   |
|-----------------------------|-----------------------------------|--------------------------------------------------|
| Three 9 x 9                 | 1 variable-precision DSP block    | Low precision fixed point for video applications |
| Two18 x 19                  | 1 of variable-precision DSP block | Medium precision fixed point in FIR filters      |
| Two 18 x 19 with accumulate | 1 variable-precision DSP block    | FIR filters                                      |
| One 27 x 27                 | 1 variable-precision DSP block    | Single precision floating point                  |

Table 1-9 lists the number of multipliers in Arria V devices.

Table 1-9. Number of Multipliers in Arria V Devices

|             |         | Variable                |                      | ndent Input and<br>iplications Ope |                        | 18 x 19                  | 18 x 18<br>Multiplier                   |
|-------------|---------|-------------------------|----------------------|------------------------------------|------------------------|--------------------------|-----------------------------------------|
| Variants    | Devices | Precision<br>DSP Blocks | 9 x 9<br>Multipliers | 18 x 19<br>Multipliers             | 27 x 27<br>Multipliers | Multiplier<br>Adder Mode | Adder<br>Summed<br>with 36-bit<br>Input |
|             | 5AGXA1  | 240                     | 720                  | 480                                | 240                    | 240                      | 240                                     |
|             | 5AGXA3  | 396                     | 1,188                | 792                                | 396                    | 396                      | 396                                     |
|             | 5AGXA5  | 600                     | 1,800                | 1,200                              | 600                    | 600                      | 600                                     |
| Arria V GX  | 5AGXA7  | 800                     | 2,400                | 1,600                              | 800                    | 800                      | 800                                     |
| Allia V UA  | 5AGXB1  | 920                     | 2,760                | 1,840                              | 920                    | 920                      | 920                                     |
|             | 5AGXB3  | 1,045                   | 3,135                | 2,090                              | 1,045                  | 1,045                    | 1,045                                   |
|             | 5AGXB5  | 1,092                   | 3,276                | 2,184                              | 1,092                  | 1,092                    | 1,092                                   |
|             | 5AGXB7  | 1,139                   | 3,417                | 2,278                              | 1,139                  | 1,139                    | 1,139                                   |
| Arria V GT  | 5AGTD3  | 1,045                   | 3,135                | 2,090                              | 1,045                  | 1,045                    | 1,045                                   |
| Allia V G I | 5AGTD7  | 1,139                   | 3,417                | 2,278                              | 1,139                  | 1,139                    | 1,139                                   |
| Arria V SX  | 5ASXB3  | 809                     | 2,427                | 1,618                              | 809                    | 809                      | 809                                     |
| AIIIa V SA  | 5ASXB5  | 1,068                   | 3,204                | 2,136                              | 1068                   | 1,068                    | 1,068                                   |
| Arria V ST  | 5ASTD3  | 809                     | 2,427                | 1,618                              | 809                    | 809                      | 809                                     |
| Allia V SI  | 5ASTD5  | 1,068                   | 3,204                | 2,136                              | 1068                   | 1,068                    | 1,068                                   |

х1

# **Embedded Memory**

The Arria V memory blocks are flexible and designed to provide an optimal amount of small- and large-sized memory arrays. Arria V devices contain two types of embedded memory blocks:

- 640-bit MLAB blocks—for wide and shallow memories. You can use up to 25% of the device LABs as MLAB. The MLAB operates at up to 500 MHz.
- 10-Kb M10K blocks—for larger memory configurations. The M10K embedded memory operates at up to 400 MHz.

Table 1–10 lists the supported memory configurations for Arria V devices.

**Memory Block** Depth (bits) **Programmable Widths** MLAB 32 x16, x18, or x20 256 x40 or x32 512 x20 or x16 1K x10 or x8 M<sub>10</sub>K 2K x5 or x4 4K х2

Table 1–10. Embedded Memory Block Configuration for Arria V Devices

8K

# **Dynamic and Partial Reconfiguration**

Dynamic reconfiguration enables transceiver data rates or encoding schemes to be changed dynamically while maintaining data transfer on adjacent transceiver channels in Arria V devices. Dynamic reconfiguration is ideal for applications requiring on-the-fly multi-protocol or multi-rate support. You can reconfigure the PMA, PCS, and PCIe hard IP blocks with dynamic reconfiguration.

Partial reconfiguration allows you to reconfigure part of the device while other sections remain running. Partial reconfiguration is required in systems where the uptime is critical because it allows you to make updates or adjust functionality without disrupting other services. While lowering power and cost, partial reconfiguration also increases the effective logic density by removing the necessity to place the device functions that do not operate simultaneously. Instead, you can store these functions in external memory and load them as required. This reduces the size of the required device by allowing multiple applications on a single device, which saves board space and reduces power consumption.

Altera simplifies the time-intensive task of partial reconfiguration by building the partial reconfiguration capability on top of the proven incremental compile and design flow in the Quartus<sup>®</sup> II software. With this Altera solution, you do not need to know all the intricate device architecture details to perform a partial reconfiguration.

Partial reconfiguration is supported through the FPP x16 configuration interface. You can seamlessly use partial reconfiguration in tandem with dynamic reconfiguration to enable partial reconfiguration of both the core and transceiver simultaneously.

## **Clock Networks and PLL Clock Sources**

The Arria V clock network architecture is based on Altera's proven global, quadrant, and peripheral clock structure, which is supported by dedicated clock input pins and fractional PLLs. Arria V devices have 16 global clock networks capable of up to 625 MHz operation. The Quartus II software identifies all unused sections of the clock network and powers them down, which reduces power consumption.

Arria V devices have up to 16 PLLs with 18 output counters per PLL. One fractional PLL can use up to 18 output counters and two adjacent fractional PLLs share the 18 output counters. You can use fractional PLLs to reduce the number of oscillators required on your board, as well as reduce the clock pins used in the device by synthesizing multiple clock frequencies from a single reference clock source. You can use the PLLs for frequency synthesis, on-chip clock deskew, jitter attenuation, dynamic phase-shift, zero delay buffers, counters reconfiguration, bandwidth reconfiguration, programmable output clock duty cycles, PLL cascading, and reference clock switchover.

Arria V devices use a fractional PLL architecture in addition to the historical integer PLL. When you use fractional PLL mode, you can use the PLLs for precision fractional-N frequency synthesis—removing the need for an off-chip reference clock. Transceiver fractional PLLs, when not used by the Transceiver I/O, can be used as general-purpose fractional PLLs by the FPGA fabric.

# **Enhanced Configuration and Configuration via Protocol**

Arria V devices support 3.3-V programming voltage and the following configuration modes:

- active serial (AS)
- passive serial (PS)
- fast passive parallel (FPP)
- CvP
- Configuration via HPS
- configuration through JTAG

You can configure Arria V devices through PCIe using CvP instead of an external flash or ROM. The CvP mode offers the fastest configuration rate and flexibility with the easy-to-use PCIe hard IP block interface. The Arria V CvP implementation conforms to the PCIe 100-ms power-up-to-active time requirement.

For more information regarding CvP, refer to the Configuration via Protocol (CvP) Implementation in Altera FPGAs User Guide.

Table 1–11 lists the configuration modes that Arria V devices support.

Table 1–11. Configuration Modes and Features for Arria V Devices

| Mode | Data Width (Bit)              | Maximum<br>Clock Rate<br>(MHz) | Maximum<br>Data Rate<br>(Mbps) | Decompression | Design<br>Security | Remote<br>System<br>Update | Partial<br>Reconfiguration |
|------|-------------------------------|--------------------------------|--------------------------------|---------------|--------------------|----------------------------|----------------------------|
| AS   | 1, 4                          | 100                            | _                              | ~             | ✓                  | ✓                          | _                          |
| PS   | 1                             | 125                            | 125                            | ~             | ✓                  | _                          | _                          |
| FPP  | 8, 16                         | 125                            | _                              | ~             | <b>✓</b>           | Parallel<br>flash loader   | 16-bit only                |
| CvP  | x1, x2, x4, x8 <sup>(1)</sup> | _                              | _                              | ~             | ✓                  | ✓                          | <b>✓</b>                   |
| HPS  | 32                            | 125                            | _                              | ~             | <b>✓</b>           | Parallel<br>flash loader   | <b>√</b>                   |
| JTAG | 1                             | 33                             | 33                             | _             | _                  | _                          | _                          |

#### Note to Table 1-11:

# **Power Management**

Arria V devices leverage FPGA architectural features and process technology advancements to reduce the total device core power consumption by as much as 50% when compared with Stratix IV devices at the same performance level.

Additionally, Arria V devices have a number of hard IP blocks that not only reduce logic resources but also deliver substantial power savings when compared with soft implementations. The list includes PCIe Gen1 and Gen2, XAUI, GbE, SRIO, GPON and CPRI protocols. The hard IP blocks consume up to 25% less power than equivalent soft implementations.

<sup>(1)</sup> Number of lanes instead of bits.

Arria V transceivers are also designed for power efficiency. As a result, the transceiver channels consume 50% less power than the previous generation of Arria devices.

## **SoC FPGA with HPS**

Each SoC FPGA device combines an FPGA fabric and an HPS in a single device. This combination delivers the flexibility of programmable logic with the power and cost savings of hard IP in the following ways:

- Reduces board space, system power, and bill of materials cost by eliminating a discrete embedded processor
- Allows you to differentiate the end product in both the hardware and software, and to support virtually any interface standard
- Extends the product life and revenue through in-field hardware and software updates

## **Features of the HPS**

The HPS consists of a dual-core ARM Cortex-A9 MPCore processor, a rich set of peripherals, and a shared multiport SDRAM memory controller, as shown in Figure 1–4...

Figure 1–4. HPS with Dual-Core ARM Cortex-A9 MPCore Processor



## **System Peripherals**

The Ethernet MAC, USB OTG controller, NAND flash controller and SD/MMC/SDIO controller modules have an integrated DMA controller. For modules without an integrated DMA controller, an additional DMA controller module provides up to eight channels for high-bandwidth data transfers. The debug access port provides interfaces to industry standard JTAG debug probes and supports ARM CoreSight debug and core traces to facilitate software development.

## **HPS-FPGA AXI Bridges**

The HPS–FPGA bridges, which support the Advanced Microcontroller Bus Architecture (AMBA<sup>®</sup>) Advanced eXtensible Interface (AXI<sup>TM</sup>) specifications, consist of the following bridges:

- FPGA-to-HPS AXI bridge—a high-performance bus supporting 32-, 64-, and 128-bit data widths that allows the FPGA fabric to master transactions to the slaves in the HPS
- HPS-to-FPGA AXI bridge—a high-performance bus supporting 32-, 64-, and 128-bit data widths that allows the HPS to master transactions to the slaves in the FPGA fabric.
- Lightweight HPS-to-FPGA AXI bridge—a lower performance 32-bit width bus that allows the HPS to master transactions to the slaves in the FPGA fabric.

The HPS–FPGA AXI bridges also allow the FPGA fabric to access the memory shared by one or both microprocessors, and provide asynchronous clock crossing with the clock from the FPGA fabric.

## **HPS SDRAM Controller Subsystem**

The HPS SDRAM controller subsystem contains a multiport SDRAM controller and DDR PHY that is shared between the FPGA fabric (through the FPGA-to-HPS SDRAM interface), the level 2 (L2) cache, and the level 3 (L3) system interconnect. The FPGA-to-HPS SDRAM interface supports AMBA AXI and Avalon® Memory-Mapped (Avalon-MM) interface standards, and provides up to four ports with separate read and write directions.

To maximize memory performance, the HPS SDRAM controller subsystem supports command and data reordering, deficit round-robin arbitration with aging, and high-priority bypass features. The HPS SDRAM controller subsystem supports DDR2, DDR3, LPDDR, or LPDDR2 devices up to 4 Gb and runs up to 533 MHz (1066 Mbps data rate).

For easy migration, the FPGA-to-HPS SDRAM interface is compatible with the interface of the soft SDRAM memory controller IPs and hard SDRAM memory controllers in the FPGA fabric.

## **FPGA Configuration and Processor Booting**

The FPGA fabric and HPS in the SoC FPGA are powered independently. You can reduce the clock frequencies or gate the clocks to reduce dynamic power, or shut down the entire FPGA fabric to reduce total system power.

You can configure the FPGA fabric and boot the HPS independently, in any order, providing you with more design flexibility:

- You can boot the HPS before you power up and configure the FPGA fabric. After the system is running, the HPS reconfigures the FPGA fabric at any time under program control or through the FPGA configuration controller.
- You can power up both the HPS and the FPGA fabric together, configure the FPGA fabric first, and then upload the boot code to the HPS from the FPGA fabric.

## **Hardware and Software Development**

For hardware development, you can configure the HPS and connect your soft logic in the FPGA fabric to the HPS interfaces using the Qsys system integration tool in the Quartus II software.

For software development, the ARM-based SoC FPGA devices inherit the rich software development ecosystem available for the ARM Cortex-A9 MPCore processor. The software development process for Altera SoC FPGAs follows the same steps as those for other SoC devices. Altera also provides support for the Linux and VxWorks® operating systems.

You can begin device-specific firmware and software development on the Altera SoC FPGA Virtual Target. The Virtual Target is a PC-based fast-functional simulation of a target development system—a model of a complete development board that runs on a PC. The Virtual Target enables the development of device-specific production software that can run unmodified on actual hardware.

# **Ordering Information**

This section describes the ordering information for Arria V devices.

Figure 1–5 and Figure 1–6 show the ordering codes for Arria V devices.

Figure 1-5. Ordering Information for Arria V GX and GT Devices



Figure 1–6. Ordering Information for Arria V SX and ST Devices



# **Document Revision History**

Table 1–12 lists the revision history for this chapter.

Table 1-12. Document Revision History

| Date          | Version | Changes                                                                                                |
|---------------|---------|--------------------------------------------------------------------------------------------------------|
|               |         | ■ Updated Table 1–2 and Table 1–3.                                                                     |
| February 2012 | 1.3     | ■ Updated Figure 1–5 and Figure 1–6.                                                                   |
|               |         | ■ Minor text edits.                                                                                    |
| December 2011 | 1.2     | Minor text edits.                                                                                      |
|               |         | ■ Updated Table 1–1, Table 1–2, Table 1–3, Table 1–4, Table 1–6, Table 1–7, Table 1–9, and Table 1–10. |
|               |         | Added "SoC FPGA with HPS" section.                                                                     |
| November 2011 | 1.1     | ■ Updated "Clock Networks and PLL Clock Sources" and "Ordering Information" sections.                  |
|               |         | ■ Updated Figure 1–5.                                                                                  |
|               |         | ■ Added Figure 1–6.                                                                                    |
|               |         | ■ Minor text edits.                                                                                    |
| August 2011   | 1.0     | Initial release.                                                                                       |

**Document Revision History** 



## 2. Device Datasheet for Arria V Devices

AV-51002-1.3

This chapter describes the electrical characteristics, switching characteristics, and configuration specifications for Arria® V devices. Electrical characteristics include operating conditions and power consumption. Switching characteristics include transceiver specifications, and core and periphery performance. Configuration specifications include power-on reset (POR) specification, initialization clock source option and timing, various configuration mode timing parameters, remote system upgrades timing, and user watchdog internal oscillator frequency specification. This chapter also describes I/O timing, including programmable I/O element (IOE) delay and programmable output buffer delay.



For more information about the densities and packages of devices in the Arria V family, refer to the *Overview for Arria V Device Family* chapter.

## **Electrical Characteristics**

The following sections describe the electrical characteristics of Arria V devices.

## **Operating Conditions**

When you use Arria V devices, they are rated according to a set of defined parameters. To maintain the highest possible performance and reliability of the Arria V devices, you must consider the operating requirements described in this chapter.

Arria V devices are offered in commercial and industrial grades. Commercial devices are offered in –4 (fastest), –5, and –6 speed grades. Industrial grade devices are offered in the –5 speed grade.

### **Absolute Maximum Ratings**

Absolute maximum ratings define the maximum operating conditions for Arria V devices. The values are based on experiments conducted with the devices and theoretical modeling of breakdown and damage mechanisms. The functional operation of the device is not implied for these conditions.

© 2012 Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, HARDCOPY, MAX, MEGACORE, NIOS, QUARTUS and STRATIX words and logos are trademarks of Altera Corporation and registered in the U.S. Patent and Trademark Office and in other countries. All other words and logos identified as trademarks or service marks are the property of their respective holders as described at www.altera.com/common/legal.html. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.







Conditions other than those listed in Table 2–1 may cause permanent damage to the device. Additionally, device operation at the absolute maximum ratings for extended periods of time may have adverse effects on the device.

Table 2–1. Absolute Maximum Ratings for Arria V Devices—Preliminary

| Symbol                    | Description                                                                                                       | Minimum | Maximum | Unit |
|---------------------------|-------------------------------------------------------------------------------------------------------------------|---------|---------|------|
| V <sub>CC</sub>           | Core voltage power supply                                                                                         | -0.5    | 1.35    | V    |
| V <sub>CCP</sub>          | Periphery circuitry, PCIe <sup>®</sup> hard IP block, and transceiver physical coding sublayer (PCS) power supply | -0.5    | 1.35    | V    |
| V <sub>CCPGM</sub>        | Configuration pins power supply                                                                                   | -0.5    | 3.75    | V    |
| V <sub>CCAUX</sub>        | Auxiliary supply                                                                                                  | -0.5    | 3.75    | V    |
| V <sub>CCBAT</sub>        | Battery back-up power supply for design security volatile key register                                            | -0.5    | 3.75    | V    |
| V <sub>CCPD</sub>         | I/O pre-driver power supply                                                                                       | -0.5    | 3.75    | V    |
| V <sub>CCIO</sub>         | I/O power supply                                                                                                  | -0.5    | 3.9     | V    |
| V <sub>CCD_FPLL</sub>     | Phase-locked loop (PLL) digital power supply                                                                      | -0.5    | 1.8     | V    |
| V <sub>CCA_FPLL</sub>     | PLL analog power supply                                                                                           | -0.5    | 3.75    | V    |
| V <sub>CCA_GXB</sub>      | Transceiver high voltage power                                                                                    | -0.5    | 3.75    | V    |
| V <sub>CCH_GXB</sub>      | Transmitter output buffer power                                                                                   | -0.5    | 1.8     | V    |
| V <sub>CCR_GXB</sub>      | Receiver power                                                                                                    | -0.5    | 1.21    | V    |
| $V_{CCT\_GXB}$            | Transmitter power                                                                                                 | -0.5    | 1.21    | V    |
| $V_{CCL\_GXB}$            | Clock network power                                                                                               | -0.5    | 1.21    | V    |
| V <sub>I</sub>            | DC input voltage                                                                                                  | -0.5    | 4       | V    |
| I <sub>OUT</sub>          | DC output current per pin                                                                                         | -25     | 40      | mA   |
| T <sub>J</sub>            | Operating junction temperature                                                                                    | -55     | 125     | °C   |
| T <sub>STG</sub>          | Storage temperature (No bias)                                                                                     | -65     | 150     | °C   |
| V <sub>CC_HPS</sub>       | Core voltage power supply                                                                                         | -0.5    | 1.35    | V    |
| V <sub>CCPD_HPS</sub>     | I/O pre-driver power supply                                                                                       | -0.5    | 3.75    | V    |
| V <sub>CCIO_HPS</sub>     | I/O power supply                                                                                                  | -0.5    | 3.9     | V    |
| V <sub>CCRSTCLK_HPS</sub> | Configuration pins power supply                                                                                   | -0.5    | 3.75    | V    |
| V <sub>CCPLL_HPS</sub>    | PLL analog power supply                                                                                           | -0.5    | 3.75    | V    |

#### **Maximum Allowed Overshoot and Undershoot Voltage**

During transitions, input signals may overshoot to the voltage listed in Table 2-2 and undershoot to -2.0 V for input currents less than 100 mA and periods shorter than 20 ns.

Table 2–2 lists the maximum allowed input overshoot voltage and the duration of the overshoot voltage as a percentage of device lifetime. The maximum allowed overshoot duration is specified as a percentage of high time over the lifetime of the device. A DC signal is equivalent to 100% duty cycle. For example, a signal that overshoots to 3.95 V can only be at 3.95 V for ~5% over the lifetime of the device; for a device lifetime of 10 years, this amounts to half a year.

Table 2-2. Maximum Allowed Overshoot During Transitions for Arria V Devices—*Preliminary* 

| Symbol  | Description      | Condition (V) | Overshoot Duration as % of High Time | Unit |
|---------|------------------|---------------|--------------------------------------|------|
|         |                  | 3.7           | 100                                  | %    |
|         |                  | 3.75          | 59.79                                | %    |
|         |                  | 3.8           | 33.08                                | %    |
|         |                  | 3.85          | 18.45                                | %    |
| Vi (AC) | AC input voltage | 3.9           | 10.36                                | %    |
|         |                  | 3.95          | 5.87                                 | %    |
|         |                  | 4             | 3.34                                 | %    |
|         |                  | 4.05          | 1.92                                 | %    |
|         |                  | 4.1           | 1.11                                 | %    |

## **Recommended Operating Conditions**

This section lists the functional operation limits for the AC and DC parameters for Arria V devices. Table 2–3 lists the steady-state voltage values expected from Arria V devices. Power supply ramps must all be strictly monotonic, without plateaus.

Table 2-3. Recommended Operating Conditions for Arria V Devices—Preliminary

| Symbol                 | Description                                                               | Condition              | Minimum | Typical | Maximum           | Unit |
|------------------------|---------------------------------------------------------------------------|------------------------|---------|---------|-------------------|------|
| V <sub>CC</sub>        | Core voltage power supply                                                 | _                      | 1.07    | 1.1     | 1.13              | V    |
| V <sub>CCP</sub>       | Periphery circuitry, PCIe hard IP block, and transceiver PCS power supply | _                      | 1.07    | 1.1     | 1.13              | V    |
| V <sub>CCAUX</sub>     | Auxiliary supply                                                          | _                      | 2.375   | 2.5     | 2.625             | V    |
|                        | I/O pre-driver (3.3 V) power supply                                       | _                      | 3.135   | 3.3     | 3.465             | ٧    |
| V <sub>CCPD</sub> (1)  | I/O pre-driver (3.0 V) power supply                                       | _                      | 2.85    | 3.0     | 3.15              | V    |
|                        | I/O pre-driver (2.5 V) power supply                                       | _                      | 2.375   | 2.5     | 2.625             | ٧    |
|                        | I/O buffers (3.3 V) power supply                                          | _                      | 3.135   | 3.3     | 3.465             | V    |
|                        | I/O buffers (3.0 V) power supply                                          | _                      | 2.85    | 3.0     | 3.15              | V    |
|                        | I/O buffers (2.5 V) power supply                                          | _                      | 2.375   | 2.5     | 2.625             | V    |
| \<br>\<br>\            | I/O buffers (1.8 V) power supply                                          | _                      | 1.71    | 1.8     | 1.89              | V    |
| V <sub>CCIO</sub>      | I/O buffers (1.5 V) power supply                                          | _                      | 1.425   | 1.5     | 1.575             | V    |
|                        | I/O buffers (1.35 V) power supply                                         | _                      | 1.283   | 1.35    | 1.418             | ٧    |
|                        | I/O buffers (1.25 V) power supply                                         | _                      | 1.19    | 1.25    | 1.31              | ٧    |
|                        | I/O buffers (1.2 V) power supply                                          | _                      | 1.14    | 1.2     | 1.26              | V    |
|                        | Configuration pins (3.3 V) power supply                                   | _                      | 3.135   | 3.3     | 3.465             | ٧    |
|                        | Configuration pins (3.0 V) power supply                                   | _                      | 2.85    | 3.0     | 3.15              | ٧    |
| V <sub>CCPGM</sub>     | Configuration pins (2.5 V) power supply                                   | _                      | 2.375   | 2.5     | 2.625             | V    |
|                        | Configuration pins (1.8 V) power supply                                   | _                      | 1.71    | 1.8     | 1.89              | ٧    |
| V <sub>CCA_FPLL</sub>  | PLL analog voltage regulator power supply                                 | _                      | 2.375   | 2.5     | 2.625             | ٧    |
| V <sub>CCD_FPLL</sub>  | PLL digital voltage regulator power supply                                | _                      | 1.425   | 1.5     | 1.575             | V    |
| V <sub>CCBAT</sub> (2) | Battery back-up power supply (For design security volatile key register)  | _                      | 1.2     | _       | 3.0               | V    |
| V <sub>I</sub>         | DC input voltage                                                          | _                      | -0.5    | _       | 3.6               | ٧    |
| V <sub>0</sub>         | Output voltage                                                            | _                      | 0       | _       | V <sub>CCIO</sub> | V    |
| _                      | On anation investigation to an automa                                     | Commercial             | 0       | _       | 85                | °C   |
| T <sub>J</sub>         | Operating junction temperature                                            | Industrial             | -40     | _       | 100               | °C   |
| + (3)                  | Power supply ramp time                                                    | Slow POR<br>(PORSEL=0) | 200 μs  | —       | 100 ms            | _    |
| t <sub>RAMP</sub> (3)  | Fower supply famp time                                                    | Fast POR<br>(PORSEL=1) | 200 μs  | _       | 4 ms              | _    |

#### Notes to Table 2-3:

Arria V Device Handbook Volume 1: Device Overview and Datasheet

<sup>(1)</sup>  $V_{CCPD}$  must be 2.5 V when  $V_{CCIO}$  is 2.5, 1.8, 1.5, 1.35, 1.25 or 1.2 V.  $V_{CCPD}$  must be 3.0 V when  $V_{CCIO}$  is 3.0 V.

<sup>(2)</sup> If you do not use the design security feature in Arria V devices, connect V<sub>CCBAT</sub> to a 1.5-V, 2.5-V or 3.0-V power supply. Arria V POR circuitry monitors V<sub>CCBAT</sub>. Arria V devices do not exit POR if V<sub>CCBAT</sub> stays low.

<sup>(3)</sup> When power is applied to an Arria V device, a POR occurs if the power supply reaches the recommended operating range in the maximum power supply ramp.

**Electrical Characteristics** 

Table 2–4 lists the transceiver power supply recommended operating conditions for Arria V devices.

Table 2-4. Transceiver Power Supply Operating Conditions for Arria V GX and GT Devices—Preliminary

| Symbol                | Description                                  | Minimum | Typical | Maximum | Unit |
|-----------------------|----------------------------------------------|---------|---------|---------|------|
| V <sub>CCA_GXBL</sub> | Transceiver high voltage power (left side)   | 2.375   | 2.5     | 2.625   | V    |
| V <sub>CCA_GXBR</sub> | Transceiver high voltage power (right side)  | 2.375   | 2.5     | 2.025   | V    |
| V <sub>CCR_GXBL</sub> | Receiver power (left side)                   | 1.07    | 1.1     | 1.13    | V    |
| V <sub>CCR_GXBR</sub> | Receiver power (right side)                  | 1.07    | 1.1     | 1.13    | V    |
| V <sub>CCT_GXBL</sub> | Transmitter power (left side)                | 1.07    | 1.1     | 1.13    | V    |
| V <sub>CCT_GXBR</sub> | Transmitter power (right side)               | 1.07    | 1.1     | 1.13    | V    |
| V <sub>CCH_GXBL</sub> | Transmitter output buffer power (left side)  | 1.425   | 1.5     | 1.575   | V    |
| V <sub>CCH_GXBR</sub> | Transmitter output buffer power (right side) | 1.425   | 1.0     | 1.575   | V    |
| V <sub>CCL_GXBL</sub> | Clock network power (left side)              | 1.07    | 1.1     | 1.13    | V    |
| V <sub>CCL_GXBR</sub> | Clock network power (right side)             | 1.07    | 1.1     | 1.13    | V    |

Table 2–5 lists the steady-state voltage and current values expected from Arria V system-on-a-chip (SoC) FPGA with ARM $^{\odot}$ -based hard processor system (HPS). Power supply ramps must all be strictly monotonic, without plateaus.

Table 2-5. HPS Power Supply Operating Conditions for Arria V SX and ST Devices—Preliminary

| Symbol                    | Description                                           | Minimum | Typical | Maximum | Unit |
|---------------------------|-------------------------------------------------------|---------|---------|---------|------|
| V <sub>CC_HPS</sub>       | HPS Core voltage and periphery circuitry power supply | 1.07    | 1.1     | 1.13    | V    |
|                           | HPS I/O pre-driver (3.3 V) power supply               | 3.135   | 3.3     | 3.465   | V    |
| V <sub>CCPD_HPS</sub>     | HPS I/O pre-driver (3.0 V) power supply               | 2.85    | 3.0     | 3.15    | V    |
|                           | HPS I/O pre-driver (2.5 V) power supply               | 2.375   | 2.5     | 2.625   | V    |
|                           | HPS I/O buffers (3.3 V) power supply                  | 3.135   | 3.3     | 3.465   | V    |
|                           | HPS I/O buffers (3.0 V) power supply                  | 2.85    | 3.0     | 3.15    | ٧    |
| V                         | HPS I/O buffers (2.5 V) power supply                  | 2.375   | 2.5     | 2.625   | ٧    |
| V <sub>CCIO_HPS</sub>     | HPS I/O buffers (1.8 V) power supply                  | 1.71    | 1.8     | 1.89    | ٧    |
|                           | HPS I/O buffers (1.5 V) power supply                  | 1.425   | 1.5     | 1.575   | ٧    |
|                           | HPS I/O buffers (1.2 V) power supply                  | 1.14    | 1.2     | 1.26    | V    |
|                           | HPS reset and clock input pins (3.3 V) power supply   | 3.135   | 3.3     | 3.465   | V    |
| V                         | HPS reset and clock input pins (3.0 V) power supply   | 2.85    | 3.0     | 3.15    | V    |
| V <sub>CCRSTCLK_HPS</sub> | HPS reset and clock input pins (2.5 V) power supply   | 2.375   | 2.5     | 2.625   | V    |
|                           | HPS reset and clock input pins (1.8 V) power supply   | 1.71    | 1.8     | 1.89    | V    |
| V <sub>CCPLL_HPS</sub>    | HPS PLL analog voltage regulator power supply         | 2.375   | 2.5     | 2.625   | V    |

### **DC Characteristics**

This section lists the supply current, I/O pin leakage current, input pin capacitance, on-chip termination tolerance, and hot socketing specifications.

### **Supply Current**

Standby current is the current drawn from the respective power rails used for power budgeting. Use the Excel-based Early Power Estimator (EPE) to estimate supply current for your design because these currents vary greatly with the resources you use.



For more information about power estimation tools, refer to the *PowerPlay Early Power Estimator User Guide* and the *PowerPlay Power Analysis* chapter in the *Quartus II Handbook*.

#### I/O Pin Leakage Current

Table 2–6 lists the Arria V I/O pin leakage current specifications.

Table 2-6. I/O Pin Leakage Current for Arria V Devices—Preliminary

| Symbol          | Description        | Conditions                                   | Min | Тур | Max | Unit |
|-----------------|--------------------|----------------------------------------------|-----|-----|-----|------|
| I               | Input pin          | V <sub>I</sub> = 0 V to V <sub>CCIOMAX</sub> | -30 | _   | 30  | μΑ   |
| I <sub>OZ</sub> | Tri-stated I/O pin | $V_0 = 0 \text{ V to } V_{\text{CCIOMAX}}$   | -30 |     | 30  | μΑ   |

#### **Bus Hold Specifications**

Table 2–7 lists the Arria V device bus hold specifications.

Table 2–7. Bus Hold Parameters for Arria V Devices—*Preliminary* (1) (Part 1 of 2)

|                                             |                   |                                             | V <sub>CCIO</sub> (V) |     |     |     |     |     |     |     |     |     |     |     |      |
|---------------------------------------------|-------------------|---------------------------------------------|-----------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|------|
| Parameter                                   | Symbol            | Conditions                                  | 1.                    | .2  | 1.  | .5  | 1   | .8  | 2   | .5  | 3   | .0  | 3.  | .3  | Unit |
|                                             |                   |                                             | Min                   | Max | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max |      |
| Bus-hold,<br>low,<br>sustaining<br>current  | I <sub>SUSL</sub> | V <sub>IN</sub> > V <sub>IL</sub><br>(max.) | 8                     | _   | 12  | _   | 30  | _   | 50  | _   | 70  | _   | 70  | _   | μА   |
| Bus-hold,<br>high,<br>sustaining<br>current | I <sub>SUSH</sub> | V <sub>IN</sub> < V <sub>IH</sub> (min.)    | -8                    |     | -12 | ı   | -30 | _   | -50 | _   | -70 | _   | -70 | _   | μА   |
| Bus-hold,<br>low,<br>overdrive<br>current   | I <sub>ODL</sub>  | 0V < V <sub>IN</sub> < V <sub>CCIO</sub>    | _                     | 125 |     | 175 | _   | 200 | _   | 300 | _   | 500 |     | 500 | μА   |

| Table 2-7. | <b>Bus Hold Parameters for Arria V I</b> | Devices— <i>Preliminary <sup>(1)</sup> (</i> | Part 2 of 2) |
|------------|------------------------------------------|----------------------------------------------|--------------|
|------------|------------------------------------------|----------------------------------------------|--------------|

|                                            |                  |                                          | V <sub>CCIO</sub> (V) |      |       |       |      |      |     |      |     |      |     |      |      |
|--------------------------------------------|------------------|------------------------------------------|-----------------------|------|-------|-------|------|------|-----|------|-----|------|-----|------|------|
| Parameter                                  | Symbol           | Conditions                               | 1.                    | .2   | 1.    | .5    | 1.   | .8   | 2   | .5   | 3   | .0   | 3   | .3   | Unit |
|                                            |                  |                                          | Min                   | Max  | Min   | Max   | Min  | Max  | Min | Max  | Min | Max  | Min | Max  |      |
| Bus-hold,<br>high,<br>overdrive<br>current | I <sub>ODH</sub> | 0V < V <sub>IN</sub> < V <sub>CCIO</sub> | _                     | -125 | -     | -175  | -    | -200 | _   | -300 |     | -500 | _   | -500 | μА   |
| Bus-hold<br>trip point                     | $V_{TRIP}$       | _                                        | 0.3                   | 0.9  | 0.375 | 1.125 | 0.68 | 1.07 | 0.7 | 1.7  | 0.8 | 2    | 0.8 | 2    | V    |

### Note to Table 2-7:

### (OCT) Specifications

If you enable on-chip termination (OCT) calibration, calibration is automatically performed at power up for I/Os connected to the calibration block. Table 2-8 lists the Arria V OCT termination calibration accuracy specifications.

Table 2–8. OCT Calibration Accuracy Specifications for Arria V Devices—*Preliminary* (1) (Part 1 of 2)

| Combal                                                                                                        | Description                                                                                                           | Oomdikiene (II)                             | Calibration Accuracy |            |            |      |
|---------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|---------------------------------------------|----------------------|------------|------------|------|
| Symbol                                                                                                        | Description                                                                                                           | Conditions (V)                              | C4                   | C5, I5     | C6         | Unit |
| 25-Ω R <sub>S</sub>                                                                                           | Internal series termination with calibration (25- $\Omega$ setting)                                                   | V <sub>CCIO</sub> = 3.0, 2.5, 1.8, 1.5, 1.2 | ±15                  | ±15        | ±15        | %    |
| 50-Ω R <sub>S</sub>                                                                                           | Internal series termination with calibration (50- $\Omega$ setting)                                                   | V <sub>CCIO</sub> = 3.0, 2.5, 1.8, 1.5, 1.2 | ±15                  | ±15        | ±15        | %    |
| $34\text{-}\Omega$ and $40\text{-}\Omega$ R <sub>S</sub>                                                      | Internal series termination with calibration (34- $\Omega$ and 40- $\Omega$ setting)                                  | V <sub>CCIO</sub> = 1.5, 1.35,<br>1.25, 1.2 | ±15                  | ±15        | ±15        | %    |
| 48- $\Omega$ , 60- $\Omega$ , and 80- $\Omega$ R <sub>S</sub>                                                 | Internal series termination with calibration (48- $\Omega$ , 60- $\Omega$ , and 80- $\Omega$ setting)                 | V <sub>CCIO</sub> = 1.2                     | ±15                  | ±15        | ±15        | %    |
| 50-Ω R <sub>T</sub>                                                                                           | Internal parallel termination with calibration (50- $\Omega$ setting)                                                 | V <sub>CCIO</sub> = 2.5, 1.8, 1.5, 1.2      | -10 to +40           | -10 to +40 | -10 to +40 | %    |
| $20\text{-}\Omega,~30\text{-}\Omega,\\ 40\text{-}\Omega,60\text{-}\Omega,~\text{and}\\ 120\text{-}\Omega~R_T$ | Internal parallel termination with calibration $(20-\Omega, 30-\Omega, 40-\Omega, 60-\Omega, and 120-\Omega$ setting) | V <sub>CCIO</sub> = 1.5, 1.35, 1.25         | -10 to +40           | -10 to +40 | -10 to +40 | %    |

<sup>(1)</sup> The bus-hold trip points are based on calculated input voltages from the JEDEC standard.

| Table 2–8. | OCT Calibration Accuracy Specifications for Arria V Devices— <i>Preliminary</i> (1) | (Part 2 of 2) |
|------------|-------------------------------------------------------------------------------------|---------------|

| Cumbal                                        | Description                                                                                  | Conditions (II)                             | Calibration Accuracy |            |            |      |
|-----------------------------------------------|----------------------------------------------------------------------------------------------|---------------------------------------------|----------------------|------------|------------|------|
| Symbol                                        | Description                                                                                  | Conditions (V)                              | C4                   | C5, I5     | C6         | Unit |
| 60- $\Omega$ and 120- $\Omega$ R <sub>T</sub> | Internal parallel termination with calibration $(60-\Omega)$ and $120-\Omega$ setting)       | V <sub>CCIO</sub> = 1.2                     | -10 to +40           | -10 to +40 | -10 to +40 | %    |
| 25-Ω R <sub>S_left_shift</sub>                | Internal left shift series termination with calibration (25-\Omega R_{S_left_shift} setting) | V <sub>CCIO</sub> = 3.0, 2.5, 1.8, 1.5, 1.2 | ±15                  | ±15        | ±15        | %    |

#### Note to Table 2-8:

(1) OCT calibration accuracy is valid at the time of calibration only.

Calibration accuracy for the calibrated on-chip series termination ( $R_S$  OCT) and on-chip parallel termination ( $R_T$  OCT) are applicable at the moment of calibration. When process, voltage, and temperature (PVT) conditions change after calibration, the tolerance may change.

Table 2–9 lists the Arria V OCT without calibration resistance tolerance to PVT changes.

Table 2-9. OCT Without Calibration Resistance Tolerance Specifications for Arria V Devices—Preliminary

| Ohal                 | Description                                                            | Oanditions (II)                 | Resis | Unit   |     |       |
|----------------------|------------------------------------------------------------------------|---------------------------------|-------|--------|-----|-------|
| Symbol               | Description                                                            | Conditions (V)                  | C4    | C5, I5 | C6  | UIIIL |
| 25-Ω R <sub>S</sub>  | Internal series termination without calibration (25- $\Omega$ setting) | V <sub>CC10</sub> = 3.0 and 2.5 | ±30   | ±40    | ±40 | %     |
| 25-Ω R <sub>S</sub>  | Internal series termination without calibration (25- $\Omega$ setting) | V <sub>CCIO</sub> = 1.8 and 1.5 | ±30   | ±40    | ±40 | %     |
| 25-Ω R <sub>S</sub>  | Internal series termination without calibration (25- $\Omega$ setting) | V <sub>CCIO</sub> = 1.2         | ±35   | ±50    | ±50 | %     |
| 50-Ω R <sub>S</sub>  | Internal series termination without calibration (50- $\Omega$ setting) | V <sub>CCIO</sub> = 3.0 and 2.5 | ±30   | ±40    | ±40 | %     |
| 50-Ω R <sub>S</sub>  | Internal series termination without calibration (50- $\Omega$ setting) | V <sub>CCIO</sub> = 1.8 and 1.5 | ±30   | ±40    | ±40 | %     |
| 50-Ω R <sub>S</sub>  | Internal series termination without calibration (50- $\Omega$ setting) | V <sub>CCIO</sub> = 1.2         | ±35   | ±50    | ±50 | %     |
| 100-Ω R <sub>D</sub> | Internal differential termination (100-Ω setting)                      | V <sub>CCIO</sub> = 2.5         | ±25   | TBD    | TBD | %     |

OCT calibration is automatically performed at power up for OCT-enabled I/Os. Table 2–10 lists OCT variation with temperature and voltage after power-up calibration. Use Table 2–10 to determine the OCT variation after power-up calibration and Equation 2–1 to determine the OCT variation without recalibration.

#### Equation 2–1. OCT Variation Without Recalibration—Preliminary (1), (2), (3), (4), (5), (6)

$$R_{OCT} = R_{SCAL} \Big( 1 + \langle \frac{dR}{dT} \times \Delta T \rangle \pm \langle \frac{dR}{dV} \times \Delta V \rangle \Big)$$

#### Notes to Equation 2-1:

- (1) The  $R_{OCT}$  value calculated from Equation 2–1 shows the range of OCT resistance with the variation of temperature and  $V_{CCIO}$ .
- (2) R<sub>SCAL</sub> is the OCT resistance value at power-up.
- (3)  $\Delta T$  is the variation of temperature with respect to the temperature at power up.
- (4)  $\Delta V$  is the variation of voltage with respect to the  $V_{CCIO}$  at power up.
- (5) dR/dT is the percentage change of R<sub>SCAL</sub> with temperature.
- (6) dR/dV is the percentage change of R<sub>SCAL</sub> with voltage.

Table 2–10 lists the OCT variation after the power-up calibration.

Table 2–10. OCT Variation after Power-Up Calibration for Arria V Devices—*Preliminary* (1)

| Symbol | Description                                        | V <sub>CCIO</sub> (V) | Value  | Unit |
|--------|----------------------------------------------------|-----------------------|--------|------|
|        |                                                    | 3.0                   | 0.0297 |      |
|        |                                                    | 2.5                   | 0.0344 |      |
| dR/dV  | OCT variation of voltage without recalibration     | 1.8                   | 0.0499 | %/mV |
|        | Todanstation                                       | 1.5                   | 0.0744 |      |
|        |                                                    | 1.2                   | 0.1241 |      |
|        |                                                    | 3.0                   | 0.189  |      |
|        |                                                    | 2.5                   | 0.208  |      |
| dR/dT  | OCT variation of temperature without recalibration | 1.8                   | 0.266  | %/°C |
|        | Todansiation                                       | 1.5                   | 0.273  |      |
|        |                                                    | 1.2                   | 0.317  |      |

#### Note to Table 2-10:

(1) Valid for a  $V_{CCIO}$  range of  $\pm 5\%$  and temperature range of 0° to 85°C.

#### **Pin Capacitance**

Table 2–11 lists the Arria V pin capacitance.

Table 2–11. Pin Capacitance for Arria V Devices

| Symbol             | Description                                                  | Value | Unit |
|--------------------|--------------------------------------------------------------|-------|------|
| C <sub>IOTB</sub>  | Input capacitance on top/bottom I/O pins                     | 5.5   | pF   |
| C <sub>IOLR</sub>  | Input capacitance on left/right I/O pins                     | 5.5   | pF   |
| C <sub>OUTFB</sub> | Input capacitance on dual-purpose clock output/feedback pins | 5.5   | pF   |

### **Hot Socketing**

Table 2–12 lists the hot socketing specifications for Arria V devices.

Table 2–12. Hot Socketing Specifications for Arria V Devices—Preliminary

| Symbol                    | Description                                     | Maximum             |
|---------------------------|-------------------------------------------------|---------------------|
| I <sub>IOPIN (DC)</sub>   | DC current per I/O pin                          | 300 μΑ              |
| I <sub>IOPIN (AC)</sub>   | AC current per I/O pin                          | 8 mA <sup>(1)</sup> |
| I <sub>XCVR-TX (DC)</sub> | DC current per transceiver transmitter (TX) pin | 100 mA              |
| I <sub>XCVR-RX (DC)</sub> | DC current per transceiver receiver (RX) pin    | 50 mA               |

#### Note to Table 2-12:

### **Internal Weak Pull-Up Resistor**

Table 2–13 lists the weak pull-up resistor values for Arria V devices.

Table 2–13. Internal Weak Pull-Up Resistor Values for Arria V Devices—Preliminary (1), (2)

| Symbol          | Description                                                                                                         | Conditions (V) <sup>(3)</sup>                      | Value (4) | Unit |
|-----------------|---------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|-----------|------|
|                 |                                                                                                                     | $V_{CCIO} = 3.3 \pm 5\%$                           | 25        | kΩ   |
|                 |                                                                                                                     | $V_{CCIO} = 3.0 \pm 5\%$                           | 25        | kΩ   |
|                 |                                                                                                                     | $V_{CCIO} = 2.5 \pm 5\%$                           | 25        | kΩ   |
| D               | Value of the I/O pin pull-up resistor before and during configuration, as well as user mode if you have enabled the | V <sub>CCIO</sub> = 1.8 ±5%                        | 25<br>25  | kΩ   |
| R <sub>PU</sub> | programmable pull-up resistor option.                                                                               | V <sub>CCIO</sub> = 1.5 ±5%                        | 25        | kΩ   |
|                 |                                                                                                                     | V <sub>CCIO</sub> = 1.35 ±5%                       | 25        | kΩ   |
|                 |                                                                                                                     | V <sub>CCIO</sub> = 1.25 ±5%                       | 25        | kΩ   |
|                 |                                                                                                                     | $V_{CCIO} = 1.25 \pm 5\%$ $V_{CCIO} = 1.2 \pm 5\%$ |           | kΩ   |

### Notes to Table 2-13:

- (1) All I/O pins have an option to enable weak pull-up except the configuration, test, and JTAG pins.
- (2) The internal weak pull-down feature is only available for the JTAG TCK pin. The typical value for this internal weak pull-down resistor is approximately 25 k $\Omega$ .
- (3) Pin pull-up resistance values may be lower if an external source drives the pin higher than  $V_{CCIO}$ .
- (4) Valid with ±10% tolerances to cover changes over PVT.

<sup>(1)</sup> The I/O ramp rate is 10 ns or more. For ramp rates faster than 10 ns,  $|I_{IOPIN}| = C dv/dt$ , in which C is the I/O pin capacitance and dv/dt is the slew rate.

### I/O Standard Specifications

Table 2–14 through Table 2–19 list the input voltage ( $V_{IH}$  and  $V_{IL}$ ), output voltage ( $V_{OH}$  and  $V_{OL}$ ), and current drive characteristics ( $I_{OH}$  and  $I_{OL}$ ) for various I/O standards supported by Arria V devices. The I/O standards tables also list the Arria V device family I/O standard specifications. The  $V_{OL}$  and  $V_{OH}$  values are valid at the corresponding  $I_{OH}$  and  $I_{OL}$ , respectively.

For an explanation of terms used in Table 2–14 through Table 2–19, refer to "Glossary" on page 2–48.

Table 2–14. Single-Ended I/O Standards for Arria V Devices—Preliminary

| I/O Ctondord    | ,     | V <sub>CCIO</sub> (V | )     |      | V <sub>IL</sub> (V)      | V <sub>IH</sub> (\          | V)                      | V <sub>OL</sub> (V)      | V <sub>OH</sub> (V)      | I <sub>OL</sub> | I <sub>OH</sub> |
|-----------------|-------|----------------------|-------|------|--------------------------|-----------------------------|-------------------------|--------------------------|--------------------------|-----------------|-----------------|
| I/O Standard    | Min   | Тур                  | Max   | Min  | Max                      | Min                         | Max                     | Max                      | Min                      | (mĀ)            | (mA)            |
| 3.3-V LVTTL     | 3.135 | 3.3                  | 3.465 | -0.3 | 0.8                      | 1.7                         | 3.6                     | 0.45                     | 2.4                      | 4               | -4              |
| 3.3-V<br>LVCMOS | 3.135 | 3.3                  | 3.465 | -0.3 | 0.8                      | 1.7                         | 3.6                     | 0.2                      | V <sub>CCIO</sub> - 0.2  | 2               | -2              |
| 3.0-V LVTTL     | 2.85  | 3                    | 3.15  | -0.3 | 0.8                      | 1.7                         | 3.6                     | 0.4                      | 2.4                      | 2               | -2              |
| 3.0-V<br>LVCMOS | 2.85  | 3                    | 3.15  | -0.3 | 0.8                      | 1.7                         | 3.6                     | 0.2                      | V <sub>CCIO</sub> - 0.2  | 0.1             | -0.1            |
| 3.0-V PCI       | 2.85  | 3                    | 3.15  | _    | 0.3 x V <sub>CCIO</sub>  | 0.5 x V <sub>CCIO</sub>     | V <sub>CCIO</sub> + 0.3 | 0.1 x V <sub>CCIO</sub>  | 0.9 x V <sub>CCIO</sub>  | 1.5             | -0.5            |
| 3.0-V PCI-X     | 2.85  | 3                    | 3.15  | _    | 0.35 x V <sub>CCIO</sub> | 0.5 x V <sub>CCIO</sub>     | V <sub>CCIO</sub> + 0.3 | 0.1 x V <sub>CCIO</sub>  | 0.9 x V <sub>CCIO</sub>  | 1.5             | -0.5            |
| 2.5 V           | 2.375 | 2.5                  | 2.625 | -0.3 | 0.7                      | 1.7                         | 3.6                     | 0.4                      | 2                        | 1               | -1              |
| 1.8 V           | 1.71  | 1.8                  | 1.89  | -0.3 | 0.35 x V <sub>CCIO</sub> | 0.65 x<br>V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | 0.45                     | V <sub>CCIO</sub> - 0.45 | 2               | -2              |
| 1.5 V           | 1.425 | 1.5                  | 1.575 | -0.3 | 0.35 x V <sub>CCIO</sub> | 0.65 x<br>V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | 0.25 x V <sub>CCIO</sub> | 0.75 x V <sub>CCIO</sub> | 2               | -2              |
| 1.2 V           | 1.14  | 1.2                  | 1.26  | -0.3 | 0.35 x V <sub>CCIO</sub> | 0.65 x<br>V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | 0.25 x V <sub>CCIO</sub> | 0.75 x V <sub>CCIO</sub> | 2               | -2              |

Table 2–15. Single-Ended SSTL and HSTL I/O Reference Voltage Specifications for Arria V Devices—*Preliminary* (Part 1 of 2)

| I/O Standard            |       | V <sub>CCIO</sub> (V) |       |                          | V <sub>REF</sub> (V)    |                          | V <sub>TT</sub> (V)      |                         |                          |  |  |
|-------------------------|-------|-----------------------|-------|--------------------------|-------------------------|--------------------------|--------------------------|-------------------------|--------------------------|--|--|
| i/U Stanuaru            | Min   | Тур                   | Max   | Min                      | Тур                     | Max                      | Min                      | Тур                     | Max                      |  |  |
| SSTL-2<br>Class I, II   | 2.375 | 2.5                   | 2.625 | 0.49 x V <sub>CCIO</sub> | 0.5 x V <sub>CCIO</sub> | 0.51 x V <sub>CCIO</sub> | V <sub>REF</sub> – 0.04  | $V_{REF}$               | V <sub>REF</sub> + 0.04  |  |  |
| SSTL-18<br>Class I, II  | 1.71  | 1.8                   | 1.89  | 0.833                    | 0.9                     | 0.969                    | V <sub>REF</sub> – 0.04  | $V_{REF}$               | V <sub>REF</sub> + 0.04  |  |  |
| SSTL-15<br>Class I, II  | 1.425 | 1.5                   | 1.575 | 0.49 x V <sub>CCIO</sub> | 0.5 x V <sub>CCIO</sub> | 0.51 x V <sub>CCIO</sub> | 0.49 x V <sub>CCIO</sub> | 0.5 x V <sub>CCIO</sub> | 0.51 x V <sub>CCIO</sub> |  |  |
| SSTL 135<br>Class I, II | 1.283 | 1.35                  | 1.418 | 0.49 x V <sub>CCIO</sub> | 0.5 x V <sub>CCIO</sub> | 0.51 x V <sub>CCIO</sub> | 0.49 x V <sub>CCIO</sub> | 0.5 x V <sub>CCIO</sub> | 0.51 x V <sub>CCIO</sub> |  |  |
| SSTL 125<br>Class I, II | 1.19  | 1.25                  | 1.26  | 0.49 x V <sub>CCIO</sub> | 0.5 x V <sub>CCIO</sub> | 0.51 x V <sub>CCIO</sub> | 0.49 x V <sub>CCIO</sub> | 0.5 x V <sub>CCIO</sub> | 0.51 x V <sub>CCIO</sub> |  |  |

Table 2–15. Single-Ended SSTL and HSTL I/O Reference Voltage Specifications for Arria V Devices—*Preliminary* (Part 2 of 2)

| I/O Standard           |       | V <sub>CCIO</sub> (V) |       |                          | V <sub>REF</sub> (V)    |                          | V <sub>TT</sub> (V) |                      |     |  |
|------------------------|-------|-----------------------|-------|--------------------------|-------------------------|--------------------------|---------------------|----------------------|-----|--|
| i/U Stanuaru           | Min   | Тур                   | Max   | Min                      | Тур                     | Max                      | Min                 | Тур                  | Max |  |
| HSTL-18<br>Class I, II | 1.71  | 1.8                   | 1.89  | 0.85                     | 0.9                     | 0.95                     | _                   | V <sub>CCIO</sub> /2 | _   |  |
| HSTL-15<br>Class I, II | 1.425 | 1.5                   | 1.575 | 0.68                     | 0.75                    | 0.9                      | _                   | V <sub>CCIO</sub> /2 | _   |  |
| HSTL-12<br>Class I, II | 1.14  | 1.2                   | 1.26  | 0.47 x V <sub>CCIO</sub> | 0.5 x V <sub>CCIO</sub> | 0.53 x V <sub>CCIO</sub> | _                   | V <sub>CCIO</sub> /2 | _   |  |
| HSUL-12                | 1.14  | 1.2                   | 1.3   | 0.49 x V <sub>CCIO</sub> | 0.5 x V <sub>CCIO</sub> | 0.51 x V <sub>CCIO</sub> | _                   | _                    | _   |  |

Table 2–16. Single-Ended SSTL and HSTL I/O Standards Signal Specifications for Arria V Devices—*Preliminary* (Part 1 of 2)

| I/O Ctondord        | V <sub>IL(D(</sub> | ;) (V)                     | V <sub>IH(D(</sub>       | <sub>C)</sub> (V)        | V <sub>IL(AC)</sub> (V)     | V <sub>IH(AC)</sub> (V)  | V <sub>OL</sub> (V)      | V <sub>OH</sub> (V)      | I (mA)               | I (mA)               |
|---------------------|--------------------|----------------------------|--------------------------|--------------------------|-----------------------------|--------------------------|--------------------------|--------------------------|----------------------|----------------------|
| I/O Standard        | Min                | Max                        | Min                      | Max                      | Max                         | Min                      | Max                      | Min                      | I <sub>ol</sub> (mA) | I <sub>oh</sub> (mA) |
| SSTL-2<br>Class I   | -0.3               | V <sub>REF</sub><br>-0.15  | V <sub>REF</sub> + 0.15  | V <sub>CCIO</sub> + 0.3  | V <sub>REF</sub> – 0.31     | V <sub>REF</sub> + 0.31  | V <sub>TT</sub> - 0.608  | V <sub>TT</sub> + 0.608  | 8.1                  | -8.1                 |
| SSTL-2<br>Class II  | -0.3               | V <sub>REF</sub><br>-0.15  | V <sub>REF</sub> + 0.15  | V <sub>CCIO</sub> + 0.3  | V <sub>REF</sub> – 0.31     | V <sub>REF</sub> + 0.31  | V <sub>∏</sub> − 0.81    | V <sub>∏</sub> + 0.81    | 16.2                 | -16.2                |
| SSTL-18<br>Class I  | -0.3               | V <sub>REF</sub><br>-0.125 | V <sub>REF</sub> + 0.125 | V <sub>CCIO</sub> + 0.3  | V <sub>REF</sub> – 0.25     | V <sub>REF</sub> + 0.25  | V <sub>TT</sub> – 0.603  | V <sub>TT</sub> + 0.603  | 6.7                  | -6.7                 |
| SSTL-18<br>Class II | -0.3               | V <sub>REF</sub><br>-0.125 | V <sub>REF</sub> + 0.125 | V <sub>CCIO</sub> + 0.3  | V <sub>REF</sub> – 0.25     | V <sub>REF</sub> + 0.25  | 0.28                     | V <sub>CCIO</sub> -0.28  | 13.4                 | -13.4                |
| SSTL-15<br>Class I  | _                  | V <sub>REF</sub> – 0.1     | V <sub>REF</sub> + 0.1   | _                        | V <sub>REF</sub> –<br>0.175 | V <sub>REF</sub> + 0.175 | 0.2 x V <sub>CCIO</sub>  | 0.8 x V <sub>CCIO</sub>  | 8                    | -8                   |
| SSTL-15<br>Class II | _                  | V <sub>REF</sub> – 0.1     | V <sub>REF</sub> + 0.1   | _                        | V <sub>REF</sub> – 0.175    | V <sub>REF</sub> + 0.175 | 0.2 x V <sub>CCIO</sub>  | 0.8 x V <sub>CCIO</sub>  | 16                   | -16                  |
| SSTL 135            | _                  | V <sub>REF</sub> – 0.09    | V <sub>REF</sub> + 0.09  | _                        | V <sub>REF</sub> – 0.16     | V <sub>REF</sub> + 0.16  | TBD (1)                  | TBD (1)                  | TBD <sup>(1)</sup>   | TBD <sup>(1)</sup>   |
| SSTL 125            | _                  | V <sub>REF</sub> – 0.85    | V <sub>REF</sub> + 0.85  | _                        | V <sub>REF</sub> – 0.15     | V <sub>REF</sub> + 0.15  | TBD (1)                  | TBD (1)                  | TBD <sup>(1)</sup>   | TBD <sup>(1)</sup>   |
| HSTL-18<br>Class I  | _                  | V <sub>REF</sub><br>-0.1   | V <sub>REF</sub> + 0.1   | _                        | V <sub>REF</sub> – 0.2      | V <sub>REF</sub> + 0.2   | 0.4                      | V <sub>CCIO</sub> - 0.4  | 8                    | -8                   |
| HSTL-18<br>Class II | _                  | V <sub>REF</sub> – 0.1     | V <sub>REF</sub> + 0.1   | _                        | V <sub>REF</sub> – 0.2      | V <sub>REF</sub> + 0.2   | 0.4                      | V <sub>CCIO</sub> - 0.4  | 16                   | -16                  |
| HSTL-15<br>Class I  | _                  | V <sub>REF</sub> – 0.1     | V <sub>REF</sub> + 0.1   | _                        | V <sub>REF</sub> – 0.2      | V <sub>REF</sub> + 0.2   | 0.4                      | V <sub>CCIO</sub> - 0.4  | 8                    | -8                   |
| HSTL-15<br>Class II | _                  | V <sub>REF</sub> – 0.1     | V <sub>REF</sub> + 0.1   | _                        | V <sub>REF</sub> – 0.2      | V <sub>REF</sub> + 0.2   | 0.4                      | V <sub>CCIO</sub> -0.4   | 16                   | -16                  |
| HSTL-12<br>Class I  | -0.15              | V <sub>REF</sub> – 0.08    | V <sub>REF</sub> + 0.08  | V <sub>CCIO</sub> + 0.15 | V <sub>REF</sub> – 0.15     | V <sub>REF</sub> + 0.15  | 0.25 x V <sub>CCIO</sub> | 0.75 x V <sub>CCIO</sub> | 8                    | -8                   |
| HSTL-12<br>Class II | -0.15              | V <sub>REF</sub> – 0.08    | V <sub>REF</sub> + 0.08  | V <sub>CCIO</sub> + 0.15 | V <sub>REF</sub> –<br>0.15  | V <sub>REF</sub> + 0.15  | 0.25 x V <sub>CCIO</sub> | 0.75 x V <sub>CCIO</sub> | 16                   | -16                  |

Table 2–16. Single-Ended SSTL and HSTL I/O Standards Signal Specifications for Arria V Devices—*Preliminary* (Part 2 of 2)

| I/O Standard | V <sub>IL(DC</sub> | <sub>:)</sub> (V)       | V <sub>IH(D(</sub>      | <sub>:)</sub> (V) | V <sub>IL(AC)</sub> (V) | V <sub>IH(AC)</sub> (V) | V <sub>OL</sub> (V)     | V <sub>OH</sub> (V)     | I <sub>ol</sub> (mA)   | I (m/\)              |  |
|--------------|--------------------|-------------------------|-------------------------|-------------------|-------------------------|-------------------------|-------------------------|-------------------------|------------------------|----------------------|--|
| I/O Standard | Min                | Max                     | x Min Max               |                   | Max Min                 |                         | Max                     | Min                     | I <sub>Ol</sub> (IIIA) | I <sub>oh</sub> (mA) |  |
| HSUL-12      | _                  | V <sub>REF</sub> – 0.13 | V <sub>REF</sub> + 0.13 | _                 | V <sub>REF</sub> – 0.22 | V <sub>REF</sub> + 0.22 | 0.1 x V <sub>CCIO</sub> | 0.9 x V <sub>CCIO</sub> | TBD (1)                | TBD (1)              |  |

Note to Table 2-16:

(1) Pending silicon characterization.

Table 2-17. Differential SSTL I/O Standards for Arria V Devices—Preliminary

| 1/0                    | ,     | V <sub>CCIO</sub> (V) |       | V <sub>SWING</sub> | <sub>G(DC)</sub> (V)    |                                 | V <sub>X(AC)</sub> (V) |                                 | V <sub>SWING</sub> | <sub>(AC)</sub> (V)     | ١                              | / <sub>OX(AC)</sub> (V) |                              |
|------------------------|-------|-----------------------|-------|--------------------|-------------------------|---------------------------------|------------------------|---------------------------------|--------------------|-------------------------|--------------------------------|-------------------------|------------------------------|
| Standard               | Min   | Min Typ               |       | Min                | Max                     | Min Typ                         |                        | Max                             | Min                | Max                     | Min                            | Тур                     | Max                          |
| SSTL-2<br>Class I, II  | 2.375 | 2.5                   | 2.625 | 0.3                | V <sub>CCIO</sub> + 0.6 | V <sub>CCIO</sub> /2<br>- 0.2   | _                      | V <sub>CCIO</sub> /2<br>+ 0.2   | 0.62               | V <sub>CCIO</sub> + 0.6 | V <sub>CCIO</sub> /2 –<br>0.15 | _                       | V <sub>CCIO</sub> /2 + 0.15  |
| SSTL-18<br>Class I, II | 1.71  | 1.8                   | 1.89  | 0.25               | V <sub>CCIO</sub> + 0.6 | V <sub>CCIO</sub> /2<br>- 0.175 | _                      | V <sub>CCIO</sub> /2<br>+ 0.175 | 0.5                | V <sub>CCIO</sub> + 0.6 | V <sub>CCIO</sub> /2 – 0.125   | _                       | V <sub>CCIO</sub> /2 + 0.125 |
| SSTL-15<br>Class I, II | 1.425 | 1.5                   | 1.575 | 0.2                | -0.2                    | -0.15                           | _                      | 0.15                            | -0.35              | 0.35                    | _                              | V <sub>CCIO</sub> /2    | _                            |
| SSTL 135               | 1.283 | 1.35                  | 1.45  | 0.2                | -0.2                    | V <sub>REF</sub><br>- 0.135     | V <sub>CCIO</sub> /2   | V <sub>REF</sub> + 0.135        | TBD (1)            | TBD (1)                 | V <sub>REF</sub><br>-0.15      | _                       | V <sub>REF</sub><br>+ 0.15   |
| SSTL 125               | 1.19  | 1.25                  | 1.31  | TBD (1)            | _                       | TBD (1)                         | V <sub>CCIO</sub> /2   | TBD (1)                         | TBD (1)            |                         | TBD (1)                        | TBD (1)                 | TBD (1)                      |

Note to Table 2-17:

Table 2–18. Differential HSTL I/O Standards for Arria V Devices—*Preliminary* 

| I/O                    | 1     | V <sub>CCIO</sub> (V) | )     | V <sub>DIF(DC)</sub> (V) |                            | ١                                 |                            | V <sub>CM(DC)</sub> (V              | )       | V <sub>DIF(AC)</sub> (V) |                            |      |                             |
|------------------------|-------|-----------------------|-------|--------------------------|----------------------------|-----------------------------------|----------------------------|-------------------------------------|---------|--------------------------|----------------------------|------|-----------------------------|
| Standard               | Min   | Тур                   | Max   | Min                      | Max                        | Min                               | Тур                        | Max                                 | Min     | Тур                      | Max                        | Min  | Max                         |
| HSTL-18<br>Class I, II | 1.71  | 1.8                   | 1.89  | 0.2                      | _                          | 0.78                              | _                          | 1.12                                | 0.78    | _                        | 1.12                       | 0.4  | _                           |
| HSTL-15<br>Class I, II | 1.425 | 1.5                   | 1.575 | 0.2                      |                            | 0.68                              | _                          | 0.9                                 | 0.68    | _                        | 0.9                        | 0.4  | _                           |
| HSTL-12<br>Class I, II | 1.14  | 1.2                   | 1.26  | 0.16                     | V <sub>CCIO</sub><br>+ 0.3 | _                                 | 0.5 x<br>V <sub>CCIO</sub> | _                                   | 0.4 x V | 0.5 x V                  | 0.6 x<br>V <sub>CCIO</sub> | 0.3  | V <sub>CCIO</sub><br>+ 0.48 |
| HSUL-12                | 1.14  | 1.2                   | 1.3   | 0.26                     | 0.26                       | 0.5 x V <sub>CCIO</sub><br>- 0.12 | 0.5 x<br>V <sub>CCIO</sub> | 0.5 x<br>V <sub>CCIO</sub><br>+0.12 | 0.4 x V | 0.5 x V                  | 0.6 x<br>V <sub>CCIO</sub> | 0.44 | 0.44                        |

Table 2–19. Differential I/O Standard Specifications for Arria V Devices—*Preliminary* (1) (Part 1 of 2)

| I/O Standard | V <sub>CCIO</sub> (V) |     |     | V <sub>ID</sub> (mV) |           |     | V <sub>ICM(DC)</sub> (V) |     | V <sub>OD</sub> (V) <sup>(2)</sup> |     |     | V <sub>OCM</sub> (V) <sup>(2)</sup> |     |     |
|--------------|-----------------------|-----|-----|----------------------|-----------|-----|--------------------------|-----|------------------------------------|-----|-----|-------------------------------------|-----|-----|
|              | Min                   | Тур | Max | Min                  | Condition | Max | Min                      | Max | Min                                | Тур | Max | Min                                 | Тур | Max |
| PCML         |                       |     |     |                      |           |     | (3)                      |     |                                    |     |     |                                     |     |     |

<sup>(1)</sup> Pending silicon characterization.

|                    |       | -                    |            | •                    |                          |                          |      |                                    |       | •   |                                     | •     | -    |       |  |  |
|--------------------|-------|----------------------|------------|----------------------|--------------------------|--------------------------|------|------------------------------------|-------|-----|-------------------------------------|-------|------|-------|--|--|
| I/O Standard       | 1     | / <sub>CCIO</sub> (\ | <i>I</i> ) | V <sub>ID</sub> (mV) |                          | V <sub>ICM(DC)</sub> (V) |      | V <sub>OD</sub> (V) <sup>(2)</sup> |       |     | V <sub>OCM</sub> (V) <sup>(2)</sup> |       |      |       |  |  |
| i/U Stailuaru      | Min   | Тур                  | Max        | Min                  | Condition                | Max                      | Min  | Max                                | Min   | Тур | Max                                 | Min   | Тур  | Max   |  |  |
| 2.5 V LVDS         | 2.375 | 2.5                  | 2.625      | 100                  | V <sub>CM</sub> =        |                          | 0.05 | 1.8                                | 0.247 | _   | 0.6                                 | 1.125 | 1.25 | 1.375 |  |  |
| 2.5 V LVD3         | 2.373 | 2.5                  | 2.023      | 100                  | 1.25 V                   | _                        | 1.05 | 1.55                               | 0.247 | _   | 0.6                                 | 1.125 | 1.25 | 1.375 |  |  |
| RSDS (HIO)         | 2.375 | 2.5                  | 2.625      | 100                  | V <sub>CM</sub> = 1.25 V | _                        | 0.3  | 1.4                                | 0.1   | 0.2 | 0.6                                 | 0.5   | 1.2  | 1.4   |  |  |
| Mini-LVDS<br>(HIO) | 2.375 | 2.5                  | 2.625      | 200                  | _                        | 600                      | 0.4  | 1.325                              | 0.25  | _   | 0.6                                 | 1     | 1.2  | 1.4   |  |  |
| LVPECL             | 2.375 | 2.5                  | 2.625      | 300                  | _                        | _                        | 0.6  | 1.8                                | _     | _   | _                                   | _     | _    | _     |  |  |

Table 2–19. Differential I/O Standard Specifications for Arria V Devices—Preliminary (1) (Part 2 of 2)

#### Notes to Table 2-19:

- (1) The 1.4-V and 1.5-V PCML transceiver I/O standard specifications are described in "Transceiver Performance Specifications" on page 2–15.
- (2) RL range:  $90 \le RL \le 110 \Omega$ .
- (3) Transmitter, receiver, and input reference clock pins of high-speed transceivers use the **PCML** I/O standard. For transmitter, receiver, and reference clock I/O pin specifications, refer to Table 2–20 and Table 2–21.

## **Power Consumption**

Altera offers two ways to estimate power consumption for a design—the Excel-based Early Power Estimator (EPE) and the Quartus® II PowerPlay Power Analyzer feature.



You typically use the interactive Excel-based EPE before designing the FPGA to get a magnitude estimate of the device power. The Quartus II PowerPlay Power Analyzer provides better quality estimates based on the specifics of the design after you complete place-and-route. The PowerPlay Power Analyzer can apply a combination of user-entered, simulation-derived, and estimated signal activities that, when combined with detailed circuit models, yields very accurate power estimates.



For more information about power estimation tools, refer to the *PowerPlay Early Power Estimator User Guide* and the *PowerPlay Power Analysis* chapter in the *Quartus II Handbook*.

# **Switching Characteristics**

This section provides performance characteristics of Arria V core and periphery blocks for commercial grade devices.

These characteristics can be designated as Preliminary or Final.

- Preliminary characteristics are created using simulation results, process data, and other known parameters. The title of these tables show the designation as "Preliminary."
- Final numbers are based on actual silicon characterization and testing. The numbers reflect the actual performance of the device under worst-case silicon process, voltage, and junction temperature conditions. There are no preliminary designations on finalized tables.

# **Transceiver Performance Specifications**

This section describes transceiver performance specifications.

Table 2–20 and Table 2–21 list the Arria V transceiver specifications.

Table 2–20. Transceiver Specifications for Arria V GX Devices—*Preliminary* (1) (Part 1 of 3)

| Symbol/<br>Description                                                     | Conditions                                              |          | –4<br>Commerc<br>Speed Gra |           | –5<br>Commercial/Industrial<br>Speed Grade |                    |             | Con    | Unit                    |                   |     |
|----------------------------------------------------------------------------|---------------------------------------------------------|----------|----------------------------|-----------|--------------------------------------------|--------------------|-------------|--------|-------------------------|-------------------|-----|
| •                                                                          |                                                         | Min      | Тур                        | Max       | Min                                        | Тур                | Max         | Min    | Тур                     | Max               | ]   |
| Reference Clock                                                            |                                                         |          |                            |           |                                            |                    |             |        |                         |                   |     |
| Supported I/O<br>Standards                                                 | 1.2 V PCM                                               | L, 1.4 V | PCML, 1                    | I.5 V PCM | L, 2.5 V                                   | PCML, D            | ifferential | LVPECL | . <sup>(2)</sup> , HCSI | _, and <b>LVD</b> | S   |
| Input frequency from REFCLK input pins                                     | _                                                       | 27       | _                          | 710       | 27                                         | _                  | 710         | 27     | _                       | 710               | MHz |
| Duty cycle                                                                 | _                                                       | 45       | _                          | 55        | 45                                         |                    | 55          | 45     | _                       | 55                | %   |
| Peak-to-peak<br>differential input voltage                                 | _                                                       | 200      | _                          | 2000      | 200                                        | _                  | 2000        | 200    | _                       | 2000              | mV  |
| Spread-spectrum<br>modulating clock<br>frequency                           | PCI Express®<br>(PCIe®)                                 | 30       | _                          | 33        | 30                                         | _                  | 33          | 30     | _                       | 33                | kHz |
| Spread-spectrum<br>downspread                                              | PCle                                                    | _        | 0 to<br>-0.5%              | _         | _                                          | 0 to<br>-0.5%      | _           | _      | 0 to<br>-0.5%           | _                 |     |
| On-chip termination resistors                                              | _                                                       | _        | 100                        | _         | _                                          | 100                | _           | _      | 100                     | _                 | Ω   |
| V <sub>ICM</sub> (AC coupled)                                              | _                                                       |          | 1.1 (3)                    |           |                                            | 1.1 <sup>(3)</sup> |             |        | 1.1 (3)                 | )                 | V   |
| V <sub>ICM</sub> (DC coupled)                                              | HCSL I/O<br>standard for the<br>PCIe reference<br>clock | 250      | _                          | 550       | 250                                        | _                  | 550         | 250    | _                       | 550               | mV  |
| R <sub>REF</sub>                                                           | _                                                       | _        | 2000<br>±1%                | _         | _                                          | 2000<br>±1%        | _           | _      | 2000<br>±1%             | _                 | Ω   |
| Transceiver Clocks                                                         |                                                         |          |                            |           |                                            |                    |             |        |                         |                   |     |
| fixedclk clock frequency                                                   | PCIe<br>Receiver Detect                                 | _        | 125                        | _         | _                                          | 125                | _           | _      | 125                     | _                 | MHz |
| Avalon®-Memory-<br>Mapped (Avalon-MM)<br>PHY management clock<br>frequency |                                                         |          |                            |           | < 150                                      |                    |             | •      |                         |                   | MHz |

Table 2–20. Transceiver Specifications for Arria V GX Devices—*Preliminary* (1) (Part 2 of 3)

| Symbol/<br>Description                                                                                          | Conditions                                                  |      | –4<br>Commerc<br>Speed Gra |           |           | –5<br>nercial/In<br>Speed Gra |            | Con     | Unit |      |      |
|-----------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|------|----------------------------|-----------|-----------|-------------------------------|------------|---------|------|------|------|
|                                                                                                                 |                                                             | Min  | Тур                        | Max       | Min       | Тур                           | Max        | Min     | Тур  | Max  | 1    |
| Receiver                                                                                                        |                                                             | •    |                            | •         | •         | •                             | •          | •       | •    | •    | •    |
| Supported I/O<br>Standards                                                                                      |                                                             |      | 1.5                        | V PCML,   | 2.5 V PC  | ML, LVP                       | ECL, and L | VDS     |      |      |      |
| Data rate                                                                                                       | _                                                           | 611  | _                          | 6553      | 611       | _                             | 6553       | 611     | _    | 3125 | Mbps |
| Absolute V <sub>MAX</sub> for a receiver pin <sup>(4)</sup>                                                     | _                                                           | _    | _                          | 1.2       | _         | _                             | 1.2        | _       | _    | 1.2  | V    |
| Absolute V <sub>MIN</sub> for a receiver pin                                                                    | _                                                           | -0.4 | _                          | _         | -0.4      | _                             | _          | -0.4    | _    | _    | V    |
| Maximum peak-to-peak<br>differential input voltage<br>V <sub>ID</sub> (diff p-p) before<br>device configuration | _                                                           | _    | _                          | 1.6       | _         | _                             | 1.6        | _       | _    | 1.6  | V    |
| Maximum peak-to-peak<br>differential input voltage<br>V <sub>ID</sub> (diff p-p) after<br>device configuration  | _                                                           | _    | _                          | 2.2       | _         | _                             | 2.2        | _       | _    | 2.2  | V    |
| Minimum differential<br>eye opening at the<br>receiver serial input<br>pins (5)                                 | _                                                           | 85   | _                          | _         | 85        | _                             | _          | 85      | _    | _    | mV   |
|                                                                                                                 | 85- $\Omega$ setting                                        | _    | 85                         | _         | _         | 85                            | _          | _       | 85   | _    | Ω    |
| Differential on-chip                                                                                            | 100- $\Omega$ setting                                       | _    | 100                        | _         | _         | 100                           | _          | _       | 100  | _    | Ω    |
| termination resistors                                                                                           | 120-Ω setting                                               | _    | 120                        | _         | _         | 120                           | _          | _       | 120  | _    | Ω    |
|                                                                                                                 | 150- $\Omega$ setting                                       | _    | 150                        | _         |           | 150                           | _          | _       | 150  | _    | Ω    |
| Differential and common mode return loss                                                                        | PCIe (Gen1 and<br>Gen2), GIGE,<br>XAUI, SDI,<br>CPRI, OBSAI |      |                            |           |           | Complia                       | nt         |         |      |      | _    |
| Programmable ppm detector <sup>(6)</sup>                                                                        | _                                                           |      |                            | ±62.5, 10 | 0, 125, 2 | 200, 250,                     | 300, 500,  | and 100 | 0    |      | ppm  |
| Run Length                                                                                                      | _                                                           | _    | _                          | 200       | _         | _                             | 200        | _       | _    | 200  | UI   |
| Programmable equalization                                                                                       | _                                                           | _    | _                          | 4         | _         | _                             | 4          | _       | _    | 4    | dB   |
| Programmable DC gain                                                                                            | DC Gain Setting<br>= 0                                      | _    | 0                          | _         | _         | 0                             | _          | _       | 0    | _    | dB   |
| Frogrammable Do gam                                                                                             | DC Gain Setting<br>= 1                                      | _    | 3                          | _         | _         | 3                             | _          | _       | 3    | _    | dB   |

Table 2–20. Transceiver Specifications for Arria V GX Devices—*Preliminary* (1) (Part 3 of 3)

| Symbol/<br>Description                 | Conditions            |     | –4<br>Commercial<br>Speed Grade |        |       | –5<br>Commercial/Industrial<br>Speed Grade |        |     | –6<br>Commercial Speed<br>Grade |        |      |
|----------------------------------------|-----------------------|-----|---------------------------------|--------|-------|--------------------------------------------|--------|-----|---------------------------------|--------|------|
| •                                      |                       | Min | Тур                             | Max    | Min   | Тур                                        | Max    | Min | Тур                             | Max    |      |
| Transmitter                            |                       |     |                                 |        |       |                                            |        |     |                                 |        |      |
| Supported I/O<br>Standards             |                       |     |                                 |        | 1.5 V | PCML                                       |        |     |                                 |        |      |
| Data rate                              | _                     | 611 | _                               | 6553   | 611   | _                                          | 6553   | 611 | _                               | 3125   | Mbps |
| V <sub>OCM</sub>                       | _                     | _   | 650                             | _      | _     | 650                                        | _      | _   | 650                             | _      | mV   |
|                                        | 85- $\Omega$ setting  | _   | 85                              | _      | _     | 85                                         | _      | _   | 85                              | _      | Ω    |
| Differential on-chip                   | 100- $\Omega$ setting | _   | 100                             | _      | _     | 100                                        | _      | _   | 100                             | _      | Ω    |
| termination resistors                  | 120- $\Omega$ setting | _   | 120                             | _      | _     | 120                                        | _      | _   | 120                             | _      | Ω    |
|                                        | 150- $\Omega$ setting | _   | 150                             | _      | _     | 150                                        | _      | _   | 150                             | _      | Ω    |
| Rise time (7)                          | _                     | 30  | _                               | 160    | 30    | _                                          | 160    | 30  | _                               | 160    | ps   |
| Fall time (7)                          | _                     | 30  | _                               | 160    | 30    | _                                          | 160    | 30  | _                               | 160    | ps   |
| CMU PLL                                |                       |     |                                 |        |       |                                            |        |     |                                 |        |      |
| Supported data range                   | _                     | 611 | _                               | 6553   | 611   | _                                          | 6553   | 611 | _                               | 3125   | Mbps |
| Transceiver-FPGA Fabri                 | c Interface           |     |                                 |        |       |                                            |        |     |                                 |        |      |
| Interface speed (single-width mode)    | _                     | 25  | _                               | 187.50 | 25    | _                                          | 163.84 | 25  | _                               | 156.25 | MHz  |
| Interface speed<br>(double-width mode) | _                     | 25  | _                               | 163.84 | 25    | _                                          | 163.84 | 25  | _                               | 156.25 | MHz  |

### Notes to Table 2-20:

- (1) Speed grades shown in Table 2–20 refer to the Transceiver Speed Grade in the device ordering code. For more information about device ordering codes, refer to the Overview for Arria V Device Family chapter.
- (2) Differential LVPECL signal levels must comply to the minimum and maximum peak-to-peak differential input voltage specified in this table.
- (3) The reference clock common mode voltage is equal to the  $V_{CCR\ GXB}$  power supply level.
- (4) The device cannot tolerate prolonged operation at this absolute maximum.
- (5) The differential eye opening specification at the receiver input pins assumes that you have disabled the **Receiver Equalization** feature. If you enable the **Receiver Equalization** feature, the receiver circuitry can tolerate a lower minimum eye opening, depending on the equalization level.
- (6) The rate match FIFO supports only up to ±300 parts per million (ppm).
- (7) The Quartus II software automatically selects the appropriate slew rate depending on the configured data rate or functional mode.

Table 2–21. Transceiver Specifications for Arria V GT Devices—*Preliminary* (1) (Part 1 of 2)

| Symbol/<br>Description                                                                                 | Conditions                                     |             | –5<br>Industrial<br>Speed Grad |                 | Unit       |  |
|--------------------------------------------------------------------------------------------------------|------------------------------------------------|-------------|--------------------------------|-----------------|------------|--|
|                                                                                                        |                                                | Min         | Тур                            | Max             |            |  |
| Reference Clock                                                                                        |                                                |             |                                |                 |            |  |
| Supported I/O Standards                                                                                | 1.2 V PCML, 1.4 V PCML,                        |             | IL, 2.5 V PCM<br>and LVDS      | L, Differential | LVPECL (2) |  |
| Input frequency from REFCLK input pins                                                                 | _                                              | 27          | _                              | 710             | MHz        |  |
| Duty cycle                                                                                             | _                                              | 45          | _                              | 55              | %          |  |
| Peak-to-peak differential input voltage                                                                | _                                              | 200         | _                              | 2000            | mV         |  |
| Spread-spectrum modulating clock frequency                                                             | PCI Express® (PCIe®)                           | 30          | _                              | 33              | kHz        |  |
| Spread-spectrum downspread                                                                             | PCIe                                           | _           | 0 to<br>-0.5%                  | _               | _          |  |
| On-chip termination resistors                                                                          | _                                              | _           | 100                            | _               | Ω          |  |
| V <sub>ICM</sub> (AC coupled)                                                                          | _                                              |             | 1.1 (3)                        |                 | V          |  |
| V <sub>ICM</sub> (DC coupled)                                                                          | HCSL I/O standard for the PCIe reference clock | 250         | _                              | 550             | mV         |  |
| R <sub>REF</sub>                                                                                       | _                                              | _           | 2000 ±1%                       | _               | Ω          |  |
| Transceiver Clocks                                                                                     |                                                |             |                                |                 | I          |  |
| fixedclk clock frequency                                                                               | PCIe<br>Receiver Detect                        | _           | 125                            | _               | MHz        |  |
| Avalon-MM PHY management clock frequency                                                               |                                                | < 150       |                                |                 | MHz        |  |
| Receiver                                                                                               |                                                |             |                                |                 |            |  |
| Supported I/O Standards                                                                                | 1.5 V PCM                                      | IL, 2.5 V P | CML, LVPECL,                   | and LVDS        |            |  |
| Data rate (6-Gbps Transceiver)                                                                         | _                                              | 611         | _                              | 6375            | Mbps       |  |
| Data rate (10-Gbps transceiver)                                                                        | _                                              | 6.376       | 9.8304                         | 10.3125         | Gbps       |  |
| Absolute V <sub>MAX</sub> for a receiver pin <sup>(4)</sup>                                            | _                                              | _           | _                              | 1.2             | V          |  |
| Absolute V <sub>MIN</sub> for a receiver pin                                                           | _                                              | -0.4        | _                              | _               | V          |  |
| Maximum peak-to-peak differential input voltage V <sub>ID</sub> (diff p-p) before device configuration | _                                              | _           | _                              | 1.6             | V          |  |
| Maximum peak-to-peak differential input voltage V <sub>ID</sub> (diff p-p) after device configuration  | _                                              | _           | _                              | 2.2             | V          |  |
| Minimum differential eye opening at the receiver serial input pins $^{(5)}$                            | _                                              | 85          | _                              | _               | mV         |  |
|                                                                                                        | 85-Ω setting                                   |             | 85                             |                 | Ω          |  |
| Differential on this townships the wards a                                                             | 100-Ω setting                                  |             | 100                            |                 | Ω          |  |
| Differential on-chip termination resistors                                                             | 120-Ω setting                                  |             | 120                            |                 | Ω          |  |
|                                                                                                        | 150-Ω setting                                  |             | 150                            |                 | Ω          |  |

Arria V Device Handbook Volume 1: Device Overview and Datasheet

Table 2–21. Transceiver Specifications for Arria V GT Devices—Preliminary (1) (Part 2 of 2)

| Symbol/<br>Description                     | Conditions                                                    |           | –5<br>Industrial<br>Speed Grad |                | Unit |
|--------------------------------------------|---------------------------------------------------------------|-----------|--------------------------------|----------------|------|
|                                            |                                                               | Min       | Тур                            | Max            |      |
| Differential and common mode return loss   | PCIe (Gen1 and Gen2),<br>GIGE, XAUI, SDI, CPRI,<br>OBSAI, SFI |           | Complian                       | t              | _    |
| Programmable ppm detector (6)              | _                                                             | ±62.5, 10 | 0, 125, 200, 2<br>and 1000     | 250, 300, 500, | ppm  |
| Run Length                                 | _                                                             | _         | _                              | 200            | UI   |
| Programmable equalization                  | _                                                             | _         | _                              | 4              | dB   |
| Programmable DC gain                       | DC Gain Setting = 0                                           | _         | 0                              | _              | dB   |
| Frogrammable DC gam                        | DC Gain Setting = 1                                           | _         | 3                              | _              | dB   |
| Transmitter                                |                                                               |           |                                |                |      |
| Supported I/O Standards                    |                                                               | 1.5 \     | / PCML                         |                |      |
| Data rate (6-Gbps transceiver)             | _                                                             | 611       | _                              | 6375           | Mbps |
| Data rate (10-Gbps transceiver)            | _                                                             | 6.376     | 9.8304                         | 10.3125        | Gbps |
| V <sub>OCM</sub>                           | _                                                             | _         | 650                            | _              | mV   |
|                                            | 85-Ω setting                                                  | _         | 85                             | _              | Ω    |
| Differential on-chip termination resistors | 100- $\Omega$ setting                                         | _         | 100                            | _              | Ω    |
| Differential of emp termination resistors  | 120- $\Omega$ setting                                         | _         | 120                            | _              | Ω    |
|                                            | 150-Ω setting                                                 | _         | 150                            | _              | Ω    |
| Rise time (7)                              | _                                                             | 30        | _                              | 160            | ps   |
| Fall time (7)                              | _                                                             | 30        | _                              | 160            | ps   |
| CMU PLL                                    |                                                               |           |                                |                |      |
| Supported data range                       | _                                                             | 0.611     | _                              | 10.3125        | Gbps |
| Transceiver-FPGA Fabric Interface          |                                                               |           | •                              | •              |      |
| Interface speed (80-bit mode)              | _                                                             | 25        | _                              | 159.375        | MHz  |
| Interface speed (single-width mode)        | _                                                             | 25        | _                              | 156.25         | MHz  |
| Interface speed (double-width mode)        | _                                                             | 25        | _                              | 159.375        | MHz  |

#### Notes to Table 2-21:

- (1) Speed grades shown in Table 2–21 refer to the Transceiver Speed Grade in the device ordering code. For more information about device ordering codes, refer to the Overview for Arria V Device Family chapter.
- (2) Differential LVPECL signal levels must comply to the minimum and maximum peak-to-peak differential input voltage specified in this table.
- (3) The reference clock common mode voltage is equal to the  $V_{\text{CCR\_GXB}}$  power supply level.
- (4) The device cannot tolerate prolonged operation at this absolute maximum.
- (5) The differential eye opening specification at the receiver input pins assumes that you have disabled the **Receiver Equalization** feature. If you enable the **Receiver Equalization** feature, the receiver circuitry can tolerate a lower minimum eye opening, depending on the equalization level.
- (6) The rate match FIFO supports only up to ±300 ppm.
- (7) The Quartus II software automatically selects the appropriate slew rate depending on the configured data rate or functional mode.

Table 2–22 and Table 2–23 list the transceiver block jitter specification for Arria V devices.

Table 2–22. Transceiver Block Jitter Specification for Arria V GX Devices—*Preliminary* (Part 1 of 4)

| Symbol/<br>Description                                                 | Conditions                                               | Comr | –4<br>nercial S<br>Grade | Speed | –5<br>Commercial/<br>Industrial Speed<br>Grade |        |       | Comr | Unit   |       |    |
|------------------------------------------------------------------------|----------------------------------------------------------|------|--------------------------|-------|------------------------------------------------|--------|-------|------|--------|-------|----|
|                                                                        |                                                          | Min  | Тур                      | Max   | Min                                            | Тур    | Max   | Min  | Тур    | Max   |    |
| CPRI Transmit Ji                                                       | itter Generation <sup>(1)</sup>                          |      |                          |       |                                                |        |       |      |        |       |    |
|                                                                        | E.6.HV, E.12.HV<br>Pattern = CJPAT                       | _    | _                        | 0.279 | _                                              | _      | 0.279 | _    | _      | 0.279 | UI |
| Total Jitter                                                           | E.6.LV, E.12.LV, E.24.LV,<br>E.30.LV                     | _    | _                        | 0.35  | _                                              | _      | 0.35  | _    | _      | 0.35  | UI |
|                                                                        | Pattern = CJTPAT                                         |      |                          |       |                                                |        |       |      |        |       |    |
| Determeinistis                                                         | E.6.HV, E.12.HV<br>Pattern = CJPAT                       | _    | _                        | 0.14  | _                                              | _      | 0.14  | _    | _      | 0.14  | UI |
| Deterministic<br>Jitter                                                | E.6.LV, E.12.LV, E.24.LV,<br>E.30.LV                     | _    | _                        | 0.17  | _                                              | _      | 0.17  | _    | _      | 0.17  | UI |
|                                                                        | Pattern = CJTPAT                                         |      |                          |       |                                                |        |       |      |        |       |    |
| <b>CPRI Receiver J</b>                                                 | itter Tolerance <sup>(1)</sup>                           |      |                          |       |                                                |        |       |      |        |       |    |
| Total jitter                                                           | E.6.HV, E.12.HV                                          |      | > 0.66                   |       |                                                | > 0.66 |       |      | > 0.66 |       | UI |
| tolerance                                                              | Pattern = CJPAT                                          |      | > 0.00                   |       |                                                | > 0.00 |       |      | > 0.00 |       | UI |
| Deterministic<br>jitter tolerance                                      | E.6.HV, E.12.HV<br>Pattern = CJPAT                       |      | > 0.4                    |       |                                                | > 0.4  |       |      | > 0.4  |       | UI |
| Total jitter<br>tolerance                                              | E.6.LV, E.12.LV, E.24.LV,<br>E.30.LV                     |      | > 0.65                   |       |                                                | > 0.65 |       |      | > 0.65 |       | UI |
| toloranoo                                                              | Pattern = CJTPAT                                         |      |                          |       |                                                |        |       |      |        |       |    |
| Deterministic<br>jitter tolerance                                      | E.6.LV, E.12.LV, E.24.LV,<br>E.30.LV<br>Pattern = CJTPAT |      | > 0.37                   |       |                                                | > 0.37 |       |      | > 0.37 |       | UI |
| Combined deterministic and random                                      | E.6.LV, E.12.LV, E.24.LV,<br>E.30.LV                     |      | > 0.55                   |       |                                                | > 0.55 |       |      | > 0.55 |       | UI |
| jitter tolerance                                                       | Pattern = CJTPAT                                         |      |                          |       |                                                |        |       |      |        |       |    |
| OBSAI Transmit                                                         | Jitter Generation <sup>(2)</sup>                         | •    |                          |       |                                                |        |       |      |        |       |    |
| Total jitter at<br>768 Mbps,<br>1536 Mbps, and<br>3072 Mbps            | REFCLK = 153.6 MHz<br>Pattern = CJPAT                    | _    | _                        | 0.35  | _                                              | _      | 0.35  | _    | _      | 0.35  | UI |
| Deterministic<br>jitter at<br>768 Mbps,<br>1536 Mbps, and<br>3072 Mbps | REFCLK = 153.6 MHz<br>Pattern = CJPAT                    | _    | _                        | 0.17  | _                                              | _      | 0.17  | —    | _      | 0.17  | UI |

Table 2–22. Transceiver Block Jitter Specification for Arria V GX Devices—*Preliminary* (Part 2 of 4)

| Symbol/<br>Description                                                                                     | Conditions                                                    | Comr  | –4<br>nercial S<br>Grade | Speed | –5<br>Commercial/<br>Industrial Speed<br>Grade |        |         | Comr  | Unit   |     |    |
|------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|-------|--------------------------|-------|------------------------------------------------|--------|---------|-------|--------|-----|----|
|                                                                                                            |                                                               | Min   | Тур                      | Max   | Min                                            | Тур    | Max     | Min   | Тур    | Max |    |
| OBSAI Receiver                                                                                             | Jitter Tolerance <sup>(2)</sup>                               |       |                          |       |                                                |        |         |       |        |     |    |
| Deterministic<br>jitter tolerance<br>at 768 Mbps,<br>1536 Mbps, and<br>3072 Mbps                           | Pattern = CJPAT                                               |       | > 0.37                   |       |                                                | > 0.37 |         |       | > 0.37 |     | UI |
| Combined<br>deterministic<br>and random<br>jitter tolerance<br>at 768 Mbps,<br>1536 Mbps, and<br>3072 Mbps | Pattern = CJPAT                                               |       | > 0.55                   |       |                                                | > 0.55 |         |       | > 0.55 |     | UI |
| Sinusoidal Jitter                                                                                          | Jitter Frequency =<br>5.4 KHz<br>Pattern = CJPAT              |       | > 8.5                    |       |                                                | > 8.5  |         |       | > 8.5  |     | UI |
| tolerance at<br>768 Mbps                                                                                   | Jitter Frequency =<br>460 MHz to 20 MHz<br>Pattern = CJPAT    |       | > 0.1                    |       | > 0.1                                          |        |         | > 0.1 |        |     | UI |
| Sinusoidal Jitter                                                                                          | Jitter Frequency =<br>10.9 KHz<br>Pattern = CJPAT             |       | > 8.5                    |       |                                                | > 8.5  |         |       | > 8.5  |     | UI |
| tolerance at<br>1536 Mbps                                                                                  | Jitter Frequency =<br>921.6 MHz to 20 MHz<br>Pattern = CJPAT  |       | > 0.1                    |       | > 0.1 > 0.1                                    |        |         | UI    |        |     |    |
| Sinusoidal Jitter                                                                                          | Jitter Frequency =<br>21.8 KHz<br>Pattern = CJPAT             | > 8.5 |                          |       | > 8.5                                          |        | 5 > 8.5 |       |        | UI  |    |
| tolerance at<br>3072 Mbps                                                                                  | Jitter Frequency =<br>1843.2 MHz to 20 MHz<br>Pattern = CJPAT | > 0.1 |                          |       | > 0.1                                          |        |         |       | UI     |     |    |

Table 2–22. Transceiver Block Jitter Specification for Arria V GX Devices—*Preliminary* (Part 3 of 4)

| Symbol/<br>Description                                                        | Conditions                                                          | Comr    | –4<br>nercial (<br>Grade | Speed | –5<br>Commercial/<br>Industrial Speed<br>Grade |        |       | Comr | Unit   |       |          |
|-------------------------------------------------------------------------------|---------------------------------------------------------------------|---------|--------------------------|-------|------------------------------------------------|--------|-------|------|--------|-------|----------|
|                                                                               |                                                                     | Min     | Тур                      | Max   | Min                                            | Тур    | Max   | Min  | Тур    | Max   |          |
| Serial RapidIO®                                                               | (SRIO) Transmit Jitter Gen                                          | eration | (3)                      |       |                                                |        |       |      |        |       |          |
| Deterministic<br>jitter<br>(peak-to-peak)                                     | Data Rate = 1.25, 2.5,<br>3.125 Gbps<br>Pattern = CJPAT             | _       | _                        | 0.17  | _                                              | _      | 0.17  | _    | _      | 0.17  | UI       |
| Total jitter<br>(peak-to-peak)                                                | Data Rate = 1.25, 2.5,<br>3.125 Gbps<br>Pattern = CJPAT             | _       | _                        | 0.35  | _                                              | _      | 0.35  | _    | _      | 0.35  | UI       |
| SRIO Receiver Ji                                                              | tter Tolerance <sup>(3)</sup>                                       |         |                          |       |                                                |        | ı     |      |        | ı     | <u>I</u> |
| Deterministic<br>jitter tolerance<br>(peak-to-peak)                           | Data Rate = 1.25, 2.5,<br>3.125 Gbps<br>Pattern = CJPAT             |         | > 0.37                   |       |                                                | > 0.37 |       |      | > 0.37 |       | UI       |
| Combined<br>deterministic<br>and random<br>jitter tolerance<br>(peak-to-peak) | Data Rate = 1.25, 2.5,<br>3.125 Gbps<br>Pattern = CJPAT             |         | > 0.55                   |       |                                                | > 0.55 |       |      | > 0.55 |       | UI       |
|                                                                               | Jitter Frequency =<br>22.1 KHz Data Rate =<br>1.25, 2.5, 3.125 Gbps |         | > 8.5                    |       |                                                | > 8.5  |       |      | > 8.5  |       | UI       |
|                                                                               | Pattern = CJPAT  Jitter Frequency = 1.875 MHz                       |         |                          |       |                                                |        |       |      |        |       |          |
| Sinusoidal jitter<br>tolerance<br>(peak-to-peak)                              | Data Rate = 1.25, 2.5, 3.125 Gbps                                   |         | > 0.1                    |       |                                                | > 0.1  |       |      | > 0.1  |       | UI       |
| ,,                                                                            | Pattern = CJPAT  Jitter Frequency = 20 MHz                          |         |                          |       |                                                |        |       |      |        |       |          |
|                                                                               | Data Rate = 1.25, 2.5, 3.125 Gbps                                   |         | > 0.1                    |       |                                                | > 0.1  |       |      | > 0.1  |       | UI       |
|                                                                               | Pattern = CJPAT                                                     |         |                          |       |                                                |        |       |      |        |       |          |
| GIGE Transmit Ji                                                              | tter Generation <sup>(4)</sup>                                      |         |                          |       |                                                |        |       |      |        |       |          |
| Deterministic<br>jitter<br>(peak-to-peak)                                     | Pattern = CRPAT                                                     |         | _                        | 0.14  | _                                              | _      | 0.14  | _    |        | 0.14  | UI       |
| Total jitter<br>(peak-to-peak)                                                | Pattern = CRPAT                                                     | _       | _                        | 0.279 | _                                              | _      | 0.279 | _    | _      | 0.279 | UI       |

Table 2–22. Transceiver Block Jitter Specification for Arria V GX Devices—Preliminary (Part 4 of 4)

| Symbol/<br>Description                                                        | Conditions                               | -4<br>Commercial Speed<br>Grade |        |      |     | –5<br>ommerci<br>ostrial S <sub>l</sub><br>Grade |     | Comr | Unit   |     |    |
|-------------------------------------------------------------------------------|------------------------------------------|---------------------------------|--------|------|-----|--------------------------------------------------|-----|------|--------|-----|----|
|                                                                               |                                          | Min                             | Тур    | Max  | Min | Тур                                              | Max | Min  | Тур    | Max |    |
| GIGE Receiver J                                                               | itter Tolerance <sup>(4)</sup>           |                                 |        |      |     |                                                  |     |      |        |     |    |
| Deterministic<br>jitter tolerance<br>(peak-to-peak)                           | Pattern = CJPAT                          |                                 | > 0.4  |      |     | > 0.4                                            |     |      | > 0.4  |     | UI |
| Combined<br>deterministic<br>and random<br>jitter tolerance<br>(peak-to-peak) | Pattern = CJPAT                          |                                 | > 0.66 |      |     | > 0.66                                           |     |      | > 0.66 |     | UI |
| HiGig Transmit .                                                              | litter Generation <sup>(5)</sup>         |                                 |        |      |     |                                                  |     |      |        |     |    |
| Deterministic<br>jitter<br>(peak-to-peak)                                     | Data Rate = 3.75 Gbps<br>Pattern = CJPAT | _                               | _      | 0.17 | _   | _                                                | _   | _    | _      | _   | UI |
| Total jitter<br>(peak-to-peak)                                                | Data Rate = 3.75 Gbps<br>Pattern = CJPAT | _                               | _      | 0.35 | 1   | _                                                | _   | _    | _      | _   | UI |

#### Notes to Table 2-22:

- (1) The jitter numbers for CPRI are compliant to the CPRI Specification V3.0.
- (2) The jitter numbers for OBSAI are compliant to the OBSAI RP3 Specification V4.1.
- (3) The jitter numbers for SRIO are compliant to the RapidIO Specification 1.3.
- $(4) \quad \text{The jitter numbers for GIGE are compliant to the IEEE802.3-2002 Specification.}$
- (5) The jitter numbers for HiGig are compliant to the IEEE802.3ae-2002 Specification.

Table 2–23. Transceiver Block Jitter Specification for Arria V GT Devices—*Preliminary* (Part 1 of 3)

| Symbol/                               | Conditions                        | Indu     | –5<br>Istrial Speed ( | Grade | Unit   |
|---------------------------------------|-----------------------------------|----------|-----------------------|-------|--------|
| Description                           |                                   | Min      | Тур                   | Max   |        |
| SFI Transmit Jitter Generat           | ion <sup>(1)</sup>                | •        | •                     |       |        |
| Deterministic Jitter                  | Data Rate = 9.8304, 10.3125 Gbps  | _        | _                     | 0.1   | UI     |
| Total Jitter                          | Pattern = PRBS31                  | _        | _                     | 0.28  | UI     |
| SFI Receive Jitter Toleranc           | e <sup>(1)</sup>                  |          |                       |       |        |
| 99% Jitter Tolerance                  | Data Rate = 9.8304, 10.3125 Gbps  |          | >0.42                 |       | UI     |
| Total Jitter                          | Pattern = PRBS31                  |          | >0.70                 |       | UI     |
| CPRI Transmit Jitter Genera           | ation <sup>(2)</sup>              | <b>.</b> |                       |       |        |
|                                       | E.6.HV, E.12.HV                   |          |                       | 0.070 |        |
| Talal Pilas                           | Pattern = CJPAT                   | _        | _                     | 0.279 | _      |
| Total Jitter                          | E.6.LV, E.12.LV, E.24.LV, E.30.LV |          |                       | 0.05  |        |
|                                       | Pattern = CJTPAT                  | _        | _                     | 0.35  | _      |
|                                       | E.6.HV, E.12.HV                   |          |                       | 0.14  |        |
| Deterministic Jitter                  | Pattern = CJPAT                   |          |                       | 0.14  |        |
| Deterministic ditter                  | E.6.LV, E.12.LV, E.24.LV, E.30.LV | _        |                       | 0.17  |        |
|                                       | Pattern = CJTPAT                  |          |                       | 0.17  |        |
| CPRI Receive Jitter Genera            | tion <sup>(2)</sup>               |          |                       |       |        |
| Total jittar talaranga                | E.6.HV, E.12.HV                   |          | > 0.66                |       | > 0.66 |
| Total jitter tolerance                | Pattern = CJPAT                   |          | > 0.00                |       | > 0.00 |
| Deterministic jitter                  | E.6.HV, E.12.HV                   |          | > 0.4                 |       | > 0.4  |
| tolerance                             | Pattern = CJPAT                   |          | > 0.4                 |       | > 0.4  |
| Total jitter tolerance                | E.6.LV, E.12.LV, E.24.LV, E.30.LV |          | > 0.65                |       | > 0.65 |
| Total jittor toloranoo                | Pattern = CJTPAT                  |          | <i>&gt;</i> 0.00      |       | / 0.00 |
| Deterministic jitter                  | E.6.LV, E.12.LV, E.24.LV, E.30.LV |          | > 0.37                |       | > 0.37 |
| tolerance                             | Pattern = CJTPAT                  |          |                       |       | 7 0.01 |
| Combined deterministic                | E.6.LV, E.12.LV, E.24.LV, E.30.LV |          | > 0.55                |       | > 0.55 |
| and random jitter tolerance           | Pattern = CJTPAT                  |          |                       |       |        |
| <b>OBSAI Transmit Jitter Gene</b>     | ration <sup>(3)</sup>             |          |                       |       | •      |
| Total jitter at 768 Mbps,             | REFCLK = 153.6MHz                 |          |                       | 0.05  |        |
| 1536 Mbps, and<br>3072 Mbps           | Pattern = CJPAT                   |          |                       | 0.35  | _      |
| Deterministic jitter at               | REFCLK = 153.6MHz                 |          |                       |       |        |
| 768 Mbps, 1536 Mbps,<br>and 3072 Mbps | Pattern = CJPAT                   | _        | _                     | 0.17  | _      |

Table 2–23. Transceiver Block Jitter Specification for Arria V GT Devices—*Preliminary* (Part 2 of 3)

| Symbol/<br>Description                                                                            | Conditions                                                | Indu | –5<br>strial Speed ( | Grade | Unit   |      |    |
|---------------------------------------------------------------------------------------------------|-----------------------------------------------------------|------|----------------------|-------|--------|------|----|
| Description                                                                                       |                                                           | Min  | Тур                  | Max   |        |      |    |
| OBSAI Receiver Jitter Toler                                                                       | ance (3)                                                  |      |                      |       |        |      |    |
| Deterministic jitter<br>tolerance at 768 Mbps,<br>1536 Mbps, and<br>3072 Mbps                     | Pattern = CJPAT                                           |      | > 0.37               |       | > 0.37 |      |    |
| Combined deterministic<br>and random jitter tolerance<br>at 768 Mbps, 1536 Mbps,<br>and 3072 Mbps | Pattern = CJPAT                                           |      | > 0.55               |       | > 0.55 |      |    |
| Sinusoidal Jitter tolerance                                                                       | Jitter Frequency = 5.4 KHz<br>Pattern = CJPAT             |      | > 8.5                |       | > 8.5  |      |    |
| at 768 Mbps                                                                                       | Jitter Frequency = 460 MHz to 20 MHz<br>Pattern = CJPAT   |      | > 0.1                |       | > 0.1  |      |    |
| Sinusoidal Jitter tolerance                                                                       | Jitter Frequency = 10.9 KHz<br>Pattern = CJPAT            |      | > 8.5                |       | > 8.5  |      |    |
| at 1536 Mbps                                                                                      | Jitter Frequency = 921.6 MHz to 20 MHz<br>Pattern = CJPAT |      | > 0.1                |       | > 0.1  |      |    |
| Cinuanidal littar talarana                                                                        | Jitter Frequency = 21.8 KHz<br>Pattern = CJPAT            |      | > 8.5                |       | > 8.5  |      |    |
| Sinusoidal Jitter tolerance<br>at 3072 Mbps                                                       | Jitter Frequency = 1843.2 MHz to 20 MHz                   |      | > 0.1                |       | > 0.1  |      |    |
|                                                                                                   | Pattern = CJPAT                                           |      |                      |       |        |      |    |
| SRIO Transmit Jitter Genera                                                                       | ation <sup>(4)</sup>                                      |      |                      |       |        |      |    |
| Deterministic jitter<br>(peak-to-peak)                                                            | Data Rate = 1.25, 2.5, 3.125 Gbps<br>Pattern = CJPAT      | 0.17 |                      | —     |        | 0.17 | UI |
| Total jitter (peak-to-peak)                                                                       | Data Rate = 1.25, 2.5, 3.125 Gbps<br>Pattern = CJPAT      | _    | _                    | 0.35  | UI     |      |    |

Table 2–23. Transceiver Block Jitter Specification for Arria V GT Devices—*Preliminary* (Part 3 of 3)

| Symbol/                                                                 | Conditions                                                                       | Indu                             | –5<br>strial Speed ( | Grade | Unit |
|-------------------------------------------------------------------------|----------------------------------------------------------------------------------|----------------------------------|----------------------|-------|------|
| Description                                                             |                                                                                  | Min                              | Тур                  | Max   |      |
| SRIO Receiver Jitter Tolera                                             | nce <sup>(4)</sup>                                                               |                                  | <u>I</u>             | l .   |      |
| Deterministic jitter<br>tolerance (peak-to-peak)                        | Data Rate = 1.25, 2.5, 3.125 Gbps<br>Pattern = CJPAT                             |                                  |                      | UI    |      |
| Combined deterministic<br>and random jitter tolerance<br>(peak-to-peak) | Data Rate = 1.25, 2.5, 3.125 Gbps<br>Pattern = CJPAT                             | > 0.55                           |                      |       | UI   |
|                                                                         | Jitter Frequency = 22.1 KHz Data Rate = 1.25, 2.5, 3.125 Gbps Pattern = CJPAT    | > 8.5                            |                      |       | UI   |
| Sinusoidal jitter tolerance<br>(peak-to-peak)                           | Jitter Frequency = 1.875 MHz  Data Rate = 1.25, 2.5, 3.125 Gbps  Pattern = CJPAT | te = 1.25, 2.5, 3.125 Gbps > 0.1 |                      |       | UI   |
|                                                                         | Jitter Frequency = 20 MHz  Data Rate = 1.25, 2.5, 3.125 Gbps  Pattern = CJPAT    |                                  | UI                   |       |      |
| GIGE Transmit Jitter Genera                                             | ntion <sup>(5)</sup>                                                             |                                  |                      |       |      |
| Deterministic jitter<br>(peak-to-peak)                                  | Pattern = CRPAT                                                                  | _                                | _                    | 0.14  | UI   |
| Total jitter (peak-to-peak)                                             | Pattern = CRPAT                                                                  | _                                | _                    | 0.279 | UI   |
| GIGE Receiver Jitter Tolera                                             | nce <sup>(5)</sup>                                                               |                                  |                      |       |      |
| Deterministic jitter<br>tolerance (peak-to-peak)                        | Pattern = CJPAT                                                                  |                                  |                      | UI    |      |
| Combined deterministic and random jitter tolerance (peak-to-peak)       | andom jitter tolerance Pattern = CJPAT                                           |                                  | > 0.66               |       | UI   |
| HiGig Transmit Jitter Gener                                             | ation <sup>(6)</sup>                                                             |                                  |                      |       |      |
| Deterministic jitter<br>(peak-to-peak)                                  | Data Rate = 3.75 Gbps<br>Pattern = CJPAT                                         | — — 0.17                         |                      | UI    |      |
| Total jitter (peak-to-peak)                                             | Data Rate = 3.75 Gbps Pattern = CJPAT                                            |                                  | 0.35                 | UI    |      |

#### Notes to Table 2-23:

- (1) The jitter numbers for SFI are compliant to SFF-8431 Specification.
- (2) The jitter numbers for CPRI are compliant to the CPRI Specification V3.0.
- (3) The jitter numbers for OBSAI are compliant to the OBSAI RP3 Specification V4.1.
- (4) The jitter numbers for SRIO are compliant to the RapidIO Specification 1.3.
- (5) The jitter numbers for GIGE are compliant to the IEEE802.3-2002 Specification.
- (6) The jitter numbers for HiGig are compliant to the IEEE802.3ae-2002 Specification.

# **Core Performance Specifications**

This section describes the clock tree, phase-locked loop (PLL), digital signal processing (DSP), memory blocks and temperature sensing diode specifications.

### **Clock Tree Specifications**

Table 2–24 lists the clock tree specifications for Arria V devices.

Table 2–24. Clock Tree Performance for Arria V Devices—Preliminary

| Performance                     |                 |                     |                 |      |  |  |  |  |
|---------------------------------|-----------------|---------------------|-----------------|------|--|--|--|--|
| Symbol                          | -C4 Speed Grade | -C5, I5 Speed Grade | -C6 Speed Grade | Unit |  |  |  |  |
| Global clock and Regional clock | 625             | 625                 | 525             | MHz  |  |  |  |  |
| Peripheral clock                | 450             | 400                 | 350             | MHz  |  |  |  |  |

### **PLL Specifications**

Table 2–25 lists the Arria V PLL specifications when operating in both the commercial junction temperature range ( $0^{\circ}$  to  $85^{\circ}$ C) and the industrial junction temperature range ( $-40^{\circ}$  to  $100^{\circ}$ C).

Table 2–25. PLL Specifications for Arria V Devices—*Preliminary* (1) (Part 1 of 3)

| Symbol                   | Parameter                                                               | Min | Тур | Max                | Unit |
|--------------------------|-------------------------------------------------------------------------|-----|-----|--------------------|------|
|                          | Input clock frequency (–4 speed grade)                                  | 5   | _   | 670 <sup>(2)</sup> | MHz  |
| $f_{IN}$                 | Input clock frequency (–5 speed grade)                                  | 5   | _   | 622 <sup>(2)</sup> | MHz  |
|                          | Input clock frequency (–6 speed grade)                                  | 5   | _   | 500 <sup>(2)</sup> | MHz  |
| f <sub>INPFD</sub>       | Integer input clock frequency to the PFD                                | 5   | _   | 325                | MHz  |
| f <sub>FINPFD</sub>      | Fractional input clock frequency to the PFD                             | 50  | _   | TBD (1)            | MHz  |
|                          | PLL VCO operating range (-4 speed grade)                                | 600 | _   | 1600               | MHz  |
| $f_{\text{VCO}}$         | PLL VCO operating range (–5 speed grade)                                |     |     | 1400               | MHz  |
|                          | PLL VCO operating range (-6 speed grade)                                | 600 | _   | 1300               | MHz  |
| t <sub>EINDUTY</sub>     | Input clock or external feedback clock input duty cycle                 | 40  | _   | 60                 | %    |
|                          | Output frequency for internal global or regional clock (–4 speed grade) | _   | _   | 500 <sup>(3)</sup> | MHz  |
| $f_{OUT}$                | Output frequency for internal global or regional clock (–5 speed grade) |     | _   | 500 <sup>(3)</sup> | MHz  |
|                          | Output frequency for internal global or regional clock (–6 speed grade) | _   | _   | 400 <sup>(3)</sup> | MHz  |
|                          | Output frequency for external clock output (-4 speed grade)             | _   | _   | 670 <sup>(3)</sup> | MHz  |
| f <sub>OUT_EXT</sub>     | Output frequency for external clock output (-5 speed grade)             | _   | _   | 622 <sup>(3)</sup> | MHz  |
|                          | Output frequency for external clock output (-6 speed grade)             | _   | _   | 500 <sup>(3)</sup> | MHz  |
| t <sub>OUTDUTY</sub>     | Duty cycle for external clock output (when set to 50%)                  | 45  | 50  | 55                 | %    |
| t <sub>FCOMP</sub>       | External feedback clock compensation time                               | _   | _   | 10                 | ns   |
| t <sub>CONFIGPHASE</sub> | Time required to reconfigure phase shift                                | _   | _   | TBD (1)            | _    |
| t <sub>DYCONFIGCLK</sub> | Dynamic Configuration Clock                                             | _   | _   | 100                | MHz  |

Table 2–25. PLL Specifications for Arria V Devices—*Preliminary* (1) (Part 2 of 3)

| Symbol                                                                                                     | Parameter                                                                                                | Min | Тур | Max     | Unit      |
|------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|-----|-----|---------|-----------|
| t <sub>LOCK</sub>                                                                                          | Time required to lock from end-of-device configuration or deassertion of areset                          | _   | _   | 1       | ms        |
| t <sub>DLOCK</sub>                                                                                         | Time required to lock dynamically (after switchover or reconfiguring any non-post-scale counters/delays) | _   | _   | 1       | ms        |
|                                                                                                            | PLL closed-loop low bandwidth                                                                            |     | 0.3 | _       | MHz       |
| $f_{CLBW}$                                                                                                 | PLL closed-loop medium bandwidth                                                                         | _   | 1.5 | _       | MHz       |
|                                                                                                            | PLL closed-loop high bandwidth (8)                                                                       | _   | 4   | _       | MHz       |
| t <sub>PLL_PSERR</sub>                                                                                     | Accuracy of PLL phase shift                                                                              | _   | _   | ±50     | ps        |
| t <sub>ARESET</sub>                                                                                        | Minimum pulse width on the areset signal                                                                 | 10  | _   | _       | ns        |
|                                                                                                            | Input clock cycle-to-cycle jitter (F <sub>REF</sub> ≥ 100 MHz)                                           | _   | _   | 0.15    | UI (p-p)  |
| t <sub>INCCJ</sub> (4), (5)                                                                                | Input clock cycle-to-cycle jitter (F <sub>REF</sub> < 100 MHz)                                           | _   | _   | +750    | ps (p-p)  |
| . (6)                                                                                                      | Period jitter for dedicated clock output (F <sub>OUT</sub> ≥ 100 MHz)                                    |     | _   | TBD (1) | ps (p-p)  |
| t <sub>OUTPJ_DC</sub> (6)                                                                                  | Period jitter for dedicated clock output (F <sub>OUT</sub> < 100 MHz)                                    |     | _   | TBD (1) | mUI (p-p) |
| (6)                                                                                                        | Cycle-to-cycle jitter for dedicated clock output $(F_{OUT} \ge 100 \text{ MHz})$                         | _   | _   | TBD (1) | ps (p-p)  |
| t <sub>OUTCCJ_DC</sub> (6)  Cycle-to-cycle jitter for dedicated clock output  (F <sub>OUT</sub> < 100 MHz) |                                                                                                          | _   | _   | TBD (1) | mUI (p-p) |
| t <sub>OUTPJ_IO</sub> (6),                                                                                 | Period Jitter for clock output on the regular I/O $(F_{OUT} \ge 100 \text{ MHz})$                        | _   | _   | TBD (1) | ps (p-p)  |
| (9)                                                                                                        | Period Jitter for clock output on the regular I/O (F <sub>OUT</sub> < 100 MHz)                           | _   | _   | TBD (1) | mUI (p-p) |
| t <sub>outccj_io</sub> (6),                                                                                | Cycle-to-cycle jitter for clock output on the regular I/O ( $F_{OUT} \ge 100$ MHz)                       | _   | _   | TBD (1) | ps (p-p)  |
| (9)                                                                                                        | Cycle-to-cycle jitter for clock output on the regular I/O (F <sub>OUT</sub> < 100 MHz)                   | _   | _   | TBD (1) | mUI (p-p) |
| t <sub>OUTPJ_DC_F</sub>                                                                                    | Period jitter for dedicated clock output in fractional mode                                              | _   | _   | TBD (1) | _         |
| t <sub>OUTCCJ_DC_F</sub>                                                                                   | Cycle-to-cycle jitter for dedicated clock output in fractional mode                                      | _   | _   | TBD (1) | _         |
| t <sub>OUTPJ_IO_F</sub>                                                                                    | Period Jitter for clock output on the regular I/O in fractional mode                                     | _   | _   | TBD (1) | _         |
| t <sub>OUTCCJ_IO_F</sub>                                                                                   | Cycle-to-cycle jitter for clock output on the regular I/O in fractional mode                             | _   | _   | TBD (1) | _         |
| t <sub>CASC_OUTPJ_DC</sub>                                                                                 | Period jitter for dedicated clock output in cascaded PLLs ( $F_{OUT} \ge 100 \text{ MHz}$ )              | _   | _   | TBD (1) | ps (p-p)  |
| (6), (7)                                                                                                   | Period jitter for dedicated clock output in cascaded PLLs (F <sub>OUT</sub> < 100 MHz)                   | _   | _   | TBD (1) | mUI (p-p) |
| t <sub>DRIFT</sub>                                                                                         | Frequency drift after PFDENA is disabled for a duration of 100 μs                                        | _   | _   | ±10     | %         |

Table 2–25. PLL Specifications for Arria V Devices—*Preliminary* (1) (Part 3 of 3)

| Symbol             | Parameter                                                 |         | Тур     | Max     | Unit |
|--------------------|-----------------------------------------------------------|---------|---------|---------|------|
| dK <sub>BIT</sub>  | Bit number of Delta Sigma Modulator (DSM)                 | _       | 24      | _       | bits |
| k <sub>VALUE</sub> | Numerator of Fraction                                     | TBD (1) | 8388608 | TBD (1) | _    |
| f <sub>RES</sub>   | Resolution of VCO frequency (f <sub>INPFD</sub> =100 MHz) | _       | 5.96    |         | Hz   |

#### Notes to Table 2-25:

- (1) Pending silicon characterization.
- (2) This specification is limited in the Quartus II software by the I/O maximum frequency. The maximum I/O frequency is different for each I/O standard.
- (3) This specification is limited by the lower of the two: I/O  $f_{MAX}$  or  $F_{OUT}$  of the PLL.
- (4) A high input jitter directly affects the PLL output jitter. To have low PLL output clock jitter, you must provide a clean clock source < 120 ps.
- (5)  $F_{REF}$  is fIN/N when N = 1.
- (6) Peak-to-peak jitter with a probability level of 10<sup>-12</sup> (14 sigma, 99.9999999974404 % confidence level). The output jitter specification applies to the intrinsic jitter of the PLL, when an input jitter of 30 ps is applied. The external memory interface clock output jitter specifications use a different measurement method and are available in Table 2–33 on page 2–35.
- (7) The cascaded PLL specification is only applicable with the following conditions:
  - a. Upstream PLL: 0.59 MHz \le Upstream PLL BW < 1 MHz
  - b. Downstream PLL: Downstream PLL BW > 2 MHz
- (8) High bandwidth PLL settings are not supported in external feedback mode.
- (9) External memory interface clock output jitter specifications use a different measurement method, which are available in Table 2–33 on page 2–35.

### **DSP Block Specifications**

Table 2–26 lists the Arria V DSP block performance specifications.

Table 2–26. DSP Block Performance Specifications for Arria V Devices—Preliminary

|                                                   |                       | Performance               |                       |      |
|---------------------------------------------------|-----------------------|---------------------------|-----------------------|------|
| Mode                                              | -C4<br>Speed<br>Grade | -C5, I5<br>Speed<br>Grade | -C6<br>Speed<br>Grade | Unit |
| Modes using One DSP Block                         |                       |                           |                       |      |
| Independent 9 x 9 Multiplication                  | 370                   | 310                       | 220                   | MHz  |
| Independent 18 x 19 Multiplication                | 370                   | 310                       | 220                   | MHz  |
| Independent 18 x 18 Multiplication                | 370                   | 310                       | 220                   | MHz  |
| Independent 27 x 27 Multiplication                | 310                   | 250                       | 200                   | MHz  |
| Independent 18 x 25 Multiplication                | 370                   | 310                       | 220                   | MHz  |
| Independent 20 x 24 Multiplication                | 370                   | 310                       | 220                   | MHz  |
| Two 18 x 19 Multiplier Adder Mode                 | 370                   | 310                       | 220                   | MHz  |
| 18 x 18 Multiplier Added Summed with 36-bit Input | 370                   | 310                       | 220                   | MHz  |
| Modes using Two DSP Blocks                        | •                     |                           |                       |      |
| Complex 18 x 19 multiplication                    | 370                   | 310                       | 220                   | MHz  |
| Two 27 x 27 Multiplier Adder                      | 310                   | 250                       | 200                   | MHz  |
| Four 18 x 19 Multiplier Adder                     | 370                   | 310                       | 220                   | MHz  |

### **Memory Block Specifications**

Table 2–27 lists the Arria V memory block specifications.

Table 2–27. Memory Block Performance Specifications for Arria V Devices—Preliminary (1), (2)

|        |                                                                                                  | Resou | ces Used |                   | Performance          |                   |      |
|--------|--------------------------------------------------------------------------------------------------|-------|----------|-------------------|----------------------|-------------------|------|
| Memory | Mode                                                                                             | ALUTS | Memory   | C4<br>Speed Grade | C5,I5<br>Speed Grade | C6<br>Speed Grade | Unit |
|        | Single port, all supported widths                                                                | 0     | 1        | 500               | 450                  | 400               | MHz  |
| MLAB   | Simple dual-port, all supported widths                                                           | 0     | 1        | 500               | 450                  | 400               | MHz  |
| IVILAD | Simple dual-port with read and write at the same address                                         | 0     | 1        | 400               | 350                  | 300               | MHz  |
|        | ROM, all supported width                                                                         | _     | _        | 500               | 450                  | 400               | MHz  |
|        | Single-port, all supported widths                                                                | 0     | 1        | 400               | 350                  | 285               | MHz  |
|        | Simple dual-port, all supported widths                                                           | 0     | 1        | 400               | 350                  | 285               | MHz  |
| M10K   | Simple dual-port with the read-during-write option set to <b>Old Data</b> , all supported widths | 0     | 1        | 315               | 275                  | 240               | MHz  |
| Block  | True dual port, all supported widths                                                             | 0     | 1        | 400               | 350                  | 285               | MHz  |
|        | ROM, all supported widths                                                                        | 0     | 1        | 400               | 350                  | 285               | MHz  |
|        | Min Pulse Width (clock high time)                                                                | _     | _        | 1,275             | 1,360                | 1,445             | ps   |
|        | Min Pulse Width (clock low time)                                                                 | _     | _        | 850               | 1,060                | 1,175             | ps   |

#### Notes to Table 2-27:

### **Temperature Sensing Diode Specifications**

Table 2–28 lists the specifications for the Arria V internal temperature sensing diode.

Table 2–28. Internal Temperature Sensing Diode Specifications for Arria V Devices—Preliminary

| Temperature<br>Range | Accuracy | Offset<br>Calibrated<br>Option | Sampling Rate       | Conversion<br>Time | Resolution | Minimum Resolution with no<br>Missing Codes |
|----------------------|----------|--------------------------------|---------------------|--------------------|------------|---------------------------------------------|
| -40 to 100°C         | ±8°C     | No                             | Frequency:<br>1 MHz | < 100 ms           | 8 bits     | 8 bits                                      |

<sup>(1)</sup> To achieve the maximum memory block performance, use a memory block clock that comes through global clock routing from an on-chip PLL set to **50**% output duty cycle. Use the Quartus II software to report timing for this and other memory block clocking schemes.

<sup>(2)</sup> When you use the error detection cyclical redundancy check (CRC) feature, there is no degradation in  $f_{MAX}$ .

# **Periphery Performance**

This section describes periphery performance and the high-speed I/O and external memory interface.

I/O performance supports several system interfaces, such as the LVDS high-speed I/O interface, external memory interface, and the PCI/PCI-X bus interface. GPIO standards such as 3.3-, 2.5-, 1.8-, and 1.5-V **LVTTL/LVCMOS** are capable of a typical 167 MHz and 1.2 **LVCMOS** at 100 MHz interfacing frequency with a 10 pF load.



Actual achievable frequency depends on design- and system-specific factors. You must perform HSPICE/IBIS simulations based on your specific design and system setup to determine the maximum achievable frequency in your system.

### **High-Speed I/O Specification**

Table 2–29 lists high-speed I/O timing for Arria V devices.

Table 2–29. High-Speed I/O Specifications for Arria V Devices—*Preliminary* (1), (2), (3) (Part 1 of 3)

| Cumbal                                                                                       | Conditions                         | -4  | Speed | Grade              | {   | 5 Speed | Grade              | -6 Speed Grade |     |         | Unit |
|----------------------------------------------------------------------------------------------|------------------------------------|-----|-------|--------------------|-----|---------|--------------------|----------------|-----|---------|------|
| Symbol                                                                                       |                                    | Min | Тур   | Max                | Min | Тур     | Max                | Min            | Тур | Max     | Unit |
| f <sub>HSCLK_in</sub> (input<br>clock<br>frequency)<br>True<br>Differential<br>I/O Standards | Clock boost factor W = 1 to 40 (5) | 5   | _     | 625                | 5   | _       | 625                | 5              | _   | TBD     | MHz  |
| f <sub>HSCLK_in</sub> (input<br>clock<br>frequency)<br>Single Ended<br>I/O Standards         | Clock boost factor W = 1 to 40 (5) | 5   | _     | 625                | 5   | _       | 625                | 5              | _   | TBD     | MHz  |
| f <sub>HSCLK_in</sub> (input<br>clock<br>frequency)<br>Single Ended<br>I/O Standards         | Clock boost factor W = 1 to 40 (5) | 5   | _     | TBD                | 5   | _       | TBD                | 5              | _   | TBD     | MHz  |
| f <sub>HSCLK_OUT</sub><br>(output clock<br>frequency)                                        | _                                  | 5   | _     | 625 <sup>(6)</sup> | 5   | _       | 625 <sup>(6)</sup> | 5              | _   | TBD (6) | MHz  |

Table 2–29. High-Speed I/O Specifications for Arria V Devices—*Preliminary* (1), (2), (3) (Part 2 of 3)

| 0                                                                                                                    | 0                                                                                      | -4  | Speed | Grade | 7   | 5 Speed | Grade | -6  | Speed | Grade | Unit |
|----------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|-----|-------|-------|-----|---------|-------|-----|-------|-------|------|
| Symbol                                                                                                               | Conditions                                                                             | Min | Тур   | Max   | Min | Тур     | Max   | Min | Тур   | Max   | Unit |
| Transmitter                                                                                                          |                                                                                        |     |       |       |     |         |       |     |       |       |      |
| True                                                                                                                 | SERDES factor J = 3 to 10                                                              | (7) |       | 1250  | (7) | _       | 1250  | (7) |       | 1050  | Mbps |
| Differential<br>I/O Standards<br>- f <sub>HSDR</sub> (data<br>rate)                                                  | SERDES factor J = 1 to 2, Uses<br>DDR Registers                                        | (7) | _     | (7)   | (7) | _       | (7)   | (7) | _     | (7)   | Mbps |
| Emulated Differential I/O Standards with Three External Output Resistor Networks - f <sub>HSDR</sub> (data rate) (8) | SERDES factor J = 4 to 10                                                              | (7) | _     | TBD   | (7) | _       | TBD   | (7) | _     | TBD   | Mbps |
| t <sub>x Jitter</sub> - True<br>Differential                                                                         | Total Jitter for Data Rate,<br>600 Mbps - 1.25 Gbps                                    | _   | _     | 160   | _   | _       | 160   | _   | _     | 160   | ps   |
| I/O Standards                                                                                                        | Total Jitter for Data Rate,<br>< 600 Mbps                                              |     | _     | 0.1   | _   | _       | 0.1   | _   |       | 0.1   | UI   |
| t <sub>x Jitter</sub> -<br>Emulated                                                                                  | Total Jitter for Data Rate,<br>600 Mbps – 1.25 Gbps                                    | _   | _     | TBD   | _   | _       | TBD   | _   | _     | TBD   | ps   |
| Differential<br>I/O Standards<br>with Three<br>External<br>Output<br>Resistor<br>Network                             | Total Jitter for Data Rate<br>< 600 Mbps                                               | _   | _     | TBD   | _   | _       | TBD   | _   | _     | TBD   | UI   |
| t <sub>DUTY</sub>                                                                                                    | TX output clock duty cycle for both<br>True and Emulated Differential I/O<br>Standards | 45  | 50    | 55    | 45  | 50      | 55    | 45  | 50    | 55    | %    |
|                                                                                                                      | True Differential I/O Standards                                                        | _   | _     | 200   |     | _       | 200   | _   | _     | 200   | ps   |
| t <sub>RISE &amp;</sub> t <sub>FALL</sub>                                                                            | Emulated Differential I/O<br>Standards with Three External<br>Output Resistor Networks | _   | _     | 250   | _   | _       | 250   | _   | _     | 300   | ps   |
|                                                                                                                      | True Differential I/O Standards                                                        |     |       | 150   | _   | _       | 150   | _   |       | 150   | ps   |
| TCCS                                                                                                                 | Emulated Differential I/O<br>Standards                                                 | _   | _     | 300   | _   | _       | 300   | _   | _     | 300   | ps   |

Table 2–29. High-Speed I/O Specifications for Arria V Devices—*Preliminary* (1), (2), (3) (Part 3 of 3)

| Ob-al                                                                          | Conditions                                      | -4  | l Speed | Grade | -5 Speed Grade |     |       | −6 Speed Grade |     |       | 11!4     |
|--------------------------------------------------------------------------------|-------------------------------------------------|-----|---------|-------|----------------|-----|-------|----------------|-----|-------|----------|
| Symbol                                                                         | Conditions                                      | Min | Тур     | Max   | Min            | Тур | Max   | Min            | Тур | Max   | Unit     |
| Receiver                                                                       |                                                 |     |         |       |                |     |       |                |     |       |          |
| True<br>Differential<br>I/O Standards<br>- f <sub>HSDRDPA</sub><br>(data rate) | SERDES factor J = 3 to 10                       | _   | _       | 1250  | _              | _   | 1250  | _              | _   | 1050  | Mbps     |
| f (data                                                                        | SERDES factor J = 3 to 10                       | (7) | _       | (9)   | (7)            | _   | (9)   | (7)            | _   | (9)   | Mbps     |
| f <sub>HSDR</sub> (data<br>rate)                                               | SERDES factor J = 1 to 2, Uses<br>DDR Registers | (7) |         | (7)   | (7)            | _   | (7)   | (7)            |     | (7)   | Mbps     |
| DPA Mode                                                                       |                                                 |     |         |       |                |     |       |                |     |       |          |
| DPA run<br>length                                                              | _                                               | _   | _       | 10000 | _              | _   | 10000 | _              | _   | 10000 | UI       |
| Soft CDR mode                                                                  |                                                 |     |         |       |                |     |       |                |     |       |          |
| Soft-CDR ppm tolerance                                                         | _                                               | _   | _       | 300   | _              | _   | 300   | _              | _   | 300   | ±<br>ppm |
| Non DPA Mode                                                                   |                                                 |     |         |       |                |     |       |                |     |       |          |
| Sampling<br>Window                                                             | _                                               | _   |         | 300   | _              | _   | 300   |                | _   | 300   | ps       |

#### Notes to Table 2-29:

- (1) When J = 3 to 10, use the serializer/deserializer (SERDES) block.
- (2) When J = 1 or 2, bypass the SERDES block.
- (3) This applies to LVDS source synchronous mode only.
- (4) This applies to DPA and soft-CDR modes only.
- (5) Clock Boost Factor (W) is the ratio between the input data rate and the input clock rate.
- (6) This is achieved by using the LVDS clock network.
- (7) The minimum specification depends on the clock source (for example, the PLL and clock pin) and the clock routing resource (global, regional, or local) that you use. The I/O differential buffer and input register do not have a minimum toggle rate.
- (8) You must calculate the leftover timing margin in the receiver by performing link timing closure analysis. You must consider the board skew margin, transmitter channel-to-channel skew, and receiver sampling margin to determine the leftover timing margin.
- (9) You can estimate the achievable maximum data rate for non-DPA mode by performing link timing closure analysis. You must consider the board skew margin, transmitter delay margin, and receiver sampling margin to determine the maximum data rate supported.

Figure 2–1 shows the DPA lock time specifications with the DPA PLL calibration option enabled.

Figure 2-1. DPA Lock Time Specification with DPA PLL Calibration Enabled



Table 2–30 lists the DPA lock time specifications for Arria V devices.

Table 2–30. DPA Lock Time Specifications for Arria V Devices—Preliminary (1), (2), (3)

| Standard           | Training Pattern     | Number of Data<br>Transitions in One<br>Repetition of the<br>Training Pattern | Number of<br>Repetitions per 256<br>Data Transitions <sup>(4)</sup> | Maximum              |
|--------------------|----------------------|-------------------------------------------------------------------------------|---------------------------------------------------------------------|----------------------|
| SPI-4              | 00000000001111111111 | 2                                                                             | 128                                                                 | 640 data transitions |
| Parallel Rapid I/O | 00001111             | 2                                                                             | 128                                                                 | 640 data transitions |
| Parallel Napiu 1/0 | 10010000             | 4                                                                             | 64                                                                  | 640 data transitions |
| Miscellaneous      | 10101010             | 8                                                                             | 32                                                                  | 640 data transitions |
| IVIISCEIIAIIEOUS   | 01010101             | 8                                                                             | 32                                                                  | 640 data transitions |

#### Notes to Table 2-30:

- (1) The DPA lock time is for one channel.
- (2) One data transition is defined as a 0-to-1 or 1-to-0 transition.
- (3) The DPA lock time stated in this table applies to both commercial and industrial grades.
- (4) This is the number of repetitions for the stated training pattern to achieve the 256 data transitions.

Figure 2–2 shows the LVDS soft-CDR/DPA sinusoidal jitter tolerance specification for a data rate equal to 1.25 Gbps.

Figure 2-2. LVDS Soft-CDR/DPA Sinusoidal Jitter Tolerance Specification for a Data Rate Equal to 1.25 Gbps



Table 2–31 lists the LVDS soft-CDR/DPA sinusoidal jitter tolerance specification for a data rate equal to 1.25 Gbps.

Table 2-31. LVDS Soft-CDR/DPA Sinusoidal Jitter Mask Values for a Data Rate Equal to 1.25 Gbps—Preliminary

| Jitter Fre | Jitter Frequency (Hz) |        |  |
|------------|-----------------------|--------|--|
| F1         | 10,000                | 25.000 |  |
| F2         | 17,565                | 25.000 |  |
| F3         | 1,493,000             | 0.350  |  |
| F4         | 50,000,000            | 0.350  |  |

Figure 2–3 shows the LVDS soft-CDR/DPA sinusoidal jitter tolerance specification for a data rate less than 1.25 Gbps.

Figure 2-3. LVDS Soft-CDR/DPA Sinusoidal Jitter Tolerance Specification for a Data Rate Less than 1.25 Gbps



### **DQS Logic Block and Memory Output Clock Jitter Specifications**

Table 2–32 lists the DQS phase shift error for Arria V devices.

Table 2–32. DQS Phase Shift Error Specification for DLL-Delayed Clock ( $t_{DQS\_PSERR}$ ) for Arria V Devices—*Preliminary* (1), (2)

| Number of DQS Delay | –C4         | –C5, I5     | –C6         | Unit |
|---------------------|-------------|-------------|-------------|------|
| Buffer              | Speed Grade | Speed Grade | Speed Grade |      |
| 2                   | 57          | 58          | 74          | ps   |

#### Notes to Table 2-32:

- $(1) \quad \mbox{The numbers are preliminary pending silicon characterization}.$
- (2) This error specification is the absolute maximum and minimum error. For example, skew on two DQS delay buffers in a -4 speed grade is 58 ps or ±29 ps.

Table 2–33 lists the memory output clock jitter specifications for Arria V devices.

Table 2–33. Memory Output Clock Jitter Specification for Arria V Devices—*Preliminary* (1) (Part 1 of 2)

| Parameter                    | Clock<br>Network | Symbol                 | Speed           | 4<br>Grade | Speed | •    | Speed           | 6<br>Grade | Unit |
|------------------------------|------------------|------------------------|-----------------|------------|-------|------|-----------------|------------|------|
|                              | NELWUIK          |                        | Min             | Max        | Min   | Max  | Min             | Max        |      |
| Clock period jitter          | Regional         | t <sub>JIT(per)</sub>  | -50             | 50         | -55   | 55   | <del>-</del> 55 | 55         | ps   |
| Cycle-to-cycle period jitter | Regional         | t <sub>JIT(cc)</sub>   | -100            | 100        | -110  | 110  | -110            | 110        | ps   |
| Duty cycle jitter            | Regional         | t <sub>JIT(duty)</sub> | -50             | 50         | -82.5 | 82.5 | -82.5           | 82.5       | ps   |
| Clock period jitter          | Global           | t <sub>JIT(per)</sub>  | <del>-</del> 75 | 75         | -82.5 | 82.5 | -82.5           | 82.5       | ps   |
| Cycle-to-cycle period jitter | Global           | t <sub>JIT(cc)</sub>   | -150            | 150        | -165  | 165  | -165            | 165        | ps   |

Table 2–33. Memory Output Clock Jitter Specification for Arria V Devices—*Preliminary* (1) (Part 2 of 2)

| Parameter         | Clock<br>Network | Symbol                 | Speed | -   | Speed | •   | Speed | •   | Unit |
|-------------------|------------------|------------------------|-------|-----|-------|-----|-------|-----|------|
|                   | MCLWUIK          |                        | Min   | Max | Min   | Max | Min   | Max |      |
| Duty cycle jitter | Global           | t <sub>JIT(duty)</sub> | -75   | 75  | -90   | 90  | -90   | 90  | ps   |

#### Note to Table 2-33:

(1) The memory output clock jitter measurements are for 200 consecutive clock cycles, as specified in the JEDEC DDR2/DDR3 SDRAM standard.

### **OCT Calibration Block Specifications**

Table 2–34 lists the OCT calibration block specifications for Arria V devices.

Table 2-34. OCT Calibration Block Specifications for Arria V Devices—Preliminary

| Symbol                | Description                                                                                                                                               | Min | Тур  | Max | Unit   |
|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|--------|
| OCTUSRCLK             | Clock required by OCT calibration blocks                                                                                                                  | _   | _    | 20  | MHz    |
| T <sub>OCTCAL</sub>   | Number of OCTUSRCLK clock cycles required for R <sub>S</sub> OCT /R <sub>T</sub> OCT calibration                                                          | _   | 1000 | _   | Cycles |
| T <sub>OCTSHIFT</sub> | Number of OCTUSRCLK clock cycles required for OCT code to shift out                                                                                       | _   | 32   | _   | Cycles |
| T <sub>RS_RT</sub>    | Time required between the $\tt dyn\_term\_ctrl$ and oe signal transitions in a bidirectional I/O buffer to dynamically switch between R_S OCT and R_T OCT | _   | 2.5  | _   | ns     |

Figure 2–4 shows the  $T_{RS\_RT}$  for  $\texttt{dyn\_term\_ctrl}$  and oe signals.

Figure 2-4. Timing Diagram for dyn\_term\_ctrl and oe Signals



### **Duty Cycle Distortion (DCD) Specifications**

Table 2–35 lists the worst-case DCD for Arria V devices.

Table 2-35. Worst-Case DCD on Arria V I/O Pins—Preliminary

| Symbol            | -C4 Speed Grade |     | -C5,15 Speed<br>Grade |     | -C6 Speed<br>Grade |     | Unit |  |
|-------------------|-----------------|-----|-----------------------|-----|--------------------|-----|------|--|
|                   | Min             | Max | Min                   | Max | Min                | Max |      |  |
| Output Duty Cycle | 45              | 55  | 45                    | 55  | 45                 | 55  | %    |  |

# **Configuration Specification**

This section provides configuration specifications and timing for Arria V devices.

These characteristics can be designated as Preliminary or Final.

- Preliminary characteristics are created using simulation results, process data, and other known parameters. The title of these tables show the designation as "Preliminary."
- Final numbers are based on actual silicon characterization and testing. The numbers reflect the actual performance of the device under worst-case silicon process, voltage, and junction temperature conditions. There are no designations on finalized tables.

# **POR Specifications**

Table 2–36 lists the specifications for fast and standard POR for Arria V devices.

Table 2–36. Fast and Standard POR Delay Specification for Arria V Devices (1)

| POR Delay    | Minimum (ms) | Maximum (ms) |
|--------------|--------------|--------------|
| Fast (2)     | 4            | 12           |
| Standard (3) | 100          | 300          |

#### Notes to Table 2-36:

- (1) Select the POR delay based on the MSEL setting as described in the "Configuration Schemes for Arria V Devices" table in the Configuration, Design Security, and Remote System Upgrades in Arria V Devices chapter.
- (2) When the  ${\tt PORSEL}$  signal is **high**, the device is in fast POR delay.
- (3) When the PORSEL signal is low, the device is in standard POR delay.

# **JTAG Configuration Timing**

Table 2–37 lists the JTAG timing parameters and values for Arria V devices.

Table 2-37. JTAG Timing Parameters and Values for Arria V Devices—Preliminary

| Symbol                  | Description                              | Min | Max               | Unit |
|-------------------------|------------------------------------------|-----|-------------------|------|
| t <sub>JCP</sub>        | TCK clock period                         | 30  | _                 | ns   |
| t <sub>JCH</sub>        | TCK clock high time                      | 14  | _                 | ns   |
| t <sub>JCL</sub>        | TCK clock low time                       | 14  | _                 | ns   |
| t <sub>JPSU (TDI)</sub> | TDI JTAG port setup time                 | 1   | _                 | ns   |
| t <sub>JPSU (TMS)</sub> | TMS JTAG port setup time                 | 3   | _                 | ns   |
| t <sub>JPH</sub>        | JTAG port hold time                      | 5   | _                 | ns   |
| t <sub>JPCO</sub>       | JTAG port clock to output                | _   | 11 <sup>(1)</sup> | ns   |
| t <sub>JPZX</sub>       | JTAG port high impedance to valid output | _   | 14 (1)            | ns   |
| t <sub>JPXZ</sub>       | JTAG port valid output to high impedance | _   | 14 <sup>(1)</sup> | ns   |

#### Note to Table 2-37:

A 1-ns adder is required for each V<sub>CCIO</sub> voltage step down from 3.0 V. For example, t<sub>JPCO</sub> = 12 ns if V<sub>CCIO</sub> of the TDO I/O bank = 2.5 V, or 13 ns if it equals 1.8 V.

# **FPP Configuration Timing**

This section describes the fast passive parallel (FPP) configuration timing parameters for Arria V devices.

### DCLK-to-DATA[] Ratio (r) for FPP Configuration

FPP configuration requires a different DCLK-to-DATA[] ratio when you turn on encryption or the compression feature.

Table 2–38 lists the DCLK-to-DATA[] ratio for each combination.

Table 2–38. DCLK-to-DATA[] Ratio for Arria V Devices (1)

| Configuration Scheme | Encryption | Compression | DCLK-to-DATA[] ratio (r) |
|----------------------|------------|-------------|--------------------------|
|                      | Off        | Off         | 1                        |
| FPP (8-bit wide)     | On         | Off         | 1                        |
| TFF (0-bit wide)     | Off        | On          | 2                        |
|                      | On         | On          | 2                        |
|                      | Off        | Off         | 1                        |
| FPP (16-bit wide)    | On         | Off         | 2                        |
| TFF (10-bit wide)    | Off        | On          | 4                        |
|                      | On         | On          | 4                        |

#### Note to Table 2-38:

### FPP Configuration Timing when DCLK to DATA[] = 1

Figure 2–5 shows the timing waveform for a FPP configuration when using a MAX $^{\otimes}$  II device as an external host. This timing waveform shows timing when the DCLK-to-DATA[] ratio is 1.



When you enable decompression or the design security feature, the DCLK-to-DATA[] ratio varies for FPP x8 and FPP x16. For the respective DCLK-to-DATA[] ratio, refer to Table 2–38.

<sup>(1)</sup> Depending on the DCLK-to-DATA[] ratio, the host must send a DCLK frequency that is r times the DATA[] rate in byte per second (Bps) or word per second (Wps). For example, in FPP x16 where the r is 2, the DCLK frequency must be 2 times the DATA[] rate in Wps.

Figure 2–5. DCLK-to-DATA[] FPP Configuration Timing Waveform When the Ratio is 1 (1)



#### Notes to Figure 2-5:

- (1) The beginning of this waveform shows the device in user mode. In user mode, nconfig, nstatus, and conf\_done are at logic-high levels. When nconfig is pulled low, a reconfiguration cycle begins.
- (2) After power up, the Arria V device holds nSTATUS low for the time of the POR delay.
- (3) After power up, before and during configuration, CONF DONE is low.
- (4) Do not leave DCLK floating after configuration. You can drive it high or low, whichever is more convenient.
- (5) For FPP x16, use DATA [15..0]. For FPP x8, use DATA [7..0]. DATA [15..0] are available as a user I/O pin after configuration. The state of this pin depends on the dual-purpose pin settings.
- (6) To ensure a successful configuration, send the entire configuration data to the Arria V device. CONF\_DONE is released high when the Arria V device receives all the configuration data successfully. After CONF\_DONE goes high, send two additional falling edges on DCLK to begin initialization and enter user mode.
- (7) After the option bit to enable the INIT\_DONE pin is configured into the device, the INIT\_DONE goes low.

Table 2–39 lists the timing parameters for Arria V devices for FPP configuration when the DCLK-to-DATA[] ratio is 1.

Table 2–39. DCLK-to-DATA[] FPP Timing Parameters for Arria V Devices When the Ratio is 1—*Preliminary* (1)

| Symbol              | Parameter                                                 | Minimum                                                  | Maximum             | Unit   |
|---------------------|-----------------------------------------------------------|----------------------------------------------------------|---------------------|--------|
| t <sub>CF2CD</sub>  | nconfig low to conf_done low                              | _                                                        | 600                 | ns     |
| t <sub>CF2ST0</sub> | nconfig low to nstatus low                                | _                                                        | 600                 | ns     |
| t <sub>CFG</sub>    | nCONFIG low pulse width                                   | 2                                                        | _                   | μs     |
| t <sub>STATUS</sub> | nstatus low pulse width                                   | 268                                                      | 1506 <sup>(2)</sup> | μs     |
| t <sub>CF2ST1</sub> | nCONFIG high to nSTATUS high                              | _                                                        | 1506 <sup>(3)</sup> | μѕ     |
| t <sub>CF2CK</sub>  | nCONFIG high to first rising edge on DCLK                 | 1506                                                     | _                   | μѕ     |
| t <sub>ST2CK</sub>  | nstatus high to first rising edge of DCLK                 | 2                                                        | _                   | μѕ     |
| t <sub>DSU</sub>    | DATA[] setup time before rising edge on DCLK              | 5.5                                                      | _                   | ns     |
| t <sub>DH</sub>     | DATA[] hold time after rising edge on DCLK                | 0                                                        | _                   | ns     |
| t <sub>CH</sub>     | DCLK high time                                            | 0.45 x 1/f <sub>MAX</sub>                                | _                   | ns     |
| t <sub>CL</sub>     | DCLK low time                                             | 0.45 x 1/f <sub>MAX</sub>                                | _                   | ns     |
| t <sub>CLK</sub>    | DCLK period                                               | 1/f <sub>MAX</sub>                                       | _                   | ns     |
| f <sub>MAX</sub>    | DCLK frequency (FPP x8/ x16)                              | _                                                        | 125                 | MHz    |
| t <sub>R</sub>      | Input rise time                                           | _                                                        | 40                  | ns     |
| t <sub>F</sub>      | Input fall time                                           | _                                                        | 40                  | ns     |
| t <sub>CD2UM</sub>  | CONF_DONE high to user mode (4)                           | 175                                                      | 437                 | μs     |
| t <sub>CD2CU</sub>  | CONF_DONE high to CLKUSR enabled                          | 4 × maximum DCLK period                                  | _                   | _      |
| t <sub>CD2UMC</sub> | CONF_DONE high to user mode with CLKUSR option on         | t <sub>CD2CU</sub> + (T <sub>init</sub> x CLKUSR period) | _                   | _      |
| T <sub>init</sub>   | Number of clock cycles required for device initialization | 17,408                                                   | _                   | Cycles |

#### Notes to Table 2-39:

<sup>(1)</sup> Use these timing parameters when the DCLK-to-DATA[] ratio is 1. To find the DCLK-to-DATA[] ratio for your system, refer Table 2–38 on page 2–38.

<sup>(2)</sup> You can obtain this value if you do not delay configuration by extending the nconfig or the nstatus low pulse width.

<sup>(3)</sup> You can obtain this value if you do not delay configuration by externally holding the nSTATUS low.

<sup>(4)</sup> The minimum and maximum numbers apply only if you chose the internal oscillator as the clock source for initializing the device.

### FPP Configuration Timing when DCLK to DATA[] > 1

Figure 2–6 shows the timing waveform for a FPP configuration when using a MAX II device or microprocessor as an external host. This waveform shows timing when the DCLK-to-DATA[] ratio is more than 1.

Figure 2–6. FPP Configuration Timing Waveform When the DCLK-to-DATA[] Ratio is >1 (1), (2)



#### Notes to Figure 2-6:

- (1) To find the DCLK-to-DATA[] ratio for your system, refer Table 2–38 on page 2–38.
- (2) The beginning of this waveform shows the device in user mode. In user mode, nconfig, nstatus, and conf\_done are at logic high levels. When nconfig is pulled low, a reconfiguration cycle begins.
- (3) After power up, the Arria V device holds nSTATUS low for the time as specified by the POR delay.
- (4) After power up, before and during configuration, CONF\_DONE is low.
- (5) Do not leave DCLK floating after configuration. You can drive it high or low, whichever is more convenient.
- (6) "r" denotes the DCLK-to-DATA[] ratio. For the DCLK-to-DATA[] ratio based on the decompression and the design security feature enable settings, refer to Table 2–38 on page 2–38.
- (7) If needed, pause DCLK by holding it low. When DCLK restarts, the external host must provide data on the DATA [15..0] pins prior to sending the first DCLK rising edge.
- (8) To ensure a successful configuration, send the entire configuration data to the Arria V device. CONF\_DONE is released high after the Arria V device receives all the configuration data successfully. After CONF\_DONE goes high, send two additional falling edges on DCLK to begin initialization and enter user mode.
- (9) After the option bit to enable the <code>INIT\_DONE</code> pin is configured into the device, the <code>INIT\_DONE</code> goes low.

Table 2–40 lists the timing parameters for Arria V devices when the DCLK-to-DATA [] ratio is more than 1.

Table 2–40. DCLK-to-DATA[] FPP Timing Parameters for Arria V Devices When the Ratio is >1—Preliminary (1)

| Symbol              | Parameter                                                 | Minimum                                                  | Maximum             | Unit   |
|---------------------|-----------------------------------------------------------|----------------------------------------------------------|---------------------|--------|
| t <sub>CF2CD</sub>  | nconfig low to conf_done low                              | _                                                        | 600                 | ns     |
| t <sub>CF2ST0</sub> | nconfig low to nstatus low                                | _                                                        | 600                 | ns     |
| t <sub>CFG</sub>    | nCONFIG low pulse width                                   | 2                                                        | _                   | μs     |
| t <sub>STATUS</sub> | nstatus low pulse width                                   | 268                                                      | 1506 <sup>(2)</sup> | μs     |
| t <sub>CF2ST1</sub> | nCONFIG high to nSTATUS high                              | _                                                        | 1506 <sup>(3)</sup> | μs     |
| t <sub>CF2CK</sub>  | nCONFIG high to first rising edge on DCLK                 | 1506                                                     | _                   | μs     |
| t <sub>ST2CK</sub>  | nstatus high to first rising edge of DCLK                 | 2                                                        | _                   | μs     |
| t <sub>DSU</sub>    | DATA[] setup time before rising edge on DCLK              | 5.5                                                      | _                   | ns     |
| t <sub>DH</sub>     | DATA[] hold time after rising edge on DCLK                | 3 x 1/f <sub>DCLK</sub>                                  | _                   | ns     |
| t <sub>CH</sub>     | DCLK high time                                            | 0.45 x 1/f <sub>MAX</sub>                                | _                   | ns     |
| t <sub>CL</sub>     | DCLK low time                                             | 0.45 x 1/f <sub>MAX</sub>                                | _                   | ns     |
| t <sub>CLK</sub>    | DCLK period                                               | 1/f <sub>MAX</sub>                                       | _                   | ns     |
| f <sub>MAX</sub>    | DCLK frequency (FPP x8/ x16)                              | _                                                        | 125                 | MHz    |
| t <sub>R</sub>      | Input rise time                                           | _                                                        | 40                  | ns     |
| t <sub>F</sub>      | Input fall time                                           | _                                                        | 40                  | ns     |
| t <sub>CD2UM</sub>  | CONF_DONE high to user mode (4)                           | 175                                                      | 437                 | μs     |
| t <sub>CD2CU</sub>  | CONF_DONE high to CLKUSR enabled                          | 4 × maximum DCLK period                                  | _                   | _      |
| t <sub>CD2UMC</sub> | CONF_DONE high to user mode with CLKUSR option on         | t <sub>CD2CU</sub> + (T <sub>init</sub> x CLKUSR period) | _                   | _      |
| T <sub>init</sub>   | Number of clock cycles required for device initialization | 17,408                                                   | _                   | Cycles |

#### Notes to Table 2-40:

- (1) Use these timing parameters when you use decompression and the design security features.
- (2) This value can be obtained if you do not delay configuration by extending the nconfig or nstatus low pulse width.
- (3) This value can be obtained if you do not delay configuration by externally holding  ${\tt nSTATUS}$  low.
- (4) The minimum and maximum numbers apply only if you chose the internal oscillator as the clock source for initializing the device.

# **AS Configuration Timing**

Figure 2–7 shows the timing waveform for the active serial (AS) x1 mode and AS x4 mode configuration timing.

Figure 2-7. AS Configuration Timing



#### Notes to Figure 2-7:

- (1) The AS scheme supports standard and fast POR delay (t<sub>POR</sub>). For t<sub>POR</sub> delay information, refer to the "POR Delay Specification" section in the *Configuration, Design Security, and remote System Upgrades in Arria V Devices* chapter.
- (2) If you are using AS x4 mode, this signal represents the AS DATA [3..0] and EPCQ sends in 4-bits of data for each DCLK cycle.
- (3) The initialization clock can be from the internal oscillator or CLKUSR pin.
- (4) After the option bit to enable the INIT DONE pin is configured into the device, the INIT DONE goes low.

Table 2–41 lists the timing parameters for AS x1 and AS x4 configurations in Arria V devices.

Table 2-41. AS Timing Parameters for AS x1 and x4 Configurations in Arria V Devices—Preliminary (1), (2)

| Symbol              | Parameter                                                 | Minimum                                                  | Maximum | Unit   |
|---------------------|-----------------------------------------------------------|----------------------------------------------------------|---------|--------|
| t <sub>co</sub>     | DCLK falling edge to the AS_DATAO/ASDO output             | _                                                        | 4       | μs     |
| t <sub>SU</sub>     | Data setup time before the rising edge on DCLK            | 1.5                                                      | _       | ns     |
| t <sub>H</sub>      | Data hold time after the rising edge on DCLK              | 0                                                        | _       | ns     |
| t <sub>CD2UM</sub>  | CONF_DONE high to user mode                               | 175                                                      | 437     | μs     |
| t <sub>CD2CU</sub>  | CONF_DONE high to CLKUSR enabled                          | 4 x maximum DCLK period                                  | _       | _      |
| t <sub>CD2UMC</sub> | CONF_DONE high to user mode with CLKUSR option on         | t <sub>CD2CU</sub> + (T <sub>init</sub> x CLKUSR period) | _       | _      |
| T <sub>init</sub>   | Number of clock cycles required for device initialization | 17,408                                                   | _       | Cycles |

#### Notes to Table 2-41:

- (1) The minimum and maximum numbers apply only if you choose the internal oscillator as the clock source for initializing the device.
- (2) The t<sub>CF2CD</sub>, t<sub>CF2ST0</sub>, t<sub>CFG</sub>, t<sub>STATUS</sub>, and t<sub>CF2ST1</sub> timing parameters are identical to the timing parameters for PS mode listed in Table 2–43 on page 2–45.

Table 2–42 lists the internal clock frequency specification for the AS configuration scheme.

Table 2–42. DCLK Frequency Specification in the AS Configuration Scheme—Preliminary (1), (2)

| Minimum | Typical | Maximum | Unit |
|---------|---------|---------|------|
| 5.3     | 7.9     | 12.5    | MHz  |
| 10.6    | 15.7    | 25.0    | MHz  |
| 21.3    | 31.4    | 50.0    | MHz  |
| 42.6    | 62.9    | 100.0   | MHz  |

#### Notes to Table 2-42:

- (1) This applies to the DCLK frequency specification when using the internal oscillator as the configuration clock source.
- (2) The AS multi-device configuration scheme does not support DCLK frequency of 100 MHz.

# **PS Configuration Timing**

Figure 2–8 shows the timing waveform for a passive serial (PS) configuration when using a MAX II device or microprocessor as an external host.

Figure 2–8. PS Configuration Timing Waveform (1)



### Notes to Figure 2–8:

- (1) The beginning of this waveform shows the device in user mode. In user mode, nCONFIG, nSTATUS, and CONF\_DONE are at logic high levels. When nCONFIG is pulled low, a reconfiguration cycle begins.
- (2) After power up, the Arria V device holds nSTATUS low for the time of the POR delay.
- (3) After power up, before and during configuration,  ${\tt CONF\_DONE}$  is low.
- (4) Do not leave DCLK floating after configuration. You can drive it high or low, whichever is more convenient.
- (5) DATAO is available as a user I/O pin after configuration. The state of this pin depends on the dual-purpose pin settings in the **Device and Pins Option**.
- (6) To ensure a successful configuration, send the entire configuration data to the Arria V device. CONF\_DONE is released high after the Arria V device receives all the configuration data successfully. After CONF\_DONE goes high, send two additional falling edges on DCLK to begin initialization and enter user mode.
- (7) After the option bit to enable the INIT\_DONE pin is configured into the device, the INIT\_DONE goes low.

Table 2–43 lists the PS timing parameter for Arria V devices.

Table 2-43. PS Timing Parameters for Arria V Devices—Preliminary

| Symbol              | Parameter                                                 | Minimum                                                     | Maximum             | Unit   |
|---------------------|-----------------------------------------------------------|-------------------------------------------------------------|---------------------|--------|
| t <sub>CF2CD</sub>  | nCONFIG low to CONF_DONE low                              | _                                                           | 600                 | ns     |
| t <sub>CF2ST0</sub> | nconfig low to nstatus low                                | <u>—</u>                                                    | 600                 | ns     |
| $t_{\text{CFG}}$    | nconfig low pulse width                                   | 2                                                           | _                   | μs     |
| t <sub>STATUS</sub> | nstatus low pulse width                                   | 268                                                         | 1506 (1)            | μs     |
| t <sub>CF2ST1</sub> | nCONFIG high to nSTATUS high                              | _                                                           | 1506 <sup>(2)</sup> | μs     |
| t <sub>CF2CK</sub>  | nCONFIG high to first rising edge on DCLK                 | 1506                                                        | _                   | μs     |
| t <sub>ST2CK</sub>  | nstatus high to first rising edge of DCLK                 | 2                                                           | _                   | μs     |
| t <sub>DSU</sub>    | DATA[] setup time before rising edge on DCLK              | 5.5                                                         | _                   | ns     |
| t <sub>DH</sub>     | DATA[] hold time after rising edge on DCLK                | 0                                                           | _                   | ns     |
| t <sub>CH</sub>     | DCLK high time                                            | 0.45 x 1/f <sub>MAX</sub>                                   | _                   | ns     |
| t <sub>CL</sub>     | DCLK low time                                             | 0.45 x 1/f <sub>MAX</sub>                                   | _                   | ns     |
| t <sub>CLK</sub>    | DCLK period                                               | 1/f <sub>MAX</sub>                                          | _                   | ns     |
| f <sub>MAX</sub>    | DCLK frequency                                            | _                                                           | 125                 | MHz    |
| t <sub>R</sub>      | Input rise time                                           | _                                                           | 40                  | ns     |
| t <sub>F</sub>      | Input fall time                                           | <del>-</del>                                                | 40                  | ns     |
| t <sub>CD2UM</sub>  | CONF_DONE high to user mode (3)                           | 175                                                         | 437                 | μs     |
| t <sub>CD2CU</sub>  | CONF_DONE high to CLKUSR enabled                          | 4 x maximum DCLK period                                     | _                   | _      |
| t <sub>CD2UMC</sub> | CONF_DONE high to user mode with CLKUSR option on         | t <sub>CD2CU</sub> + (T <sub>init</sub> x CLKUSR<br>period) | _                   | _      |
| T <sub>init</sub>   | Number of clock cycles required for device initialization | 17,408                                                      | _                   | Cycles |

#### Notes to Table 2-43:

- (1) You can obtain this value if you do not delay configuration by extending the nconfig or nstatus low pulse width.
- (2) You can obtain this value if you do not delay configuration by externally holding  ${\tt nSTATUS}$  low.
- (3) The minimum and maximum numbers apply only if you chose the internal oscillator as the clock source for initializing the device.

# **Remote System Upgrades Circuitry Timing Specification**

Table 2–44 lists the timing parameter specifications for the remote system upgrade circuitry.

Table 2-44. Remote System Upgrade Circuitry Timing Specification

| Parameter                    | Minimum | Maximum | Unit |
|------------------------------|---------|---------|------|
| t <sub>MAX_RU_CLK</sub> (1)  | _       | 40      | MHz  |
| t <sub>RU_nconfig</sub> (2)  | 250     | _       | ns   |
| t <sub>RU_nRSTIMER</sub> (3) | 250     | _       | ns   |

#### Notes to Table 2-44:

- (1) This clock is user-supplied to the remote system upgrade circuitry. If you are using the ALTREMOTE\_UPDATE megafunction, the clock user-supplied to the ALTREMOTE\_UPDATE megafunction must meet this specification.
- (2) This is equivalent to strobing the reconfiguration input of the ALTREMOTE\_UPDATE megafunction high for the minimum timing specification. For more information, refer to the "Remote System Upgrade State Machine" section in the *Device Interfaces and Integration Basics for Arria V Devices* chapter.
- (3) This is equivalent to strobing the reset timer input of the ALTREMOTE\_UPDATE megafunction high for the minimum timing specification. For more information, refer to the "User Watchdog Timer" section in the Device Interfaces and Integration Basics for Arria V Devices chapter.

## **User Watchdog Internal Oscillator Frequency Specification**

Table 2–45 lists the frequency specifications for the user watchdog internal oscillator.

Table 2–45. User Watchdog Internal Oscillator Frequency Specifications—*Preliminary* 

| Minimum | Typical | Maximum | Unit |
|---------|---------|---------|------|
| 5.3     | 7.9     | 12.5    | MHz  |

# I/O Timing

Altera offers two ways to determine I/O timing—the Excel-based I/O Timing and the Quartus II Timing Analyzer.

Excel-based I/O timing provides pin timing performance for each device density and speed grade. The data is typically used prior to designing the FPGA to get an estimate of the timing budget as part of the link timing analysis. The Quartus II Timing Analyzer provides a more accurate and precise I/O timing data based on the specifics of the design after you complete place-and-route.



You can download the Excel-based I/O Timing spreadsheet from the Arria V Devices Literature webpage.

## **Programmable IOE Delay**

Table 2–46 lists the Arria V IOE programmable delay settings.

Table 2–46. IOE Programmable Delay for Arria V Devices (1)

| BA        | Available Minimum |        | Fast Model |            | Slow Model |        |     | II:A |
|-----------|-------------------|--------|------------|------------|------------|--------|-----|------|
| Parameter | Settings          | Offset | Industrial | Commercial | C4         | C5, I5 | C6  | Unit |
| TBD       | TBD               | TBD    | TBD        | TBD        | TBD        | TBD    | TBD | ns   |
| TBD       | TBD               | TBD    | TBD        | TBD        | TBD        | TBD    | TBD | ns   |
| TBD       | TBD               | TBD    | TBD        | TBD        | TBD        | TBD    | TBD | ns   |
| TBD       | TBD               | TBD    | TBD        | TBD        | TBD        | TBD    | TBD | ns   |
| TBD       | TBD               | TBD    | TBD        | TBD        | TBD        | TBD    | TBD | ns   |

Note to Table 2-46:

# **Programmable Output Buffer Delay**

Table 2–47 lists the delay chain settings that control the rising and falling edge delays of the output buffer. The default delay is 0 ps.

Table 2–47. Programmable Output Buffer Delay—Preliminary (1), (2)

| Symbol  | Parameter                        | Typical     | Unit |
|---------|----------------------------------|-------------|------|
|         |                                  | 0 (default) | ps   |
| D       | Rising and/or falling edge delay | 50          | ps   |
| DOUTBUF |                                  | 100         | ps   |
|         |                                  | 150         | ps   |

#### Notes to Table 2-47:

- (1) Pending the Quartus II software extraction.
- (2) You can set the programmable output buffer delay in the Quartus II software by setting the Output Buffer Delay Control assignment to either positive, negative, or both edges, with the specific values stated here (in ps) for the Output Buffer Delay assignment.

<sup>(1)</sup> Pending the Quartus II software extraction.

# **Glossary**

Table 2–48 lists the glossary for this chapter.

Table 2-48. Glossary Table (Part 1 of 4)

| Letter                                   | Subject                       | Definitions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|------------------------------------------|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Α                                        |                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| В                                        | _                             | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| C                                        |                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| D                                        | Differential I/O<br>Standards | Single-Ended Waveform  Positive Channel (p) = V <sub>IH</sub> Negative Channel (n) = V <sub>IL</sub> Ground  Differential Waveform  V <sub>ID</sub> Positive Channel (n) = V <sub>IL</sub> Negative Channel (n) = V <sub>IL</sub> Fransmitter Output Waveforms  Single-Ended Waveform  Positive Channel (p) = V <sub>OH</sub> Negative Channel (n) = V <sub>OH</sub> |
| E                                        | _                             | —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                                          | f <sub>HSCLK</sub>            | Left/right PLL input clock frequency.  High-speed I/O block—Maximum/minimum LVDS data transfer rate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| <b>F</b> $(f_{HSDR} = 1/TUI)$ , non-DPA. |                               | (f <sub>HSDR</sub> = 1/TUI), non-DPA.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                          | f <sub>HSDRDPA</sub>          | High-speed I/O block—Maximum/minimum LVDS data transfer rate (f <sub>HSDRDPA</sub> = 1/TUI), DPA.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| G                                        |                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Н                                        | _                             | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| I                                        |                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

Table 2-48. Glossary Table (Part 2 of 4)

| Letter      | Subject                       | Definitions                                                                                                                                                 |  |
|-------------|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|             | J                             | High-speed I/O block—Deserialization factor (width of parallel data bus).                                                                                   |  |
| J           | JTAG Timing<br>Specifications | TDI  TCK  TDO  TDO  TDO  TDO  TDO  TDO  TDO  TD                                                                                                             |  |
| K<br>L<br>M | _                             | _                                                                                                                                                           |  |
| 0           |                               | Diamon of DLI Qualifications (1)                                                                                                                            |  |
| Р           | PLL<br>Specifications         | Diagram of PLL Specifications (1)  CLKOUT Pins  Four External Feedback  Note:  (1) Core Clock can only be fed by dedicated clock input pins or PLL outputs. |  |
| Q           | _                             |                                                                                                                                                             |  |
| R           | R <sub>L</sub>                | Receiver differential input discrete resistor (external to the Arria V device).                                                                             |  |

Table 2-48. Glossary Table (Part 3 of 4)

| Letter | Subject                                               | Definitions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|--------|-------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        | Sampling<br>window (SW)                               | Timing Diagram—the period of time during which the data must be valid in order to capture it correctly. The setup and hold times determine the ideal strobe position in the sampling window, as shown:    Bit Time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| S      | Single-ended<br>voltage<br>referenced I/O<br>standard | The JEDEC standard for the SSTI and HSTL I/O defines both the AC and DC input signal values. The AC values indicate the voltage levels at which the receiver must meet its timing specifications. The DC values indicate the voltage levels at which the final logic state of the receiver is unambiguously defined. After the receiver input has crossed the AC value, the receiver changes to the new logic state.  The new logic state is then maintained as long as the input stays beyond the AC threshold. This approach is intended to provide predictable receiver timing in the presence of input waveform ringing, as shown:  Single-Ended Voltage Referenced I/O Standard  VoHHIDC)  VOH  VOH  VOH  VOH  VOH  VOH  VOH  VO |
|        | t <sub>C</sub>                                        | High-speed receiver/transmitter input and output clock period.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|        | TCCS (channel-<br>to-channel-skew)                    | The timing difference between the fastest and slowest output edges, including the $t_{\text{CO}}$ variation and clock skew, across channels driven by the same PLL. The clock is included in the TCCS measurement (refer to the <i>Timing Diagram</i> figure under <b>SW</b> in this table).                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|        |                                                       | High-speed I/O block—Duty cycle on high-speed transmitter output clock.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|        | t <sub>DUTY</sub>                                     | Timing Unit Interval (TUI)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Т      |                                                       | The timing budget allowed for skew, propagation delays, and the data sampling window. (TUI = $1/(\text{Receiver Input Clock Frequency Multiplication Factor}) = t_c/w)$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|        | t <sub>FALL</sub>                                     | Signal high-to-low transition time (80–20%)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|        | t <sub>INCCJ</sub>                                    | Cycle-to-cycle jitter tolerance on the PLL clock input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|        | t <sub>OUTPJ_IO</sub>                                 | Period jitter on the GPIO driven by a PLL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|        | t <sub>OUTPJ_DC</sub>                                 | Period jitter on the dedicated clock output driven by a PLL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|        | t <sub>RISE</sub>                                     | Signal low-to-high transition time (20–80%)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| U      |                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |

Table 2–48. Glossary Table (Part 4 of 4)

| Letter | Subject              | Definitions                                                                                                                                                      |
|--------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        | V <sub>CM(DC)</sub>  | DC Common mode input voltage.                                                                                                                                    |
|        | V <sub>ICM</sub>     | Input Common mode voltage—The common mode of the differential signal at the receiver.                                                                            |
|        | V <sub>ID</sub>      | Input differential voltage swing—The difference in voltage between the positive and complementary conductors of a differential transmission at the receiver.     |
|        | V <sub>DIF(AC)</sub> | AC differential input voltage—Minimum AC input differential voltage required for switching.                                                                      |
|        | V <sub>DIF(DC)</sub> | DC differential input voltage— Minimum DC input differential voltage required for switching.                                                                     |
|        | V <sub>IH</sub>      | Voltage input high—The minimum positive voltage applied to the input which is accepted by the device as a logic high.                                            |
|        | V <sub>IH(AC)</sub>  | High-level AC input voltage                                                                                                                                      |
|        | V <sub>IH(DC)</sub>  | High-level DC input voltage                                                                                                                                      |
| V      | V <sub>IL</sub>      | Voltage input low—The maximum positive voltage applied to the input which is accepted by the device as a logic low.                                              |
|        | V <sub>IL(AC)</sub>  | Low-level AC input voltage                                                                                                                                       |
|        | V <sub>IL(DC)</sub>  | Low-level DC input voltage                                                                                                                                       |
|        | V <sub>OCM</sub>     | Output Common mode voltage—The common mode of the differential signal at the transmitter.                                                                        |
|        | V <sub>OD</sub>      | Output differential voltage swing—The difference in voltage between the positive and complementary conductors of a differential transmission at the transmitter. |
|        | V <sub>SWING</sub>   | Differential input voltage                                                                                                                                       |
|        | V <sub>X</sub>       | Input differential cross point voltage                                                                                                                           |
|        | V <sub>OX</sub>      | Output differential cross point voltage                                                                                                                          |
| W      | W                    | High-speed I/O block—Clock Boost Factor                                                                                                                          |
| Χ,     |                      |                                                                                                                                                                  |
| Y,     | _                    | _                                                                                                                                                                |
| Z      |                      |                                                                                                                                                                  |

# **Document Revision History**

Table 2–49 lists the revision history for this chapter.

Table 2-49. Document Revision History

| Date              | Version | Changes                                                         |  |  |
|-------------------|---------|-----------------------------------------------------------------|--|--|
| February 2012 1.3 |         | ■ Updated Table 2–1.                                            |  |  |
|                   |         | ■ Updated Transceiver-FPGA Fabric Interface rows in Table 2–20. |  |  |
|                   |         | ■ Updated V <sub>CCP</sub> description.                         |  |  |
| December 2011     | 1.2     | Jpdated Table 2–1, and Table 2–3.                               |  |  |
|                   |         | ■ Updated Table 2–1, Table 2–19, Table 2–26, and Table 2–36.    |  |  |
| November 2011 1.1 |         | ■ Added Table 2–5.                                              |  |  |
|                   |         | ■ Added Figure 2–4.                                             |  |  |
| August 2011       | 1.0     | Initial release.                                                |  |  |

Arria V Device Handbook Volume 1: Device Overview and Datasheet



This chapter provides additional information about the document and Altera.

# **How to Contact Altera**

To locate the most up-to-date information about Altera products, refer to the following table.

| Contact (1)                    | Contact Method | Address                   |
|--------------------------------|----------------|---------------------------|
| Technical support              | Website        | www.altera.com/support    |
| Technical training             | Website        | www.altera.com/training   |
| recinical training             | Email          | custrain@altera.com       |
| Product literature             | Website        | www.altera.com/literature |
| Nontechnical support (general) | Email          | nacomp@altera.com         |
| (software licensing)           | Email          | authorization@altera.com  |

#### Note to Table:

(1) You can also contact your local Altera sales office or sales representative.

# **Typographic Conventions**

The following table shows the typographic conventions this document uses.

| Visual Cue                                | Meaning                                                                                                                                                                                                                                                            |
|-------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bold Type with Initial Capital<br>Letters | Indicate command names, dialog box titles, dialog box options, and other GUI labels. For example, <b>Save As</b> dialog box. For GUI elements, capitalization matches the GUI.                                                                                     |
| bold type                                 | Indicates directory names, project names, disk drive names, file names, file name extensions, software utility names, and GUI labels. For example,    \text{qdesigns}  \text{directory}, \textbf{D}:  \text{drive}, \text{ and } \text{chiptrip.gdf} \text{ file}. |
| Italic Type with Initial Capital Letters  | Indicate document titles. For example, Stratix IV Design Guidelines.                                                                                                                                                                                               |
| italic type                               | Indicates variables. For example, $n + 1$ .                                                                                                                                                                                                                        |
|                                           | Variable names are enclosed in angle brackets (< >). For example, <file name=""> and <project name="">.pof file.</project></file>                                                                                                                                  |
| Initial Capital Letters                   | Indicate keyboard keys and menu names. For example, the Delete key and the Options menu.                                                                                                                                                                           |
| "Subheading Title"                        | Quotation marks indicate references to sections in a document and titles of Quartus II Help topics. For example, "Typographic Conventions."                                                                                                                        |

**Additional Information** Typographic Conventions

| Visual Cue                               | Meaning                                                                                                                                                                                |
|------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Courier type                             | Indicates signal, port, register, bit, block, and primitive names. For example, data1, tdi, and input. The suffix n denotes an active-low signal. For example, resetn.                 |
|                                          | Indicates command line commands and anything that must be typed exactly as it appears. For example, c:\qdesigns\tutorial\chiptrip.gdf.                                                 |
|                                          | Also indicates sections of an actual file, such as a Report File, references to parts of files (for example, the AHDL keyword SUBDESIGN), and logic function names (for example, TRI). |
| 4                                        | An angled arrow instructs you to press the Enter key.                                                                                                                                  |
| 1., 2., 3., and<br>a., b., c., and so on | Numbered steps indicate a list of items when the sequence of the items is important, such as the steps listed in a procedure.                                                          |
|                                          | Bullets indicate a list of items when the sequence of the items is not important.                                                                                                      |
|                                          | The hand points to information that requires special attention.                                                                                                                        |
| ?                                        | A question mark directs you to a software help system with related information.                                                                                                        |
| •••                                      | The feet direct you to another document or website with related information.                                                                                                           |
| CAUTION                                  | A caution calls attention to a condition or possible situation that can damage or destroy the product or your work.                                                                    |
| WARNING                                  | A warning calls attention to a condition or possible situation that can cause you injury.                                                                                              |
| <b>2</b>                                 | The envelope links to the Email Subscription Management Center page of the Altera website, where you can sign up to receive update notifications for Altera documents.                 |