

# 5 V, $\pm$ 15 kV ESD Protected Half-Duplex, RS-485/RS-422 Transceivers

# ADM485E/ADM487E/ADM1487E

### FEATURES

TIA/EIA RS-485-/RS-422-compliant ESD protection on RS-485 I/O pins ±15 kV human body model Data rates ADM487E: 250 kbps ADM485E/ADM1487E: 2.5 Mbps Half-duplex options Reduced slew rates for low EMI -7 V to +12 V common-mode input range Thermal shutdown and short-circuit protection 8-lead SOIC packages

### **APPLICATIONS**

Energy/power metering Lighting systems Industrial control Telecommunications Security systems Instrumentation

### **GENERAL DESCRIPTION**

The ADM485E/ADM487E/ADM1487E are 5 V, low power data transceivers with ±15 kV ESD protection suitable for halfduplex communication on multipoint bus transmission lines. They are designed for balanced data transmission and comply with Telecommunication Industry Association/Electronics Industries Association (TIA/EIA) standards RS-485 and RS-422. The ADM487E and ADM1487E have a 1/4 unit load receiver input impedance that allows up to 128 transceivers on a bus, whereas the ADM485E allows up to 32 transceivers on a bus. Because only one driver is enabled at any time, the output of a disabled or power-down driver is three-stated to avoid overloading the bus. FUNCTIONAL BLOCK DIAGRAM



The driver outputs are slew rate-limited to reduce EMI and data errors caused by reflections from improperly terminated buses. Excessive power dissipation caused by bus contention or output shorting is prevented with a thermal shutdown circuit.

The parts are fully specified over the industrial temperature ranges and are available in 8-lead SOIC packages.

| Part<br>Number | Half-/Full-<br>Duplex | Guaranteed<br>Data Rate<br>(Mbps) | Slew Rate<br>Limited | Low Power<br>Shutdown | Driver/Receiver<br>Enable | Quiescent<br>Current (µA) | Number of<br>Nodes on Bus | Pin<br>Count |
|----------------|-----------------------|-----------------------------------|----------------------|-----------------------|---------------------------|---------------------------|---------------------------|--------------|
| ADM485E        | Half                  | 2.5                               | No                   | No                    | Yes                       | 300                       | 32                        | 8            |
| ADM487E        | Half                  | 0.25                              | Yes                  | Yes                   | Yes                       | 120                       | 128                       | 8            |
| ADM1487E       | Half                  | 2.5                               | No                   | No                    | Yes                       | 230                       | 128                       | 8            |

### Rev. 0

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

# TABLE OF CONTENTS

| Features 1                                   |
|----------------------------------------------|
| Applications1                                |
| Functional Block Diagram1                    |
| General Description 1                        |
| Revision History 2                           |
| Specifications                               |
| Timing Specifications4                       |
| Absolute Maximum Ratings6                    |
| ESD Caution                                  |
| Pin Configuration and Function Descriptions7 |

# Typical Performance Characteristics.8Test Circuits and Switching Characteristics11Theory of Operation13Circuit Description13Applications Information15Differential Data Transmission15Cable and Data Rate15Outline Dimensions16Ordering Guide16

### **REVISION HISTORY**

1/07—Revision 0: Initial Version

# **SPECIFICATIONS**

 $V_{\rm CC}$  = 5 V  $\pm$  5%,  $T_{\rm A}$  =  $T_{\rm MIN}$  to  $T_{\rm MAX}$ , unless otherwise noted.

### Table 2. ADM485E/ADM487E/ADM1487E

| Parameter                                                             | Symbol            | Min  | Тур | Мах  | Unit | Test Conditions/Comments                                                                              |
|-----------------------------------------------------------------------|-------------------|------|-----|------|------|-------------------------------------------------------------------------------------------------------|
| DRIVER                                                                |                   |      |     |      |      |                                                                                                       |
| Differential Outputs                                                  |                   |      |     |      |      |                                                                                                       |
| Differential Output Voltage (no Load)                                 | V <sub>OD1</sub>  |      |     | 5    | V    |                                                                                                       |
| Differential Output Voltage (with Load)                               | V <sub>OD2</sub>  | 2    |     |      | V    | $R_L = 50 \Omega (RS-422)$                                                                            |
|                                                                       |                   | 1.5  |     | 5    | V    | $R_L = 27 \Omega$ (RS-485) (see Figure 18)                                                            |
| $\Delta  V_{\text{OD}} $ for Complementary Output States              |                   |      |     | 0.2  | V    | $R_L$ = 27 $\Omega$ or 50 $\Omega$ (see Figure 18)                                                    |
| Common-Mode Output Voltage                                            | Voc               |      |     | 3    | V    | $R_L = 27 \Omega \text{ or } 50 \Omega$ (see Figure 18)                                               |
| $\Delta \left  V_{\text{OC}} \right $ for Complementary Output States |                   |      |     | 0.2  | V    | $R_L$ = 27 $\Omega$ or 50 $\Omega$ (see Figure 18)                                                    |
| Logic Inputs                                                          |                   |      |     |      |      |                                                                                                       |
| Input High Voltage                                                    | VIH               | 2.0  |     |      | V    | DE, DI, RE                                                                                            |
| Input Low Voltage                                                     | VIL               |      |     | 0.8  | V    | DE, DI, RE                                                                                            |
| Logic Input Current                                                   | I <sub>IN1</sub>  |      |     | ±2   | μΑ   | DE, DI, RE                                                                                            |
| RECEIVER                                                              |                   |      |     |      |      |                                                                                                       |
| Input Current (A, B)                                                  | I <sub>IN2</sub>  |      |     | 1.0  | mA   | $DE = 0 V, V_{IN} = 12 V$                                                                             |
|                                                                       |                   | -0.8 |     |      | mA   | $V_{CC} = 0 V \text{ or } +5.25 V, V_{IN} = -7 V (ADM485E)$                                           |
|                                                                       |                   |      |     | 0.25 | mA   | $DE = 0 V, V_{IN} = 12 V$                                                                             |
|                                                                       |                   | -0.2 |     |      | mA   | $V_{CC} = 0 V \text{ or } +5.25 V, V_{IN} = -7 V$                                                     |
|                                                                       |                   |      |     |      |      | (ADM487E/ADM1487E)                                                                                    |
| Differential Inputs                                                   |                   |      |     |      |      |                                                                                                       |
| Differential Input Threshold Voltage                                  | VTH               | -0.2 |     | +0.2 | V    | $-7 V < V_{CM} < +12 V$                                                                               |
| Input Hysteresis                                                      | $\Delta V_{TH}$   |      | 70  |      | mV   | $V_{CM} = 0 V$                                                                                        |
| Receiver Output Logic                                                 |                   |      |     |      |      |                                                                                                       |
| Output Voltage High                                                   | V <sub>OH</sub>   | 3.5  |     |      | V    | $I_{OUT} = -4 \text{ mA}, V_{ID} = +200 \text{ mV}$                                                   |
| Output Voltage Low                                                    | Vol               |      |     | 0.4  | V    | $I_{OUT} = +4 \text{ mA}, V_{ID} = -200 \text{ mV}$                                                   |
| Three-State Output Leakage Current                                    | I <sub>OZR</sub>  |      |     | ±1   | μA   | $0.4 V < V_0 < 2.4 V$                                                                                 |
| Receiver Input Resistance                                             | Rin               | 12   |     |      | kΩ   | -7 V < V <sub>CM</sub> < +12 V (ADM485E)                                                              |
|                                                                       |                   | 48   |     |      | kΩ   | -7 V< V <sub>CM</sub> < +12 V (ADM487E/ADM1487E)                                                      |
| POWER SUPPLY                                                          | .                 |      |     |      | Ι.   |                                                                                                       |
| No Load Supply Current                                                | Icc               |      | 500 | 900  | μA   | $\overline{RE} = 0 V \text{ or } V_{cc}, DE = V_{cc} (ADM485E)$                                       |
|                                                                       |                   |      | 300 | 500  | μΑ   | $\overline{\text{RE}} = 0 \text{ V or V}_{CC}, \text{ DE} = 0 \text{ V (ADM485E)}$                    |
|                                                                       |                   |      | 300 | 500  | μΑ   | $\overline{\text{RE}} = 0 \text{ V or } V_{\text{CC}}, \text{ DE} = V_{\text{CC}} \text{ (ADM1487E)}$ |
|                                                                       |                   |      | 230 | 400  | μΑ   | $\overline{\text{RE}} = 0 \text{ V or V}_{\text{CC}}, \text{DE} = 0 \text{ V (ADM1487E)}$             |
|                                                                       |                   |      | 250 | 400  | μΑ   | $\overline{\text{RE}} = 0 \text{ V or } V_{\text{CC}}, \text{DE} = V_{\text{CC}} \text{ (ADM487E)}$   |
|                                                                       |                   |      | 120 | 250  | μΑ   | $\overline{\text{RE}} = 0 \text{ V}, \text{DE} = 0 \text{ V} (\text{ADM487E})$                        |
| Supply Current in Shutdown                                            | I <sub>SHDN</sub> |      | 0.5 | 10   | μΑ   | $DE = 0 V$ , $\overline{RE} = V_{CC}$ (ADM487E)                                                       |
| Driver Short-Circuit Current, Vo High                                 | I <sub>OSD1</sub> | 35   |     | 250  | mA   | $-7 \text{ V} \le \text{V}_0 \le +12 \text{ V}$ , applies to peak current                             |
| Driver Short-Circuit Current, Vo Low                                  | I <sub>OSD2</sub> | 35   |     | 250  |      | $-7 \text{ V} \le \text{V}_0 \le +12 \text{ V}$ , applies to peak current                             |
| Receiver Short-Circuit Current                                        | IOSR              | 7    |     | 95   | mA   | $0 V \le V_0 \le V_{CC}$                                                                              |
| ESD PROTECTION                                                        |                   |      |     |      |      |                                                                                                       |
| A, B Pins                                                             |                   |      | ±15 |      | kV   | Human body model                                                                                      |

### TIMING SPECIFICATIONS

 $V_{\rm CC}$  = 5 V  $\pm$  5%,  $T_{\rm A}$  =  $T_{\rm MIN}$  to  $T_{\rm MAX}$ , unless otherwise noted.

### Table 3. ADM485E/ADM1487E

| Parameter                                        | Symbol                            | Min | Тур | Max | Unit | Test Conditions/Comments                                                     |
|--------------------------------------------------|-----------------------------------|-----|-----|-----|------|------------------------------------------------------------------------------|
| DRIVER                                           |                                   |     |     |     |      |                                                                              |
| Input to Output                                  | t <sub>dplh</sub>                 | 10  | 40  | 60  | ns   | $R_{DIFF} = 54 \Omega$ , CL1 = CL2 = 100 pF<br>(see Figure 19 and Figure 20) |
|                                                  | t <sub>dphl</sub>                 | 10  | 40  | 60  | ns   | $R_{DIFF} = 54 \Omega$ , CL1 = CL2 = 100 pF<br>(see Figure 19 and Figure 20) |
| Output Skew to Output                            | t <sub>skew</sub>                 |     | 5   | 10  | ns   | $R_{DIFF} = 54 \Omega$ , CL1 = CL2 = 100 pF<br>(see Figure 19 and Figure 20) |
| Rise/Fall Time                                   | t <sub>DR</sub> , t <sub>DF</sub> | 3   | 20  | 40  | ns   | $R_{DIFF} = 54 \Omega$ , CL1 = CL2 = 100 pF<br>(see Figure 19 and Figure 20) |
| Enable Time to High Level                        | <b>t</b> <sub>DZH</sub>           |     | 45  | 70  | ns   | $C_{RL} = 100 \text{ pF}$ , S2 closed (see Figure 21)                        |
| Enable Time to Low Level                         | t <sub>DZL</sub>                  |     | 45  | 70  | ns   | $C_{RL} = 100 \text{ pF}$ , S1 closed (see Figure 22)                        |
| Disable Time from Low Level                      | t <sub>DLZ</sub>                  |     | 45  | 70  | ns   | $C_{RL} = 15 \text{ pF}$ , S1 closed (see Figure 22)                         |
| Disable Time from High Level                     | t <sub>DHZ</sub>                  |     | 45  | 70  | ns   | $C_{RL} = 15 \text{ pF}$ , S2 closed (see Figure 21)                         |
| RECEIVER                                         |                                   |     |     |     |      |                                                                              |
| Input to Output                                  | t <sub>RPLH</sub>                 | 20  | 60  | 200 | ns   | $R_{DIFF} = 54 \Omega$ , CL1 = CL2 = 100 pF<br>(see Figure 23 and Figure 24) |
| $ t_{PLH} - t_{PHL} $ Differential Receiver Skew | t <sub>skew</sub>                 |     | 5   |     | ns   | $R_{DIFF} = 54 \Omega$ , CL1 = CL2 = 100 pF<br>(see Figure 4 and Figure 5)   |
| Enable Time to Low Level                         | t <sub>RZL</sub>                  |     | 25  | 50  | ns   | $C_{RL} = 15 \text{ pF}$ , S2 closed (see Figure 25)                         |
| Enable Time to High Level                        | t <sub>RZL</sub>                  |     | 20  | 50  | ns   | C <sub>RL</sub> = 15 pF, S1 closed (see Figure 25)                           |
| Disable Time from Low Level                      | t <sub>RLZ</sub>                  |     | 20  | 50  | ns   | $C_{RL} = 15 \text{ pF}$ , S2 closed (see Figure 25)                         |
| Disable Time from High Level                     | t <sub>RHZ</sub>                  |     | 20  | 50  | ns   | t <sub>PLH</sub> , t <sub>PHL</sub> < 50% of data period                     |
| MAXIMUM DATA RATE                                | f <sub>MAX</sub>                  | 2.5 |     |     | Mbps |                                                                              |

| $V_{CC} = 5 \text{ V} \pm 5\%$ , $T_A = T_{MIN}$ to | T <sub>MAX</sub> , unless otherwise noted. |
|-----------------------------------------------------|--------------------------------------------|
|-----------------------------------------------------|--------------------------------------------|

| Parameter                                        | Symbol                            | Min | Тур  | Max  | Unit | Test Conditions/Comments                                                     |
|--------------------------------------------------|-----------------------------------|-----|------|------|------|------------------------------------------------------------------------------|
| DRIVER                                           |                                   |     |      |      |      |                                                                              |
| Input to Output                                  | t <sub>dplh</sub>                 | 250 | 800  | 2000 | ns   | $R_{DIFF} = 54 \Omega$ , CL1 = CL2 = 100 pF<br>(see Figure 19 and Figure 20) |
|                                                  | <b>t</b> dphl                     | 250 | 800  | 2000 | ns   | $R_{DIFF} = 54 \Omega$ , CL1 = CL2 = 100 pF<br>(see Figure 19 and Figure 20) |
| Output Skew to Output                            | t <sub>skew</sub>                 | 250 | 20   | 800  | ns   | $R_{DIFF} = 54 \Omega$ , CL1 = CL2 = 100 pF<br>(see Figure 19 and Figure 20) |
| Rise/Fall Time                                   | t <sub>DR</sub> , t <sub>DF</sub> | 250 |      | 2000 | ns   | $R_{DIFF} = 54 \Omega$ , CL1 = CL2 = 100 pF<br>(see Figure 19 and Figure 20) |
| Enable Time to High Level                        | t <sub>DZH</sub>                  | 250 |      | 2000 | ns   | C <sub>RL</sub> = 100 pF, S2 closed (see Figure 21)                          |
| Enable Time to Low Level                         | t <sub>DZL</sub>                  |     |      | 2000 | ns   | C <sub>RL</sub> = 100 pF, S1 closed (see Figure 22)                          |
| Disable Time from Low Level                      | t <sub>DLZ</sub>                  | 300 |      | 3000 | ns   | C <sub>RL</sub> = 15 pF, S1 closed (see Figure 22)                           |
| Disable Time from High Level                     | t <sub>DHZ</sub>                  | 300 |      | 3000 | ns   | C <sub>RL</sub> = 15 pF, S2 closed (see Figure 21)                           |
| RECEIVER                                         |                                   |     |      |      |      |                                                                              |
| Input to Output                                  | t <sub>RPLH</sub>                 | 250 |      | 2000 | ns   | $R_{DIFF} = 54 \Omega$ , $CL1 = CL2 = 100 pF$                                |
|                                                  | trphl                             | 250 |      | 2000 | ns   | $R_{DIFF} = 54 \Omega$ , CL1 = CL2 = 100 pF<br>(see Figure 19 and Figure 20) |
| $ t_{PLH} - t_{PHL} $ Differential Receiver Skew | t <sub>skew</sub>                 |     | 100  |      | ns   | C <sub>RL</sub> = 15 pF, S1 closed<br>(see Figure 23 and Figure 24)          |
| Enable Time to Low Level                         | t <sub>RZL</sub>                  |     | 25   | 50   | ns   | C <sub>RL</sub> = 15 pF, S2 closed (see Figure 25)                           |
| Enable Time to High Level                        | t <sub>RZL</sub>                  |     | 25   | 50   | ns   | $C_{RL} = 15 \text{ pF}$ , S1 closed (see Figure 25)                         |
| Disable Time from Low Level                      | t <sub>RLZ</sub>                  |     | 25   | 50   | ns   | $C_{RL} = 15 \text{ pF}$ , S2 closed (see Figure 25)                         |
| Disable Time from High Level                     | t <sub>RHZ</sub>                  |     | 25   | 50   | ns   | $t_{PLH}$ , $t_{PHL}$ < 50% of data period                                   |
| Maximum Data Rate                                | f <sub>MAX</sub>                  | 250 |      |      | kbps |                                                                              |
| Time to Shutdown <sup>1</sup>                    | t <sub>DZH(SHDN)</sub>            | 50  | 200  | 600  | ns   | $C_L = 100 \text{ pF}$ , S2 closed (see Figure 21)                           |
| Driver Enable from Shutdown to Output High       | t <sub>DZL(SHDN)</sub>            |     | 5000 |      | ns   | $C_L = 100 \text{ pF}$ , S1 closed (see Figure 22)                           |
| Driver Enable from Shutdown to Output Low        | t <sub>RZL(SHDN)</sub>            |     | 5000 |      | ns   | $C_L = 15 \text{ pF}$ , S2 closed (see Figure 25)                            |
| Receiver Enable from Shutdown to Output High     | trzh(shdn)                        |     | 5000 |      | ns   | $C_L = 15 \text{ pF}$ , S1 closed (see Figure 25)                            |

<sup>1</sup> The ADM487E is put into shutdown mode by bringing the RE high and the DE low. If the inputs are in this state for less than 50 ns, the parts are guaranteed not to enter shutdown. If the inputs are in this state for at least 600 ns, the ADM487E is guaranteed to enter shutdown.

# **ABSOLUTE MAXIMUM RATINGS**

 $T_A = 25^{\circ}C$ , unless otherwise noted.

### Table 5.

| 1 4010 01                            |                                     |
|--------------------------------------|-------------------------------------|
| Parameter                            | Rating                              |
| V <sub>CC</sub> to GND               | –0.5 V to +6 V                      |
| Digital I/O Voltage (DE, RE)         | –0.5 V to (V <sub>CC</sub> + 0.5 V) |
| Driver Input Voltage (DI)            | -0.5 V to (V <sub>CC</sub> + 0.5 V) |
| Receiver Output Voltage (RO)         | -0.5 V to (V <sub>CC</sub> + 0.5 V) |
| Driver Output/Receiver Input Voltage | –9 V to +14 V                       |
| (A, B)                               |                                     |
| Operating Temperature Range          | –40° to +85°C                       |
| Storage Temperature Range            | –65° to +150°C                      |
| θ <sub>JA</sub> Thermal Impedance    | 158°C/W                             |
| SOIC-8                               |                                     |
| Lead Temperature                     |                                     |
| Soldering (10 sec)                   | 260°C                               |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### **ESD CAUTION**



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

# **PIN CONFIGURATION AND FUNCTION DESCRIPTIONS**



### Table 6. Pin Function Descriptions

| Pin No. | Mnemonic        | Description                                                                                                                                      |
|---------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | RO              | Receiver Output. When enabled, if $A > B$ by 200 mV, then $RO = high$ . If $A < B$ by 200 mV, then $RO = low$ .                                  |
| 2       | RE              | Receiver Output Enable. A low level enables the RO; a high level places it in a high impedance state.                                            |
| 3       | DE              | Driver Output Enable. A high level enables the driver differential outputs, Pin A and Pin B; a low level places it in a high impedance state.    |
| 4       | DI              | Driver Input. When the driver is enabled, a Logic L = low on DI forces A low and B high; a Logic H = high on DI forces Pin A high and Pin B low. |
| 5       | GND             | Ground Connection (0 V).                                                                                                                         |
| 6       | A               | Noninverting Receiver Input A/Driver Output A.                                                                                                   |
| 7       | В               | Inverting Receiver Input B/Driver Output B.                                                                                                      |
| 8       | V <sub>cc</sub> | Power Supply (5 V $\pm$ 5%).                                                                                                                     |

# **TYPICAL PERFORMANCE CHARACTERISTICS**



Figure 3. Output Current vs. Receiver Output Low Voltage



Figure 4. Output Current vs. Receiver Output High Voltage



Figure 5. Receiver Output High Voltage vs. Temperature



Figure 6. Receiver Output Low Voltage vs. Temperature







Figure 8. Driver Differential Output Voltage vs. Temperature









Figure 10. Output Current vs. Driver Output High Voltage



Figure 11. ADM485E/ADM1487E Supply Current vs. Temperature



Figure 12. ADM487E Supply Current vs. Temperature



Figure 13. Shutdown Current vs. Temperature



Figure 14. ADM487E Receiver tPHL



Figure 15. ADM487E Receiver t<sub>PLH</sub> Driven by External RS-485 Device



Figure 16. ADM485E/ADM1487E Receiver t<sub>PHL</sub>



Figure 17. ADM485E/ADM1487E Receiver tPLH

# **TEST CIRCUITS AND SWITCHING CHARACTERISTICS**

 $z \xrightarrow{V_{OD}} R_{L}$ Figure 18. Driver DC Test Load



Figure 19. Driver Timing Test Circuit



Figure 20. Driver Propagation Delays



Figure 21. Driver Enable and Disable Times (t<sub>DHZ</sub>, t<sub>DZH</sub>, t<sub>DZH</sub>(SHDN))



Figure 22. Driver Enable and Disable Times (tDZL, tDLZ, tDZL(SHDN))



Figure 23. Receiver Propagation Delay Test Circuit





Figure 25. Receiver Enable and Disable Times

### **THEORY OF OPERATION**

The ADM485E/ADM487E/ADM1487E are ruggedized RS-485 transceivers that operate from a single 5 V supply. They contain protection against high levels of electrostatic discharge and are ideally suited for operation in electrically harsh environments or where cables can be plugged or unplugged. These devices are intended for balanced data transmission and comply with TIA/ EIA standards RS-485 and RS-422. They contain a differential line driver and a differential line receiver and are suitable for half-duplex data transmission, as the driver and receiver share the same differential pins.

The input impedance on the ADM485E is 12 k $\Omega$ , allowing up to 32 transceivers on the differential bus. The ADM487E/ ADM1487E are 48 k $\Omega$ , allowing up to 128 transceivers on the differential bus.

### **CIRCUIT DESCRIPTION**

The ADM485E/ADM487E/ADM1487E are operated from a single 5 V  $\pm$  10% power supply. Excessive power dissipation caused by bus contention or output shorting is prevented by a thermal shutdown circuit. If, during fault conditions, a significant temperature increase is detected in the internal driver circuitry, this feature forces the driver output into a high impedance state.

The receiver contains a fail-safe feature that results in a logic high output state if the inputs are unconnected (floating).

A high level of robustness is achieved using internal protection circuitry, eliminating the need for external protection components such as tranzorbs or surge suppressors.

Low electromagnetic emissions are achieved using slew-ratelimited drivers, minimizing both conducted and radiated interference.

The ADM485E/ADM487E/ADM1487E can transmit at data rates up to 250 kbps.

A typical application for the ADM485E/ADM487E/ADM1487E is illustrated in Figure 26, which shows a half-duplex link where data can be transferred at rates up to 250 kbps. A terminating resistor is shown at both ends of the link. This termination is not critical, because the slew rate is controlled by the ADM485E/ADM487E/ADM1487E and reflections are minimized.

The communications network can be extended to include multipoint connections, as shown in Figure 29. As many as 32 ADM485E transceivers or 128 ADM487E/ADM1487E transceivers can be connected to the bus.



Table 7 and Table 8 show the truth tables for transmitting and receiving.

### Table 7. Transmitting Truth Table

|                       | Transmittin | g Inputs              | Transmitting Outputs |                  |  |  |
|-----------------------|-------------|-----------------------|----------------------|------------------|--|--|
| RE                    | DE          | DI                    | В                    | А                |  |  |
| <b>X</b> <sup>1</sup> | 1           | 1                     | 0                    | 1                |  |  |
| <b>X</b> <sup>1</sup> | 1           | 0                     | 1                    | 0                |  |  |
| 0                     | 0           | <b>X</b> <sup>1</sup> | High-Z               | High-Z           |  |  |
| 1                     | 0           | <b>X</b> <sup>1</sup> | High-Z<br>High-Z     | High-Z<br>High-Z |  |  |

 $^{1}X = don't care.$ 

### Table 8. Receiving Truth Table

| Re | ceiving Inputs | <b>Receiving Outputs</b> |        |  |  |  |
|----|----------------|--------------------------|--------|--|--|--|
| RE | DE             | A to B                   | RO     |  |  |  |
| 0  | 0              | ≥ +0.2 V                 | 1      |  |  |  |
| 0  | 0              | $\leq -0.2 \text{ V}$    | 0      |  |  |  |
| 0  | 0              | Inputs Open Circuit      | 1      |  |  |  |
| 1  | 0              | X <sup>1</sup>           | High-Z |  |  |  |

### $^{1}X = don't care.$

### **ESD Transient Protection Scheme**

The ADM485E/ADM487E/ADM1487E use protective clamping structures on their inputs and outputs that clamp the voltage to a safe level and dissipate the energy present in ESD (electrostatic).

The protection structure achieves ESD protection up to  $\pm 15$  kV human body model (HBM).

### ESD Testing

Two coupling methods are used for ESD testing: contact discharge and air-gap discharge. Contact discharge calls for a direct connection to the unit being tested; air-gap discharge uses a higher test voltage but does not make direct contact with the unit under test. With air discharge, the discharge gun is moved toward the unit under test, developing an arc across the air gap; hence the term air discharge. This method is influenced by humidity, temperature, barometric pressure, distance, and rate of closure of the discharge gun. The contact-discharge method, though less realistic, is more repeatable and is gaining acceptance and preference over the air-gap method.

Although very little energy is contained within an ESD pulse, the extremely fast rise time, coupled with high voltages, can cause failures in unprotected semiconductors. Catastrophic destruction can occur immediately as a result of arcing or heating. Even if catastrophic failure does not occur immediately, the device can suffer from parametric degradation, which can result in degraded performance. The cumulative effects of continuous exposure can eventually lead to complete failure.



I/O lines are particularly vulnerable to ESD damage. Simply touching or plugging in an I/O cable can result in a static discharge that can damage or completely destroy the inter face product connected to the I/O port. It is, therefore, extremely important to have high levels of ESD protection on the I/O lines. The ESD discharge can induce latch-up in the device under test. Therefore, it is important that ESD testing on the I/O pins be carried out while device power is applied. This type of testing is more representative of a real-world I/O discharge where the equipment is operating normally when the discharge occurs.



Table 9. ADM483E ESD Test Results

| ESD Test Method        | I/O Pins | Other Pins |
|------------------------|----------|------------|
| Human Body Model (HBM) | ±15 kV   | ±3.5 V     |

### **APPLICATIONS INFORMATION** DIFFERENTIAL DATA TRANSMISSION

Differential data transmission is used to reliably transmit data at high rates over long distances and through noisy environments. Differential transmission nullifies the effects of ground shifts and noise signals that appear as common-mode voltages on the line. There are two main standards approved by TIA/EIA that specify the electrical characteristics of transceivers used in differential data transmission.

The RS-422 standard specifies data rates up to 10 MB and line lengths up to 4000 feet. A single driver can drive a transmission line with up to 10 receivers.

To cater to true multipoint communications, the RS-485 standard is defined. This standard meets or exceeds all the requirements of RS-422, but also allows for up to 32 drivers and 32 receivers to be connected to a single bus. An extended common-mode range of -7 V to +12 V is defined. The most significant difference between RS-422 and RS-485 is that the drivers can be disabled, thereby allowing as many as 32 drivers to be connected to a single line. Only one driver is enabled at a time, but the RS-485 standard contains additional specifications to guarantee device safety in the event of line contention.

### **CABLE AND DATA RATE**

The transmission line of choice for RS-485 communications is a twisted pair. A twisted pair cable can cancel common-mode noise and can also cause cancellation of the magnetic fields generated by the current flowing through each wire, thereby reducing the effective inductance of the pair.

A typical application showing a multipoint transmission network is illustrated in Figure 29. An RS-485 transmission line can have as many as 32 transceivers on the bus. Only one driver can transmit at a particular time, but multiple receivers can be enabled simultaneously.



# **OUTLINE DIMENSIONS**



Figure 30. 8-Lead Standard Small Outline Package [SOIC\_N] Narrow Body (R-8)

Dimensions shown in millimeters and (inches)

### **ORDERING GUIDE**

| Model                         | Temperature Range | Package Description                            | Package Option |
|-------------------------------|-------------------|------------------------------------------------|----------------|
| ADM485EARZ <sup>1</sup>       | -40°C to +85°C    | 8-Lead Standard Small Outline Package (SOIC_N) | R-8            |
| ADM485EARZ-REEL7 <sup>1</sup> | –40°C to +85°C    | 8-Lead Standard Small Outline Package (SOIC_N) | R-8            |
| ADM487EARZ <sup>1</sup>       | –40°C to +85°C    | 8-Lead Standard Small Outline Package (SOIC_N) | R-8            |
| ADM487EARZ-REEL71             | -40°C to +85°C    | 8-Lead Standard Small Outline Package (SOIC_N) | R-8            |
| ADM1487EARZ <sup>1</sup>      | -40°C to +85°C    | 8-Lead Standard Small Outline Package (SOIC_N) | R-8            |
| ADM1487EARZ-REEL71            | –40°C to +85°C    | 8-Lead Standard Small Outline Package (SOIC_N) | R-8            |

 $^{1}$  Z = Pb-free part.

©2007 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D06356-0-1/07(0)



www.analog.com