# HY27C64 8192×8-Bit CMOS UV EPROM # DESCRIPTION The HY27C64 is a high speed 65,536-bit UV erasable and electrically reprogrammable CMOS EPROM fabricated using high-performance HYCMOS technology, ideally suited for applications where low power, high speed, and fast turnaround are important requirements. Two-line control and JEDEC-approved, 28 pin packaging are standard features of the HY27C64. This ensures easy microprocessor interfacing and minimum design efforts when upgrading, adding, or choosing between non-volatile memory alternatives. And to satisfify our customer's requirements, Plastic OTP (One-Time-Programmable) ROM is available. # **SELECTION GUIDE** | PART NUMBER | ACCESS TIME | |---------------|-------------| | HY27C64D/P15 | 150ns | | HY27C64 D/P20 | 200ns | | HY27C64D/P30 | 300ns | # **FEATURES** - **▲ CMOS** - ▲ Fast access time—150/200/300ns - **▲** Low power consumption—CMOS inputs - -Active : 30 mA (Max.) - -Standby: 100 µA (Max.) - ▲ Single 5V (±10%) power supply - **▲** Two-line control - ▲ Smart programming algorithm - -Fast EPROM programming - ▲ Silicon Identification code - -For automated programming operations - **▲ TTL compatible inputs/outputs** - ▲ Compatible with 2764, 27128, 27256 # PIN NAMES | A0-A12 | Addresses | Vpp | Programming Voltage | |--------------------------------|---------------|-------------|---------------------| | O <sub>0</sub> —O <sub>7</sub> | Outputs | <b>V</b> cc | Power Supply (+5V) | | CE | Chip Enable | GND | Ground | | ŌĒ | Output Enable | N.C. | No Connection | | PGM | Program | | | # **BLOCK DIAGRAM** # PIN CONNECTIONS This documentation is a general product description and is subject to change without notice. Hyundai Semiconductor does not assume any responsibility for use of circuits described. No circuit patent licenses are implied. 5-170 Ong © 1986 Hyundai Semiconductor 001999 T 1999 # ABSOLUTE MAXIMUM RATINGS(1) | Ambient Temperature Under Bias (Commercial) | -10°C to +85°C | |--------------------------------------------------------------|----------------------| | Storage Temperature | -65°C to +125°C | | All Input Voltages with Respect to Ground | (+6.5V to) -0.6V | | All Output Voltages with Respect to Ground | Vcc+0.6V to GND-0.6V | | VPP Supply Voltage with Respect to Ground During Programming | +13.5V to -0.6V | | Voltage on Pin 24 with Respect to Ground | +14.0V to -0.6V | #### NOTES: Table 1. MODE SELECTION | MODE | <del>CE</del><br>(20) | OE<br>(22) | PGM<br>(27) | A9-<br>(24) | V <sub>PP</sub> (1) | Vcc<br>(28) | Outputs<br>(11-13, 15-19) | |-----------------|-----------------------|------------|-------------|----------------|---------------------|-------------|---------------------------| | Read | VII. | VIL | ViH | х | Vcc | Vcc | Dout | | Output Disable | VIL | ViH | ViH | х | Vcc | Vcc | High Z | | Standby | Vih | Х | X | х | Vcc | Vcc | High Z | | Verify | Vn. | VIL | ViH | х | VPP | Vcc | Dout | | Program | VIL | Vи | Vil | х | Vpp | Vcc | Din | | Program Inhibit | VIH | X | X | х | Vpp | Vcc | High Z | | Mfg. Identifier | VIL | Vil | VIH | V <sub>H</sub> | Vcc | Vcc | Code | Notes: 1. X can be $V_{\rm IH}$ or $V_{\rm IL}$ 2. $V_H = 12.0 \pm 0.5 V$ # AC TEST CONDITIONS | Output Load 1 TTL Ga | Gate and CL=100pF | | | | |----------------------------------------|-------------------|--|--|--| | Input Rise and Fall Times (10% to 90%) | ≤20ns | | | | | Input Pulse Levels | 0.45V to 2.4V | | | | | Timing Measurement Reference Level | | | | | | Inputs | 0.8V to 2.0V | | | | | Outputs | 0.8V to 2.0V | | | | # AC TESTING INPUT/OUTPUT WAVEFORM A C TESTING INPUTS ARE DRIVEN AT 2.4V FOR A LOGIC 1 AND 0.45V FOR A LOGIC 0. TIMING MEASUREMENTS ARE MADE AT 2.0V FOR A LOGIC 1 AND 0.8V FOR A LOGIC 0. # CAPACITANCE(1) $T_A = 25^{\circ}C, f = 1.0MHz$ # **OPERATING RANGES** | Temperature Range | 0°C to +70°C | |--------------------------------------|--------------------| | | 0 0 10 +70 0 | | Vcc Supply Voltages HY27C64 D/P15,20 | +4.5V to +5.5V | | HY27C64 D/P 30 | +4.75V to +5.25V | | VPP Voltage | +12.2 V to +13.3 V | Operating ranges define those limits over which the functionality of the device is guaranteed. # AC TESTING LOAD CIRCUIT | Symbol | Parameter | Test Conditions | Min | Тур | Max | Units | |--------|--------------------|-----------------|-----|-----|-----|-------| | Cin | Input Capacitance | Vin=0V | | 4 | 6 | pF | | Соит | Output Capacitance | Vour = 0V | | 8 | 12 | pF | <sup>1.</sup> This parameter is sampled and not 100% tested. <sup>1.</sup> Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. # READ OPERATION DC ELECTRICAL CHARACTERISTICS DC and Operating Characteristics over operating ranges unless otherwise specified | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |------------------|-----------------------------------|----------------------------------------------------------------------------------------------------|---------|-----|-------|-------| | Ili | Input Load Current | Vin=Vcc or GND | | | 10 | μA | | Ito | Output Leakage Current | Vout=Vcc or GND<br>CE=Vih | | | 10 | μΑ | | Iccı | Vcc Current (Active) TTL Inputs | OE = CE = VIL<br>Inputs = VIH or VIL<br>f = 5MHz, I/O = 0 mA | | | 40 | mA | | Icc2 | Vcc Current (Active) CMOS Inputs | $\overline{OE} = \overline{CE} = GND \pm 0.3 V$<br>Inputs=GND±0.3V or Vcc±0.3V<br>f=5MHz, I/O=0 mA | | | 30 | mA | | I <sub>SB1</sub> | Vcc Current (Standby) TTL Inputs | CE=ViH | | | 1 | mA | | I <sub>SB2</sub> | Vcc Current (Standby) CMOS Inputs | $\overline{CE} = V cc \pm 0.3V$ | | | 100 | μA | | VIL | Input Low Voltage | | -0.1 | | 0.8 | V | | Vih | Input High Voltage | | 2.0 | | Vcc+1 | V | | Vol | Output Low Voltage | Iot = 2.1 mA | | | 0.45 | V | | Vон1 | Output High Voltage | Ion = -400 μA | 2.4 | | | V | | V <sub>OL2</sub> | Output Low Voltage CMOS Outputs | Ioι.=0 μA | | | 0.1 | V | | V <sub>OH2</sub> | Output High Voltage CMOS Outputs | Ιοн = 0 μA | Vcc-0.1 | | | v | # AC ELECTRICAL CHARACTERISTICS AC Characteristics over operating ranges unless otherwise specified | | | Test | HY | 27C6 | 4-15 | HY | 27C64 | 4-20 | HY | 27C64 | 4-30 | | |--------|---------------------------------------------------------------|------------------------------------------|-----|------|------|-----|-------|------|-----|-------|------|-------| | Symbol | Parameter | Conditions | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Units | | tacc | Address to<br>Output Delay | $\overline{CE} = \overline{OE} = V_{1L}$ | | ( | 150 | | | 200 | ) | | 300 | ns | | tce | Chip Enable to<br>Output Delay | $\overline{OE} = V_{IL}$ | | | 150 | | | 200 | | | 300 | ns | | toe | Output Enable<br>to Output Delay | CE=VIL | | | 65 | | | 65 | | | 120 | ns | | tor | Output Enable<br>High to Output<br>Float | CE=Vil. | 0 | | 55 | 0 | | 55 | 0 | | 105 | ns | | tон | Output Hold from Addresses, CE or OE whichever occurred first | $\overline{CE} = \overline{OE} = V_{IL}$ | 0 | | | 0 | | | 0 | | | ns | # TIMING DIAGRAMS OF READ OPERATION 3 # PROGRAMMING OPERATION DC ELECTRICAL CHARACTERISTICS $T_A = +25^{\circ}C \pm 5^{\circ}C$ , $V_{CC} = 6.0V \pm 0.25V$ , $V_{PP} = 12.2V$ to 13.3V | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |--------|-----------------------------------|-----------------------------------------------------------------------------------------|------|-----|-------|-------| | Ili | Input Load Current | V <sub>IN</sub> =V <sub>CC</sub> or GND | | | 10 | μA | | Vol | Output Low Voltage During Verify | Iot = 2.1 mA | | | 0.45 | V | | Vон | Output High Voltage During Verify | IoH = -400 μA | 2.4 | | | V | | Iccz | Vcc Supply Current | (Program & Verify) | | | 30 | mA | | Vil | Input Low Voltage | | -0.1 | | 0.8 | V | | ViH | Input High Voltage | | 2.0 | | Vcc+1 | V | | Ірр2 | VPP Supply Current (Program) | $\overline{\overline{CE}} = V_{1L}, \ \overline{OE} = V_{1H}$ $\overline{PGM} = V_{1L}$ | | | 30 | mA | # AC ELECTRICAL CHARACTERISTICS | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |--------|---------------------------------|------------|------|-----|------|-------| | tas | Address Set-up Time | | 2 | | | μs | | toes | OE Set-up Time | | 2 | | | μs | | tos | Data Set-up Time | | 2 | | | μs | | tah | Address Hold Time | | 0 | | | μs | | tон | Data Hold Time | | 2 | | | μs | | tdfp | OE High to Output Float Delay | | | | 130 | μs | | tvps | VPP Set-up Time | | 2 | | | μs | | tvcs | Vcc Set-up Time | | 2 | | | μs | | tpw | PGM Initial Program Pulse Width | | 0.95 | 1.0 | 1.05 | ms | | topw | PGM Overprogram Pulse Width | | 1.95 | 2.0 | 55 | ms | | tces | CE Set-up Time | | 2 | | | μs | | toe | Data Valid from OE | | | | 150 | μs | # AC TEST CONDITIONS | Outputs | 0.8V to 2.0V | |-------------------------------------------|----------------| | Timing Measurement Reference Level Inputs | 0.8V to 2.0V | | Input Pulse Levels | 0.45V to 2.4V | | Input Rise and Fall Times (10% to 90%) | ≤20ns | | Vpp | 12.2V to 13.3V | | Vcc | · 6.0V±0.25V | # INTERACTIVE PROGRAMMING FLOW CHART # **FUNCTIONAL DESCRIPTION** #### **DEVICE OPERATION** The seven modes of operation of the HY27C64 are listed in table 1. A single 5V power supply is required in the read mode. All inputs are TTL levels except for V<sub>PP</sub> during programming and 12V on A<sub>9</sub> for the identifier mode. #### READ MODE The HY27C64 has two control functions, both of which must be logically active in order to obtain data at the outputs. Chip Enable $\overline{(CE)}$ is the power control and should be used for device selection. Output Enable $\overline{(OE)}$ is the output control and should be used to gate data to the output pins, independent of device selection. Assuming that addresses are stable, address access time (tacc) is equal to the delay from $\overline{CE}$ to output (tce). Data is available at the outputs after the falling edge of $\overline{OE}$ , assuming that $\overline{CE}$ has been low and addresses have been stable for at least tacc—tos. #### STANDBY MODE The device has a standby mode which reduces the maximum current from 40 mA to 1 mA (TTL Levels)/30 mA to 100 $\mu$ A (CMOS Levels). The device is placed in standby mode by applying a TTL high signal to the $\overline{CE}$ input. When in standby mode, the outputs are in a high impedance state, independent of the $\overline{OE}$ input. # **OUTPUT OR-TYING** Because EPROMs are usually used in large memory arrays, the HY27C64 is provided with a 2-line control function that accommodates this use of multiple memory connection. The 2-line control function allows for: - 1) the lowest possible memory power dissipation, and - complete assurance that output bus contention will not occur. To most efficiently use these two control lines, it is recommended that $\overline{CE}$ (pin 20) be decoded and used as the primary device selecting function, while $\overline{OE}$ (pin 22) be made a common connection to all devices in the array and connected to the READ line from the system control bus. This assures that all deselected memory devices are in their low power standby modes and that the output pins are active only when data is desired from a particular memory device. ### SYSTEM CONSIDERATIONS The power switching characteristics of high speed CMOS EPROMs require CAREFUL DECOUPLING of the devices. The supply current, Icc has three segments that are of interest to the system designer-the standby current level, the active current level, and the transient current peaks that are produced by the falling and rising edges of the Chip Enable. The magnitude of these transient peaks is dependent on the output capacitive loading of the device. The associated transient voltage peaks can be suppressed by properly selected decoupling capacitors. It is recommended that a 0.1 µF ceramic capacitor be used on every device between Vcc and GND. This should be a high frequency capacitor of low inherent inductance. In addition, a 4.7 µF bulk electrolytic capacitor should be used between Vcc and GND for each eight devices. The bulk capacitor should be located near where the power supply is connected to the array of devices. The purpose of the bulk capacitor is to overcome the voltage drop caused by the inductive effects of the PC board traces. ### **ERASURE CHARACTERISTICS** The erasure characteristics of the HY27C64 are such that erasure begins to occur upon exposure to light with wavelengths shorter than approximately 400 Angstroms (Å). It should be noted that sunlight and certain types of fluorescent lamps have wavelengths in the 3000–4000 Å range. Data show that constant exposure to room level fluorescent lighting could erase that typical HY27C64 in approximately 3 years, while it would take approximately 1 week to cause erasure when exposed to these types of lighting conditions for extended periods of time, opaque labels should be placed over the HY27C64 window to prevent unintentional erasure. The recommended erasure procedure is exposure to shortwave ultraviolet light which has a wavelength of 2537 Å. The integrated dose (i.e., UV intensity X exposure time) for erasure should be a minimum of 15 Wsec/cm. The erasure time with this dosage is approximately 15 to 20 minutes using an ultraviolet lamp with a 12000 µW/cm power rating. The device should be placed within 1 inch of the lamp tubes during erasure. The maximum integrated dose a HY27C64 can be exposed to without damage is 7258 Wsec/cm (1 week @ 12000 µW/cm). Exposure of the device to high intensity UV light for long periods may cause permanent damage. ### PROGRAMMING MODES CAUTION: Exceeding 14.0V on pin 1 (VPP) will permanently damage the HY27C64. Initially, and after each erasure, all bits of the device are in the "1" state. Data is introduced by selectively programming "0s" into the desired bit locations. Although only "0s" will be programmed, both "1s" and "0s" can be presented in the data word. The only way to change a "0" to a "1" is by ultraviolet light erasure. The device is in the programming mode when VPP input is at 12.5V, and CE and PGM are both at TTL low. The data to be programmed is applied 8 bits in parallel to the data output pins. The levels required for the address and data inputs are TTL. ### **IDENTIFIER MODE** The identifier mode allows the reading out of a binary code from an EPROM that will identify its manufacture and type. This mode is intended for use by programming equipment for the purpose of automatically matching the device to be programmed with its corresponding programming algorithm. This mode is functional in the 25°C±5°C ambient temperature range that is required when programming the HY27C64. To activate this mode, the programming equipment must force 11.5V to 12.5V on address line A9 (pin 24) of the device. Two identifier bytes may then be sequenced from the device outputs by toggling address line A0 (pin 10) from Vii. to Viii. All other address lines must be held at Vii. during the Identifier Mode. Byte 0 (Ao=VIL) represents the manufacturer code and byte 1 (Ao=VIH) the device identifier code. For the HY27C64, these two identifier bytes are given in Table 2. All identifiers for manufacturer and device codes will possess odd parity, with the MSB (O7) defined as the parity bit. # TABLE 2. HY27C64 IDENTIFIER BYTES | Pins | A <sub>0</sub> (10) | O <sub>7</sub> (19) | O <sub>6</sub> (18) | O <sub>5</sub> (17) | O <sub>4</sub> (16) | O <sub>3</sub> (15) | O <sub>2</sub> (13) | Oı<br>(12) | O <sub>0</sub><br>(11) | Hex<br>Data | |-----------------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|------------|------------------------|-------------| | Manufacturer<br>Device Code | Vit.<br>Vih | 1 0 | 0 | 1<br>0 | 0 | 0 | 1 0 | 1<br>0 | 1<br>0 | A7<br>08 | Notes: 1. $A_9 = 12.0 \pm 0.5 V$ 1. A<sub>9</sub>=12.0±0.5V 2. A<sub>0</sub>—A<sub>8</sub>, A<sub>10</sub>—A<sub>12</sub>, $\overline{CE}$ , $\overline{OE}$ =V<sub>II</sub>. 3. PER JEDEC Pub. 106 # TIMING DIAGRAMS OF PROGRAMMING OPERATION <sup>1.</sup> THE INPUT TIMING REFERENCE LEVEL IS 0.8V FOR V<sub>IL</sub> AND 2.0V FOR V<sub>IH</sub>. 2. toe AND tdfp are characteristics of the device but must be accommodated by the programmer. 3. When programming the Hy27C64, A 0.1 \( \mu \) F Capacitor is required across V<sub>PP</sub> and ground to suppress spurious voltage transients which can damage the device. # PHYSICAL DIMENSIONS # 28-Lead EPROM CERDIP | DIM | | Inche | s | Millimeters | | | | | |-----|-------|-------|-------|-------------|-------|--------|--|--| | | Min | Тур | Max | Min | Тур | Max | | | | Α | 1.446 | | 1.474 | 36.728 | | 37.440 | | | | В | | 0.280 | | | 7.112 | | | | | С | 0.517 | | 0.538 | 13.132 | | 13.665 | | | | D | 0.125 | | 0.145 | 3.175 | | 3.683 | | | | E | | 0.100 | | | 2.540 | | | | | F | 0.016 | | 0.020 | 0.406 | | 0.508 | | | | G | 0.020 | | | 0.508 | | | | | | Н | 0.140 | | 0.175 | 3.556 | | 4.445 | | | | I | 0.608 | | 0.614 | 15.443 | | 15.596 | | | | J | 0.630 | | 0.700 | 16.002 | | 17.780 | | | | K | | 0.010 | | | 0.254 | | | | # ORDERING INFORMATION Part Number: HY27C64XXX Speed 15=150ns 20 = 200 ns30 = 300 nsPackage D: Cerdip P: Plastic Dip Korea Headquarters & Factory, Hyundai Electronics Industries Co., Ltd., Semiconductor Division Semiconductor Sales : 12th Fl. Hyundai Bldg., 140-2, Kye-Dong, Chongro-Ku, Seoul, Korea & Marketing Division -Head Office & Factory: San 136-1, Ami-Ri, Bubal-Myun, Ichon-Kun, Kyungki-Do, Korea ▲ Tel: (0336) 2-6211/30, (02) 741-0661/4 ▲ Tix: K23955/7 HDETN ▲ Fax: (02) 741-0737