

## 32K x 16 Static BAM

## **Features**

- 3.3V operation (3.0V-3.6V)
- · High speed
  - t<sub>AA</sub> = 12 ns
- · Low active power
  - 540m W (max.)
- · Low standby power
  - 3.6m W (m ax.)
- · Automatic power-down when deselected
- · Independent Control of Upper and Lower bytes
- · Available in 44-pin TSOP II and 400-mil SOJ

## **Functional Description**

The CY7C1020V is a high-performance CMOS static RAM organized as 32,768 words by 16 bits. This device has an automatic power-down feature that significantly reduces power consumption when deselected.

Writing to the device is accomplished by taking chip enable (CE) and write enable (WE) inputs LOW. If byte low enable

(BLE) is LOW, then data from I/O pins (I/O<sub>1</sub> through I/O<sub>8</sub>), is written into the location specified on the address pins (An through A<sub>14</sub>). If byte high enable (BHE) is LOW, then data from I/O pins (I/O<sub>9</sub> through I/O<sub>16</sub>) is written into the location specified on the address pins  $(A_0$  through  $A_{14}$ ).

Reading from the device is accomplished by taking chip enable (CE) and output enable (OE) LOW while forcing the write enable (WE) HIGH. If byte low enable (BLE) is LOW, then data from the memory location specified by the address pins will appear on I/O<sub>1</sub> to I/O<sub>8</sub>. If byte high enable (BHE) is LOW, then data from memory will appear on I/O<sub>9</sub> to I/O<sub>16</sub>. See the truth table at the back of this datasheet for a complete description of read and write modes.

The input/output pins (I/O1 through I/O16) are placed in a high-impedance state when the device is deselected (CE HIGH), the outputs are disabled (OE HIGH), the BHE and BLE are disabled (BHE, BLE HIGH), or during a write operation (CE LOW, and  $\overrightarrow{WE}$  LOW).

The CY7C1020V is available in standard 44-pin TSOP type II 400-mil-wide SOJ packages.



## Selection Guide

|                                   | 7C1020V-12 | 7C1020V-15 | 7C1020V-20 | 7C1020V-25 |
|-----------------------------------|------------|------------|------------|------------|
| Maximum Access Time (ns)          | 12         | 15         | 20         | 25         |
| Maximum Operating Current (mA)    | 150        | 140        | 130        | 130        |
| Maximum CMOS Standby Current (mA) | 1          | 1          | 1          | 1          |