

#### **Features**

- Floating channel designed for bootstrap operation.
- Fully operational up to +600V
- Tolerant to negative transient voltage, dV/dt immune
- Gate drive supply range from 10V to 20V
- Independent low and high side channels.
- Input logic HIN/LIN active high
- Undervoltage lockout for both channels
- 3.3V, 5V, and 15V input logic compatible
- CMOS Schmitt-triggered inputs with pull-down
- Matched propagation delay for two channels
- Lead-Free and RoHS Compliant
- Automotive qualified\*

### **Typical Applications**

- High power DC-DC SMPS converters
- · Other high frequency applications

### **Product Summary**

| V <sub>OFFSET</sub>                          | ≤ 600V      |
|----------------------------------------------|-------------|
| V <sub>OUT</sub>                             | 10 – 20V    |
| I <sub>o+</sub> & I <sub>o-</sub> (typical)  | 3.5A & 3.5A |
| t <sub>ON</sub> & t <sub>OFF</sub> (t□pi□al) | 90ns & 90ns |
| Delay Matching (max)                         | 25ns        |

**Package Options** 



## **Typical Connection Diagram**

www.irf.com



(Refer to Lead Assignments for correct pin configuration). This/These diagram(s) show electrical connections only. Please refer to our Application Notes and Design Tips for proper circuit board layout.





www.irf.com

| Table of Contents                           | Page   |
|---------------------------------------------|--------|
| Description                                 | 3      |
| Qualification Information                   | 4      |
| Absolute Maximum Ratings                    | 5      |
| Recommended Operating Conditions            | 5      |
| Static Electrical Characteristics           | 6      |
| Dynamic Electrical Characteristics          | 6      |
| Functional Block Diagram                    | 7      |
| Input/Output Pin Equivalent Circuit Diagram | 8      |
| Lead Definitions                            | 9      |
| Lead Assignments                            | 9      |
| Timing diagram                              | 10     |
| Parameter Temperature Trends                | 11, 13 |
| Package Details                             | 14, 15 |
| Part Marking Information                    | 16     |
| Ordering Information                        | 16     |
| Important Notice                            | 17     |



### **Description**

The AUIRS2191S is a high power, high voltage, high speed power MOSFET and IGBT driver with independent high and low side referenced output channels, ideal for DC-DC converter applications. Logic inputs are compatible with standard CMOS or LSTTL output, down to 3.3V logic. The output drivers feature a high pulse current buffer stage designed for minimum driver cross-conduction. Propagation delays are matched to simplify use in high frequency applications. The floating channel can be used to drive an N-channel power MOSFET or IGBT in the high side configuration which operates up to 600V. Proprietary HVIC and latch immune CMOS technologies enable ruggedized monolithic construction.



## **Qualification Information**<sup>†</sup>

www.irf.com

| Qualification Level        |                      | Automotive<br>(per AEC-Q100 <sup>††</sup> )                                                                                                                                   |  |  |
|----------------------------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|                            |                      | Comments: This family of ICs has passed an Automotive qualification. IR's Industrial and Consumer qualification level is granted by extension of the higher Automotive level. |  |  |
| Moisture Sensitivity Level |                      | MSL3 <sup>††</sup> 260°C<br>(per IPC/JEDEC J-STD-020)                                                                                                                         |  |  |
|                            | Machine Model        | Class M1 (100V)<br>(per AEC-Q100-003)                                                                                                                                         |  |  |
| ESD                        | Human Body Model     | Class H1B (1000V)<br>(per AEC-Q100-002)                                                                                                                                       |  |  |
|                            | Charged Device Model | Class C4 (1000V)<br>(per AEC-Q100-011)                                                                                                                                        |  |  |
| IC Latch-Up Test           |                      | Class II Level A<br>(per AEC-Q100-004)                                                                                                                                        |  |  |
| RoHS Compliant             |                      | Yes                                                                                                                                                                           |  |  |

<sup>†</sup> Qualification standards can be found at International Rectifier's web site <a href="http://www.irf.com/">http://www.irf.com/</a>

<sup>††</sup> Higher MSL ratings may be available for the specific package types listed here. Please contact your International Rectifier sales representative for further information.



#### **Absolute Maximum Ratings**

Absolute maximum ratings indicate sustained limits beyond which permanent damage to the device may occur. These are stress ratings only, functional operation of the device at these or any other condition beyond those indicated in the "Recommended Operating Condition" is not implied. Exposure to absolute maximum-rated conditions for extended periods may affect device reliability. All voltage parameters are absolute voltages referenced to COM unless otherwise stated in the table. The thermal resistance and power dissipation ratings are measured under board mounted and still air conditions.

| Symbol              | Definition                                         | Min                 | Max            | Units |
|---------------------|----------------------------------------------------|---------------------|----------------|-------|
| $V_{B}$             | High side floating supply voltage                  | -0.3                | 620            |       |
| Vs                  | High side floating supply offset voltage           | $V_{B} - 20$        | $V_{B} + 0.3$  |       |
| $V_{HO}$            | High side floating output voltage                  | V <sub>S</sub> -0.3 | $V_{B} + 0.3$  |       |
| $V_{CC}$            | Low side fixed supply voltage                      | -0.3                | 20             | V     |
| $V_{LO}$            | Low-side output voltage                            | -0.3                | $V_{CC} + 0.3$ |       |
| $V_{IN}$            | Logic input voltage (HIN & LIN)                    | $V_{SS} - 0.3$      | $V_{CC} + 0.3$ |       |
| $V_{SS}$            | Logic ground                                       | $V_{\rm CC} - 20$   | $V_{CC} + 0.3$ |       |
| dV <sub>S</sub> /dt | Allowable V <sub>S</sub> offset supply transient   |                     | 50             | V/ns  |
| $P_{D}$             | Package power dissipation @ T <sub>A</sub> ≤+25 °C |                     | 1.0            | W     |
| $R_{\Theta JA}$     | Thermal resistance, junction to ambient            |                     | 100            | °C/W  |
| T <sub>J</sub>      | Junction temperature                               |                     | 150            | - °C  |
| T <sub>S</sub>      | Storage temperature                                | -55                 | 150            | ] ~   |
| T <sub>L</sub>      | Lead temperature (soldering, 10 seconds)           |                     | 300            |       |

### **Recommended Operating Conditions**

The input/output logic timing diagram is shown in Figure 1. For proper operation the device should be used within the recommended conditions. The VS, VSS, and COM offset ratings are tested with all supplies biased at 15V differential.

| Symbol          | Definition                                 | Min                 | Max                 | Units |
|-----------------|--------------------------------------------|---------------------|---------------------|-------|
| V <sub>B</sub>  | High side floating supply absolute voltage | V <sub>S</sub> + 10 | V <sub>S</sub> + 20 |       |
| Vs              | High side floating supply offset voltage   | †                   | 600                 |       |
| V <sub>HO</sub> | High side floating output voltage          | Vs                  | $V_{B}$             | V     |
| V <sub>CC</sub> | Low side fixed supply voltage              | 10                  | 20                  |       |
| $V_{LO}$        | Low side output voltage                    | 0                   | V <sub>cc</sub>     |       |
| $V_{IN}$        | Logic input voltage (HIN & LIN)            | $V_{SS}$            | V <sub>CC</sub>     |       |
| $V_{SS}$        | Logic ground                               | -5                  | 5                   |       |
| $T_A$           | Ambient temperature                        | -40                 | 125                 | °C    |

<sup>†</sup> Logic operation for  $V_S$  of -5 V to 600 V. Logic state held for  $V_S$  of -5 V to  $-V_{BS}$ . (Please refer to Design Tip DT97-3 for more details)



#### Static Electrical Characteristics

Unless otherwise noted, these specifications apply for an operating junction temperature range of -40°C  $\leq$  Tj  $\leq$  125°C with bias conditions of V<sub>BIAS</sub> (VCC or VBS) = 15V. The VIN, VTH parameters are referenced to VSS and are applicable to all logic input leads: HIN and LIN. The VO parameters are referenced to COM and are applicable to the respective output leads: HO or LO.

| Symbol               | Definition                                                   |      | Тур  | Max  | Unit                                                 | Test Conditions                                                          |
|----------------------|--------------------------------------------------------------|------|------|------|------------------------------------------------------|--------------------------------------------------------------------------|
|                      |                                                              |      |      |      | s                                                    |                                                                          |
| $V_{IH}$             | Logic "1" input voltage                                      | 2.5  |      |      |                                                      | $V_{CC} = 9.8V - 20V$                                                    |
| $V_{IL}$             | Logic "0" input voltage                                      |      |      | 0.8  |                                                      | V <sub>CC</sub> = 9.0 V = 20 V                                           |
| V <sub>OH 2mA</sub>  | High level output voltage, V <sub>BIAS</sub> -V <sub>O</sub> |      |      | 2.5  | V                                                    | I <sub>o</sub> = 2 mA                                                    |
| $V_{OH\ 20mA}$       | High level output voltage, V <sub>BIAS</sub> -V <sub>O</sub> |      |      | 3.3  |                                                      | $I_o = 20 \text{ mA}$                                                    |
| $V_{OL}$             | Low level output voltage, V <sub>O</sub>                     |      |      | 0.1  |                                                      | $I_o = 2 \text{ mA}$                                                     |
| $I_LK$               | Offset supply leakage current                                |      |      | 50   |                                                      | $V_{B} = V_{S} = 600 \text{ V}$                                          |
| $I_{QBS}$            | Quiescent V <sub>BS</sub> supply current                     |      | 100  | 200  |                                                      | $V_{IN} = 0V \text{ or } 3.3V$                                           |
| I <sub>QCC</sub>     | Quiescent V <sub>CC</sub> supply current                     |      | 150  | 300  |                                                      | $V_{IN} = 0V \text{ or } 3.3V$                                           |
| I <sub>QBS18</sub>   | Quiescent V <sub>BS</sub> supply current                     |      | 180  | 300  |                                                      | $V_{IN} = 0V \text{ or } 3.3V$<br>$V_{BS} = 18V$                         |
| I <sub>QCC18</sub>   | Quiescent V <sub>CC</sub> supply current                     |      | 300  | 450  | μA                                                   | $V_{IN} = 0V \text{ or } 3.3V$<br>$V_{CC} = 18V$                         |
| I <sub>QBS20</sub>   | Quiescent V <sub>BS</sub> supply current                     |      | 850  | 1500 |                                                      | $V_{IN} = 0V \text{ or } 3.3V$<br>$V_{BS} = 20V$                         |
| I <sub>QCC20</sub>   | Quiescent V <sub>CC</sub> supply current                     | 1500 | 2500 |      | V <sub>IN</sub> = 0V or 3.3V<br>V <sub>CC</sub> =20V |                                                                          |
| I <sub>IN+</sub>     | Logic "1" input bias current                                 |      | 3.5  | 7    | 1 [                                                  | $V_{IN} = 3.3V$                                                          |
| $I_{IN-}$            | Logic "0" input bias current                                 |      |      | 1.0  |                                                      | $V_{IN} = 0V$                                                            |
| $V_{\rm BSUV+}$      | $V_{BS}$ supply undervoltage positive going threshold        | 8.0  | 8.9  | 9.8  |                                                      |                                                                          |
| $V_{BSUV}$           | V <sub>BS</sub> supply undervoltage negative going threshold | 7.4  | 8.2  | 8.8  |                                                      |                                                                          |
| $V_{\text{BSUVHYS}}$ | V <sub>BS</sub> supply undervoltage hysteresis               | 0.3  | 0.7  |      | V                                                    |                                                                          |
| $V_{CCUV+}$          | V <sub>CC</sub> supply undervoltage positive going threshold | 8.0  | 8.9  | 9.8  | \ \ \                                                |                                                                          |
| V <sub>CCUV</sub> -  | V <sub>CC</sub> supply undervoltage negative going threshold | 7.4  | 8.2  | 9.0  |                                                      |                                                                          |
| $V_{CCUVHYS}$        | V <sub>CC</sub> supply undervoltage hysteresis               | 0.3  | 0.7  |      |                                                      |                                                                          |
| I <sub>O+</sub>      | Output high short circuit pulsed current (†)                 | 2.6  | 3.5  |      | A                                                    | $V_O = 0 \text{ V},$ $PW \le 10 \mu\text{s},$ $Tj = 25^{\circ}\text{C}$  |
| I <sub>O</sub> .     | Output low short circuit pulsed current <sup>(†)</sup>       |      | 3.5  |      | , A                                                  | $V_O = 15 \text{ V},$ $PW \le 10  \mu\text{s}$ $Tj = 25^{\circ}\text{C}$ |
| I <sub>O+</sub>      | Output high short circuit pulsed current (†)                 |      | 3.5  |      | А                                                    | $V_O = 0 \text{ V},$ $PW \le 10  \mu\text{s},$                           |
| I <sub>O-</sub>      | Output low short circuit pulsed current <sup>(†)</sup>       | 1.8  | 3.5  |      |                                                      | V <sub>O</sub> = 15 V,<br>PW ≤ 10 µs                                     |

<sup>(†)</sup> Guaranteed by design

### **Dynamic Electrical Characteristics**

Unless otherwise noted, these specifications apply for an operating junction temperature range of -40°C  $\leq$  Tj  $\leq$ 125°C with bias conditions of V<sub>BIAS</sub> (VCC, VBS) = 15V, CL = 1000 pF. The dynamic electrical characteristics are measured using the test definitions shown in Figure 3.

| Symbol           | Definition                          | Min | Тур | Max | Units | Test Conditions             |
|------------------|-------------------------------------|-----|-----|-----|-------|-----------------------------|
| t <sub>ON</sub>  | Turn-on propagation delay           | 50  | 90  | 175 |       | $V_S = 0V$                  |
| t <sub>OFF</sub> | Turn-off propagation delay          | 50  | 90  | 175 |       | $V_S = 0V \text{ or } 600V$ |
| t <sub>R</sub>   | Turn-on rise time                   | 5   | 15  | 60  | ns    |                             |
| t <sub>F</sub>   | Turn-off fall time                  | 5   | 15  | 60  |       |                             |
| MT               | Delay matching, HS & LS turn-on/off |     |     | 25  |       |                             |



Functional Block Diagram





Input/Output Pin Equivalent Circuit Diagrams: AUIRS2191



www.irf.com





## **Lead Definitions: AUIRS2191**

| Pin# | Symbol | Description                                                                                   |
|------|--------|-----------------------------------------------------------------------------------------------|
| 1    | VB     | High-side floating supply                                                                     |
| 6    | HIN    | Logic inputs for high-side gate driver output (HO), in phase (referenced to V <sub>SS</sub> ) |
| 7    | LIN    | Logic inputs for low-side gate driver output (LO), in phase (referenced to V <sub>SS</sub> )  |
| 8    | VSS    | Low-side logic return                                                                         |
| 9    | COM    | Low-side return                                                                               |
| 11   | LO     | Low-side gate drive output                                                                    |
| 12   | VCC    | Low-side supply voltage                                                                       |
| 15   | VS     | High voltage floating supply return                                                           |
| 16   | НО     | High-side gate drive output                                                                   |

# **Lead Assignments**

www.irf.com



16 Lead SOIC



# **Application Information and Additional Details**





Figure 1. Input/Output Timing Diagram

Figure 2. Switching Time Waveform Definitions



Figure 3. Delay Matching Waveform Definitions



### **Tolerability to Negative VS Transients**

The AUIRS2191S has been seen to withstand negative Vs transient conditions on the order of -30V for a period of 400 ns. An illustration of the AUIRS2191S performance can be seen in Figure 7, where points above the line represent pulses that the circuit can withstand (with  $V_{CC}=V_{BS}=15V$  and  $T_A=25^{\circ}C$ ).

Effect of ambient temperature on tolerability to negative Vs Transient is quite contained, in fact tests performed at -40^C and at 125^C showed how, for a given pulse duration, the AUIRS2191S can withstand negVs pulse of absolute amplitude 5V lower than what represented by the line in Figure 7.

So, in whole temperature range the curve of Figure 7 has to be risen up of 5V.

Even though the AUIRS2191S has been shown able to handle these negative Vs transient conditions, it is highly recommended that the circuit designer always limit the negative Vs transients as much as possible by careful PCB layout and component use.



Figure 7: -Vs Transient results



### **Parameter Temperature Trends**

Figures illustrated in this chapter provide information on the experimental performance of the AUIRS2191S HVIC. The line plotted in each figure is generated from actual lab data. A large number of individual samples were tested at three temperatures (-40 °C, 25 °C, and 125 °C) in order to generate the experimental curve. The line consists of three data points (one data point at each of the tested temperatures) that have been connected together to illustrate the understood trend. The individual data points on the Typ. curve were determined by calculating the averaged experimental value of the parameter (for a given temperature).



145 (su) Note 125 (su) Note 12

Figure 4. Turn-On Time vs. Temperature

Figure 5. Turn-Off Time vs. Temperature





Figure 6. Turn-On Rise Time vs. Temperature

Figure 7. Turn-Off Fall Time vs. Temperature

© 2012 International Rectifier February 3, 2013

www.irf.com





Figure 8. Delay Matching Time vs. Temperature



Figure 10. V<sub>CC</sub> Supply Current vs. Temperature



Figure 12. V<sub>CC</sub> = 18V Supply Current vs. Temperature

13



Figure 9. Offset Supply Current vs. Temperature



Figure 11. V<sub>BS</sub> Supply Current vs. Temperature



Figure 13. V<sub>BS</sub> = 18V Supply Current vs. Temperature





Figure 14. V<sub>CC</sub> = 20V Supply Current vs. Temperature



Figure 16. Logic "1" Input Bias Current vs. Temperature



Figure 15. V<sub>BS</sub> = 20V Supply Current vs. Temperature



Figure 17. Logic "0" Input Bias Current vs. Temperature



### Package Details: SOIC16N

www.irf.com

15





# Package Details: SOIC16N, Tape and Reel



#### CARRIER TAPE DIMENSION FOR 16SOICN

|      | Metric |       | Imperial |       |  |
|------|--------|-------|----------|-------|--|
| Code | Min    | Max   | Min      | Max   |  |
| Α    | 7.90   | 8.10  | 0.311    | 0.318 |  |
| В    | 3.90   | 4.10  | 0.153    | 0.161 |  |
| С    | 15.70  | 16.30 | 0.618    | 0.641 |  |
| D    | 7.40   | 7.60  | 0.291    | 0.299 |  |
| E    | 6.40   | 6.60  | 0.252    | 0.260 |  |
| F    | 10.20  | 10.40 | 0.402    | 0.409 |  |
| G    | 1.50   | n/a   | 0.059    | n/a   |  |
| Н    | 1.50   | 1.60  | 0.059    | 0.062 |  |



REEL DIMENSIONS FOR 16SOICN

|      | Metric |        | Imperial |        |  |
|------|--------|--------|----------|--------|--|
| Code | Min    | Max    | Min      | Max    |  |
| Α    | 329.60 | 330.25 | 12.976   | 13.001 |  |
| В    | 20.95  | 21.45  | 0.824    | 0.844  |  |
| С    | 12.80  | 13.20  | 0.503    | 0.519  |  |
| D    | 1.95   | 2.45   | 0.767    | 0.096  |  |
| E    | 98.00  | 102.00 | 3.858    | 4.015  |  |
| F    | n/a    | 22.40  | n/a      | 0.881  |  |
| G    | 18.50  | 21.10  | 0.728    | 0.830  |  |
| Н    | 16.40  | 18.40  | 0.645    | 0.724  |  |



# **Part Marking Information**



## **Ordering Information**

|                  |              | Standard Pack |      |                      |  |
|------------------|--------------|---------------|------|----------------------|--|
| Base Part Number | Package Type | Form Quantity |      | Complete Part Number |  |
|                  | COLCACN      | Tube/Bulk     | 45   | AUIRS2191S           |  |
| AUIRS2191S       | SOIC16N      | Tape and Reel | 2500 | AUIRS2191STR         |  |



#### **IMPORTANT NOTICE**

Unless specifically designated for the automotive market, International Rectifier Corporation and its subsidiaries (IR) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or services without notice. Part numbers designated with the "AU" prefix follow automotive industry and / or customer specific requirements with regards to product discontinuance and process change notification. All products are sold subject to IR's terms and conditions of sale supplied at the time of order acknowledgment.

IR warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with IR's standard warranty. Testing and other quality control techniques are used to the extent IR deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

IR assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using IR components. To minimize the risks with customer products and applications, customers should provide adequate design and operating safeguards.

Reproduction of IR information in IR data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alterations is an unfair and deceptive business practice. IR is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of IR products or serviced with statements different from or beyond the parameters stated by IR for that product or service voids all express and any implied warranties for the associated IR product or service and is an unfair and deceptive business practice. IR is not responsible or liable for any such statements.

IR products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or in other applications intended to support or sustain life, or in any other application in which the failure of the IR product could create a situation where personal injury or death may occur. Should Buyer purchase or use IR products for any such unintended or unauthorized application, Buyer shall indemnify and hold International Rectifier and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that IR was negligent regarding the design or manufacture of the product.

Only products certified as military grade by the Defense Logistics Agency (DLA) of the US Department of Defense, are designed and manufactured to meet DLA military specifications required by certain military, aerospace or other applications. Buyers acknowledge and agree that any use of IR products not certified by DLA as military-grade, in applications requiring military grade products, is solely at the Buyer's own risk and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

IR products are neither designed nor intended for use in automotive applications or environments unless the specific IR products are designated by IR as compliant with ISO/TS 16949 requirements and bear a part number including the designation "AU". Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, IR will not be responsible for any failure to meet such requirements.

For technical support, please contact IR's Technical Assistance Center <a href="http://www.irf.com/technical-info/">http://www.irf.com/technical-info/</a>

#### **WORLD HEADQUARTERS:**

101 N. Sepulveda Blvd., El Segundo, California 90245 Tel: (310) 252-7105



# **Revision History**

| Date                        | Comment                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Feb. 5, 2009                | Original document                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Jan. 22, 2010               | Added timing, Iqxx, input bias tri-temp graphs; updated min. timing parameter; updated actual part marking;                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Jan. 27, 2010               | Io+ and Io- unit corrected (from uA to A)  Test condition changed (from 7V to 9.8V) in table of Stat el char, Vih and Vil.  Iqcc and Iqbs specified also at 18V and at 20V of supply voltage.  Tr and tf typ and max changed.  Abs Max Rat: Vs Max changed from VB+20 to VB+0.3  Stat Elec Char:  "IIN and IO parameters are referenced to COM" sentence modified in heading.  I₀ changed from 0 to 2 mA in V₀H and V₀L test conditions.  I/O Pin Eq Cir Diag: clamp voltage values changed from 25V to 20V.  Changed MT max to 25nS from 15nS; added temperature range spec: -40°C ≤ Tj ≤ 125°C on top of statics and dynamic electrical characteristics tables. |
| Feb. 01, 2010               | Added typ. and max. value for Iqcc_18, Iqcc_20, Iqbs_18, Iqbs_20, and their tri-temp graphs; added guranteed by design note for IO+/-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Mar. 15, 2010               | Added CDM ESD level to qual info page; Corrected Voh max. spec to 3.3V with test condition of I0=2mA.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| May 26 <sup>th</sup> , 2010 | $I_{\text{IN+}}$ Typ and max change; Io+ and Io- min added; tR and tF max change; Iqcc20 max = 2500uA Ton max = 175ns, Toff max = 175ns.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Jun 08th 2011               | V <sub>BSUV-</sub> change from 9.0V down to 8.8V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Oct. 26, 2011               | Added "Lead-Free and RoHS Compliant" to front page, updated latch up rating on qual info page; updated "Important Notice" with latest version 2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Oct. 27, 2011               | Added NTSOA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Jun. 11, 2012               | V <sub>OH</sub> parameter spitted into V <sub>OH 2mA</sub> and V <sub>OH 20mA</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Oct 24th, 2012              | negVs SOA change introducing tri-temp info.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Jan. 18, 2013               | Page1: removed Plasma Display from typical application; Page 3 – removed "plasma display" from description statement; Page 4 –removed note II from qual information page                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |