# ST6385,6386 ST6387,6388 # 8 BIT HCMOS MCUs FOR TV VOLTAGE SYNTHESIS WITH OSD **ADVANCE DATA** 8-bit Architecture HCMOS Technology 8MHz Clock User Program ROM: 20140 bytes Reserved Test ROM: 336 bytes Data ROM: User selectable size Data RAM: 256 bytesData EEPROM: 384 bytes ■ 42-Pin Shrink Dual in Line Plastic Package Up to 22 software programmable general purpose Inputs/Outputs, including 2 direct LED driving Outputs - Two Timers each including an 8-bit counter with a 7-bit programmable prescaler - Digital Watchdog Function - Serial Peripheral Interface (SPI) supporting S-BUS/ I<sup>2</sup>C BUS and standard serial protocols - Up to Six 6-Bit PWM D/A Converters - 62.5KHz Output Pin (ST6386,88 Only) - AFC A/D converter with 0.5V resolution - Five interrupt vectors (IRIN/NMI, Timer 1 & 2, VSYNC, PWR INT.) - 14 bit counter for voltage synthesis tuning - On-chip clock oscillator - 5 Lines by 15 Characters On-Screen Display Generator with 128 Characters - Byte efficient instruction set - Bit test and jump instructions - Wait and Bit Manipulation instructions - True LIFO 6-level stack - All ROM types are supported by pin-to-pin piggyback versions. - The development tool of the ST638X microcontrollers consists of the ST638X-EMU emulation and development system to be connected via a standard RS232 serial line to an MS-DOS Personal Computer. # **DEVICE SUMMARY** | DEVICE | D/A<br>Converter | 62.5 KHz<br>PIN | EEPROM<br>(Bytes) | |--------|------------------|-----------------|-------------------| | ST6385 | 4 | NO | 384 | | ST6386 | 4 | YES | 384 | | ST6387 | 6 | NO | 384 | | ST6388 | 6 | YES | 384 | Figure 1. ST6385 Pin Configuration Figure 2. ST6386 Pin Configuration Figre 3. ST6387 Pin Configuration Figure 4. ST6388 Pin Configuration #### GENERAL DESCRIPTION The ST6385,86,87,88 microcontrollers are members of the 8-bit HCMOS ST638X family, a series of devices specially oriented to TV applications. Different pin-out and peripheral configurations are available to give the maximum application and cost flexibility. All ST638X members are based on a building block approach: a common core is surrounded by a combination of on-chip peripherals (macrocells) available from a standard library. These peripherals are designed with the same Core technology providing full compatibility and short design time. Many of these macrocells are specially dedicated to TV applications. The macrocells of the ST638X family are: two Timer peripherals each including an 8-bit counter with a 7-bit software programmable prescaler (Timer), a digital hardware activated watchdog function (DHWD), a 14-bit voltage synthesis tuning pripheral, a serial peripheral interface (SPI), up to six 6-bit PWM D/A converters, an AFC A/D converter with 0.5V resolution, an on-screen display (OSD) with 15 characters per line, 128 characters (in two banks each of 64 characters). In addition the following memory resources are available: program ROM (20K), data RAM (256 bytes), EEPROM (384 bytes). Refer to pin configurations figures and to ST638X device summary (Table 1) for the definition of ST638X family members and a summary of differences among the different types. Figure 5. ST6385,86,87,88 Block Diagram Table 1. ST638X Device Summary | DEVICE | ROM<br>(Bytes) | RAM<br>(Bytes) | EEPROM<br>(Bytes) | AFC | vs | D/A | LOW<br>PWR IN<br>RESET | PWR IN<br>PIN | COLOR<br>PINS | SPI<br>CLOCK<br>FREQ.<br>(KHz) | 62.5KHz<br>PIN | EMUL.<br>DEVICE | |--------|----------------|----------------|-------------------|-----|-----|-----|------------------------|---------------|---------------|--------------------------------|----------------|-----------------| | ST6385 | 20K | 256 | 384 | YES | YES | 4 | YES | YES | 3 | 62.5 | NO | ST63P85 | | ST6386 | 20K | 256 | 384 | YES | YES | 4 | YES | YES | 3 | 62.5 | YES | ST63P86 | | ST6387 | 20K | 256 | 384 | YES | YES | 6 | YES | YES | 3 | 62.5 | NO | ST63P87 | | ST6388 | 20K | 256 | 384 | YES | YES | 6 | YES | YES | 3 | 62.5 | YES | ST63P88 | Note: 1. Low power in RESET function disables the oscillator when RESET pin is active (LOW). #### PIN DESCRIPTION $V_{DD}$ and $V_{SS}$ . Power is supplied to the MCU using these two pins. $V_{DD}$ is power and $V_{SS}$ is the ground connection. OSCIN, OSCOUT. These pins are internally connected to the on-chip oscillator circuit. A quartz crystal or a ceramic resonator can be connected between these two pins in order to allow the correct operation of the MCU with various stability/cost trade-offs. The OSCIN pin is the input pin, the OSCOUT pin is the output pin. Refer to ON-CHIP CLOCK OSCILLATOR description for additional information. **RESET.** The active low RESET pin is used to start the microcontroller to the beginning of its program. Additionally the quartz oscillator will be disabled when the RESET pin is low to reduce power consumption during reset phase. Refer to RESET description for additional information. **TEST.** The TEST (mode select) pin is used to place the MCU into special operating mode. If TEST is held at V<sub>SS</sub> the MCU enters the normal operating mode. If TEST is held at V<sub>DD</sub> when RESET is active the test operating mode is automatically selected (the user should connect this pin to V<sub>SS</sub> for normal operation). Refer to TEST mode description for additional information. PA0-PA7. These 8 lines are organized as one I/O port (A). Each line may be configured as either an input with or without pull-up resistor or as an output under software control of the data direction register. Pins PA4 to PA7 are configured as open-drain outputs (12V drive). On PA4-PA7 pins the input pull-up option is not available while PA6 and PA7 have additional current driving capability (25mA, 1V). PA0 to PA3 pins are configured as push-pull. Refer to I/O PORT description for additional information. PB0-PB2, PB4-PB6. These 6 lines are organized as one I/O port (B). Each line may be configured as either an input with or without internal pull-up resistor or as an output under software control of the data direction register. Refer to I/O PORT description and Pin configurations (Figures 1 to 4) for additional information. PC0-PC7. These 8 lines are organized as one I/O port (C). Each line may be configured as either an input with or without internal pull-up resistor or as an output under software control of the data direction register. Pins PC0 to PC3 are configured as open-drain (5V drive) in output mode while PC4 to PC7 are open-drain with 12V drive and the input pull-up options does not exist on these four pins. PC0, PC1 and PC3 lines when in output mode are "ANDed" with the SPI control signals and are all open-drain. PC0 is connected to the SPI clock signal (SCL), PC1 with the SPI data signal (SDA) while PC3 is connected with SPI enable signal (SEN, used in S-BUS protocol). Pin PC4 and PC6 can also be inputs to software programmable edge sensitive latches which can generate interrupts; PC4 can be connected to Power Interrupt while PC6 can be connected to the IRIN/NMI interrupt line. Refer to I/O PORT description, Pin Configurations (Figures 1 to 4), INTERRUPT description for additional information. DA0-DA5. These pins are the six PWM D/A outputs of the 6-bit on-chip D/A converters. These lines have open-drain outputs with 12V drive. The output repetition rate is 31.25KHz (with 8MHz clock) Refer to Pin Configurations (Figures 1 to 4) and D/A description for additional information. # PIN DESCRIPTION (Continued) AFC. This is the input of the on-chip 10 levels comparator that can be used to implement the AFC function. This pin is an high impedance input able to withstand signals with a peak amplitude up to 12V. Refer to Pin Configurations (Figures 1 to 4) and AFC description for additional information. **OSDOSCIN, OSDOSCOUT.** These are the On Screen display oscillator terminals. An oscillation capacitor and coil network have to be connected to provide the right signal to the OSD. HSYNC, VSYNC. These are the horizontal and vertical synchronization pins. The active polarity of these pins to the OSD macrocell can be selected by the user as ROM mask option. If the device is specified to have negative logic inputs, then when these signals are low the OSD oscillator stops. If the device is specified to have positive logic inputs, then when these signals are high the OSD oscillator stops. Refer to OSD description for additional information. R, G, B, BLANK. Outputs from the OSD. R, G and B are the color outputs while BLANK is the blanking output. All outputs are push-pull. The active polarity of these pins can be selected by the user as ROM mask option. Refer to the pin configurations for additional information. **62.5kHz OUT.** This pin is an open drain (12V) output at a frequency of 62.5kHz (with an 8MHz clock). The pin can be used to drive the SGS-THOMSON TEA5640 chroma processor. Refer to the TEA5640 data sheet for more information. VS. This is the output pin of the on-chip 14-bit voltage synthesis tuning cell (VS). The tuning signal present at this pin gives an approximate resolution of 40KHz per step ovre the UHF band. This line is a push-pull output with standard drive. Table 2. ST638X Pin Summary | Pin Function | Description | |-----------------------------------|---------------------------------------------------------------------------| | DA0 to DA5 | Output, Open-Drain, 12V | | 62.5KHz OUT | Output, Open-Drain, 12V | | AFC | Input, High Impedance, 12V | | vs | Output, Push-Pull | | R,G,B, BLANK | Output, Push-Pull | | HSYNC, VSYNC | Input, Pull-up, Schmitt Trigger | | OSDOSCIN | Input, High Impedance | | OSDOSCOUT | Output, Push-Pull | | TEST | Input, Pull-Down | | OSCIN | Input, Resistive Bias, Schmitt Trigger to Reset Logic Only | | OSCOUT | Output, Push-Pull | | RESET | Input, Pull-up, Schmitt Trigger Input | | PA0-PA3 | I/O, Push-Pull, Software Input Pull-up, Schmitt Trigger Input | | PA4-PA5 | I/O, Open-Drain, 12V, No Input Pull-up, Schmitt Trigger Input | | PA6-PA7 | I/O, Open-Drain, 12V, No Input Pull-up, Schmitt Trigger Input, High Drive | | PB0-PB2 | I/O, Push-Pull, Software Input Pull-up, Schmitt Trigger Input | | PB4-PB6 | I/O, Push-Pull, Software Input Pull-up, Schmitt Trigger Input | | PC0-PC3 | I/O, Open-Drain, 5V , Software Input Pull-up, Schmitt Trigger Input | | PC4-PC7 | I/O, Open-Drain, 12V, No Input Pull-up, Schmitt Trigger Input | | V <sub>DD</sub> , V <sub>SS</sub> | Power Supply Pins | #### ST638X CORE The Core of the ST638X Family is implemented independently from the I/O or memory configuration. Consequently, it can be treated as an independent central processor communicating with I/O and memory via internal addresses, data, and control busses. The in-core communication is arranged as shown in the following block diagram figure; the controller being externally linked to both the reset and the oscillator, while the core is linked to the dedicated on-chip macrocells peripherals via the serial data bus and indirectly for interrupt purposes through the control registers. # Registers The ST638X Family Core has five registers and three pairs of flags available to the programmer. They are shown in Figure 7 and are explained in the following paragraphs together with the program and data memory page registers. **Accumulator (A).** The accumulator is an 8-bit general purpose register used in all arithmetic calculations, logical operations, and data manipulations. The accumulator is addressed in the data space as RAM location at the FFH address. Figure 7. ST638X Core Programming Model Figure 6. ST638X Core Block Diagram # ST638X CORE (Continued) Accordingly, the ST638X instruction set can use the accumulator as any other register of the data space. Indirect Registers (X, Y). These two indirect registers are used as pointers to the memory locations in the data space. They are used in the register-indirect addressing mode. These registers can be addressed in the data space as RAM locations at the 80H (X) and 81H (Y) addresses. They can also be accessed with the direct, short direct, or bit direct addressing modes. Accordingly, the ST638X instruction set can use the indirect registers as any other register of the data space. Short Direct Registers (V, W). These two registers are used to save one byte in short direct addressing mode. These registers can be addressed in the data space as RAM locations at the 82H (V) and 83H (W) addresses. They can also be accessed with the direct and bit direct addressing modes. Accordingly, the ST638X instruction set can use the short direct registers as any other register of the data space. # **Program Counter (PC)** The program counter is a 12-bit register that contains the address of the next ROM location to be processed by the core. This ROM location may be an opcode, an operand, or an address of operand. The 12-bit length allows the direct addressing of 4096 bytes in the program space. Nevertheless, if the program space contains more than 4096 locations, the further program space can be addressed by using the Program Bank Switch register. The PC value is incremented, after it is read for the address of the current instruction, by sending it through the ALU, so giving the address of the next byte in the program. To execute relative jumps the PC and the offset values are shifted through the ALU, where they will be added, and the result is shifted back into the PC. The program counter can be changed in the following ways: | JP (Jump) instruction | | . PC= Jump address | |-----------------------|--|--------------------| | CALL instruction | | . PC= Call address | | Relative Branch | | | instructions ... ... PC= PC+offset Interrupt ... ... PC= Interrupt vector Reset ... ... ... PC= Reset vector Tost mode... ... ... PC-Test mode... RET & RETI instructions . . . PC= Pop (stack) Normal instruction . . . . . PC= PC+1 Note: 1. Not available to the user. # Flags (C, Z) The ST63 Core includes three pairs of flags that correspond to 3 different modes: normal mode, interrupt mode and Non-Maskable-Interrupt-Mode. Each pair consists of a CARRY flag and a ZERO flag. One pair (CN, ZN) is used during normal operation, one pair is used during the interrupt mode (CI,ZI) and one is used during the not-maskable interrupt mode (CNMI, ZNMI). The ST63 Core uses the pair of flags that corresponds to the actual mode: as soon as an interrupt (resp. a Non-Maskable-Interrupt) is generated, the ST638X Core uses the interrupt flags (resp. the NMI flags) instead of the normal flags. When the RETI instruction is executed, the normal flags (resp. the interrupt flags) are restored if the MCU was in the normal mode (resp. in the interrupt mode) before the interrupt. Should be observed that each flag set can only be addressed in its own routine (Not-maskable interrupt, normal interrupt or main routine). The interrupt flags are not cleared during the context switching and so, they remain in the state they were at the exit of the last routine switching. The Carry flag is set when a carry or a borrow occurs during arithmetic operations, otherwise it is cleared. The Carry flag is also set to the value of the bit tested in a bit test instruction, and participates in the rotate left instruction. The Zero flag is set if the result of the last arithmetic or logical operation was equal to zero, otherwise it is cleared. The switching between these three sets is automatically performed when an NMI, an interrupt and a RETI instructions occur. As the NMI mode is automatically selected after the reset of the MCU, the ST638X Core uses at first the NMI flags. Refer to INTERRUPT description for additional information. #### Stack The ST638X Core includes true LIFO hardware stack that eliminates the need for a stack pointer. Figure 8. Stack Operation #### ST638X CORE (Continued) The stack consists of six separate 12-bit RAM locations that do not belong to the data space RAM area. When a subroutine call (or interrupt request) occurs, the contents of each level is shifted into the next level while the content of the PC is shifted into the first level (the value of the sixth level will be lost). When subroutine or interrupt return occurs (RET or RETI instructions), the first level register is shifted back into the PC and the value of each level is shifted back into the previous level. These two operating modes are described in Figure 8. Since the accumulator, as all other data space registers. is not stored in this stack the handling of this registers shall be performed inside the subroutine. The stack pointer will remain in its deepest position, if more than 6 calls or interrupts are executed. so that the last return address will be lost. It will also remain in its highest position if the stack is empty and a RET or RETI is executed. In this case the next instruction will be executed. # **Memory Registers** Figure 9. Program ROM Page Register The PRPR register can be addressed like a RAM location in the Data Space at the CAH address; nevertheless it is a write-only register that can not be accessed with single-bit operations. This register is used to select the 2-Kbyte ROM bank of the Program Space that will be addressed. The number of the page has to be loaded in the PRPR register. The PRPR register is not cleared during the MCU initialization and should therefore be defined before jumping out of the static page. Refer to the Program Space description for additional information concerning the use of this registers. The PRPR register is not modified when an interrupt or a subroutine occurs. Figure 10. Data RAM Bank Manager The DRBR register can be addressed like a RAM location in the Data Space at the E8H address, nevertheless it is write-only register that can not be accessed with single-bit operations. This register is used to select the desired 64-byte RAM/EE-PROM bank of the Data Space. The number of the bank has to be loaded in the DRBR register and the instruction has to point to the selected location as it was in the 0 bank (from 00H address to 3FH address). This register is cleared during the MCU initialization (the Data space 0 bank is automatically addressed after the Reset). Refer to the Data Space description for additional information. The DRBR register is not modified when a interrupt or a subroutine occurs. Figure 11. Data ROM Window Register The DWR register can be addressed like a RAN location in the Data Space at the C9H address nevertheless it is write-only register that can not be accessed with single-bit operations. This register is used to move up and down the 64-byte read-only data window (from the 40H address to 7FH address of the Data Space) along the ROM memory of the MCU be step of 64 bytes. The effective address of the byte to be read as a data in the ROM memory is obtained be the concatenation of the 6 less significant bits of the address given in the instruction (as less significant bits) and the content of the DWR register (as mos significant bits). Refer to the Data Space descriptio for additional information. # **MEMORY SPACES** The MCUs operate in three different memory spaces: Program Space, Data Space, and Stack Space. A description of these spaces is shown in Figure 12 and Figure 13. (Figure 14 refers to the ST638X which has a total of 20K bytes of ROM). Figure 12. ST638X Data Space | b0 | | |----------------------------------|--------------| | DATA RAM/EEPROM/OSØ<br>BANK AREA | 000Н | | BANK AREA | 03FH | | | 040H | | DATA ROM | | | WINDOW AREA | | | | 07FH | | X REGISTER | 080H | | Y REGISTER | 081H | | V REGISTER | 082H | | W REGISTER | 083H | | DATA RAM | 084H<br>0BFH | | PORT A DATA REGISTER | осон | | PORT B DATA REGISTER | 0C1H | | PORT C DATA REGISTER | 0C2H | | RESERVED | осзн | | PORT A DIRECTION REGISTER | 0C4H | | PORT B DIRECTION REGISTER | 0C5H | | PORT C DIRECTION REGISTER | 0C6H | | RESERVED | 0C7H | | INTERRUPT OPTION REGISTER | 0C8H | | DATA ROM WINDOW REGISTER | 0C9H | | PROGRAM ROM PAGE REGISTER | 0CAH | | RESERVED | 0CBH | | SPI DATA REGISTER | 0CCH | | RESERVED | 0CDH | | TIMED A POECON ED DECICEE | 0D1H | | TIMER 1 PRESCALER REGISTER | 0D2H | | TIMER 1 COUNTER REGISTER | 0D3H | | TIMER 1 STATUS/CONTROL REG. | 0D4H<br>0D5H | | RESERVED | 0D5H | | WATCHDOG REGISTER | OD8H | Figure 13. ST638X Data Space (Continued) | 7 | b0 | | | | |----------------------------------------|------------------|--|--|--| | RESERVE | ED 0D9H | | | | | TIMER 2 PRESCALE | R REGISTER 0DAH | | | | | TIMER 2 COUNTER | REGISTER ODBH | | | | | TIMER 2 STATUS CO | ONTROL REG. ODCH | | | | | RESERVI | | | | | | DAG DATA (CONTRO | ODFH OFFI | | | | | DAG DATA/CONTRO | | | | | | DA1 DATA/CONTRO | | | | | | DA2 DATA/CONTRO | | | | | | DA3 DATA/CONTRO | | | | | | AFC, IR & OSD RESU | | | | | | OUTPUTS CONTRO | | | | | | DA4 DATA/CONTRO | | | | | | DA5 DATA/CONTRO | | | | | | DATA RAM BANK | | | | | | DEDIC. LATCHES CO | | | | | | EEPROM CONTRO | | | | | | SPI CONTROL RE | | | | | | SPI CONTROL RE | | | | | | OSD CHARAC, BANK | | | | | | VS DATA REGI | | | | | | VS DATA REGI | | | | | | 0F0H<br>RESERVED 0FEH | | | | | | ACCUMULA | ATOR OFFH | | | | | OSD CONTROL REGIS<br>IN PAGE 6 OF BANK | ED DATA RAM | | | | | VERTICAL START AL | | | | | | HORIZONTAL START | - | | | | | VERTICAL SPACE | | | | | | HORIZONTAL SPAC | | | | | | BACKGROUND COL | | | | | | GLOBAL ENABLE | REGISTER 017H | | | | DATA SPACE PROGRAM SPACE 0000H 000H RAM/EEPROM BANKING AREA 03F 040H 0-127 DATA ROM WINDOW 07FH 080H X REGISTER 07FFH 0800H 081H Y REGISTER 082H V REGISTER 083H W REGISTER 084H RAM OCO+ DATA ROM WINDOW SELECT PROGRAM ROM BANK SELECT DATA RAM BANK SELECT INTERRUPT & RESET VECTORS Figure 14. ST638X Memory Addressing Description Diagram #### **Program Space** The program space is physically implemented in the ROM memory and includes all the instructions that are to be executed, as well as the data required for the immediate addressing mode instructions, the reserved test area and user vectors. It is addressed thanks to the 12-bit Program Counter register (PC register) and so, the ST638X Core can directly address up to 4K bytes of Program Space. Nevertheless, the Program Space can be extended by the addition of 2-Kbyte ROM banks as it is shown in figure 14 in which a 20K bytes memory is described. These banks are addressed by pointing to the 000H-7FFH locations of the Program Space thanks to the Program Counter, and by writing the appropriate code in the Program ROM Page Register (PRPR register) located at the CAH address of the Data Space. Because interrupts and common subroutines should be available all the time only the lower 2K byte of the 4K program space are bank switched while the upper 2K byte can be seen as static space. Table 3 gives the different codes that allows the selection of the corresponding banks. Note that, from the memor point of view, the Page 1 and the Static Page represent the same physical memory: it is only a different way of addressing the same location. Or the ST638X a total of 20480 bytes of ROM have been implemented; 20140 are available a user ROM while 340 are reserved for testing. VADD419 ACCUMULATOR Figure 15. ST638X 20K Bytes Program Space Addressing Description Figure 16. Program ROM Page Register D7-D5. These bits are not used. **PRPR4-PRPR0.** These are the program ROM banking bits and the value loaded selects the corresponding page to be addressed in the lower part of 4K program address space as specified in Table 3. This register is undefined on reset. Table 3. ST638X Program ROM Page Register Coding | PRPR3 | PRPR2 | PRPR1 | PRPR0 | PC11 | Memory<br>Page | |-------|-------|-------|-------|------|----------------------------| | х | X | X | х | 1 | Static Page<br>(Page 1) | | 0 | 0 | 0 | 0_ | 0 | Page 0 | | 0 | 0 | 0 | 1 | 0 | Page 1<br>(Static<br>Page) | | 0 | 0 | 1 | 0 | 0 | Page 2 | | 0 | 0 | 1 | _ 1 | 0 | Page 3 | | 0 | 1 | 0 | 0 | 0_ | Page 4 | | 0 | 1 | 0 | 1 | 0 | Page 5 | | 0 | 1 | 1 | 0 | 0 | Page 6 | | 0 | 1 | 1 | 1 | 0_ | Page 7 | | 1 | 0 | 0 | 0 | 0 | Page 8 | | 1 | 0 | 0 | 1 | 0 | Page 9 | Note. The number of bits implemented depends on the size of the ROM of the device. Only the lower part of address space has been bankswitched because interrupt vectors and common subroutines should be available all the time. The reason of this structure is due to the fact that it is not possible to jump from a dynamic page to another, unless jumping back to the static page, changing contents of PRPR, and, than, jumping to a different dynamic page. Care is required when handling the PRPR register. as it is write only. For this reason, it is not allowed to change the PRPR contents while executing interrupts drivers, as the driver cannot save and than restore its previous content. Anyway, this operation may be necessary if the sum of common routines and interrupt drivers will take more than 2K bytes; in this case could be necessary to divide the interrupt driver in a (minor) part in the static page (start and end), and in the second (major) part in one dynamic page. If it is impossible to avoid the writing of this register in interrupts drivers, an image of this register must be saved in a RAM location, and each time the program writes the PRPR it writes also the image register. The image register must be written first, so if an interrupt occurs between the two instructions the PRPR register is not affected. Table 4. ST638X Program ROM Memory Map (up to 20K Bytes) | ROM Page | Device Address | EPROM Address (1) | Description | |--------------------|----------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|----------------------------------------------------------------------| | PAGE 0 | 0000H-007FH | 0000H-007FH | Reserved | | | 0080H-07FFH | 0080H-07FFH | User ROM | | PAGE 1<br>"STATIC" | 0800H-0F9FH<br>0FA0H-0FEFH<br>0FF0H-0FF7H<br>0FF8H-0FFBH<br>0FFCH-0FFDH<br>0FFEH-0FFFH | 0800H-0F9FH<br>0FA0H-0FEFH<br>0FF0H-0FF7H<br>0FF8H-0FFBH<br>0FFCH-0FFDH<br>0FFEH-0FFFH | User ROM Reserved Interrupt Vectors Reserved NMI Vector Reset Vector | | PAGE 2 | 0000H-000FH | 1000H-100FH | Reserved | | | 0010H-07FFH | 1010H-17FFH | User ROM | | PAGE 3 | 0000H-000FH | 1800H-180FH | Reserved | | | 0010H-07FFH | 1810H-1FFFH | User ROM | | PAGE 4 | 0000H-000FH | 2000H-200FH | Reserved | | | 0010H-07FFH | 2010H-27FFH | User ROM | | PAGE 5 | 0000H-000FH | 2800H-280FH | Reserved | | | 0010H-07FFH | 2810H-2FFFH | User ROM | | PAGE 6 | 0000H-000FH | 3000H-300FH | Reserved | | | 0010H-07FFH | 3010H-37FFH | User ROM | | PAGE 7 | 0000H-000FH | 3800H-380FH | Reserved | | | 0010H-07FFH | 3810H-3FFFH | User ROM | | PAGE 8 | 0000H-000FH | 4000H-400FH | Reserved | | | 0010H-07FFH | 4010H-47FFH | User ROM | | PAGE 9 | 0000H-000FH | 4800H-480FH | Reserved | | | 0010H-07FFH | 4810H-4FFFH | User ROM | **Notes:**1. EPROM addresses are related to the use of ST63P8X piggyback emulation devices. # **Data Space** The instruction set of the ST638X Core operates on a specific space, named Data Space that contains all the data necessary for the processing of the program. The Data Space allows the addressing of RAM memory (up to 256 bytes for the ST638X family), EEPROM memory (up to 384 bytes for the ST638X family), ST638X Core/peripheral registers, and read-only data such as constants and the look-up tables. Data ROM Addressing. All the read-only data are physically implemented in the ROM memory in which the Program Space is also implemented. The ROM memory therefore contains the program to be executed and also the constants and the look-up tables needed for the program. The locations of Data Space in which the different constants and look-up tables are addressed by the ST638X Core can be considered as being a 64-byte window through which it is possible to access to the readonly data stored in the ROM memory. This window is located from the 40H address to the 7FH address in the Data space and allows the direct reading of the bytes from the 000H address to the 03FH address in the ROM memory. All the bytes of the ROM memory can be used to store either instructions or read-only data. Indeed, the window can be moved by step of 64 bytes along the ROM memory in writing the appropriate code in the Write-only Data ROM Window register (DWR register, location C9H). The effective address of the byte to be read as a data in the ROM memory is obtained by the concatenation of the 6 less significant bits of the address in the Data Space (as less significant bits) and the content of the DWR register (as most significant bits). So when addressing location 40H of data space, and 0 is loaded in the DWR register. the physical addressed location in ROM is 00H. **Note.** The data ROM window cannot address windows above the 16k byte range. Figure 17. Data ROM Window Register **DWR7-DWR0.** These are the Data Rom Window bits that correspond to the upper bits of data ROM program space. This register is undefined after reset. Notes Care is required when handling the DWR register as it is write only. For this reason, it is not allowed to change the DWR contents while executing interrupts drivers, as the driver cannot save and than restore its previous content. If it is impossible to avoid the writing of this register in interrupts drivers, an image of this register must be saved in a RAM location, and each time the program writes the DWR it writes also the image register. The image register must be written first, so if an interrupt occurs between the two instructions the DWR register is not affected. # Data RAM/EEPROM/OSD RAM Addressing In all members of the ST638X family 64 bytes of data RAM are directly addressable in the data space from 80H to BFH addresses. The additional 192 bytes of RAM, the 384 bytes of EEPROM memory, and the OSD RAM can be addressed using the banks of 64 bytes located between addresses 00H and 3FH. The selection of the bank is done by programming the Data RAM Bank Switching register (DRBR register) located at the E8H address of the Data Space. In this way each bank of RAM, EEPROM or OSD RAM can select 64 bytes at a time. No more than one bank should be set at a time. Figure 18. Data RAM Bank Register **DRBR7,DRBR1,DRBR0.** These bits select the EEPROM pages. **DRBR6, DRBR5.** Each of these bits, when set, wi select one OSD RAM register page. **DRBR4,DRBR3,DRBR2.** Each of these bits, when set, will select one RAM page. This register is undefined after reset. Table 5 summarizes how to set the Data RAM Banl Register in order to select the various banks o pages. #### Notes: Care is required when handling the DRBR registe as it is write only. For this reason, it is not allower to change the DWR contents while executing inter rupts drivers, as the driver cannot save and that restore its previous content. If it is impossible to avoid the writing of this register in interrupts drivers an image of this register must be saved in a RAM location, and each time the program writes th DRBR it writes also the image register. The image register must be written first, so if a interrupt occurs between the two instructions th DRBR register is not affected. # **EEPROM Description** The data space of ST638X family from 00H to 3Fl is paged as described in Table 5. 384 bytes the EEPROM located in six pages of 64 bytes (page 0,1,2,3,4,5 and 6, see Table 5). Through the programming of the Data RAM Bar Register (DRBR= E8H) the user can select th bank or page leaving unaffected the way to address the static registers. The way to address the "d Table 5. Data RAM Bank Register Set-up | DRBR Value | Selection | Applicable Devices | | |------------|---------------------------|------------------------|--| | 01H | EEPROM Page 0 | All Devices | | | 02H | EEPROM Page 1 | All Devices | | | 03H | EEPROM Page 2 | All Devices | | | 81H | EEPROM Page 3 | All Devices | | | 82H | EEPROM Page 4 All Devices | | | | 83H | EEPROM Page 5 All Devices | | | | 04H | RAM Page 2 | RAM Page 2 All Devices | | | 08H | RAM Page 3 All Devices | | | | 10H | RAM Page 4 | All Devices | | | 20H | OSD Page 5 | OSD Page 5 All Devices | | | 40H | OSD Page 6 | All Devices | | namic" page is to set the DRBR as described in Table 5 (e.g. to select EEPROM page 0, the DRBR has to be loaded with content 01H, see Data RAM/EEPROM/OSD RAM addressing for additional information). Bits 0, 1 and 7 of the DRBR are dedicated to the EEPROM. The EEPROM module is physically organized in 32 byte modules (2 modules per page) and does not require dedicated instructions to be accessed in reading or writing. The EEPROM is controlled by the EEPROM Control Register (EECR=EAH). Any EEPROM location can be read just like any other data location, also in terms of access time. To write an EEPROM location takes about 5 mSec (10mSec max) and during this time the EEPROM is not accessible by the Core. A busy flag can be read by the Core to know the EEPROM status before trying any access. In writing the EEPROM can work in two modes: Byte Mode (BMODE) and Parallel Mode (PMODE). The BMODE is the normal way to use the EEPROM and consists in accessing one byte at a time. The PMODE consists in accessing 8 bytes per time. Figure 19. EEPROM Control Register #### Not used **3B.** WRITE ONLY. If this bit is set the EEPROM is lisabled (any access will be meaningless) and the power consumption of the EEPROM is reduced to he leakage values. **)5, D4.** Reserved for testing purposes, they must be set to zero. PS. SET ONLY. Once in Parallel Mode, as soon as the user software sets the PS bit the parallel writing of the 8 adjacent registers will start. PS is internally reset at the end of the programming procedure. Note that less than 8 bytes can be written; after parallel programming the remaining undefined bytes will have no particular content. PE. WRITE ONLY. This bit must be set by the user program in order to perform parallel programming (more bytes per time). If PE is set and the "parallel start bit" (PS) is low, up to 8 adjacent bytes can be written at the maximum speed, the content being stored in volatile registers. These 8 adjacent bytes can be considered as row, whose A7, A6, A5, A4, A3 are fixed while A2, A1 and A0 are the changing bytes. PE is automatically reset at the end of any parallel programming procedure. PE can be reset by the user software before starting the programming procedure, leaving unchanged the EEPROM registers. **BS.** READ ONLY. This bit will be automatically set by the CORE when the user program modifies an EEPROM register. The user program has to test it before any read or write EEPROM operation; any attempt to access the EEPROM while "busy bit" is set will be aborted and the writing procedure in progress completed. **EN.** WRITE ONLY. This bit MUST be set to one in order to write any EEPROM register. If the user program will attempt to write the EEPROM when EN= 0 the involved registers will be unaffected and the "busy bit" will not be set. After RESET the content of EECR register will be 00H. #### Notes When the EEPROM is busy (BS= 1) the EECR can not be accessed in write mode, it is only possible to read BS status. This implies that as long as the EEPROM is busy it is not possible to change the status of the EEPROM control register. EECR bits 4 and 5 are reserved for testing purposes, and the user must never set them to 1. Additional Notes on Parallel Mode. If the user wants to perform a parallel programming the first action should be the set to one the PE bit; from this moment the first time the EEPROM will be addressed in writing, the ROW address will be latched and it will be possible to change it only at the end of the programming procedure or by resetting PE without programming the EEPROM. After the ROW address latching the Core can "see" just one EE-PROM row (the selected one) and any attempt to write or read other rows will produce errors. Do not read the EEPROM while PR is set. As soon as PE bit is set, the 8 volatile ROW latches are cleared. From this moment the user can load data in the whole ROW or just in a subset. PS setting will modify the EEPROM registers corresponding to the ROW latches accessed after PE. For example, if the software sets PE and accesses EE-PROM in writing at addresses 18H,1AH,1BH and then sets PS, these three registers will be modified at the same time; the remaining bytes will have no particular content. Note that PE is internally reset at the end of the programming procedure. This implies that the user must set PE bit between two parallel programming procedures. Anyway the user can set and then reset PE without performing any EEPROM programming. PS is a set only bit and is internally reset at the end of the programming procedure. Note that if the user tries to set PS while PE is not set there will not be any programming procedure and the PS bit will be unaffected. Consequently PS bit can not be set if EN is low. PS can be affected by the user set if, and only if, EN and PE bits are also set to one. **Warning**: Parallel programming of the EEPROM with less than eight bytes may corrupt other bytes and should therefore be used with care, as here after underlined. a. Reason for limitation: between PE (Parallel Enable) and PS (Parallel Start) of the EEPROM, the user writes up to eight bytes into the volatile data registers, a latch is also set to indicate which bytes have been accessed; the accessed bytes will be programmed when PS arrives. The logic is such that it is possible to set the latches of bytes which have NOT been accessed. The latches are set whenever ANY register in the banked dataspace (00h-3FH) is accessed for READ or WRITE between a PE and PS. The latch which is set will be determined by the three least significant bits of the register address. Only the latch is set, so final data of a corrupted byte after the parallel programming is always FFH. Note: read operations also occur internally to the micro for most instructions. Even if bytes are not seen to be corrupted within the parallel programming routine, care should be taken, since they could become corrupted by an interrupt routine being serviced during loading of parallel bytes. This is logic related and is not a marginality or race condition; piggyback devices perform in the same way as ROM devices. Parallel programming is tested with only LDI rr, nn instructions which do not corrupt other bytes. - b. To Avoid Corrupted Bytes: - use Single Byte Mode, or - always define all eight bytes in Parallel Programming Mode, or when programming less than eight bytes, the remaining EEPROM bytes should do not used by the program. Additional Notes Regarding Differences Be tween ST638X Devices and Corresponding Emulators. While PE is set, all the EEPROM page currently selected is accessible in reading and the writing of the bytes happens at the row to which belongs the last byte written before setting PS. The sequence: set PE, write in 10H the value X, write in 21H the value Y, set PS, will result in: 10H unchanged 20H loaded with value X, 21H loaded with value Y. In the emulator bits 4 and 5 of the EECR are implemented. If the user set to 1 one or both of these bit the contents of the EEPROM will be destroyed. The user should use care in using EEPROM emulation a in general the emulator does not emulate the behaviour of the EEPROM when it is misused. #### STACK SPACE The stack space consists of six 12 bit registers the are used for stacking subroutine and interrupt returned addresses plus the current program counter register. #### **TEST MODE** The test mode can be entered by connecting the TEST pin to an high logic level when reset is active this action enables the factory test mode. The use is recommended to avoid this situation for normal operation. (TEST pin should be tied to ground). #### INTERRUPT The ST638X Core can manage 4 different mast able interrupt sources, plus one non-maskable in terrupt source (top priority level interrupt). Eac source is associated with a particular interrupt ver tor that contains a Jump instruction to the relate interrupt service routine. Each voot is located the Program Space at a particular address (se Table 6). When a source provides an interrupt request, and the request processing is also enabled by the ST638X Core, then the PC register loaded with the address of the interrupt vector (i. of the Jump instruction). Finally, the PC is loaded with the address of the Jump instruction and the interrupt routine is processed. The relationship between vector and source ar the associated priority is hardware fixed for the different ST638X devices. For some interrupt souces it is also possible to select by software the kin of event that will generate the interrupt. All interrupts can be disabled by writing to the GE bit (global interrupt enable) of the interrupt optic register (address C8H). After a reset, ST638X is non maskable interrupt mode, so no interrupts v be accepted and NMI flags will be used, until a RE # **INTERRUPT** (Continued) RETI instruction is executed. If an interrupt is executed, one special cycle is made by the core, during that the PC is set to the related interrupt vector address. A jump instruction at this address has to redirect program execution to the beginning of the related interrupt routine. The interrupt detecting cycle, also resets the related interrupt flag (not available to the user), so that another interrupt can be stored for this current vector, while its driver is under execution. If additional interrupts arrive from the same source, they will be lost. NMI can interrupt other interrupt routines at any time, while other interrupts cannot interrupt each other. If more than one interrupt is waiting for service, they are executed according to their priority. The lower the number, the higher the priority. Priority is, therefore, fixed. Interrupts are checked during the last cycle of an instruction (RETI included). Level sensitive interrupts have to be valid during this period. Table 6. Interrupt Vectors/Sources Relationships | Interrupt Source | Associated<br>Vector | Vector Address | |---------------------|-------------------------------|----------------| | PC6/IRIN<br>Pin (1) | Interrupt<br>Vector # 0 (NMI) | 0FFCH-0FFDH | | Timer 2 | Interrupt 0FF6H-0FF7 | | | Vsync | Interrupt<br>Vector # 2 | 0FF4H-0FF5H | | Timer 1 | Interrupt<br>Vector # 3 | 0FF2H-0FF3H | | PC4/PWRIN | Interrupt<br>Vector # 4 | 0FF0H-0FF1H | Note: 1. This pin is associated with the NMI Interrupt Vector Table 6 details the different interrupt vectors/sources relationships. #### Interrupt Vectors/Sources The ST638X Core includes 5 different interrupt vectors in order to branch to 5 different interrupt routines. The interrupt vectors are located in the fixed (or static) page of the Program Space. The interrupt vector associated with the non-maskable interrupt source is named interrupt vector #0. It is located at the (FFCH,FFDH) addresses in the Program Space. This vector is associated with the PC6/IRIN pin; refer to the ST638X Interrupt Details section for more information. The interrupt vectors located at addresses (FF6H,FF7H), (FF4H,FF5H), (FF2H,FF3H), (FF0H,FF1H) are named interrupt vectors #1, #2, #3 and #4 respectively. These vectors are associated with TIMER 2 (#1), VSYNC (#2), TIMER 1 (#3) and PC4(PWRIN) (#4); refer to the ST638X Interrupt Details description for more information. ## Interrupt Priority The non-maskable interrupt request has the highest priority and can interrupt any other interrupt routines at any time, nevertheless the other interrupts cannot interrupt each other. If more than one interrupt request is pending, they are processed by the ST638X Core according to their priority level: vector #1 has the higher priority while vector #4 the lower. The priority of each interrupt source is hardware fixed. # Interrupt Option Register The Interrupt Option Register (IOR register, location C8H) is used to enable/disable the individual interrupt sources and to select the operating mode of the external interrupt inputs. This register can be addressed in the Data Space as RAM location at the C8H address, nevertheless it is write-only register that can not be accessed with single-bit operations. The operating modes of the external Figure 20. Interrupt Option Register interrupt inputs associated to interrupt vectors #1 and #2 are selected through bits 4 and 5 of the IOR register. #### D7. Not used. EL1. This is the Edge/Level selection bit of interrupt #1. When set to one, the interrupt is generated on low level of the related signal; when cleared to zero, the interrupt is generated on falling edge. The bit is cleared to zero after reset. ## **INTERRUPT** (Continued) **ES2.** This is the edge selection bit on interrupt #2. This bit is used on the ST638X devices with onchip OSD generator for VSYNC detection. **GEN.** This is the global enable bit. When set to one all interrupts are globally enabled; when this bit is cleared to zero all interrupts are disabled (including NMI). D3 - D0. These bits are not used. # Interrupt Procedure The interrupt procedure is very similar to a call procedure; the user can consider the interrupt as an asynchronous call procedure. As this is an asynchronous event the user does not know about the context and the time at which it occurred. As a result the user should save all the data space registers which will be used inside the interrupt routines. There are separate sets of processor flags for normal, interrupt and non-maskable interrupt modes which are automatically switched and so these do not need to be saved. The following list summarizes the interrupt procedure (refer also to Figure 21. Interrupt Processing Flow Chart): - Interrupt detection - The flags C and Z of the main routine are exchanged with the flags C and Z of the interrupt routine (resp. the NMI flags) - The value of the PC is stored in the first level of the stack - The normal interrupt lines are inhibited (NMI still active) - The edge flip-flop is reset - The related interrupt vector is loaded in the PC. - User selected registers are saved inside the interrupt service routine (normally on a software stack) - The source of the interrupt is found by polling (if more than one source is associated to the same vector) - Interrupt servicing - Return from interrupt (RETI) - Automatically the ST638X core switches back to the normal flags (resp the interrupt flags) and pops the previous PC value from the stack The interrupt routine begins usually by the identification of the device that has generated the interrupt request. The user should save the registers which are used inside the interrupt routine (that holds relevant data) into a software stack. After the RETI instruction execution, the Core carries out the previous actions and the main routine can continue. Figure 20. Interrupt Processing Flow-Chart #### ST638X Interrupt Details IR Interrupt (#0). The IRIN/PC6 Interrupt is connected to the first interrupt #0 (NMI, 0FFCH). If the IRINT interrupt is disabled at the Latch circuitry then it will be high. The #0 interrupt input detects a high to low level. Note that once #0 has beet latched, then the only way to remove the latched #0 signal is to service the interrupt. #0 can interrupt the other interrupts. A simple latch is provided from the PC6(IRIN) pin in order to generate the IRINT signal. This latch can be triggered be either the positive or negative edge of IRIN signal IRINT is inverted with respect to the latch. The latch can be read by software and reset by software. TIMER 2 Interrupt (#1). The TIMER 2 Interrupt i connected to the interrupt #1 (0FF6H). The TIMER interrupt generates a low level (which is latched i the timer). For more information on the timer interrupt # **INTERRUPT** (Continued) to remove the latched signal is to service the interrupt. VSYNC Interrupt (#2). The VSYNC Interrupt is connected to the interrupt #2. When disabled the VSYNCINT signal is low. The VSYNCINT signal is inverted with respect to the signal applied to the VSYNCN pin. Bit 5 of the interrupt option register C8H is used to select the negative edge (B2=0) or the positive edge (B2=1); the edge will depend on the application. Note that once an edge has been latched, then the only way to remove the latched signal is to service the interrupt. Care must be taken not to generate spurious interrupts. This interrupt may be used for synchronize to the VSYNC signal in order to change characters in the OSD only when the screen is on vertical blanking (if desired). This method may also be used to blink characters. **TIMER 1 Interrupt (#3).** The TIMER 1 Interrupt is connected to the fourth interrupt #3 (0FF2H) which detects a high to low level (latched in the timer). For more information on the timer interrupt refer to the timer section. PWR Interrupt (#4). The PWR Interrupt is connected to the fifth interrupt #4 (0FF0H). If the PWRINTN is disabled at the PWR circuitry, then it will be high. The #4 interrupt input detects a low level. A simple latch is provided from the PC4 (PWRIN)pin in order to generate the PWRINTN signal. This latch can be triggered by either the positive or negative edge of the PWRIN signal. PWRINTN is inverted with respect to the latch. The latch can be reset by software. Notes Global disable does not reset edge sensitive interrupt flags. These edge sensitive interrupts become pending again when global disabling is released. Moreover, edge sensitive interrupts are stored in the related flags also when interrupts are globally disabled, unless each edge sensitive interrupt is also individually disabled before the interrupting event happens. Global disable is done by clearing the GEN bit of Interrupt option register, while any individual disable is done in the control register of the peripheral. The on-chip Timer peripherals have an interrupt request flag bit (TMZ), this bit is set to one when the device wants to generate an #### RESET The ST638X devices can be reset in two ways: by the external reset input (RESET) tied low and by the hardware activated digital watchdog peripheral. # **RESET Input** The external active low reset pin is used to reset the ST638X devices and provide an orderly software startup procedure. The activation of the Reset pin may occur at any time in the RUN or WAIT mode. Even short pulses at the reset pin will be accepted since the reset signal is latched internally and is only cleared after 2048 clocks at the oscillator pin. The clocks from the oscillator pin to the reset circuitry are buffered by a schmit trigger so that an oscillator in start-up conditions will not give spurious clocks. When the reset pin is held low, the external quartz oscillator is Figure 22. Internal Reset Circuit #### **RESET** (Continued) Figure 23. Reset & Interrupt Processing Flow-chart When the reset pin is held low, the external quartz oscillator is also disabled in order to reduce current consumption. The MCU is configured in the Reset mode as long as the signal of the RESET pin is low. The processing of the program is stopped and the standard Input/Output ports (port A, port B and port C) are in the input state. As soon as the level on the reset pin becomes high, the initialization sequence is executed. Refer to the MCU initialization sequence for additional information. # **Watchdog Reset** The ST638X devices are provided with an on-chip hardware activated digital watchdog function in order to provide a graceful recovery from a software upset. If the watchdog register is not refreshed and the end-of-count is reached, then the reset state will be latched into the MCU and an internal circuit pulls down the reset pin. This also resets the watchdog which subsequently turns off the pull-down and activates the pull-up device at the reset pin. This causes the positive transition at Figure 24. Restart Initialization Program Flow-chart the reset pin. The MCU will then exit the reset state after 2048 clocks on the oscillator pin. # Application Notes An external resistor between V<sub>DD</sub> and the reset pin is not required because an internal pull-up device is provided. The user may prefer to add an externa pull-up resistor. An internal Power-on device does not guarantee that the MCU will exit the reset state when $V_{DD}$ is above 4.5V and therefore the RESET pin should be externally controlled. # MCU Initialization Sequence When a reset occurs the stack is reset to program counter, the PC is loaded with the address of the reset vector (located in the program ROM at ad dresses FFEH & FFFH). A jump instruction to the beginning of the program has to be written into these locations. After a reset the interrupt mask is automatically activated so that the Core is in non maskable interrupt mode to prevent false or ghos interrupts during the restart phase. Therefore the restart routine should be terminated by a RET instruction to switch to normal mode and enable interrupts. If no pending interrupt is present at the end of the reset routine, the ST638X will continue with the instruction after the RETI; otherwise the pending interrupt will be serviced. ## RESET (Continued) #### **RESET Low Power Mode** When the reset pin is low, the quartz oscillator is Disabled allowing reduced current consumption. When the reset pin is raised the quartz oscillator is enabled and oscillations will start to build up. The internal reset circuitry will count 2048 clocks on the oscillator pin before allowing the MCU to go out of the reset state; the clocks are after a schmtit trigger so that false or multiple counts are not possible. The stack space consists of six 12 bit registers that are used for stacking subroutine and interrupt return addresses plus the current program counter register. #### TEST MODE The test mode can be entered by connecting the TEST pin to an high logic level when reset is active; this action enables the factory test mode. The user is recommended to avoid this situation for normal operation. (TEST pin should be tied to ground). #### **WAIT & STOP MODES** The STOP and WAIT modes have been implemented in the ST638X Core in order to reduce the consumption of the device when the latter has no instruction to execute. These two modes are described in the following paragraphs. On ST638X as the hardware activated digital watchdog function is present the STOP instruction is de-activated and any attempt to execute it will cause the automatic execution of a WAIT instruction. #### WAIT Mode The configuration of the MCU in the WAIT mode occurs as soon as the WAIT instruction is executed. The microcontroller can also be considered as being in a "software frozen" state where the Core stops processing the instructions of the routine, the contents of the PAM locations and peripheral registers are saved as long as the power supply voltage is higher than the PAM retention voltage but where the peripherals are still working. The WAIT mode is used when the user wants to reduce the consumption of the MCU when it is in idle, while not loosing count of time or monitoring of external events. The oscillator is not stopped in order to provide clock signal to the peripherals. The timers counting may be enabled (writing the PSI bit in TSCR register) and the timer interrupt may be also enabled before entering the WAIT mode; this allows the WAIT mode to be left when timer interrupt occurs. If the exit from the WAIT mode is performed with a general RESET (either from the activation of the external pin or by watchdog reset) the MCU will enter a normal reset procedure as described in the RESET chapter. If an interrupt is generated during WAIT mode the MCU behaviour depends on the state of the ST638X Core before the initialization of the WAIT sequence, but also of the kind of the interrupt request that is generated. This case will be described in the following paragraphs. In any case, the ST638X Core does not generate any delay after the occurrence of the interrupt because the oscillator clock is still available. #### STOP Mode On ST638X the hardware watchdog is present and the STOP instruction has been de-activated. Any attempt to execute a STOP will cause the automatic execution of a WAIT instruction. ## **Exit from WAIT Mode** The following paragraphs describe the output procedure of the ST638X Core from WAIT mode when an interrupt occurs. It must be noted that the restart sequence depends on the original state of the MCU (normal, interrupt or non-maskable interrupt mode) before the start of the WAIT sequence, but also of the type of the interrupt request that is generated. Normal Mode. If the ST638X Core was in the main routine when the WAIT instruction has been executed, the ST638X Core outputs from the wait mode as soon as any interrupt occurs; the related interrupt routine is executed and at the end of the interrupt service routine the instruction that follows the WAIT instruction is executed if no other interrupts are pending. Non-maskable Interrupt Mode. If the WAIT instruction has been executed during the execution of the non-maskable interrupt routine, the ST638X Core outputs from the wait mode as soon as any interrupt occurs: the instruction that follows the WAIT instruction is executed and the ST638X Core is still in the non-maskable interrupt mode even if an other interrupt has been generated. **Normal Interrupt Mode.** If the ST638X Core was in the interrupt mode before the initialization of the WAIT sequence, it outputs from the wait mode as soon as any interrupt occurs. Nevertheless, two cases have to be considered: - If the interrupt is a normal interrupt, the interrupt routine in which the WAIT was entered will be completed with the execution of the instruction that follows the WAIT and the ST638X Core is still in the interrupt mode. At the end of this routine pending interrupts will be serviced in accordance to their priority. - If the interrupt is a non-maskable interrupt, the non-maskable routine is processed at first. Then, the routine in which the WAIT was entered tered will be completed with the execution of the instruction that follows the WAIT and the ST638X Core is still in the normal interrupt mode. #### Notes : If all the interrupt sources are disabled, the restart of the MCU can only be done by a Reset activation. The Wait instruction is not executed if an enabled interrupt request is pending. In the ST638X the hardware activated digital watchdog function is present. As the watchdog is always activated the STOP instruction is de-activated and any attempt to execute the STOP instruction will cause an execution of a WAIT instruction. #### ON-CHIP CLOCK OSCILLATOR The internal oscillator circuit is designed to require a minimum of external components. A crystal quartz, a ceramic resonator, or an external signal (provided to the OSCIN pin) may be used to generate a system clock with various stability/cost tradeoffs. The typical clock frequency is 8MHz. Please note that different frequencies will affect the operation of those peripherals (D/As, SPI, 62.5 KHz OUT) whose reference frequencies are derived from the system clock. The different clock generator options connection methods are shown in Figure 25, crystal specifications and suggested PC board layouts are given in Figure 26 and Figure 27. One machine cycle takes 13 oscillator pulses; 12 clock pulses are needed to increment the PC while and additional 13th pulse is needed to stabilize the internal latches during memory addressing. This means that with a clock frequency of 8MHz the machine cycle is 1.625µSec. The crystal oscillator start-up time is a function of many variables: crystal parameters (especially RS), oscillator load capacitance (CL), IC parameters, ambient temperature, and supply voltage.It must be Table 7. Instructions Timing with 8MHz Clock | Tubio 11 monatorio 1 mming With Omine Orock | | | | | | |---------------------------------------------|----------|-------------------|--|--|--| | Instruction Type | Cycles | Execution<br>Time | | | | | Branch if set/reset | 5 Cycles | 8.125µs | | | | | Branch & Subroutine Branch | 4 Cycles | 6.50µs | | | | | Bit Manipulation | 4 Cycles | 6.50µs | | | | | Load Instruction | 4 Cycles | 6.50µs | | | | | Arithmetic & Logic | 4 Cycles | 6.50µs | | | | | Conditional Branch | 2 Cycles | 3.25µs | | | | | Program Control | 2 Cycles | 3.25µs | | | | Figure 25. Clock Generator Options Figure 26. Crystal Parameters # ON-CHIP CLOCK OSCILLATOR (Continued) Figure 27. PC Board Layouts Examples Figure 28. OSCIN, OSCOUT Configuration Diagram #### INPUT/OUTPUT PORTS The ST638X microcontrollers use three standard I/O ports (A,B,C) with up to eight pins on each port; refer to the device pin configurations to see which pins are available. Each line can be individually programmed either in the input mode or the output mode as follows by software. - Output - Input with on-chip pull-up resistor (selected by software) - Input without on-chip pull-up resistor (selected by software) Note: pins with 12V open-drain capability do not have pull-up resistors. In output mode the following hardware configurations are available: - Open-drain output 12V (PA4-PA7, PC4-PC7) - Open-drain output 5V (PC0-PC3) - Push-pull output (PA0-PA3, PB0-PB6) The lines are organized in three ports (port A,B,C). The ports occupie 6 registers in the data space. Each bit of these registers is associated with a particular line (for instance, the bits 0 of the Port A Data and Direction registers are associated with the PA0 line of Port A). There are three Data registers (DRA, DRB, DRC), that are used to read the voltage level values of the lines programmed in the input mode, or to write the logic value of the signal to be output on the lines configured in the output mode. The port Data Registers can be read to get the effective logic levels of the pins, but they can be also written by the user software, in conjunction with the related Data Direction Register, to select the different input mode options. Single-bit operations on I/O registers (bit set/reset instructions) are possible but care is necessary because reading in input mode is done from I/O pins and therefore they might be influenced by the external load, while writing will directly affect the Port data register causing an undesired changes of the input configuration. The three Data Direction registers (DDRA, DDRB, DDRB) allow the selection of the direction of each pin (input or output). All the I/O registers can be read or written as any other RAM location of the data space, so no extra RAM cell is needed for port data storing and manipulation. During the initialization of the MCU, all the I/O registers are cleared and the input mode with pull-up is selected on all the pins thus avoiding pin conflicts (with the exception of PC2 that is set in output mode and is set high ie. high impedence). # INPUT/OUTPUT PORTS (Continued) #### Details of I/O Ports When programmed as an input a pull-up resistor (if available) can be switched active under program control. When programmed as an output the I/O port will operate either in the push-pull mode or the open-drain mode according to the hardware fixed configuration as specified below. **Port A.** PA0-PA3 are available as push-pull when outputs. PA4-PA7 are available as open-drain (no push-pull programmability) capable of withstanding 12V (no resistive pull-up in input mode). PA6-PA7 has been specially designed for higher driving capability and are able to sink 25mA with a maximum VOL of 1V. Port B. All lines are configured as push-pull when outputs. **Port C.** PC0-PC3 are available as open-drain capable of withstanding a maximum V<sub>DD+</sub> 0.3V. PC4-PC7 are available as open-drain capable of withstanding 12V (no resistive pull-up in input mode). Some lines are also used as I/O buffers for signals coming from the on-chip SPI. In this case the final signal on the output pin is equivalent to a wired AND with the programmed data output. If the user needs to use the serial peripheral, the I/O line should be set in output mode while the open-drain configuration is hardware fixed; the corresponding data bit must set to one. If the latched interrupt functions are used (IRIN, PWRIN) then the corresponding pins should be set to input mode. On ST638X the I/O pins with double or special functions are: - PC0/SCL (connected to the SPI clock signal) - PC1/SDA (connected to the SPI data signal) - PC3/SEN (connected to the SPI enable signal) - PC4/PWRIN (connected to the PWRIN interrupt latch) - PC6/IRIN (connected to the IRIN interrupt latch) All the Port A,B and C I/O lines have Schmitt-trigger input configuration with a typical hysteresis of 1V. #### I/O Pin Programming Each pin can be individually programmed as input or output with different input and output configurations. This is achieved by writing to the relevant bit in the data (DR) and data direction register (DDR). Table 8 shows all the port configurations that can be selected by the user software. Table 8. I/O Port Options Selection | DDR | DR | Mode | Option | |-----|----|--------|----------------------------------| | 0 | 0 | Input | With on-chip pull-up resistor | | 0 | 1 | Input | Without on-chip pull-up resistor | | 1 | х | Output | Open-drain or Push-Pull | Note: X: Means don't care. Figure 29. I/O Port Data Registers **PA7-PA0.** These are the I/O port A data bits. Reset at power-on. **PB7-P80.** These are the I/O port B data bits. Reset at power-on. Figure 30. I/O Port Data Direction Registers **PC7-PC0.** Set to 04H at power-on. Bit 2 (PC2 pin is set to one (open drain therefore high im pedence). **PA7-PA0.** These are the I/O port A data direction bits. When a bit is cleared to zero the related I/C line is in input mode, if bit is set to one the relater I/O line is in output mode. Reset at power-on. # INPUT/OUTPUT PORTS (Continued) **PB7-PB0.** These are the I/O port B data direction bits. When a bit is cleared to zero the related I/O line is in input mode, if bit is set to one the related I/O line is in output mode. Reset at power-on. **PC7-PC0.** These are the I/O port C data direction bits. When a bit is cleared to zero the related I/O line is in input mode, if bit is set to one the related I/O line is in output mode. Set to 04H at power-on. Bit 2 (PC2 pin) is set to one (output mode selected). #### Input/Output Configurations The following schematics show the I/O lines hardware configuration for the different options. Figure 31 shows the I/O configuration for an I/O pin with open-drain 12V capability (standard drive and high drive). Figure 31 shows the I/O configuration for an I/O pin with push-pull and with open drain 5V capability. #### Notes: The WAIT instruction allows the ST638X to be used in situations where low power consumption is needed. This can only be achieved however if the I/O pins either are programmed as inputs with well defined logic levels or have no power consuming resistive loads in output mode. As the same die is used for the different ST638X versions the unavailable I/O lines of ST638X should be programmed in output mode. Figure 32. I/O Configuration Diagram (Open Drain 12V) Figure 31. I/O Configuration Diagram (Open Drain 5V, Push-pull) #### TIMERS The ST638X devices offer two on-chip Timer peripherals consisting of an 8-bit counter with a 7-bit programmable prescaler, thus giving a maximum count of 215, and a control logic that allows configuring the peripheral in three operating modes. Figure 33 shows the timer block diagram. This timers do not have the external TIMER pin available for the user. The content of the 8-bit counter can be read/written in the Timer/Counter register TCR that can be addressed in the data space as RAM location at the D3H (Timer 1) and DBH (Timer 2) addresses. The state of the 7-bit prescaler can be read in the PSC register at the D2H (Timer 1) and DAH (Timer 2) addresses. The control logic device can be managed thanks to the TSCR register D4H (Timer 1) and DCH (Timer 2) addresses as it is described in the following paragraphs. The following description applies to both Timer 1 and Timer 2. The 8-bit counter is decrement by the output (rising edge) coming from the 7-bit prescaler and can be loaded and read under program control. When it decrements to zero then the TMZ (timer zero) bit in the TSCR is set to one. If the ETI (enable timer interrupt) bit in the TSCR is also set to one an interrupt request, associated to interrupt vector #3 (for Timer 1) and #1 for Timer 2, is generated. The interrupt of the timer can be used to exit the MCU from the WAIT mode. The prescaler decrements on rising edge. The prescaler input can be the oscillator frequency divided by 12 or an external clock at TIMER pin (this is not available in ST638X). Depending on the division factor programmed by PS2/PS1/PS0 (see table 9) bits in the TSCR, the clock input of the timer/counter register is multiplexed to different sources. On division factor 1, the clock input of the prescaler is also that of timer/counter; on factor 2, bit 0 of prescaler register is connected to the clock input of TCR. This bit changes its state with the half frequency of prescaler clock input. On factor 4, bit 1 of PSC is connected to clock input of TCR, and so on. On division factor 128, the MSB bit 6 of PSC is connected to clock input of TCR. The prescaler initialize bit (PSI) in the TSCR register must be set to one to allow the prescaler (and hence the counter) to start. If it is cleared to zero then all of the prescaler bits are set to one and the counter is inhibited from counting. # TIMERS (Continued) Figure 34. Timer Working Principle The prescaler can be given any value between 0 and 7FH by writing to the related register address, if bit PSI in the TSCR register is set to one. The tap of the prescaler is selected using the PS2/PS1/PS0 bits in the control register. Figure 34 shows the timer working principle. #### **Timer Operating Modes** As on ST638X devices the external TIMER pin is not available the only allowed operating mode is the output mode that have to be selected by setting to 1 bit 4 and by clearing to 0 bit 5 in the TSCR1 register. This procedure will enable both Timer 1 and Timer 2. Any other combination written into these two bits will disable any Timer 1 and Timer 2 operation. Output Mode (TSCR1 D4 = 1, TSCR1 D5 = 0). On this mode the timer prescaler is clocked by the prescaler clock input (OSC/12). The user can select the desired prescaler division ratio through the PS2/PS1/PS0 bits. When TCR count reaches 0, it sets the TMZ bit in the TSCR. The TMZ bit can be tested under program control to perform a timer function whenever it goes high. Bit D4 and D5 on TSCR2 (Timer 2) register are not implemented. #### **Timer Interrupt** When the counter register decrements to zero and the software controlled ETI (enable timer interrupt) bit is set to one then an interrupt request associated to interrupt vector #3 (for Timer 1) and to interrupt vector #1 (for Timer 2) is generated. When the counter decrements to zero also the TMZ bit in the TSCR register is set to one. #### Notes : TMZ is set when the counter reaches 00H; however, it may be set by writing 00H in the TCR register or setting the bit 7 of the TSCR register. TMZ bit must be cleared by user software when servicing the timer interrupt to avoid undesired interrupts when leaving the interrupt service routine. After reset, the 8-bit counter register is loaded to FFH while the 7-bit prescaler is loaded to 7FH, and the TSCR register is cleared which means that timer is stopped (PSI=0) and timer interrupt disabled. A write to the TCR register will predominate over the 8-bit counter decrement to 00H function, i.e. if a write and a TCR register decrement to 00H occur simultaneously, the write will take precedence, and the TMZ bit is not set until the 8-bit counter reaches 00H again. The values of the TCR and the PSC registers can be read accurately at any time. # TIMERS (Continued) # **Timer Registers** Figure 35. Timer Status Control Registers **TMZ.** Low-to-high transition indicates that the timer count register has decrement to zero. This bit must be cleared by user software before to start with a new count. ETI. This bit, when set, enables the timer interrupt (vector #3 for Timer 1, vector #1 for Timer 2) request. If ETI=0 the timer interrupt is disabled. If ETI= 1 and TMZ= 1 an interrupt request is generated. **D5.** This is the timers enable bit D5. It must be cleared to 0 together with a set to 1 of bit D4 to enable both Timer 1 and Timer 2 functions. It is not implemented on TSCR2 register. Any other combination of TSCR1 D4 and D5 bits will disable any operation of both Timer 1 and Timer 2. **D4.** This is the timers enable bit D4. It must be set to 1 together with a clear to 0 of bit D5 to enable both Timer 1 and Timer 2 functions. It is not implemented on TSCR2 register. Any other combination of TSCR1 D4 and D5 bits will disable any operation of both Timer 1 and Timer 2. **PSI.** Used to initialize the prescaler and inhibit its counting while PSI = 0 the prescaler is set to 7FH and the counter is inhibited. When PSI = 1 the prescaler is enabled to count downwards. As long as PSI= 0 both counter and prescaler are not running. **PS2-PS0.** These bits select the division ratio of the prescaler register. (see table 9) The TSCR1 and TSCR2 registers are cleared on reset. The correct D4-D5 combination must be written in TSCR1 by user's software to enable the operation of Timer 1 and Timer 2. Table 9. Prescaler Division Factors | | PS2 | PS1 | PS0 | Divided By | |---|-----|-----|-----|------------| | | 0 | 0 | 0 | 1 | | | 0 | 0 | 1 | 2 | | | 0 | 11 | _ 0 | 4 | | Ī | 0 | 1 | 1 | 8 | | | 1 | 0 | 0 | 16 | | | 1 | 0 | 1 | 32 | | | 1 | 11 | 0 | 64 | | | 11 | 11 | 1 | 128 | Figure 36. Timer Counter Registers Figure 37. Prescaler Registers # HARDWARE ACTIVATED DIGITAL WATCHDOG FUNCTION The hardware activated digital watchdog function consists of a down counter that is automatically initialized after reset so that this function does not need to be activated by the user program. As the watchdog function is always activated this down counter can't be used as a timer. The watchdog is using one data space register (HWDR location D8H). The watchdog register is set to FEH on reset and immediately starts to count down, requiring no software start. Similarly the hardware activated watchdog can not be stopped or delayed by software. The watchdog time can be programmed using the 6 MSbits in the watchdog register, this gives the possibility to generate a reset in a time between 3072 to 196608 oscillator cycles in 64 possible steps. (With a clock frequency of 8MHz this means from 384µs to 24.576ms). The reset is prevented if the register is reloaded with the desired value before bits 2-7 decrement from all zeros to all ones. The presence of the hardware watchdog deactivates the STOP instruction and a WAIT instruction is automatically executed instead of a STOP. Bit 1 of the watchdog register (set to one at reset) can be used to generate a software reset if cleared to zero). Figure 38 shows the watchdog block diagram while Figure 39 shows its working principle. Figure 39. Hardware Activated Watchdog Working Principle Figure 38. Hardware Activated Watchdog Block Diagram # HARDWARE ACTIVATED DIGITAL WATCHDOG FUNCTION (Continued) Figure 40. Watchdog Register **T1-T6.** These are the watchdog counter bits. It should be noted that D7 (T1) is the LSB of the counter and D2 (T6) is the MSB of the counter, these bits are in the opposite order to normal. **SR.** This bit is set to one during the reset phase and will generate a software reset if cleared to zero. **C.** This is the watchdog activation bit that is hardware set to one; the user can't change the value of this bit (the watchdog is always active). The register reset value is FEH (Bit 1-7 set to one, Bit 0 cleared). #### SERIAL PERIPHERAL INTERFACE The ST638X Serial Peripheral Interface macrocell (SPI) has been designed to be cost effective and flexible in interfacing the various peripherals in TV applications. It maintains the software flexibility but adds hardware configurations suitable to drive devices which require a fast exchange of data. The three pins dedicated for serial data transfer (single master only) can operate in the following ways: - as standard I/O lines (software configuration) - as S-BUS or as I2CBUS (two pins) - as standard (shift register) SPI When using the hardware SPI, a fixed clock rate of 62.5kHz is provided. It has to be noted that the first bit that is output on the data line by the 8-bit shift register is the MSB. # SPI Data/Control Registers For I/O details on SCL (Serial Clock), SDA (Serial Data) and SEN (Serial Enable) please refer to I/O Ports description with reference to the following registers: Port C data register, Address C2H (Read/Write). - BIT D0 "SCL" - BIT D1 "SDA" - BIT D3 "SEN" Port C data direction register, Address C6F (Read/Write). Figure 41. SPI Serial Data Register **D7-D0.** These are the SPI data bits. They can be neither read nor written when SPI is operatin (BUSY bit set). They are undefined after reset. Figure 42. SPI Control Register 1 D7-D4. These bits are not used. STR. This is Start bit for I<sup>2</sup>CBUS/S-BUS. This bit meaningless when STD/SPI enable bit is cleared zero. If this bit is set to one STD/SPI bit is also set "1" and SPI Start generation, before beginning transmission, is enabled. Set to zero after reset. STP. This is Stop bit for I<sup>2</sup>CBUS/S-BUS. This bit meaningless when STD/SPI enable bit is clear to zero. If this bit is set to one STD/SPI bit is al set to "1" and SPI Stop condition generation enabled. STP bit must be reset when standa protocol is used (this is also the default reset cc ditions). Set to zero after reset. STD, SPI Enable. This bit, in conjunction w S-BUS/I<sup>2</sup>CBUS bit, allows the SPI disable and v select between I<sup>2</sup>CBUS/S-BUS and Standa shift register protocols. If this bit is set to one, it selects both I<sup>2</sup>CBUS and S-BUS protocols; final selection between them is made by S-BUS/I<sup>2</sup>CBUS bit. If this bit is cleared to zero when S-BUS/I<sup>2</sup>CBUS is set to "1" the Standard shift register protocol is selected. If this bit is cleared to "0" when S-BUS/I<sup>2</sup>CBUS is cleared to 0 the SPI is disabled. Set to zero after reset. S-BUS/I<sup>2</sup>CBUS Selection. This bit, in conjunction with STD/SPI bit, allows the SPI disable and will select between I<sup>2</sup>CBUS and S-BUS protocols. If this bit is cleared to "0" when STD bit is also "0", the SPI interface is disabled. If this bit is cleared to zero when STD bit is set to "1", the I<sup>2</sup>CBUS protocol will be selected. If this bit is set to one when STD bit is set to "1", the S-BUS protocol will be selected. Cleared to zero after reset. Table 10. SPI Modes Selection | D0<br>S-BUS/I <sup>2</sup> CBUS | D1<br>STD/SPI | SPI Function | |---------------------------------|---------------|-----------------------| | 0 | 0 | Disabled | | 1 | 0 | STD Shift<br>Register | | 0 | 1 | I <sup>2</sup> CBUS | | 1 | 1 | S-BUS | Figure 43. SPI Control Register 2 17-D4. These bits are not used. X/RX. Write Only. When this bit is set, current byte peration is a transmission. When it is reset, current peration is a reception. Set to zero after reset. RY/S.Read Only/Write Only. This bit has two diferent functions in relation to read or write operation. Reading Operation: when STD and/or TRX bits are cleared to 0, this bit is meaningless. When bits STD and TX are set to 1, this bit is set each time BSY bit is set. This bit is reset during byte operation if real data on SDA line are different from the ones output from the shift register. Set to zero after reset. Writing Operation: it enables (if set to one) or disables (if cleared to zero) the interrupt coming from VSYNC pin. Undefined after reset. Refer to OSD description for additional information. **ACN.** Read Only. If STD bit (D1 of SCR1 register) is cleared to zero this bit is meaningless. When STD is set to one, this bit is set to one if no Acknowledge has been received. In this case it is automatically reset when BSY is set again. Set to zero after reset. BSY. Read/Set Only. This is the busy bit zero. When a one is loaded into this bit the SPI interface start the transmission of the data byte loaded into SSDR data register or receiving and building the receive data into the SSDR data register. This is done in accordance with protocol, direction and start/stop condition(s). This bit is automatically cleared at the end of the current byte operation. Cleared to zero after reset. #### Note: The SPI shift register is also the data transmission register and the data received register; this new feature is made possible by using the serial structure of the ST638X and thus reducing size and complexity. During transmission or reception of data, all access to serial data register is therefore disabled. The reception or transmission of data is started by setting the BUSY bit to "1"; this will be automatically reset at the end of the operation. After reset, the busy bit is cleared to "0", and the hardware SPI disabled by clearing bit 0 and bit 1 of SPI control register 1 to "0". The outputs from the harware SPI are "ANDed" to the standard I/O software controlled outputs. If the hardware SPI is in operation then Port C ouputs related to the SPI should be set high or the pins should pin configured as inpus using the data direction register. When the SPI is configured as the S-BUS, the three pins PC0, PC1 and PC3 become the pins SCL, SDA and SEN respectively. When configured as the I<sup>2</sup>CBUS the pins PC0 and PC1 are configured as the pins SCL and SDA; PC3 is not driven and can be used as general purpose I/O pin. In the case of the STDSPI the pins PC0 and PC1 become the signals CLOCK and DATA, PC3 is not driven and can be used as general purpose I/O pin. The VERIFY bit is available when the SPI is configured as either S-BUS or I<sup>2</sup>CBUS. At the start of a byte transmission, the verify bit is set to one. If at any time during the transmission of the following eight bits, the data on the SDA line does not match the data forced by the SPI (while SCL is high), then the VERIFY bit is reset. The verify is available only during transmission for the S-BUS and I<sup>2</sup>CBUS; for other protocol it is not definifited. The SDA and SCL signal entering the SPI are buffered in order to remove any minor glitches. When STD bit is set to one (S-BUS or I<sup>2</sup>CBUS selected), and TRX bit is reset (receiving data), and STOP bit is set (last byte of current communication), the SPI interface does not generate the Acknowledge, according to S-BUS/I<sup>2</sup>CBUS specifications. PCO-SCL, PC1-SDA and PC3-SEN lines are standard drive I/O port pins with opendrain output configuration (maximum voltage that can be applied to these pins is VDD+ 0.3V). #### S-BUS/I<sup>2</sup>CBUS Protocol Information The S-BUS is a three-wire bidirectional data-bus with functional features similar to the I<sup>2</sup>CBUS. In fact the S-BUS includes decoding of Start/Stop conditions and the arbitration procedure in case of multimaster system configuration (the ST638X SPI allows a single-master only operation). The SDA line, in the I<sup>2</sup>CBUS represents the AND combination of SDA and SEN lines in the S-BUS. If the SDA and the SEN lines are short-circuit connected, they appear as the SDA line of the I<sup>2</sup>CBUS. The Start/Stop conditions are detected (by the external peripherals suited to work with S-BUS/I<sup>2</sup>CBUS) in the following way: - On S-BUS by a transition of the SEN line (1 to 0 Start, 0 to 1 Stop) while the SCL line is at high level. - On I<sup>2</sup>CBUS by a transition of the SDA line (10 Start, 01Stop) while the SCL line is at high level. Start and Stop condition are always generated by the master (ST638X SPI can only work as single master). The bus is busy after the start condition and can be considered again free only when a certain time delay is left after the stop condition. In the S-BUS configuration the SDA line is only allowed to change during the time SCL line is low. After the start information the SEN line returns to high level and remains unchanged for all the data transmission time. When the transmission is completed the SDA line is set to high level and, at the same time, the SEN line returns to the low level in order to supply the stop information with a low to high transition, while the SCL line is at high level. On the S-BUS, as on the I2CBUS, each eight bit information (byte) is followed by one acknowledged bit which is a high level put on the SDA line by the transmitter. A peripheral that acknowledges has to pull down the SDA line during the acknowledge clock pulse. An addressed receiver has to generate an acknowledge after the reception of each byte; otherwise the SDA line remains at the high level during the ninth clock pulse time. In this case the master transmitter can generate the Stop condition, via the SEN (or SDA in I<sup>2</sup>CBUS) line, in order to abort the transfer. Start/Stop Acknowledge. The timing specs of the S-BUS protocol require that data on the SDA (onle on this line for 12CBUS) and SEN lines be stabled during the "high" time of SCL. Two exceptions to this rule are foreseen and they are used to signal the start and stop condition of data transfer. - On S-BUS by a transition of the SEN line (10 Star 01 Stop) while the SCL line is at high level. - On I<sup>2</sup>CBUS by a transition of the SDA line (1 Start, 01 Stop) while the SCL line is at high leve Data are transmitted in 8-bit groups; after eac group, a ninth bit is interposed, with the purpose c acknowledging the transmitting sequence (th transmit device place a "1" on the bus, the acknowledging receiver a "0"). **Interface Protocol.** This paragraph deals with th description of data protocol structure. The interfac protocol includes: - A start condition - A "slave chip address" byte, transmitted by the master, containing two different information: - a. the code identifying the device the master wan to address (this information is present in the fir seven bits) - b. the direction of transmission on the bus (th information is given in the 8th bit of the byte); " means "Write", that is from the master to the slave, while "1" means "Read". The addressed slave must always acknowledge. The sequence from, now on, is different according to the value of $R/\overline{W}$ bit. 1. $R/\overline{W} = "0" (\overline{Write})$ In all the following bytes the master acts as tran mitter; the sequence follows with: - a. an optional data byte to address (if needed) t slave location to be written (it can be a wo address in a memory or a register address, etc - a "data" byte which will be written at the addre given in the previous byte. - c. further data bytes. - d. a STOP condition A data transfer is always terminated by a st condition generated from the master. The ST63 peripheral must finish with a stop condition befa another start is given. Figure 44 shows an examof write operation. 2. $R/\overline{W} = "1" (Read)$ In this case the slave acts as transmitter and, the fore, the transmission direction is changed. In remode two different conditions can be considered 32/61 - a. The master reads slave immediately after first byte. In this case after the slave address sent from the master with read condition enabled the master transmitter becomes master receiver and the slave receiver becomes slave transmitter. - b. The master reads a specified register or location of the slave. In this case the first sent byte will contain the slave address with write condition enabled, then the second byte will specify the address of the register to be read. At this moment a new start is given together with the slave address in read mode and the procedure will proceed as described in previous point "a". Figure 44. Master Transmit to Slave Receiver (Write Mode) Figure 45. Master Reads Slave Immediately After First Byte (read Mode) Figure 46. Master Reads After Setting Slave Register Address (Write Address, Read Data) # S-BUS/I<sup>2</sup>CBUS Timing Diagrams The clock of the S-BUS/I2CBUS of the ST638X SPI (single master only) has a fixed bus clock frequency of 62.5KHz. All the devices connected to the bus must be able to follow transfers with frequencies up to 62.5KHz, either by being able to transmit or receive at that speed or by applying the clock synchronization procedure which will force the master into a wait state and stretch low periods. Figure 47. S-BUS Timing Diagrams Figure 48. I<sup>2</sup>C BUS Timing Diagrams ote: The third pin, SEN, should be high; it's not used in the I2CBUS. Logically SDA is the AND of the S-BUS SDA and SEN.) # Compatibility S-BUS/I<sup>2</sup>CBUS Using S-BUS protocol it is possible to implement mixed system including S-BUS/I<sup>2</sup>CBUS bus peripherals. In order to have the compatibility with the I<sup>2</sup>CBUS peripherals, the devices including the S-BUS interface must have their SDA and SEN pins connected together as shown in the following Figure 49 (a and b). It is also possible to use mixer S-BUS/I<sup>2</sup>CBUS protocols as showed in figure 4! (c). S-BUS peripherals will only react to S-BUS protocol signals, while I<sup>2</sup>CBUS peripherals will only react to I<sup>2</sup>CBUS signals. Multimaster configuration is not possible with ST63XX SPI (single master only). Figure 49. S-BUS/I<sup>2</sup>C BUS Mixed Configurations # SERIAL PERIPHERAL INTERFACE (Continued) Figure 50. Software Bus (hardware bus disabled) Timing Diagram # STD SPI Protocol (Shift Register) This protocol is similar to the I<sup>2</sup>CBUS with the exception that there is no acknowledge pulse and there are no stop or start bits. The clock cannot be slowed down by the external peripherals. In this case all three outputs should be high in order not to lock the software I/Os from functioning. #### SPI APPLICATION NOTES Stop Clock Slowdown: In the ST638X family of devices when operating in the I<sup>2</sup>C or SBUS modes, there is no internal clock slowdown for the final STOP clock. Slowdown means that if an external peripheral requires extra time it will hold the ST638X SCL clock low. To be fully I<sup>2</sup>C and SBUS compatible in this respect, the SW should check that the SCL line is indeed high before proceeding with the START of another I<sup>2</sup>C or SBUS transmission. In all other cases the SCL clock slowdown feature is operational. SPI Standard Bus Protocol: The standard bus protocol is selected by loading the SPI Control Register 1 (SCR1 Add. EBH). Bit 0 named I<sup>2</sup>C must be set at one and bit 1 named STD must be reset. When the standard bus protocol is selected bit 2 of the SCR1 is meaningless. This bit named STOP bit is used only in I<sup>2</sup>CBUS or SBUS. However take care that the STOP BIT MUST BE RESET WHEN THE STANDARD PROTOCOL IS USED. This bit is set to ZERO after RESET. # 14-BIT VOLTAGE SYNTHESIS TUNING PERIPHERAL The ST638X on-chip voltage synthesis tuning peripheral has been integrated to allow the generation of tuning reference voltage in low/mid end TV set applications. The peripheral is composed of a 14-bit counter that allows the conversion of the digital content in a tuning voltage, available at the VS output pin, by using PWM and BRM techniques. The 14-bit counter gives 16384 steps which allows a resolution of approximately 2mV over a tuning voltage of 32V; this corresponds to a tuning resolution of about 40KHz per step in UHF band (the actual value will depend on the characteristics of the tuner). The tuning word consists of a 14-bit word contained in the registers VSDATA1 (location 0EEH) and VSDATA2 (location 0EFH). Course tuning (PWM) is performed using the seven MSBit, while the fine tuning (BRM) is performed using the data in the seven LSBIT. With all zeros loaded the output is zero; as the tuning voltage increseses from all zeros, the number of pulses in one period increses to 128 with all pulses being the same width. For values larger than 18, the PWM takes over and the number of pulses in one period remains constant at 128, but the width changes. At the other end of the scale, when almost all ones are loaded, the pulses will start to link together and the number of pulses will decrease. When all ones are loaded, the output will be almost 100% high but will have a low pulse (1/16384 of the high pulse). ## **Output Details** Inside the on-chip Voltage Synthesis cell are included the register latches, a reference counter, PWM and BRM control circuitry; the structure is one used in many devices currently in production from SGS-THOMSON (M106, M193, M293, M490/91/94). In the ST638X the clock for the 14-bit reference counter is 2MHz derived from the 8MHz system clock. From the circuit point of view, the seven most significant bits controls the course tuning, while the seven least significant bits the fine tuning. From the application and software point of view, the 14 bits can be considered as one binary number. As already mentioned the course tuning consists of a PWM signal with 128 steps; we can consider the dine tuning to cover 128 course tuning cycles. The addition of pulses is described in the following Table 11. Table 11. Fine Tuning Pulse Addition | Fine Tuning<br>(7 LSB) | N' of Pulses added at<br>the following cycles<br>(0127) | |------------------------|---------------------------------------------------------| | 0000001 | 64 | | 0000010 | 32, 96 | | 0000100 | 16, 48, 80, 112 | | 0001000 | 8, 24,104, 120 | | 0010000 | 4, 12,116, 124 | | 0100000 | 2, 6,122, 126 | | 1000000 | 1, 3,125, 127 | The VS output pin has a standard drive push-pull output configuration. # **VS Tuning Cell Registers** Figure 51. VS Data Register 1 **D7-D0.** These are the 8 least significant VS data bits. Bit 0 is the LSB. This register is undefined on reset. Figure 52. VS Data Register 2 D7-D6. These bits are not used. **D5-D0.** These are the 6 most significant VS data bits. Bit 5 is the MSB. This register is undefined on reset. #### 6-BIT PWM D/A CONVERTERS The D/A macrocell contains up to six PWM D/A outputs (32Khz repetition, DA0-DA5) with six bit resolution. Each D/A converter of ST638X is composed by the following main blocks: - pre-divider - 6-bit counter - data latches and compare circuits The pre-divider uses the clock input frequency (8MHz typical) and its output clocks the 6-bit free-running counter. The data latched in the six registers (E0H, E1H, E2H, E3H, E6H and E7H) control the six D/A outputs (DA0,1,2, 3, 4 and 5). When all zeros are loaded the relevant output is an high logic level; all 1's correspond to a pulse with a 1/64 duty cycle and almost 100% zero level. The repetition frequency is 31.25KHz and is related to the 8MHz clock frequency. Use of a different oscillator frequency will result in wrong repetition frequency. All D/A outputs are open-drain with standard current drive capability and able to withstand up to 12V. # D/A Data/Control Registers This paragraph deals with the description of D/A data/control registers. Figure 53. 6-BIT PWM D/A Output Configuration Figure 54. DA0-DA5 Data Control Registers D7. D6. These bits are not used. **DA0-DA5.** These are the 6 bits of the PWM digital to analog converter. Undefined after reset. # AFC A/D INPUT, IR/PC6 RESULT, VSYNC RESULT AND 62.5KHz OUTPUTS The AFC macrocell contains an A/D comparator with five levels at intervals of 1V from 1V to 5V. The levels can all be lowered by 0.5V to effectively double the resolution. This A/D can be used to perform the AFC function. In addition this cell offers also a keyboard input register of three bits used to perform a keyboard scan and 4 open-drain outputs (able to withstand signals up to 12V) that can be used to perform band switch function. Figure 55. AFC Inputs Configuration Diagram # AFC A/D INPUT, IR/PC6 RESULT, VSYNC RESULT, AND 62.5KHz OUTPUT (Continued) # A/D Comparator The A/D used to perform the AFC function (when high threshold is selected) has the following voltage levels: 1,2,3,4 and 5V. Bits 0-2 of AFC result register (E4H address) will provide the result in binary form (less than 1V is 000, greater than 5V is 101). If the application requires a greater resolution, the sensitivity can be doubled by clearing to zero bit 2 of the OUTPUTS control register, address E5H. In this case all levels are shifted lower by 0.5V. If the two results are now added within a software routine then the A/D S-curve can be located within a resolution of 0.5V. The A/D input has high impedance able to withstand up to 13V signals (input level tolerances $\pm$ 200mV absolute and $\pm$ 100mv relative to 5V). Figure 56. AFC, IR and OSD Result Register D7-D5. These bits are not used. **VSYNC.** This bit reads the status of the VSYNC pin. It is inverted with respect to the pin. Refer to the OSD description for additional information. IR. This bit reads the status of the IR latch. If a signal has been latched this bit will be high. Refer to the DEDICATED LATCHES description for additional information. **AD2-AD0.** These bits store the real time conversion of the value present on the AFC input pin. No reset value. Figure 57. Outputs Control Register D7, D6, D5, D3, D2. These bits are not used. A/D Shift. This bit determines the voltage range of the AFC input. Writing a zero will select the $0.5V\ tc$ 4.5V range. Writing a one will select the 1.0V tc 5.0V range. Undefined after reset. #### 62.5 KHz Output This bit is available only on ST6386,88. The pin is push-pull output at a frequency of 62.5KHz (with at 8MHz clock). The pin can used to drive the SGS THOMSON TEA5640 chroma processor. Refer to the TEA5640 data sheet for more information. Cardinary to taken to respect the frequency tolerance required by the TEA5640 by chosing a quartz with PPM variations within the limits required by the chroma processor. #### **DEDICATED LATCHES** Two latches are available which may generate ir terrupts to the ST638X core. The IR latch is se either by the falling or rising edge of the signal opin PC6(IRIN). If bit 1 (IRPOSEDGE) of the latcher register (E9H) is high, then the latch will be triggered on the rising edge of the signal at PC6(IRIN). If bit 1 (IRPOSEDGE) is low, then the latch will be triggered on the rising edge of the signal at PC6(IRIN). The IR latch can be reset by setting the 3 (RESIRLAT) of the latches register; the bit is sonly and a high should be written every time the I latch needs to be reset. If bit 2 (IRINTEN) of the latches register (E9H) is high, then the output of the IR latch, IRINTN, may generate an interrupt (#CIRINTN) is inverted with respect to the state of the #### **DEDICATED LATCHES** (Continued) IR latch. If bit 2 (IRINTEN) is low, then the output of the IR latch, IRINTN, is forced high. For more information see the interrupts section. The state of the IR latch may be read from bit 3 (IRLATCH) of register E4H; if the IR latch is set, then bit 3 will be high. The PWR latch is set either by the falling or rising edge of the signal on pin PC4(PWRIN). If bit 4 (PWREDGE) of the latches register (E9H) is high, then the latch will be triggered on the rising edge of the signal at PC4(PWRIN). If bit 4 (PWREDGE) is low, then the latch will be triggered on the falling edge of the signal at PC4(PWRIN). The PWR latch can be reset by setting bit 6 (RESPWRLAT) of the latches register; the bit is set only and a high should be written every time the PWR latch needs to be reset. If bit 5 (PWRINTEN) of the latches register (E9H) is high, then the output of the PWR latch, PWRINTN, may generate an interrupt (#4). PWRINTN is inverted with respect to the state of the PWR latch. If bit 5 (PWRINTEN) is low, then the output of the PWR latch, PWRINTN, is forced high. For more information see the interrupts section. Figure 58. Dedicated Latched Control Register #### D7. This bit is not used **RESPWRLAT.** Resets the PWR latch; this bit is set only. **PWRINTEN.** This bit enables the PWRINTN signal (#4) from the latch to the ST638X core. Undefined after reset. **PWRIN.** The bit determines the edge which will cause the PWRIN latch to be set. If this bit is high, than the PWRIN latch will be set on the rising edge of the PWRIN signal. Undefined after reset. RESIRLAT. Resets the IR latch; this bit is set only. **IRINTEN.** This bit enables the IRINTN signal (#0) from the latch to the ST638X core. Undefined after reset. **IRPOSEDGE.** The bit determines the edge which will cause the IR latch to be set. If this bit is high, than the IR latch will be set on the rising edge of the IR signal. Undefined after reset. D0. This bit is not used # **ON-SCREEN DISPLAY (OSD)** The ST638X OSD macrocell is a CMOS LSI character generator which enable display of characters and symbols on the TV screen. The character rounding function enhances the readability of the characters. The ST638X OSD receives horizontal and vertical synchronization signal and outputs screen information via R, G, B and blanking pins. The main characteristics of the macrocell are listed below: - Number of display characters: 5 lines by 15 columns. - Number of character types: 128 characters in two banks of 64 characters. Only one bank per screen can be used. - Character size: Four character heights (18H, 36H 54H, 72H), two available per screen programmable by line. - Character format: 6x9 dots with character rounding function. - Character color: Eight colors available programmable by word. - Display position: 64 horizontal positions by 2/fos and 63 vertical positions by 4 H - Word spacing: 64 positions programmable from 2/fosc to 128/fosc. - Line spacing: 63 positions programmable from 4 to 252 H. - Background: No background, square background or fringe background programmable by word. - Background color: Two of eight colors available programmable by word. - Display output: Three character data output terminals (R,G,B) and a blank output terminal. - Display on/off: Display data may be programmed on or off by word or entire screen. Entire screen may be blanked. ## **Format Specification** The entire display can be turned on or off thru the use of global enable bit or the display may be selectively turned on or off by word. To turn off the entire display, the global enable bit (GE) should be zero. If the global enable is one, the display is controlled by the word enable bits (WE). The global enable bit is located in the global enable register and the word enable bit is located in the space character preceding the word. Each line must begin with a format character which describes the format of that line and of the first word. This character is not displayed. A space character defines the format of subsequent words. A space character is denoted by a one in bit 6 in the display RAM. If bit 6 of the display RAM is a zero, the other six bits define one of the 64 display characters. The color, background and enable can be programmed by word. This information is encoded in the space character between words or in the format character at the beginning of each line. Five bits define the color and background of the following word, and determine whether it will be displayed or not Characters are stored in a 6 x 9 dot format. One dot is defined vertically as 2H (horizontal lines) and horizontally as 2/fosc if the smallest character size is enabled. There is no space between characters or lines if the vertical space enable (VSE) and horizontal space enable (HSE) bits are both zero. This allows the use of special graphics characters. The normal alphanumeric character set is formatted to be $5 \times 7$ with on empty row at the top and one at the bottom and one empty column at the right. If VSE and HSE are both zero, then the spacing between alphanumeric characters is 1 dot and the spacing between lines of alphanumeric characters is 2H. The character size is programmed by line thru the use of the size bit (S) in the format character and the global size bits (GS1 and GS2). The vertical spacing enable bit (VSE) located in the format character controls the spacing between lines. If this bit is set to one, the spacing between lines is defined by the vertical spacing register, otherwise the spacing between lines is 0. The spacing between words is controlled by the horizontal space enable bit (HSE) located in the space character. If this bit is set to one, the spacing between words is defined by the horizontal spacing register, otherwise the space character width of 6 dots is the spacing between words. The formats for the display character, space character and format character are described hereafter. Figure 59. Space Character Register Explanation D7. Not used. D6. This pin is fixed to "1". **R, G, B.** Color. The 3 color control bits define the color of the following word as shown in table 12. Table 12. Space Character Register Colour Setting. | R | G | В | Color | |---|---|---|---------| | 0 | 0 | 0 | Black | | 0 | 0 | 1 | Blue | | 0 | 1 | 0 | Green | | 0 | 1 | 1 | Cyan | | 1 | 0 | 0 | Red | | 1 | 0 | 1 | Magenta | | 1 | 1 | 0 | Yellow | | 1 | 1 | 1 | White | **BGS.** Background Select. The background select bit selects the desired background for the following word. There are two possible backgrounds define by the bits in the Background Control Register. "0" - The background on the following word is en abled by BG0 and the color is set by R0, G0 and B0. "1" - The background on the following word is er abled by BG1 and the color is set by R1, G1 and B1. **WE.** Word Enable. The word enable bit define whether or not the following word is displayed. "0" - The word is not displayed. "1" - If the global enable bit is one, then the word is displayed. **HSE.** Horizontal Space Enable. The horizontal space enable bit determines the spacing between words. The space between characters is always 0. The alphanumeric character set is implemented in a 5 x 7 format with one empty column to the right and one empty row above and below so that the space between alphanumeric characters will be one dot. - "0" The space between words is equal to the width of the space character, which is 6 dots. - "1" The space between words is defined by the value in the horizontal space register plus the width of the space character. Figure 60. Format Character Register Explanation #### D7. This bit is not used - S. Character Size. The character size bit, along with the global size bits (GS2 and GS1) located in the horizontal space register, specify the character size for each line as defined in Table 14. - **R, G, B.** Color. The 3 color control bits define the color of the following word as shown in Table 13. - **BGS.** Background Select. The background select bit selects the desired background for the following word. There are two possible backgrounds defined by the bits in the Background Control Register. - "0" The background on the following word is enabled by BG0 and the color is set by R0, G0, and B0. - "1" The background on the following word is enabled by BG1 and the color is set by R1, G1, and B1 - **WE.** Word Enable. The word enable bit defines whether or not the following word is displayed. - "0" The word is not displayed. - "1" If the global enable bit is one, then the word is displayed. **VSE.** Vertical Space Enable. The vertical space enable bit determines the spacing between lines. - "0" The space between lines is equal to 0H. The alphanumeric character set is implemented in a 5 x 7 format with one empty column to the right and one empty row above and one below and stored in a 6 x 9 format. - "1" The space between lines is defined by the value in the vertical space register. Table 13. Format Character Register Colour Setting. | R | G | В | Color | |---|---|---|---------| | 0 | 0 | 0 | Black | | 0 | 0 | 1 | Blue | | 0 | 1 | 0 | Green | | 0 | 1 | 1 | Cyan | | 1 | 0 | 0 | Red | | 1 | 0 | 1 | Magenta | | 1 | 1 | 0 | Yellow | | 1 | 1 | 1 | White | Table 14. Format Character Register Size Setting | GS2 | GS1 | S | Vertical Height | Horizontal lenght | |-----|-----|---|-----------------|-------------------| | 0 | 0 | 0 | 18H | 6 TDOT | | 0 | 0 | 1 | 36H | 12 TDOT | | 0 | 1 | 0 | 18H | 6 TDOT | | 0 | 1 | 1 | 54H | 18 TDOT | | 1 | 0 | 0 | 36H | 12 TDOT | | 1 | 0 | 1 | 54H | 18 TDOT | | 1 | 1 | 0 | 36H | 12 TDOT | | 1 | 1 | 1 | 72H | 24 TDOT | TDOT= 2/fosc Figure 61. Display Character Register Explanation D7. This bit is not used. D6. This bit is fixed to "0". **C5-C0.** Character type. The 6 character type bits define one of the 64 available character types. These character types are shown on the following pages. # **Character Types** The character set is user defined as ROM mask option. # Register and RAM Addressing The OSD contains seven registers and 80 RAM locations. The seven registers are the Vertical Start Address register, Horizontal Start Address register, Vertical Space register, Horizontal Space register, Background Control register, Global Enable register and Character Bank Select register. The Global Enable register can be written at any time by the ST638X Core. The other six registers and the RAM can only be read or written to if the global enable is zero. The six registers and the RAM are located on two pages of the paged memory of the ST638X MCUs; the Character Bank Select register is located outside the paged memory at address EDH. Each page contains 64 memory locations. This paged memory is at memory locations 00H to 3FH in the ST638X memory map. A page of memory is enabled by setting the desired page bit, located in the data RAM bank switching register, to a one. The page register is location E8H. A one in bit five selects page 5, located on the OSD and a one in bit 6 selects page 6 on the OSD. Table 15 shows the addresses of the OSD registers and RAM. Table 15. OSD Control Registers and Data RAM Addressing | Page | Address | Register or RAM | | | | | |------------|-----------|--------------------------------|--|--|--|--| | 5 | 00H - 3FH | RAM Locations 00H - 3FH | | | | | | 6 | 00H - 0FH | RAM Locations 00H - 0FH | | | | | | 6 | 10H | Vertical Start Register | | | | | | 6 | 11H | Horizontal Start Register | | | | | | 6 | 12H | Vertical Space Register | | | | | | 6 | 13H | Horizontal Space Register | | | | | | 6 | 14H | Background Control Register | | | | | | 6 | 17H | Global Enable Register | | | | | | No<br>Page | EDH | Character Bank Select Register | | | | | # **OSD Global Enable Register** This register contains the global enable bit (GE). It is the only register that can be written at any time regardless of the state of the GE bit. It is a write only register. Figure 62. Global Enable register D7-D1. These bits are not used **GE.** Global Enable. This bit allows the entire display to be turned off. - "0" The entire display is disabled. The RAM and other registers of the OSD can be accessed by the Core. - "1" Display of words is controlled by the word enable bits (WE) located in the format or space character. The other registers and RAM cannot be accessed by the Core. Figure 63. Vertical Start Address Register #### D7. This bit is not used **FR.** Fringe Background. This bit changes the background from a box background to a fringe background. The background is enabled by word as defined by either BK0 or BK1. - "0" The background is defined to be a box which is 7 x 9 dots. - "1" The background is defined to be a fringe. VSA5-VSA0. Vertical Start Address. These bits determine the start position of the first line in the vertical direction. The 6 bits can specify 63 display start positions of interval 4H. The first start position will be the fourth line of the display. The vertical start address is defined VSA0 by the following formula. Vertical Start Address = $4H(2^5(VSA5) + 2^4(VSA4) + 2^3(VSA3) + 2^2(VSA2) + 2^1(VSA1) + 2^0(VSA0))$ The case of all Vertical Start Address bits being zero is 111. Figure 64. Horizontal Start Address Register D7. This bit is not used. SBD. Space Blanking Disable. This bit controls whether or not the background is displayed when outputting spaces. If two background colors are used on adjacent words, then the background should not be displayed on spaces in order to make a nice break between colors. If an even background around an area of text is desired, as in a menu, then the background should be displayed when outputting spaces. - "0" The background during spaces is controlled by the background enable bits (BK0 and BK1) located in the Background Control register. - "1" The background is not displayed when outputting spaces. HSA5, HSA0 - Horizontal Start Address bits. These bits determine the start position of the first character in the horizontal direction. The 6 bits can specify 64 display start positions of interval 2/fosc or 400ns. The first start position will be at 4.0µs because of the time needed to access RAM and ROM before the first character can be displayed. The horizontal start address is defined by the following formula. Horizontal Start Address = $2/\text{fosc}(10.0 + 2^5(\text{HSA5}) + 2^4(\text{HSA4}) + 2^3(\text{HSA3}) + 2^2(\text{HSA2}) + 2^1(\text{HSA1}) + 2^0(\text{HSA0}))$ Figure 65. Vertical Space Register D7. This bit is not used **SCB.** Screen Blanking. This bit allows the entire screen to be blanked. - "0" The blanking output signal (VBLK) is active only when displaying characters. - "1" The blanking output signal (VBLK) is always active. Characters in the display RAM are still displayed. When this bit is set to one, the screen is blanked also without setting the Global Enable bit to one (OSD disabled). VS5, VS0. Vertical Space. These bits determine the spacing between lines if the Vertical Space Enable bit (VSE) in the format character is one. If VSE is zero there will be no spaces between lines. The Vertical Space bits can specify one of 63 spacing values from 4H to 252H. The space between lines is defined by the following formula. Space between lines = $4H(2^5(VS5) + 2^4(VS4) + 2^3(VS3) + 2^2(VS2) + 2^1(VS1) + 2^0(VS0))$ The case of all Vertical Start Address bits being zero is ill. Figure 66. Horizontal Space Register **GS2,GS1.** Global Size. These bits along with the size bit (S) located in the Character format word specify the character size for each line as defined in table 16. Table 16. Horizontal Space Register Size Setting. | GS2 | GS1 | s | Vertical Height | Horizontal<br>Lenght | |-----|-----|---|-----------------|----------------------| | 0 | 0 | 0 | 18H | 6 TDOT | | 0 | 0 | 1 | 36H | 12 TDOT | | 0 | 1 | 0 | 18H | 6 TDOT | | 0 | 1 | 1 | 54H | 18 TDOT | | 1 | 0 | 0 | 36H | 12 TDOT | | 1 | 0 | 1 | 54H | 18 TDOT | | 1 | 1 | 0 | 36H | 12 TDOT | | 1 | 1 | 1 | 72H | 24 TDOT | Note: TDOT = 2/fosc HS5, HS0 . Horizontal Space . These bits determine the spacing between words if the Horizontal Space Enable bit (HSE) located in the space character is a one. The space between words is then equal to the width of the space character plus the number o tdots specified by the Horizontal Space bits. The 6 bits can specify one of 64 spacing values ranging from 2/fosc to 128/fosc. The formula is shown below for the smallest size character(18H). If larger size characters are being displayed the spacing be tween words will increase proportionately. Multiply the value below by 2, 3 or 4 for character sizes o 36H, 54H and 72H respectively. Space between words (not including the space character)= $2/\text{fosc}((1+2^5(\text{HS5})+2^4(\text{HS4})+2^3(\text{HS3})+2^2(\text{HS2})+2^1(\text{HS1})+2^0(\text{HS0}))$ # **Background Control Register** This register sets up two possible backgrounds. The background select bit (BGS) in the format or space character will determine which background is selected for the current word. Figure 67. Background Control Registers R1,R0,G1,G0,B1,B0. Background Color. These bits define the color of the specified background, either background 1 or background 0 as defined in Table 17. Table 17. Background Register Colour Setting. | RX | GX | ВХ | Color | |----|-----|----|---------| | 0 | 0 | 0 | Black | | 0 | 0 | 1 | Blue | | 0 | 1 | 0 | Green | | 0 | 111 | 1 | Cyan | | 1 | 0 | 0 | Red | | 1 | 0 | 1 | Magenta | | 1 | 1 | 0 | Yellow | | 1 | 1 | 1 | White | **BK1,BK0.** Background Enable. These bits determine if the specified background is enabled or not. - "0" The following word does not have a background. - "1" There is a background around the following word. Figure 68. Character Bank Select Register # D7-D1. These bits are not used **BS.** Bank Select. This bit select the character bank to be used. The lower bank is selected with 0. The value can be modified only when the OSD is OFF (GE=0). No reset value. # **OSD Data RAM** The contents of the data RAM can be accessed by the ST638X MCUs only when the global enable bit (GE) in the Global Enable register is a zero. The first character in every line is the format character. This character is not displayed. It defines the size of the characters in the line and contains the vertical space enable bit. This character also defines the color, background and display enable for the first word in the line. Subsequent characters are either spaces or one of the 64 available character types. The space character defines the color, background, display enable and horizontal space enable for the following word. Since there are 5 display lines of 15 characters each, the display RAM must contain 5 lines x (15 characters + 1 format character) or 80 locations. The RAM size is 80 locations x 7 bits. The data RAM map is shown in Table 18. Table 18. OSD RAM Map | Colu | mn | | | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | |------|----|----|------|----|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----| | A0 | | | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | | | A3 | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | A2 | | | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | | | A1 | | | | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | | A6 | A5 | A4 | LINE | | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 1 | FΤ | | | | | | | | | | | | | | | | | 0 | 0 | 1 | 2 | FT | | | | | | | | | | | | | | | | | 0 | 1 | 0 | 3 | FT | | | | | | | | | | | | | | | | | 0 | 1 | 1 | 4 | FT | | | | | | | | | | | | | | | | | 1 | 0 | 0 | 5 | FT | | | | | | | | | | | | | | | | AVAILABLE SCREEN SPACE Notes: FT. The format character required for each line. Characters in columns 1 thru 15 are displayed. #### **Emulator Remarks** There are a few differences between emulator and silicon. For noise reasons, the OSD oscillator pins are not available: the internal oscillator cannot be disabled and replaced by an external coil. In the emulator, the Character Bank Select register can be written also with Global Enable bit set, while this is not allowed in the device. #### Application Notes - 1 The OSD character generator is composed of a dual port video ram and some circuitry. It needs two input signals VSYNC and HSYNC to syncronize its dedicated oscillator to the TV picture. It generates 4 output signals, that can be used from the TV set to generate the characters on the screen. For istance, they can be used to feed the SCART plug, providing an adequate buffer to drive the low impedance (75 $\Omega$ ) of the SCART inputs. - 2 The Core sees the OSD as a number of RAM locations (80) plus a certain number of control registers (6). These 86 locations are mapped in two pages of the dynamic data ram address range (0H..3FH). In page 5 (load 20H in the register 0E8H), there are 64 bytes of RAM, the ones of the first 4 rows (16 bytes each row, 15 characters per row maximum, plus an hidden leading format character). In page - 6 (load 40H in register 0E8H), the 16 bytes of the fith row (0..0FH), and the 6 control registers (10H..14H.17H). - 3 The video RAM is a dual port ram. That means that it can be addressed either from the Core or from the OSD circuitry itself. To reduce the complexity of the circuitry, and thus its cost, some restrictions have been introduced in the use of the OSD. - a. The Core can Only write to any of the 86 locations (either video RAM or control registers). - b. The Core can Only write to any of the leading 85 locations when the OSD oscillator is OFF. Only the last location (control register 17H in page 6) can be addressed at any time. This is the Global Enable Register, which contains only the GE bit. If it is set, the OSD is on, if it is reset the OSD is off. - 4 The timing of the on/off switching of the OSD oscillator is the following: - a. GE bit is set. The OSD oscillator will start on the next VSYNC signal. - b. GE bit is reset. The OSD oscillator will be immediately switched off. To avoid a bad visual impression, it is important that the GE bit is set before the end of the flyback time when charging character. This can be done inside the VSYNC interrupt routine. The following diagram can explain better: Figure 69. OSD Oscillator ON/OFF Timing Notes: A - Picture time: 20 mS in PAL/SECAM. B - VSYNC interrupt, if enabled. C - Starting of OSD oscillator, if GE = 1. D - Flyback time. When modifying the picture display (i.e.: a bar graph for an analog control), it is important that the switching on of the GE bit is done before the the end of the flyback time (D in Figure 69). If the GE bit is set after the end of the flyback time then the OSD will not start until the beginning of the next frame. This results in one frame being lost and will result in a Flicker on the screen. One method to be sure to avoid the flicker is to wait for the VSYNC interrupt at the start of the flyback; once the VSYNC interrupt is detected, then the GE bit can be set to zero, the characters changed, and the GE set to one. All this should occur before the end of the flyback time in order not to loose a frame. The correct edge of the interrupt must be chosen. The VSYNC pin may alternatively be sampled by software in order to know the status; this can be done by reading bit 4 of register E4H; this bit is inverted with respect to the VSYNC pin. 6 - An OSD end of line Bar is present in the ST63P8X piggyback and ST638X ROM devices when using the background mode. If this bar is present with software running in the piggybacks then it is also present on the ROM mask version. If the end of line bar is seen to be eliminated by software in the piggyback, then it is also be eliminated in the ROM mask version. The bar appears at the end of the line in the background mode when the last character is a space character and the first format character is defined with S=0 (size 0). The bar is the color of the background defined by the space character. To eliminate bar: - a. If two backgrounds are used then the bar should be moved off the screen by using large word spaces instead of character spaces. If there are not enough spaces before the end of the line, then the location of the valid characters should be moved so they appear at the end of the line (and hence no bar); positioning can be compensated using the horizontal start register. - b. If only one background is used, then the other background should be transparent in order to eliminate the bar. - 7 The OSD oscillator external network should consist of a capacitor on each of the OSD oscillator pins to ground together with an inductance between pins. The user should select the two capacitors to be the same value (15pF to 25pF each is recommended). The inductance is chosen to give the desired OSD oscillator frequency for the application (normally 56µH). #### SOFTWARE DESCRIPTION The ST638X software has been designed to fully use the hardware in the most efficient way possible while keeping byte usage to a minimum; in short to provide byte efficient programming capability. The ST638X Core has the ability to set or clear any register or RAM location bit of the Data space with a single instruction. Furthermore, the program may branch to a selected address depending on the status of any bit of the Data space. The carry bit is stored with the value of the bit when the SET or RES instruction is processed. # **Addressing Modes** The ST638X Core has nine addressing modes which are described in the following paragraphs. The ST638X Core uses three different address spaces: Program space, Data space, and Stack space. Program space contains the instructions which are to be executed, the data for immediate mode instructions, and in this space is physically allocated the data ROM which is addressed as data space. Data space contains the Accumulator, the X,Y,V and W registers, the Core control registers, peripheral and Input/Output registers, the RAM locations and the window to address the Data ROM (physically located into the program memory) locations (for storage of tables and constants). Stack space contains six 12-bit RAM bytes used to stack the return addresses for subroutines and interrupts. Immediate. In the immediate addressing mode, the operand of the instruction follows the opcode location. As the operand is a ROM byte, the immediate addressing mode is used to access constants which do not change during program execution (e.g., a constant used to initialize a loop counter). **Direct.** In the direct addressing mode, the address of the byte that is processed by the instruction is stored in the location that follows the opcode. Direct addressing allows the user to directly address the 256 bytes in Data space memory with a single two-byte instruction. Short Direct. The Core can address the four RAM registers X,Y,V,W (locations 80H, 81H, 82H, 83H) in the short-direct addressing mode . In this case, the instruction is only one byte long and the selection of the location to be processed is contained in the opcode. Short direct addressing is a subset of the direct addressing mode. (Note: 80H and 81H are also indirect registers). **Extended.** In the extended addressing mode, the 12-bit address needed to define the instruction is obtained by concatenating the four less significant bits of the opcode with the byte following the opcode. The instructions (JP, CALL) that use the extended addressing mode are able to branch and address of the directly addressable Program space. An extended addressing mode instruction is two-byte long. Program Counter Relative. The relative addressing mode is only used in conditional branch instructions. The instruction is used to perform a test and if the condition is true, a branch with a span of -15 to + 16 locations around the address of the relative instruction. If the condition is not true, the instruction that follows the relative instruction is executed The relative addressing mode instruction is one byte long. The opcode is obtained by adding the three most significant bits that characterize the kind of test, one bit that determines whether the branch is a toward (when it is 0) or backward (when it is 1 branch and the four less significant bits that give the span of the branch (0H to FH) that must be added or subtracted to the address of the relative instruction to obtain the address of the branch. Bit Direct. In the bit direct addressing mode, the bit to be set or cleared is part of the opcode, and the byte following the opcode points to the address of the byte in which the specified bit must be set o cleared. Thus, any bit in the 256 directly address able locations of Data space memory can be set o cleared. Bit Test & Branch. The bit test and branch ad dressing mode is a combination of direct addressing and relative addressing. The bit test and branc instruction is three-byte long. The bit identificatio and the tested condition are included in the opcod byte. The address of the byte to be tested follow immediately the opcode in the Program space. The third byte is the jump displacement, which is in the range from -126 to + 129. This displacement cabe determined using a label, which is converted be the assembler. Indirect. In the indirect addressing mode, the byt processed by the register-indirect instruction is at the address pointed by the content of one of the indirect registers, X or Y (80H,81H). The indirect register is selected by the bit 4 of the opcode. register indirect instruction is one byte long. **Inherent.** In the inherent addressing mode, all the information necessary to execute the instruction contained in the opcode. These instructions at one byte long. #### Instruction Set The ST638X Core has a set of 40 basic instructions. When these instructions are combined with nine addressing modes, 244 usable opcodes can be obtained. They can be divided into six different types: load/store, arithmetic/logic, conditional branch, control instructions, jump/call, bit manipulation. The following paragraphs describe the different types. All the instructions within a given type are presented in individual tables. Load & Store. These instructions use one,two or three bytes in relation with the addressing mode. One operand is the Accumulator for LOAD and the other operand is obtained from data memory using one of the addressing modes. For LOAD Immediate one operand can be any of the 256 data space bytes while the other is always an immediate data. Refer to Table 19. Table 19, Load & Store instructions | Instruction | Addressing Made | Button | Cycles | Flags | | | |-------------|---------------------------|--------|--------|------------|---|--| | instruction | Addressing Mode Bytes Cyc | | Cycles | Z | С | | | LD A, X | Short Direct | 1 | 4 | Δ | * | | | LD A, Y | Short Direct | 1 1 | 4 | Δ | * | | | LD A, V | Short Direct | 1 1 | 4 | Δ | * | | | LD A, W | Short Direct | 1 | 4 | Δ | * | | | LD X, A | Short Direct | 1 | 4 | Δ | * | | | LD Y, A | Short Direct | 1 | 4 | [ <u> </u> | * | | | LD V. A | Short Direct | 1 | 4 | Δ | * | | | LD W, A | Short Direct | 1 | 4 | Δ | * | | | LD A, rr | Direct | 2 | 4 | Δ | * | | | LD rr, A | Direct | 2 | 4 | Δ | * | | | LD A, (X) | Indirect | 1 | 4 | Δ | * | | | LD A, (Y) | Indirect | 1 | 4 | Δ | * | | | LD (X), A | Indirect | 1 | 4 | Δ | * | | | LD (Y), A | Indirect | 1 | 4 | Δ | * | | | LDI A, #N | Immediate | 2 | 4 | Δ | • | | | LDI rr, #N | Immediate | 3 | 4 | * | * | | #### Notes: X.Y. Indirect Register Pointers, V & W Short Direct Registers Immediate data (stored in ROM memory) Data space register Affected Not Affected Arithmetic and Logic. These instructions are used to perform the arithmetic calculations and logic operations. In AND, ADD, CP, SUB instructions one operand is always the accumulator while the other can be either a data space memory content or an immediate value in relation with the addressing mode. In CLR, DEC, INC instructions the operand can be any of the 256 data space addresses. In COM, RLC, SLA the operand is always the accumulator. Refer to Table 20. Table 20. Arithmetic & Logic instructions | Instruction | Addressing Mode | Butos | Cycles | Fla | igs | |---------------------------------------------------------------------------|-------------------------------------------------------------------------------------|--------------------------------------|---------------------------------|---------------------------------|-----------------------------------------| | Instruction | | | Z | С | | | ADD A. (X)<br>ADD A. (Y)<br>ADD A, rr | Indirect<br>Indirect<br>Direct | 1<br>1<br>2 | 4<br>4<br>4 | Δ<br>Δ<br>Δ | Δ<br>Δ<br>Δ | | ADDI A. #N | Immediate | 2 | 4 | Δ | Δ | | AND A. (X)<br>AND A. (Y)<br>AND A, rr | Indirect<br>Indirect<br>Direct | 1<br>1<br>2 | 4<br>4<br>4 | Δ<br>Δ<br>Δ | : | | ANDI A, #N | Immediate | 2 | 4 | 7 | * | | CLR A<br>CLR rr | Short Direct<br>Direct | 2 3 | 4 4 | Ą | Ž | | COM A | Inherent | 1 | 4 | Δ | Δ | | CP A, (X)<br>CP A, (Y)<br>CP A, rr | Indirect<br>Indirect<br>Direct | 1<br>1<br>2 | 4<br>4<br>4 | Δ<br>Δ<br>Δ | Δ<br>Δ<br>Δ | | CPI A, #N | Immediate | 2 | 4 | Δ | Δ | | DEC X DEC Y DEC W DEC A DEC G DEC (X) DEC (Y) | Short Direct Short Direct Short Direct Short Direct Direct Direct Indirect Indirect | 1<br>1<br>1<br>1<br>2<br>2<br>1<br>1 | 4<br>4<br>4<br>4<br>4<br>4 | Δ<br>Δ<br>Δ<br>Δ<br>Δ<br>Δ<br>Δ | * * * * * * * | | INC X<br>INC Y<br>INC V<br>INC W<br>INC A<br>INC rr<br>INC (X)<br>INC (Y) | Short Direct Short Direct Short Direct Short Direct Direct Direct Indirect Indirect | 1<br>1<br>1<br>1<br>2<br>2<br>2<br>1 | 4<br>4<br>4<br>4<br>4<br>4<br>4 | Δ<br>Δ<br>Δ<br>Δ<br>Δ<br>Δ<br>Δ | * * * * * * * * * * * * * * * * * * * * | | RLC A | Inherent | 1 | 4 | Δ | Δ | | SLA A<br>SUB A, (X)<br>SUB A, (Y)<br>SUB A, rr | Inherent<br>Indirect<br>Indirect<br>Direct | 2<br>1<br>1<br>2 | 4<br>4<br>4<br>4 | Δ<br>Δ<br>Δ<br>Δ | Δ<br>Δ<br>Δ<br>Δ | | SUBI A, #N | Immediate | 2 | 4 | Δ | Δ | #### Notes: X,Y. Indirect Register Pointers, V & W Short Direct Registers #... Immediate data (stored in ROM memory) Data space register Affected Not Affected **Conditional Branch.** The branch instructions achieves a branch in the program when the selected condition is met. Refer to Table 21. **Bit Manipulation Instructions.** These instructions can handle (set or reset) any bit in data space memory. Refer to Table 22. **Control Instructions.** The control instructions control the MCU operations during program execution. Refer to Table 23. **Jump and Call.** These two instructions are used to perform long (12-bit) jumps or subroutines call inside the whole program space. Refer to Table 24. Table 21. Conditional Branch instructions | Instruction | Dunnah K | Duranah K. Durana | | Fla | ags | |-----------------|-----------|-------------------|--------|-----|-----| | | Branch If | Bytes | Cycles | Z | С | | JRC e | C = 1 | 1 | 2 | * | * | | JRC e<br>JRNC e | l Č = Ó | 1 1 | 2 | * | | | JRZ e | ÌŽ≡ĺ | 1 1 | 2 | * | • | | JRNZ e | Ž = 0 | 1 1 | 2 | | | | JRR b. rr. ee | Bit = 0 | 1 3 | 5 | * | Δ | | JRS b. rr. ee | Bit = 1 | 3 | 5 | * | | #### Notes: b. 3-bit address - e. 5 bit signed displacement in the range -15 to +16 - ee. 8 bit signed displacement in the range -126 to +129 - rr. Data space register - .\ Affected Not Affected # Table 22. Bit Manipulation instructions | Im atm , atiom | Addressing Mode | Bytes | Cycles | Flags | | | | |----------------------|--------------------------|-------|--------|-------|----------|--|--| | Instruction | Addressing Mode | Bytes | Cycles | Z | С | | | | SET b,rr<br>RES b.rr | Bit Direct<br>Bit Direct | 2 2 | 4 4 | • | <i>‡</i> | | | #### Notes: b. 3-bit address: rr. Data space register;Not Affected Table 23. Control instructions | Instruction | Addressing Mode | Bytes | Cycles | Flags | | | |----------------------------------------|----------------------------------------------------------|-------|----------------------------|------------------|---------------------------|--| | | | | Cycles | Z | C | | | NOP<br>RET<br>RETI<br>STOP (1)<br>WAIT | Inherent<br>Inherent<br>Inherent<br>Inherent<br>Inherent | 1 1 1 | 2<br>2<br>2<br>2<br>2<br>2 | * * \( \Delta \) | *<br><u>\( \( \)</u><br>* | | #### Notes: 1. This instruction is deactivated on ST638X (HW watchdog and a WAIT is automatically executed instead of a STOP) Affected Not Affected Table 24. Jump & Call instructions | la atmention | Addressing | Bytes | Cycles | Flags | | | |--------------------|----------------------|-------|--------|-------|---|--| | Instruction | Mode | Dyles | Cycles | Z | C | | | CALL abc<br>JP abc | Extended<br>Extended | 2 2 | 4 4 | * | : | | #### lotes: ıbc. 12-bit address; . Not Affected Opcode Map Summary. The following table contains an opcode map for the instructions used on the MCU Table 25. Opcode Map | Low | 0000 | 1<br>0001 | 0010 | 3<br>0011 | 0 | 4<br>100 | 5<br>0101 | 6<br>011 | | 7<br>0111 | 8<br>1000 | 9 1001 | A<br>1010 | B<br>1011 | C<br>1100 | D<br>1101 | E<br>1110 | F<br>1111 | Low | |--------------------|-----------------|-----------------|-----------------|----------------------|----|------------|-------------|--------------|------------|-----------------|------------------------|--------------|-------------|----------------|--------------|------------------|---------------|------------------|----------| | Hi . | 2 JANZ | 4 CALL | 2 JRNC | 5 JRR | 2 | JRZ | _ | 2 JI | RC | 4 LD | 2 JRNZ | 4 JP | 2 JRNC | 4 RES | 2 <b>JR</b> | Z 4 LD | 2 JRC | 4 LD | <u> </u> | | 0000 | e<br>1 pcr | abc<br>2 ext | e<br>1 pcr | b0,rr,ee<br>3 bt | 1 | e<br>pcr | # | e | prc | a,(x) | e<br>1 pcr | abc<br>2 ext | e<br>1 pcr | b0,rr<br>2 b.d | e<br> 1 pc | rr,nn<br>r 3 imm | e<br>1 1 pc | a,(y) | 000 | | 1 | | 4 CALL | 2 JRNC | 5 JAS | 2 | _ | 4 INC | _ | RC | 4 LDI | 2 JANZ | 4 JP | | 4 SET | | | | | 1 | | 0001 | e<br>1 pcr | abc 2 | e<br>1 pcr | b0,rr,ee<br>3 bt | 1 | e<br>pcr | x<br>1 sd | 1 e | prc | a,nn<br>2 imm | e<br>1 pcr | abc<br>2 ext | e<br>1 pcr | b0,п<br>2 b.d | e<br>1 pc | r 1 so | e<br>1 pc | a,rr<br>r2 dir | 00 | | 2 | | 4 CALL | 2 JRNC | 5 JRR | 2 | JRZ | | ı | RC | | | ı | | | 1 | | | | | | 0010 | e<br>1 pcr | abc<br>2 ext | e<br>1 pcr | b4,rr,ee<br>3 bt | 1 | e<br>pcr | # | 1 e | prc | a,(x)<br>1 ind | e<br>1 pcr | abc<br>2 ext | e<br>1 pcr | b4,rr<br>2 b.d | e<br> 1 pc | a<br>r 1 inh | e<br>1 1 pc | a,(y) | 00 | | 3 | | 4 CALL | 2 JRNC | 5 JRS | 5 | JRZ | 4 LD | | RC | 4 CPI | 2 JRNZ | 4 JP | | | | | | 1 | ١. | | 0011 | e<br>1 pcr | abc<br>2 ext | e<br>1 pcr | b4,rr,ee<br>3 bt | 1 | e<br>pcr | a,x<br>1 sd | 1 e | pre | a,nn<br>2 imm | e<br>1 pcr | abc<br>2 ext | e<br>1 pcr | b4,п<br>2 b.d. | e<br>1 po | x,a<br>r1 so | e<br>il1 pc | a,rr<br>r2 dir | OC | | 4 | | 4 CALL | 2 JRNC | 5 JRR | 2 | JRZ | # | | RC | | 2 JRNZ | | 2 JRNC | I . | | Z 2 RET | 1 | 1 | | | 0100 | e l<br>1 pcr | abc<br>2 ext | e<br>1 pcr | b2.rr,ee | , | e<br>pcr | # | 1 e | prc | a,(x)<br>1 ind | e<br>1 pcr | abc<br>2 ext | e<br>1 pc | b2,π<br>2 b.d | e<br>1 po | r 1 int | e<br>1 pc | a,(y)<br>r 1 ind | 0. | | -5 | 2 JRNZ | 4 CALL | 2 JRNC | 5 JRS | 2 | JRZ | 4 INC | | RC | 4 ADDI | 2 JRNZ | | 2 JRNC | | | | 1 | | | | 0101 | e 1<br>1 pcr | abc<br>2 ext | e<br>1 pcr | b2,rr,ee<br>3 bt | 1 | e<br>pcr | y<br>1 sd | 1 e | prc | a,nn<br>2 imm | e<br>1 pcr | abc<br>2 ext | e<br>1 pcr | b2,m<br>2 b.d | e<br>1 po | r 1 so | l e<br>d 1 pc | a,rr<br>r2 dir | 0 | | 6 | 2 JRNZ | 4 CALL | 2 JRNC | 5 JRR | 2 | JRZ | | 2 <b>J</b> i | _ | 4 INC | 2 JRNZ | 4 JP | 2 JRNC | 4 RES | 2 JR | Z 2 STOF | 2 JRC | 4 INC | | | 0110 | e<br>1 pcr | abc<br>2 ext | e<br>1 pcr | b6,rr,ee<br>3 bt | , | e<br>pcr | # | 1 e | pre | (x)<br>1 ind | e<br>1 pcr | abc<br>2 ext | e<br>1 pcr | b6,m<br>2 b.d | e<br>III po | r 1 int | e<br>n 1 pc | (y)<br>r 1 ind | 0 | | 7 | | 4 CALL | 2 JRNC | 5 JRS | 2 | JRZ | 4 LD | _ | RC | | 2 JRNZ | | | | <u> </u> | | <del>-</del> | | T | | 0111 | e<br>1 pcr | abc<br>2 ext | e<br>1 pcr | b6,rr,ee<br>3 bt | | e<br>pcr | a,y<br>1 so | 1 e | prc | # | e<br>I1 pcr | abc<br>2 ext | e<br>t 1 pc | b6,rr<br>2 b.o | e<br>1 px | y,a<br>ri1 so | e<br>1 pc | rr<br>r2 dir | 0 | | _ | | 4 CALL | 2 JRNC | 5 JRR | 2 | JRZ | | _ | | 4 LD | 2 JANZ | | 2 JANC | | + | | 2 JRC | | - | | 8<br>10 <b>0</b> 0 | e<br>1 pcr | abc<br>2 ext | e<br>1 pcr | b1.rr,ee<br>3 bt | ١, | e por | # | , e | pro | (x),a<br>1 ind | e<br>1 pcr | abc<br>2 ext | e<br>t1 pc | b1,rr<br>2 b.c | e<br>II px | # | e<br>1 pc | (y),a<br>r 1 ind | 1 | | _ | 2 JRNZ | 4 CALL | 2 JANC | 5 JRS | 2 | JRZ | 4 INC | | RC | 1 110 | 2 JRNZ | | 2 JRNC | _ | <del>-</del> | | <del></del> | | H | | 9<br>1001 | e<br>1 pcr | abc<br>2 ext | e<br>1 pcr | b1,rr,ee | ١, | e<br>pcr | v<br>1 sd | 1 e | pro | # | e<br>1. pcr | abc<br>2 ext | e<br>1 1 pc | b1,rr<br>2 b.d | e<br> 1 pc | v<br>er 1 so | e<br>d 1 pc | rr.a | 1 | | | _ | 4 CALL | | - | | JRZ | - 30 | _ | _ | 4 AND | 2 JRNZ | | 2 JRNC | | | Z 4 RLC | | | H | | A<br>1010 | e<br>1 pcr | abc<br>2 ext | e<br>1 pcr | b5,rr,ee<br>3 bt | ١, | e<br>pcr | # | e | prc | a,(x)<br>1 ind | e | abc<br>2 ext | e | b5,rr<br>2 b.c | е | a | е . | a,(y) | 1 | | - | | 4 CALL | 2 JRNC | | 2 | JRZ | 4 LD | | _ | | 1 pcr<br>2 JRNZ | | 2 JRNC | | | | | + | H | | B<br>1011 | е | abc | е | b5,rr,ee | l. | е ' | a,v | e | | a,nn | е | abc | е | b5,rr | e | v,a | e | a,rr | ١, | | | 1 pcr<br>2 JRNZ | 2 ext<br>4 CALL | 1 pcr<br>2 JRNC | 3 bt<br>5 JRR | — | JAZ | 1 st | | prc<br>FIC | | 1 pcr<br>2 JRNZ | | 2 JRNC | | | r 1 so | <del></del> | | $\vdash$ | | C<br>1100 | e | abc | e | b3,rr,ee | L | е | # | е | . [ | a.(x) | е | abc | e | р3,π | e | ĺ | e | a (y) | ۱ | | | 1 pcr<br>2 JRNZ | 2 ext<br>4 CALL | 1 pcr<br>2 JRNC | 3 bt<br>5 <b>JRS</b> | 2 | JR2 | 4 INC | | P. C | 1 ind<br>4 SUBI | 1 pcr<br>2 JRNZ | | 2 JRNC | | <u> </u> | | 1. | - | ┝ | | D<br>1101 | е | abc | е | b3.rr.ee | | е | w | е | | a,nn | е | abc | е | b3,rr | e | w | e | a.rr | ١, | | | 1 pcr<br>2 JRNZ | 2 ext<br>4 CALL | 1 pcr<br>2 JRNC | 3 bt<br>5 <b>JRR</b> | | pcr<br>JRZ | 1 sc | | • | 2 imm<br>4 DEC | 1 pcr<br>2 JRNZ | | 2 JRNC | | | r 1 so | | | H | | E<br>1110 | е | abc | e | b7,rr,ee | | е | # | e | | (x) | е | abc | е | b7,m | e | | е | (y) | ١, | | | 1 pcr<br>2 JRNZ | 2 ext | 1 pcr<br>2 JRNC | 3 bt<br>5 JRS | _ | pcr<br>JRZ | 4 LD | | prc<br>RC | 1 ind | 1 pcr<br>2 <b>JRNZ</b> | 2 ex | <del></del> | - | | | | + | ┖ | | F<br>1111 | е | abc | е | b7.rr.ee | | е | a,w | е | | # | е | abc | е | b7.m | e | w,a | е | fr | ١, | | | 1 pcr | 2 ext | 1 pcr | 3 bt | 1 | pcr | 1 sc | 1 | prc | | 1pcr | 2 ex | t 1 pc | 2 b.c | 1 px | r 1 so | d 1 pc | r2 dir | Ш | Abbreviations for Addressing Modes: dir Direct sd Short Direct imm Immediate inh Inherent ext Extended b.d Bit Direct bt Bit Test Program Counter Relative pcr Indirect Legend: Indicates Illegal Instructions e b 5 Bit Displacement 3 Bit Address 1 byte dataspace address 1 byte immediate data nn abc 12 bit address 8 bit Displacement #### **ABSOLUTE MAXIMUM RATINGS** This product contains devices to protect the inputs against damage due to high static voltages, however it is advised to take normal precaution to avoid application of any voltage higher than maximum rated voltages. For proper operation it is recommended that V<sub>I</sub> and V<sub>O</sub> must be higher than V<sub>SS</sub> and smaller than V<sub>DD</sub>. Reliability is enhanced if unused inputs are concected to an appropriated logic voltage level (V<sub>DD</sub> or V<sub>SS</sub>). **Power Considerations.** The average chip-junction temperature. Tj, in Celsius can be obtained form.: Ti = TA + PD x RthJA Where: TA = Ambient Temperature, RthJA = Package thermal resistance (junction-to ambient), PD = Pint + Pport, Pint = IDD x VDD (chip internal power), Pport = Port power dissipation (determined by the user). | Symbol | Parameter | Value | Unit | |-----------------|----------------------------------------------------|-----------------------------------|------------| | V <sub>DD</sub> | Supply Voltage | - 0.3 to 7.0 | ٧ | | Vi | Input Voltage (AFC IN) | Vss - 0.3 to +13 | V | | Vı | Input Voltage (Other Inputs) | VSS - 0.3 to Vpp +0.3 | V | | Vo | Output Voltage<br>(PA4-PA7, PC4-PC7, DA0-DA5) | Vss - 0.3 to + 13 | V | | Vo · | Output Voltage (Other Inputs) | VSS - 0.3 to V <sub>DD</sub> +0.3 | ٧ | | lo | Current Drain per Pin Excluding VDD, VSS, PA6, PA7 | ± 10 | mA | | lo | Current Drain per Pin (PA6, PA7) | ± 50 | m <b>A</b> | | IVDD | Total Current into VDD (source) | 50 | mA | | IVss | Total Current out of VSS (sink) | 150 | mA | | T <sub>j</sub> | Junction Temperature | 150 | °C | | Tstg | Storage Temperature | - 60 to 150 | °C | Note: Stresses above those listed as "absolute maximum ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these conditions is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. #### THERMAL CHARACTERISTIC | Courada a I | Davis materi | Took Conditions | Value | | Value | | | I I m i A | |-------------|--------------------|-----------------|-------|------|-------|------|--|-----------| | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | | | | RthJA | Thermal Resistance | PSDIP42 | | | 67 | °C/W | | | ## RECOMMENDED OPERATING CONDITIONS | Symbol | Parameter | Test Conditions | | Unit | | | |---------|-------------------------------------------|-----------------|------|------|------|------| | | | lest Conditions | Min. | Тур. | Max. | Unit | | TA | Operating Temperature | | 0 | | 70 | ∘c | | VDD | Operating Supply Voltage | | 4.5 | | 6.0 | ٧ | | fosc | Oscillator Frequency<br>RUN & WAIT Modes | | | 8.0 | 8.1 | MHz | | fosposc | On-Screen Display Oscillator<br>Frequency | | | | 8.0 | MHz | #### **EEPROM INFORMATION** The ST638X EEPROM macrocell and the single poly EEPROM process have been specially de- veloped to achieve 1.000.000 Write/Erase cycles and a 10 years data retention. DC ELECTRICAL CHARACTERISTICS (Ta= 0 to + 70°C unless otherwise specified) | Symbol | Parameter | Test Conditions | | Value | | Unit | |---------------|--------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|---------------------|---------|---------------------|------------| | Symbol | Parameter | lest Conditions | Min. | Тур. | Max. | Unit | | VIL | Input Low Level Voltage | All I/O Pins | | | 0.2xV <sub>DD</sub> | V | | VIH | Input High Level Voltalge | All I/O Pins | 0.8xV <sub>DD</sub> | | | ٧ | | VHYS | Hysteresis Voltage(1) | All I/O Pins<br>V <sub>DD</sub> = 5V | | 1.0 | | ٧ | | Vol | Low Level Output Voltage | DA0-DA5, PB0-PB6,<br>OSD Outputs, PC0-PC7,<br>O0, O1, PA0-PA5,<br>62.5KHz OUT<br>VDD = 4.5V<br>IOL = 1.6mA<br>IOL = 5.0mA | | | 0.4 | <b>V V</b> | | Vol | Low Level Output Voltage | PA0-PA7,<br>VDD = 4.5V<br>I <sub>OL</sub> = 1.6mA<br>I <sub>OL</sub> = 25mA | | | 0.4<br>1.0 | <b>V V</b> | | V OL | Low Level Output Voltage | OSDOSCOUT, OSCOUT,<br>V <sub>DD</sub> = 4.5V<br>I <sub>OL</sub> = 0.4mA | | | 0.4 | ٧ | | Vон | High Level Output Voltage | PB0-PB7, PA0-PA3, OSD<br>Outputs, PC0-PC3,<br>62.5KHz OUT,<br>VDD = 4.5V<br>IOH = ~ 1.6mA | 4.1 | | | V | | V он | High Level Output Voltage | OSDOSCOUT, OSCOUT,<br>VDD = 4.5V<br>I <sub>OL</sub> = - 0.4mA | 4.1 | | | > | | lpu | Input Pull Up Current<br>Input Mode with Pull-up | PB0-PB6, PA0-PA3, PC0-<br>PC3<br>VIN= VSS | 100 | - 50 | - 25 | μA | | IIL<br>IIH | Input Leakage Current | OSCIN<br>VIN= VSS<br>VIN= VDD | - 10<br>0.1 | -1<br>1 | -0.1<br>10 | μА | | ЫL | Input Pull-down current in Reset | OSCIN | 100 | | | μА | | hil<br>hie | Input Leakage Current | All I/O Input Mode<br>no Pull-up<br>OSDOSCIN<br>VIN= VDD or VSS | 10 | | 10 | μΑ | | <b>VDDRAM</b> | RAM Retention Voltage in RESET | | (1.5) | | | ٧ | | hr<br>hu | Input Leakage Current | Reset Pin with Pull-up<br>VIN= VSS | - 50 | - 30 | - 10 | μА | | lir<br>lih | Input Leakage Current | AFC Pin VIH= VDD VIL= VSS VIH= 12.0V | -1 | | 1 40 | μА | | ЮН | Output Leakage Current | DA0-DA5, PA4-PA5, PC0-<br>PC7, O0, O1<br>VOH = VDD | | | 10 | μА | | ЮН | Output Leakage Current High Voltage | DA0-DA5, PA4-PA7, PC4-<br>PC7, O0, O1<br>V <sub>OH</sub> = 12V | | | 40 | μА | 56/61 # DC ELECTRICAL CHARACTERISTICS (Continued) | Compleal | Bauamatan . | Tool Conditions | | Value | | I desid | |----------|---------------------------------------|-----------------------------------------------------|---------------------|-------|---------------------|---------| | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | | loo | Supply Current RUN Mode | fosc= 8MHz, ILoad= 0mA<br>VDD= 6.0V | | 6 | 16 | mA | | IDD | Supply Current WAIT Mode | fosc= 8MHz, ILoad= 0mA<br>VDD= 6V | | 3 | 10 | mA | | IDD | Supply Current at transition to RESET | fOSC= Not App,<br>ILoad= 0mA<br>VDD= 6V | | 0.1 | 1 | mA | | Von | Reset Trigger Level ON | RESET Pin | | | 0.3xV <sub>DD</sub> | ٧ | | Voff | Reset Trigger Level OFF | RESET Pin | 0.8xV <sub>DD</sub> | I | | ٧ | | VTA | Input Level Absolute Tolerance | A/D AFC Pin<br>VDD ≈ 5V | | | ±200 | mV | | VTR | Input Level Relatice Tolerance (1) | A/D AFC Pin<br>Relative to other levels<br>VDD = 5V | | | ±100 | mV | Note: 1. Not 100% Tested # **AC ELECTRICAL CHARACTERISTICS** (TA= 0 to + 70°C, fosc = 8MHz, VDD = 4.5V to 6.0V (unless otherwise specified) | 0 | | Took Considiance | | Value | | Unit | |--------------------|------------------------------------------------------------------------------|--------------------------------------------------------------------|---------|----------------|------|--------| | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | | twres | Minimum Pulse Width | RESET Pin | 125 | | | ns | | tOHL | High to Low Transition Time | PA6, PA7<br>VDD = 5V,CL = 1000pF (2) | | 100 | | ns | | tOHL | High to Low Transition Time | DA0-DA5, PB0-PB6,<br>OSD Outputs, PC0-PC7,<br>VDD = 5V, CL = 100pF | 20 | | | ns | | tOLH | Low to High Transition Time | PB0-PB6, PA0-PA3, OSD<br>Outputs, PC0-PC3,<br>VDD = 5V, CL = 100pF | | 20 | | ns | | tОн | Data HOLD Time<br>SPI after clock goes low<br>I <sup>2</sup> CBUS/S-BUS Only | | 125 | | ! | ns | | f DA | D/A Converter Repetition Frequency <sup>(1)</sup> | | | 31.25 | | KHz | | fsio | SIO Baud Rate <sup>(1)</sup> | | 62.50 | | KHz | | | f OUT1 | 62.5KHz Output <sup>(1)</sup> | ST6386,87 | | 62.50 | | KHz | | twee | EEPROM Write Time | T <sub>A</sub> = 25 °C One Byte | | 5 | 10 | ms | | Endurance | EEPROM WRITE/ERASE Cycles | QA LOT<br>Acceptance Criteria | 300.000 | > 1<br>million | | cycles | | Retention | EEPROM Data Retention (4) | T <sub>A</sub> = 25°C | 10 | | ٠ | years | | CIN | Input Capacitance (3) | All Inputs Pins | | | 10 | pF | | Cout | Output Capacitance (3) | All outputs Pins | | | 10 | рF | | COSCIN,<br>COSCOUT | Oscillator Pins Internal Capacitance(3) | | | 5 | | pF | | COSDIN,<br>COSDOUT | OSD Oscillator External Capacitance | Recommended | 15 | | 25 | pF | # AC ELECTRICAL CHARACTERISTICS (Continued) | Cumbal | Parameter | Test Conditions | | Unit | | | |---------|-------------------------------------|-----------------|------|------|------|------| | Symbol | Farameter | rest Conditions | Min. | Тур. | Max. | Unit | | COSDIN, | OSD Oscillator External Capacitance | Recommended | 15 | | 25 | pF | #### Notes: - A clock other than 8 MHz will affect the frequency response of those peripherals (D/A, 62.5KHz and SPI) whose clock is derived from the system clock. - 2. The rise and fall times of PORT A have been reduced in order to avoid current spikes while maintaining a high drive capability - 3. Not 100% Tested Based on extrapolated data # PACKAGE MECHANICAL DATA # Figure 70. 42-Pin Shrink Dual in Line Plastic (JEDEC MO-015 BB) #### ORDERING INFORMATION The following chapter deals with the procedure for transfer the Program/Data ROM codes to SGS-THOMSON. Communication of the ROM Codes. To communicate the contents of Program /Data ROM memories to SGS-THOMSON, the customer has to send: - one file in INTEL INTELLEC 8/MDS FORMAT (either as an EPROM or in a MS-DOS 5" diskette) for the PROGRAM Memory - one file in INTEL INTELLEC 8/MDS FORMAT (either as an EPROM or in a MS-DOS 5" diskette) for the ODD and EVEN ODD OSD Characters - one file in INTEL INTELLEC 8/MDS FORMAT (either as an EPROM or in a MS-DOS 5" dis kette) for the EEPROM initial content (this file is optional) - a filled Option List form as described in the OPTION LIST paragraph. The program ROM should respect the ROM Mem ory Map as in Table 26. The ROM code must be generated with ST6 as sembler. Before programming the EPROM, the buffer of the EPROM programmer must be fillewith FFH. For shipment to SGS-THOMSON the EPROMs should be placed in a consecutive IC carrier and packaging carefully. 58/61 # **ORDERING INFORMATION (Continued)** **Table 26. ROM Memory Map** | ROM Page | Device<br>Address | EPROM<br>Address (1) | Description | |--------------------|----------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------| | Page 0 | 0000H-007FH | 0000H-007FH | Reserved | | | 0080H-07FFH | 0080H-07FFH | User ROM | | Page 1<br>"STATIC" | 0800H-0F9FH<br>0FA0H-0FEFH<br>0FF0H-0FF7H<br>0FF8H-0FFBH<br>0FFCH-0FFDH<br>0FFEH-0FFFH | 0800H-0F9FH<br>0FA0H-0FEFH<br>0FF0H-0FF7H<br>0FF8H-0FFBH<br>0FFCH-0FFDH<br>0FFEH-0FFFH | User ROM<br>Reserved<br>Interrupt Vectors<br>Reserved<br>NMI Vector<br>Reset Vector | | Page 2 | 0000H-000FH | 1000H-100FH | Reserved | | | 0010H-07FFH | 1010H-17FFH | User ROM | | PAGE 3 | 0000H-000FH | 1800H-180FH | Reserved | | | 0010H-07FFH | 1810H-1FFFH | user ROM | | Page 4 | 0000H-000FH | 2000H-200FH | Reserved | | | 0010H-07FFH | 2010H-27FFH | User ROM | | Page 5 | 0000H-000FH | 2800H-280FH | Reserved | | | 0010H-07FFH | 2810H-2FFFH | User ROM | | Page 6 | 0000H-000FH | 3000H-300FH | Reserved | | | 0010H-07FFH | 3010H-37FFH | User ROM | | Page 7 | 0000H-000FH | 3800H-380FH | Reserved | | | 0010H-07FFH | 3810H-3FFFH | User ROM | | Page 8 | 0000H-000FH | 4000H-400FH | Reserved | | | 0010H-07FFH | 4010H-47FFH | User ROM | | Page 9 | 0000H-000FH | 4800H-480FH | Reserved | | | 0010H-07FFH | 4810H-4FFFH | User ROM | $<sup>{\</sup>bf lotes:}$ . EPROM addresses are related to the use of ST63P8X $\,$ piggyback emulation devices. # **ORDERING INFORMATION** (Continued) # Customer EEPROM Initial Contents: Format - a. The content should be written into an INTEL INTELLEC format file. - b. In the case of 384 bytes of EEPROM, the starting address is 000H and the end address is 7FH. The order of the pages (64 bytes each) is an in the specification (ie. b7, b1 b0: 001, 010, 011, 101, 110. 111). - Undefined or don't care bytes should have the content FFH. **OSD Test Character.** In order to allow the testing of the on-chip OSD macrocell the following character must be provided at the fixed 3FH (63) position of the second OSD bank. Listing Generation & Verification. When SGS-THOMSON receives the Codes, they are compared and a computer listing is generated from them. This listing refers extractly to the mask that will be used to produce the microcontroller. Then the listing is returned to the customer that must thoroughly Figure 71. OSD Test Character check, complete, sign and return it to SGS-THON SON. The signed list constitutes a part of the co tractual agreement for the creation of the custom mask. SGS-THOMSON sales organization will pr vide detailed information on contractual points. ST638X MICROCO TROLLER OPTION LIST Customer: # **Ordering Information Table** | Sales Type | ROM/EEPROM Size | Temperature Range | Package | |-------------|-----------------|-------------------|---------| | ST6385B1/XX | 20K/384 Bytes | 0 to + 70 ° C | PSDIP42 | | ST6386B1/XX | 20K/384 Bytes | 0 to + 70 ° C | PSDIP42 | | ST6387B1/XX | 20K/384 Bytes | 0 to +70 °C | PSDIP42 | | ST6388B1/XX | 20K/384 Bytes | 0 to + 70 ° C | PSDIP42 | Note: "XX" Is the ROM code identifier that is allocated by SGS-THOMSON after receipt of all required options and the related ROM file. | Contact: | | | | | |-----------------------------------------------------------------------------------------|------------------|---------------------------------|-------------------|---------| | Device [ ] (d) For marking one line with 10 Special Marking [ ] (y/n) | | | Temperature Range | [ ] (t) | | Notes:<br>(d) 1= ST6385, 2 = ST6386,<br>(p) B= Dual in Line Plastic<br>(t) 1= 0 to 70°C | 3 = ST6387, 4 | = ST6388 | | | | (N) Letters, digits, '.', '-', | '/' and spaces | s only | | | | Marking: the default marking | is equivalent to | o the sales type only | y (part number). | | | OSD POLARITY OPTIONS | • | on selected item) :<br>NEGATIVE | | | | VSYNC,HSYNC<br>R,G,B<br>BLANK | [] | [] | | | | CHECK LIST: | | | | | | ROM CODE<br>OSD Code: ODD & EVEN<br>EEPROM Code (if Desired) | YES [ ] [ ] [ ] | NO<br>[]<br>[] | | | | Signature | | | | | | Date | | | | | | | | | | | | | | | | | | | | | | |