

# MOS INTEGRATED CIRCUIT $\mu$ PD488448 for Rev. E

# 128 M-bit Direct Rambus™ DRAM

# Description

The Direct Rambus DRAM (Direct RDRAM™) is a general purpose high-performance memory device suitable for use in a broad range of applications including computer memory, graphics, video, and any other application where high bandwidth and low latency are required.

The μPD488448 is 128M-bit Direct Rambus DRAM (RDRAM®), organized as 8M words by 16 bits.

The use of Rambus Signaling Level (RSL) technology permits 600 MHz to 800 MHz transfer rates while using conventional system and board design technologies. Direct RDRAM devices are capable of sustained data transfers at 1.25 ns per two bytes (10 ns per sixteen bytes).

The architecture of the Direct RDRAMs allows the highest sustained bandwidth for multiple, simultaneous randomly addressed memory transactions. The separate control and data buses with independent row and column control yield over 95% bus efficiency. The Direct RDRAM's thirty-two banks support up to four simultaneous transactions.

System oriented features for mobile, graphics and large memory systems include power management, byte masking. The  $\mu$ PD488448 is offered in a CSP horizontal package suitable for desktop as well as low-profile add-in card and mobile applications. Direct RDRAMs operate from a 2.5 volt supply.

#### **Features**

- Highest sustained bandwidth per DRAM device
- 1.6 GB/s sustained data transfer rate
- Separate control and data buses for maximized efficiency
- Separate row and column control buses for easy scheduling and highest performance
- 32 banks: four transactions can take place simultaneously at full bandwidth data rates
- Low latency features
- Write buffer to reduce read latency
- 3 precharge mechanisms for controller flexibility
- Interleaved transactions
- Advanced power management:
- Multiple low power states allows flexibility in power consumption versus time to transition to active state
- Power-down self-refresh
- Organization: 1 Kbyte pages and 32 banks, x 16
- Uses Rambus Signaling Level (RSL) for up to 800 MHz operation
- Package: 62-pin TAPE FBGA and 62-pin PLASTIC FBGA (D<sup>2</sup>BGA™ (Die Dimension Ball Grid Array))

The information in this document is subject to change without notice. Before using this document, please confirm that this is the latest version. Not all devices/types available in every country. Please check with local Elpida Memory, Inc. for availability and additional information.

# **Ordering Information**

| Part number            | Organization Note | Clock frequency<br>(MAX.) | RAS access time (ns) | Package                                  |
|------------------------|-------------------|---------------------------|----------------------|------------------------------------------|
| μPD488448FF-C60-53-DQ1 | 256K x 16 x 32s   | 600 MHz                   | 53                   | 62-pin TAPE FBGA                         |
| μPD488448FF-C71-45-DQ1 |                   | 711 MHz                   | 45                   | (Normal type)                            |
| μPD488448FF-C80-45-DQ1 |                   | 800 MHz                   | 45                   |                                          |
| μPD488448FF-C60-53-DQ2 |                   | 600 MHz                   | 53                   | 62-pin TAPE FBGA                         |
| μPD488448FF-C71-45-DQ2 |                   | 711 MHz                   | 45                   | (Mirrored type)                          |
| μPD488448FF-C80-45-DQ2 |                   | 800 MHz                   | 45                   |                                          |
| μPD488448FB-C60-53-DQ1 |                   | 600 MHz                   | 53                   | 62-pin PLASTIC FBGA (D <sup>2</sup> BGA) |
| μPD488448FB-C71-45-DQ1 |                   | 711 MHz                   | 45                   | (Normal type)                            |
| μPD488448FB-C80-45-DQ1 |                   | 800 MHz                   | 45                   |                                          |
| μPD488448FB-C60-53-DQ2 |                   | 600 MHz                   | 53                   | 62-pin PLASTIC FBGA (D <sup>2</sup> BGA) |
| μPD488448FB-C71-45-DQ2 |                   | 711 MHz                   | 45                   | (Mirrored type)                          |
| μPD488448FB-C80-45-DQ2 |                   | 800 MHz                   | 45                   |                                          |

**Note** The "32s" designation indicates that this RDRAM core is composed of 32 banks which use a "split" bank architecture.

# **Pin Configurations**

# 62-pin TAPE FBGA (Normal type) 62-pin PLASTIC FBGA (D<sup>2</sup>BGA) (Normal type)

**Top View** 



**Ball View** 



| 12 | GND                |      | VDD  |                   |     |     | VDD  |      | GND                |
|----|--------------------|------|------|-------------------|-----|-----|------|------|--------------------|
| 11 |                    |      |      |                   |     |     |      |      |                    |
| 10 | DQA7               | DQA4 | CFM  | CFMN              | RQ5 | RQ3 | DQB0 | DQB4 | DQB7               |
| 9  | GND                | VDD  | GND  | GNDa              | VDD | GND | VDD  | VDD  | GND                |
| 8  | CMD                | DQA5 | DQA2 | V <sub>DD</sub> a | RQ6 | RQ2 | DQB1 | DQB5 | SIO1               |
| 7  |                    |      |      |                   |     |     |      |      |                    |
| 6  |                    |      |      |                   |     |     |      |      |                    |
| 5  | SCK                | DQA6 | DQA1 | VREF              | RQ7 | RQ1 | DQB2 | DQB6 | SIO0               |
| 4  | Vсмоs              | GND  | VDD  | GND               | GND | VDD | GND  | GND  | Vcмos              |
| 3  | NC <sup>Note</sup> | DQA3 | DQA0 | CTMN              | СТМ | RQ4 | RQ0  | DQB3 | NC <sup>Note</sup> |
| 2  |                    |      |      |                   |     |     |      |      |                    |
| 1  | GND                |      | VDD  |                   |     |     | VDD  |      | GND                |
|    | Α                  | В    | С    | D                 | Е   | F   | G    | Н    | J                  |

| GND                |      | VDD  |     |     |      | VDD  |      | GND                | 12 |
|--------------------|------|------|-----|-----|------|------|------|--------------------|----|
|                    |      |      |     |     |      |      |      |                    | 11 |
| DQB7               | DQB4 | DQB0 | RQ3 | RQ5 | CFMN | CFM  | DQA4 | DQA7               | 10 |
| GND                | VDD  | VDD  | GND | VDD | GNDa | GND  | VDD  | GND                | 9  |
| SIO1               | DQB5 | DQB1 | RQ2 | RQ6 | VDDa | DQA2 | DQA5 | CMD                | 8  |
|                    |      |      |     |     |      |      |      |                    | 7  |
|                    |      |      |     |     |      |      |      |                    | 6  |
| SIO0               | DQB6 | DQB2 | RQ1 | RQ7 | VREF | DQA1 | DQA6 | SCK                | 5  |
| Vсмоs              | GND  | GND  | VDD | GND | GND  | VDD  | GND  | Vcмos              | 4  |
| NC <sup>Note</sup> | DQB3 | RQ0  | RQ4 | СТМ | CTMN | DQA0 | DQA3 | NC <sup>Note</sup> | 3  |
|                    |      |      |     |     |      |      |      |                    | 2  |
| GND                |      | VDD  |     |     |      | VDD  | 7    | GND                | 1  |
| .1                 | н    | G    | F   | F   | D    | C.   | B    | Δ                  | ļi |

Note Some signals can be applied because this pin is not connected to the inside of the chip.

# 62-pin TAPE FBGA (Mirrored type) 62-pin PLASTIC FBGA (D<sup>2</sup>BGA) (Mirrored type)

**Top View** 



# **Ball View**



| 12 | GND                |      | VDD  |                   |     |     | VDD  |      | GND                |
|----|--------------------|------|------|-------------------|-----|-----|------|------|--------------------|
| 11 |                    |      |      |                   |     |     |      |      |                    |
| 10 | NC <sup>Note</sup> | DQA3 | DQA0 | CTMN              | СТМ | RQ4 | RQ0  | DQB3 | NC <sup>Note</sup> |
| 9  | Vсмоs              | GND  | VDD  | GND               | GND | VDD | GND  | GND  | Vсмоs              |
| 8  | SCK                | DQA6 | DQA1 | VREF              | RQ7 | RQ1 | DQB2 | DQB6 | SIO0               |
| 7  |                    |      |      |                   |     |     |      |      |                    |
| 6  |                    |      |      |                   |     |     |      |      |                    |
| 5  | CMD                | DQA5 | DQA2 | V <sub>DD</sub> a | RQ6 | RQ2 | DQB1 | DQB5 | SIO1               |
| 4  | GND                | VDD  | GND  | GNDa              | VDD | GND | VDD  | VDD  | GND                |
| 3  | DQA7               | DQA4 | CFM  | CFMN              | RQ5 | RQ3 | DQB0 | DQB4 | DQB7               |
| 2  |                    |      |      |                   |     |     |      |      |                    |
| 1  | GND                |      | VDD  |                   |     |     | VDD  |      | GND                |
|    | A                  | В    | С    | D                 | Е   | F   | G    | Н    | J                  |

| GND                |      | VDD  |     |     |                   | VDD  |      | GND                | 12 |
|--------------------|------|------|-----|-----|-------------------|------|------|--------------------|----|
|                    |      |      |     |     |                   |      |      |                    | 11 |
| NC <sup>Note</sup> | DQB3 | RQ0  | RQ4 | СТМ | СТМИ              | DQA0 | DQA3 | NC <sup>Note</sup> | 10 |
| Vсмоs              | GND  | GND  | VDD | GND | GND               | VDD  | GND  | Vcмos              | 9  |
| SIO0               | DQB6 | DQB2 | RQ1 | RQ7 | VREF              | DQA1 | DQA6 | SCK                | 8  |
|                    |      |      |     |     |                   |      |      |                    | 7  |
|                    |      |      |     |     |                   |      |      |                    | 6  |
| SIO1               | DQB5 | DQB1 | RQ2 | RQ6 | V <sub>DD</sub> a | DQA2 | DQA5 | CMD                | 5  |
| GND                | VDD  | VDD  | GND | VDD | GNDa              | GND  | VDD  | GND                | 4  |
| DQB7               | DQB4 | DQB0 | RQ3 | RQ5 | CFMN              | CFM  | DQA4 | DQA7               | 3  |
|                    |      |      |     |     |                   |      |      |                    | 2  |
| GND                |      | VDD  |     |     |                   | VDD  |      | GND                | 1  |
| J                  | Н    | G    | F   | E   | D                 | С    | В    | Α                  |    |

Note Some signals can be applied because this pin is not connected to the inside of the chip.

# **Pin Description**

| Signal                | Input / Output  | Туре       | #pins | Description                                                                                                                                       |
|-----------------------|-----------------|------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| SIO0, SIO1            | Input / Output  | CMOS Note1 | 2     | Serial input/output. Pins for reading from and writing to the control registers using a serial access protocol. Also used for power management.   |
| CMD                   | Input           | CMOS Note1 | 1     | Command input. Pins used in conjunction with SIO0 and SIO1 for reading from and writing to the control registers. Also used for power management. |
| SCK                   | Input           | CMOS Note1 | 1     | Serial clock input. Clock source used for reading from and writing to the control registers.                                                      |
| V <sub>DD</sub>       |                 |            | 10    | Supply voltage for the RDRAM core and interface logic.                                                                                            |
| V <sub>DDa</sub>      |                 |            | 1     | Supply voltage for the RDRAM analog circuitry.                                                                                                    |
| Vcmos                 |                 |            | 2     | Supply voltage for CMOS input/output pins.                                                                                                        |
| GND                   |                 |            | 13    | Ground reference for RDRAM core and interface.                                                                                                    |
| GNDa                  |                 |            | 1     | Ground reference for RDRAM analog circuitry.                                                                                                      |
| DQA7DQA0              | Input / Output  | RSL Note2  | 8     | Data byte A. Eight pins which carry a byte of read or write data between the Channel and the RDRAM.                                               |
| CFM                   | Input           | RSL Note2  | 1     | Clock from master. Interface clock used for receiving RSL signals from the Channel. Positive polarity.                                            |
| CFMN                  | Input           | RSL Note2  | 1     | Clock from master. Interface clock used for receiving RSL signals from the Channel. Negative polarity.                                            |
| VREF                  |                 |            | 1     | Logic threshold reference voltage for RSL signals.                                                                                                |
| CTMN                  | Input           | RSL Note2  | 1     | Clock to master. Interface clock used for transmitting RSL signals to the Channel.<br>Negative polarity.                                          |
| СТМ                   | Input           | RSL Note2  | 1     | Clock to master. Interface clock used for transmitting RSL signals to the Channel.  Positive polarity.                                            |
| RQ7RQ5 or<br>ROW2ROW0 | Input           | RSL Note2  | 3     | Row access control. Three pins containing control and address information for row accesses.                                                       |
| RQ4RQ0 or COL4COL0    | Input           | RSL Note2  | 5     | Column access control. Five pins containing control and address information for column accesses.                                                  |
| DQB7DQB0              | Input / Output  | RSL Note2  | 8     | Data byte B. Eight pins which carry a byte of read or write data between the Channel and the RDRAM.                                               |
| NC                    |                 |            | 2     | These pins aren't connected to inside of the chip.                                                                                                |
| Total pin             | count per packa | age        | 62    |                                                                                                                                                   |

Notes 1.All CMOS signals are high-true; a high voltage is a logic one and a low voltage is logic zero.

2. All RSL signals are low-true; a low voltage is a logic one and a high voltage is logic zero.

# **Block Diagram**



# **CONTENTS**

| 1. General Description               | 9  |
|--------------------------------------|----|
| 2. Packet Format                     | 11 |
| 3. Field Encoding Summary            | 13 |
| 4. DQ Packet Timing                  | 15 |
| 5. COLM Packet to D Packet Mapping   | 15 |
| 6. ROW-to-ROW Packet Interaction     | 17 |
| 7. ROW-to-COL Packet Interaction     | 19 |
| 8. COL-to-COL Packet Interaction     | 20 |
| 9. COL-to-ROW Packet Interaction     | 21 |
| 10. ROW-to-ROW Examples              | 22 |
| 11. Row and Column Cycle Description | 23 |
| 12. Precharge Mechanisms             | 24 |
| 13. Read Transaction - Example       | 26 |
| 14. Write Transaction - Example      | 27 |
| 15. Write/Retire - Examples          | 28 |
| 16. Interleaved Write - Example      | 30 |
| 17. Interleaved Read - Example       | 31 |
| 18. Interleaved RRWW - Example       | 32 |
| 19. Control Register Transactions    | 33 |
| 20. Control Register Packets         | 34 |
| 21. Initialization                   | 35 |
| 22. Control Register Summary         | 39 |
| 23. Power State Management           | 48 |
| 24. Refresh                          | 53 |
| 25. Current and Temperature Control  | 55 |
| 26. Electrical Conditions            | 56 |
| 27. Timing Conditions                | 57 |
| 28. Electrical Characteristics       | 59 |
| 29. Timing Characteristics           | 59 |
| 30. RSL Clocking                     | 60 |
| 31. RSL - Receive Timing             | 61 |
| 32. RSL - Transmit Timing            | 62 |
| 33. CMOS - Receive Timing            | 63 |
| 34. CMOS - Transmit Timing           | 65 |
| 35. RSL - Domain Crossing Window     | 66 |
| 36. Timing Parameters                | 67 |
| 37. Absolute Maximum Ratings         | 68 |

| 38. Idd - Supply Current Profile     | 68 |
|--------------------------------------|----|
| 39. Capacitance and Inductance       | 69 |
| 40. Glossary of Terms                | 71 |
| 41. Package Drawings                 |    |
| 42. Recommended Soldering Conditions |    |



#### 1. General Description

The figure on page 6 is a block diagram of the  $\mu$ PD488448. It consists of two major blocks: a "core" block built from banks and sense amps similar to those found in other types of DRAM, and a Direct Rambus interface block which permits an external controller to access this core at up to 1.6 GB/s.

**Control Registers:** The CMD, SCK, SIO0, and SIO1 pins appear in the upper center of the block diagram. They are used to write and read a block of control registers. These registers supply the RDRAM configuration information to a controller and they select the operating modes of the device. The nine bit REFR value is used for tracking the last refreshed row. Most importantly, the five bits DEVID specifies the device address of the RDRAM on the Channel.

**Clocking:** The CTM and CTMN pins (Clock-To-Master) generate TCLK (Transmit Clock), the internal clock used to transmit read data. The CFM and CFMN pins (Clock-From-Master) generate RCLK (Receive Clock), the internal clock signal used to receive write data and to receive the ROW and COL pins.

**DQA, DQB Pins:** These 16 pins carry read (Q) and write (D) data across the Channel. They are multiplexed/demultiplexed from/to two 64-bit data paths (running at one-eighth the data frequency) inside the RDRAM.

**Banks:** The 16 Mbyte core of the RDRAM is divided into two sets of sixteen 0.5 Mbyte banks, each organized as 512 rows, with each row containing 64 dualocts, and each dualoct containing 16 bytes. A dualoct is the smallest unit of data that can be addressed.

**Sense Amps:** The RDRAM contains two sets of 17 sense amps. Each sense amp consists of 512 bytes of fast storage (256 for DQA and 256 for DQB) and can hold one-half of one row of one bank of the RDRAM. The sense amp may hold any of the 512 half-rows of an associated bank. However, each sense amp is shared between two adjacent banks of the RDRAM (except for numbers 0, 15, 16, and 31). This introduces the restriction that adjacent banks may not be simultaneously accessed.

**RQ Pins:** These pins carry control and address information. They are broken into two groups. RQ7..RQ5 are also called ROW2..ROW0, and are used primarily for controlling row accesses. RQ4..RQ0 are also called COL4..COL0, and are used primarily for controlling column accesses.

**ROW Pins:** The principle use of these three pins is to manage the transfer of data between the banks and the sense amps of the RDRAM. These pins are de-multiplexed into a 24-bit ROWA (row-activate) or ROWR (row-operation) packet.

**COL Pins:** The principle use of these five pins is to manage the transfer of data between the DQA/DQB pins and the sense amps of the RDRAM. These pins are de-multiplexed into a 23-bit COLC (column-operation) packet and either a 17-bit COLM (mask) packet or a 17-bit COLX (extended-operation) packet.

**ACT Command:** An ACT (activate) command from an ROWA packet causes one of the 512 rows of the selected bank to be loaded to its associated sense amps (two 256 byte sense amps for DQA and two for DQB).

**PRER Command:** A PRER (precharge) command from an ROWR packet causes the selected bank to release its two associated sense amps, permitting a different row in that bank to be activated, or permitting adjacent banks to be activated.

**RD Command:** The RD (read) command causes one of the 64 dualocts of one of the sense amps to be transmitted on the DQA/DQB pins of the Channel.

WR Command: The WR (write) command causes a dualoct received from the DQA/DQB data pins of the Channel to be loaded into the write buffer. There is also space in the write buffer for the BC bank address and C column address information. The data in the write buffer is automatically retired (written with optional bytemask) to one of the 64 dualocts of one of the sense amps during a subsequent COP command. A retire can take place during a RD, WR, or NOCOP to another device, or during a WR or NOCOP to the same device. The write buffer will not retire during a RD to the same device. The write buffer reduces the delay needed for the internal DQA/DQB data path turn-around.

**PREC Precharge:** The PREC, RDA and WRA commands are similar to NOCOP, RD and WR, except that a precharge operation is scheduled at the end of the column operation. These commands provide a second mechanism for performing precharge.

**PREX Precharge:** After a RD command, or after a WR command with no byte masking (M=0), a COLX packet may be used to specify an extended operation (XOP). The most important XOP command is PREX. This command provides a third mechanism for performing precharge.

#### 2. Packet Format

Figure 2-1 shows the formats of the ROWA and ROWR packets on the ROW pins. Table 2-1 describes the fields which comprise these packets. DR4T and DR4F bits are encoded to contain both the DR4 device address bit and a framing bit which allows the ROWA or ROWR packet to be recognized by the RDRAM.

The AV (ROWA/ROWR packet selection) bit distinguishes between the two packet types. Both the ROWA and ROWR packet provide a five bit device address and a four bit bank address. An ROWA packet uses the remaining bits to specify a nine bit row address, and the ROWR packet uses the remaining bits for an eleven bit opcode field. Note the use of the "RsvX" notation to reserve bits for future address field extension.

Figure 2-1 also shows the formats of the COLC, COLM, and COLX packets on the COL pins. Table 2-2 describes the fields which comprise these packets.

The COLC packet uses the S (Start) bit for framing. A COLM or COLX packet is aligned with this COLC packet, and is also framed by the S bit.

The 23 bit COLC packet has a five bit device address, a four bit bank address, a six bit column address, and a four bit opcode. The COLC packet specifies a read or write command, as well as some power management commands.

The remaining 17 bits are interpreted as a COLM (M=1) or COLX (M=0) packet. A COLM packet is used for a COLC write command which needs bytemask control. The COLM packet is associated with the COLC packet from a time tree earlier. An COLX packet may be used to specify an independent precharge command. It contains a five bit device address, a four bit bank address, and a five bit opcode. The COLX packet may also be used to specify some housekeeping and power management commands. The COLX packet is framed within a COLC packet but is not otherwise associated with any other packet.

Field Description

DR4T, DR4F Bits for framing (recognizing) a ROWA or ROWR packet. Also encodes highest device address bit.

DR3..DR0 Device address for ROWA or ROWR packet.

BR4..BR0 Bank address for ROWA or ROWR packet. RsvB denotes bits ignored by the RDRAM.

AV Selects between ROWA packet (AV=1) and ROWR packet (AV=0).

R8..R0 Row address for ROWA packet. RsvR denotes bits reserved for future row address extension.

ROP10..ROP0 Opcode field for ROWR packet. Specifies precharge, refresh, and power management functions.

Table 2-1 Field Description for ROWA Packet and ROWR Packet

#### Table 2-2 Field Description for COLC Packet, COLM Packet, and COLX Packet

| Field    | Description                                                                                             |  |  |  |  |  |  |  |  |
|----------|---------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|
| S        | it for framing (recognizing) a COLC packet, and indirectly for framing COLM and COLX packets.           |  |  |  |  |  |  |  |  |
| DC4DC0   | Device address for COLC packet.                                                                         |  |  |  |  |  |  |  |  |
| BC4BC0   | Bank address for COLC packet. RsvB denotes bits reserved for future extension (controller drivers 0's). |  |  |  |  |  |  |  |  |
| C5C0     | olumn address for COLC packet. RsvC denotes bits ignored by the RDRAM.                                  |  |  |  |  |  |  |  |  |
| COP3COP0 | Opcode field for COLC packet. Specifies read, write, precharge, and power management functions.         |  |  |  |  |  |  |  |  |
| М        | Selects between COLM packet (M=1) and COLX packet (M=0).                                                |  |  |  |  |  |  |  |  |
| MA7MA0   | Bytemask write control bits. 1=write, 0=no-write. MA0 controls the earliest byte on DQA70.              |  |  |  |  |  |  |  |  |
| MB7MB0   | Bytemask write control bits. 1=write, 0=no-write. MB0 controls the earliest byte on DQB70.              |  |  |  |  |  |  |  |  |
| DX4DX0   | Device address for COLX packet.                                                                         |  |  |  |  |  |  |  |  |
| BX4BX0   | Bank address for COLX packet. RsvB denotes bits reserved for future extension (controller drivers 0's). |  |  |  |  |  |  |  |  |
| XOP4XOP0 | Opcode field for COLX packet. Specifies precharge, IoL control, and power management functions.         |  |  |  |  |  |  |  |  |



Figure 2-1 Packet Formats

Notes 1. The COLM is associated with a previous COLC, and is aligned with the present COLC, indicated by the Start bit (S=1) position.

2. The COLX is aligned with the present COLC, indicates by the Start bit (S=1) position.

## 3. Field Encoding Summary

Table 3-1 shows how the six device address bits are decoded for the ROWA and ROWR packets. The DR4T and DR4F encoding merges a fifth device bit with a framing bit. When neither bit is asserted, the device is not selected. Note that a broadcast operation is indicated when both bits are set. Broadcast operation would typically be used for refresh and power management commands. If the device is selected, the DM (DeviceMatch) signal is asserted and an ACT or ROP command is performed.

|      |      |                         | -                                                                   |
|------|------|-------------------------|---------------------------------------------------------------------|
| DR4T | DR4F | Device Selection        | Device Match signal (DM)                                            |
| 1    | 1    | All devices (broadcast) | DM is set to 1                                                      |
| 0    | 1    | One device selected     | DM is set to 1 if {DEVID4DEVID0} == {0, DR3DR0} else DM is set to 0 |
| 1    | 0    | One device selected     | DM is set to 1 if {DEVID4DEVID0} == {1, DR3DR0} else DM is set to 0 |
| 0    | 0    | No packet present       | DM is set to 0                                                      |

Table 3-1 Device Field Encodings for ROWA Packet and ROWR Packet

Table 3-2 shows the encodings of the remaining fields of the ROWA and ROWR packets. An ROWA packet is specified by asserting the AV bit. This causes the specified row of the specified bank of this device to be loaded into the associated sense amps.

An ROWR packet is specified when AV is not asserted. An 11 bit opcode field encodes a command for one of the banks of this device. The PRER command causes a bank and its two associated sense amps to precharge, so another row or an adjacent bank may be activated.

The REFA (refresh-activate) command is similar to the ACT command, except the row address comes from an internal register REFR, and REFR is incremented at the largest bank address. The REFP (refresh-precharge) command is identical to a PRER command.

The NAPR, NAPRC, PDNR, ATTN, and RLXR commands are used for managing the power dissipation of the RDRAM and are described in more detail in "23. Power State Management". The TCEN and TCAL commands are used to adjust the output driver slew rate and they are described in more detail in "25. Current and Temperature Control".

| DM    | AV              |    | ROP10ROP0 Field |   |   |   |         |                                                                           | Name | Command Description |            |                                                                           |
|-------|-----------------|----|-----------------|---|---|---|---------|---------------------------------------------------------------------------|------|---------------------|------------|---------------------------------------------------------------------------|
| Note1 |                 | 10 | 9               | 8 | 7 | 6 | 5       | 4                                                                         | 3    | 2:0                 |            |                                                                           |
| 0     | _               | _  | _               | _ | _ | _ | _       | _                                                                         | _    |                     | _          | No operation.                                                             |
| 1     | 1 1 Row address |    |                 |   |   |   | ACT     | Activate row R8R0 of bank BR4BR0 of device and move device to ATTN Note2. |      |                     |            |                                                                           |
| 1     | 0               | 1  | 1               | 0 | 0 | 0 | X Note3 | х                                                                         | х    | 000                 | PRER       | Precharge bank BR4BR0 of this device.                                     |
| 1     | 0               | 0  | 0               | 0 | 1 | 1 | 0       | 0                                                                         | х    | 000                 | REFA       | Refresh (activate) row REFR8REFR0 of bank BR4BR0 of device.               |
|       |                 |    |                 |   |   |   |         |                                                                           |      |                     |            | Increment REFR if BR4BR0=11111 (see Figure 24-1).                         |
| 1     | 0               | 1  | 0               | 1 | 0 | 1 | 0       | 0                                                                         | х    | 000                 | REFP       | Precharge bank BR4BR0 of this device after REFA (see Figure 24-1).        |
| 1     | 0               | х  | х               | 0 | 0 | 0 | 0       | 1                                                                         | х    | 000                 | PDNR       | Move this device into the powerdown (PDN) power state (see figure 23-3).  |
| 1     | 0               | х  | х               | 0 | 0 | 0 | 1       | 0                                                                         | х    | 000                 | NAPR       | Move this device into the nap (NAP) power state (see Figure 23-3).        |
| 1     | 0               | х  | х               | 0 | 0 | 0 | 1       | 1                                                                         | х    | 000                 | NAPRC      | Move this device into the nap (NAP) power state conditionally.            |
| 1     | 0               | х  | х               | х | х | х | х       | х                                                                         | 0    | 000                 | ATTN Note2 | Move this device into the attention (ATTN) power state (see Figure 23-1). |
| 1     | 0               | х  | х               | х | х | х | х       | х                                                                         | 1    | 000                 | RLXR       | Move this device into the standby (STBY) power state (see Figure 23-2).   |
| 1     | 0               | 0  | 0               | 0 | 0 | 0 | 0       | 0                                                                         | х    | 001                 | TCAL       | Temperature calibrate this device (see figure 25-2).                      |
| 1     | 0               | 0  | 0               | 0 | 0 | 0 | 0       | 0                                                                         | х    | 010                 | TCEN       | Temperature calibrate/enable this device (see Figure 25-2).               |
| 1     | 0               | 0  | 0               | 0 | 0 | 0 | 0       | 0                                                                         | 0    | 000                 | NOROP      | No operation.                                                             |

Table 3-2 ROWA Packet and ROWR Packet Field Encodings

Notes 1. The DM (Device Match signal) value is determined by the DR4T, DR4F, DR3..DR0 field of the ROWA and ROWR packets. See Table 3-1.

- 2. The ATTN command does not cause a RLX-to-ATTN transition for a broadcast operation (RD4T/DR4F=1/1).
- **3.** An "x" entry indicates which commands may be combined. For instance, the three commands PRER/NAPRC/RLXR may be specified in one ROP value (011000111000).

Table 3-3 shows the COP field encoding. The device must be in the ATTN power state in order to receive COLC packets. The COLC packet is used primarily to specify RD (read) and WR (write) commands. Retire operations (moving data from the write buffer to a sense amp) happen automatically. See Figure 15-1 for a more detailed description.

The COLC packet can also specify a PREC command, which precharges a bank and its associated sense amps. The RDA/WRA commands are equivalent to a combining RD/WR with a PREC. RLXC (relax) performs a power mode transition. See **23. Power State Management**.

| s | DC4DC0<br>(select device) Note1 | COP30      | Name  | Command Description                                                     |
|---|---------------------------------|------------|-------|-------------------------------------------------------------------------|
| 0 |                                 |            |       | No operation.                                                           |
| 1 | /= (DEVID40)                    |            |       | Retire write buffer of this device.                                     |
| 1 | == (DEVID40)                    | x000 Note2 | NOCOP | Retire write buffer of this device.                                     |
| 1 | == (DEVID40)                    | x001       | WR    | Retire write buffer of this device, then write column C5C0 of bank      |
|   |                                 |            |       | BC4BC0 to write buffer.                                                 |
| 1 | == (DEVID40)                    | x010       | RSRV  | Reserved, no operation.                                                 |
| 1 | == (DEVID40)                    | x011       | RD    | Read column C5C0 of bank BC4BC0 of this device.                         |
| 1 | == (DEVID40)                    | x100       | PREC  | Retire write buffer of this device, then precharge bank BC4BC0 (see     |
|   |                                 |            |       | Figure 12-2).                                                           |
| 1 | == (DEVID40)                    | x101       | WRA   | Same as WR, but precharge bank BC4BC0 after write buffer (with new      |
|   | · ·                             |            |       | data) is retired.                                                       |
| 1 | == (DEVID40)                    | x110       | RSRV  | Reserved, no operation.                                                 |
| 1 | == (DEVID40)                    | x111       | RDA   | Same as RD, but precharge bank BC4BC0 afterward.                        |
| 1 | == (DEVID40)                    | 1xxx       | RLXC  | Move this device into the standby (STBY) power state (see Figure 23-2). |

**Table 3-3 COLC Packet Field Encodings** 

Notes 1. "/=" means not equal, "==" means equal.

2. An "x" entry indicates which commands may be combined. For instance, the two commands WR/RLXC may be specified in one COP value(1001).

Table 3-4 shows the COLM and COLX field encodings. The M bit is asserted to specify a COLM packet with two 8 bit bytemask fields MA and MB. If the M bit is not asserted, an COLX is specified. It has device and bank address fields, and an opcode field. The primary use of the COLX packet is to permit an independent PREX (precharge) command to be specified without consuming control bandwidth on the ROW pins. It is also used for the CAL (calibrate) and SAM (sample) current control commands (see 25. Current and Temperature Control), and for the RLXX power mode command (see 23. Power State Management).

| M | DX4DX0<br>(select device) | XOP40         | Name    | Command Description                                                                 |
|---|---------------------------|---------------|---------|-------------------------------------------------------------------------------------|
| 1 |                           | -             | MSK     | MB/MA bytemasks used by WR/WRA.                                                     |
| 0 | /= (DEVID40)              | -             | _       | No operation.                                                                       |
| 0 | == (DEVID40)              | 00000         | NOXOP   | No operation.                                                                       |
| 0 | == (DEVID40)              | 1xxx0<br>Note | PREX    | Precharge bank BX4BX0 of this device (see Figure 12-2).                             |
| 0 | == (DEVID40)              | x10x0         | CAL     | Calibrate (drive) lo∟ current for this device (see Figure 25-1).                    |
| 0 | == (DEVID40)              | x11x0         | CAL/SAM | Calibrate (drive) and Sample (update) lo current for this device (see Figure 25-1). |
| 0 | == (DEVID40)              | xxx10         | RLXX    | Move this device into the standby (STBY) power state (see Figure 23-2).             |
| 0 | == (DEVID40)              | xxxx1         | RSRV    | Reserved, no operation.                                                             |

Table 3-4 COLM Packet and COLX Packet Field Encodings

**Note** An "x" entry indicates which commands may be combined. For instance, the two commands PREX/RLXX may be specified in one XOP value (10010).

#### 4. DQ Packet Timing

Figure 4-1 shows the timing relationship of COLC packets with D and Q data packets. This document uses a specific convention for measuring time intervals between packets: all packets on the ROW and COL pins (ROWA, ROWR, COLC, COLM, COLX) use the trailing edge of the packet as a reference point, and all packets on the DQA/DQB pins (D and Q) use the leading edge of the packet as a reference point.

An RD or RDA command will transmit a dualoct of read data Q a time toac later. This time includes one to five cycles of round-trip propagation delay on the Channel. The toac parameter may be programmed to a one of a range of values (7, 8, 9, 10, 11, or 12 toycle). The value chosen depends upon the number of RDRAM devices on the Channel and the RDRAM timing bin. See Figure 22-1(5/7) "TPARM Register" for more information.

A WR or WRA command will receive a dualoct of write data D a time town later. This time does not need to include the round-trip propagation time of the Channel since the COLC and D packets are traveling in the same direction.

When a Q packet follows a D packet (shown in the left half of the figure), a gap (tcac-tcwb) will automatically appear between them because the tcwb value is always less than the tcac value. There will be no gap between the two COLC packets with the WR and RD commands which schedule the D and Q packets.

When a D packet follows a Q packet (shown in the right half of the figure), no gap is needed between them because the tcwd value is less than the tcac value. However, a gap of tcac - tcwd or greater must be inserted between the COLC packets with the RD WR commands by the controller so the Q and D packets do not overlap.



Figure 4-1 Read (Q) and Write (D) Data Packet - Timing for tcac = 7,8,9,10,11 or 12 tcycle

# 5. COLM Packet to D Packet Mapping

Figure 5-1 shows a write operation initiated by a WR command in a COLC packet. If a subset of the 16 bytes of write data are to be written, then a COLM packet is transmitted on the COL pins a time transmittent the COLC packet containing the WR command. The M bit of the COLM packet is set to indicate that it contains the MA and MB mask fields. Note that this COLM packet is aligned with the COLC packet which causes the write buffer to be retired. See Figure 15-1 for more details.

If all 16 bytes of the D data packet are to be written, then no further control information is required. The packet slot that would have been used by the COLM packet (trte after the COLC packet) is available to be used as an COLX packet. This could be used for a PREX precharge command or for a housekeeping command (this case is not shown). The M bit is not asserted in an COLX packet and causes all 16 bytes of the previous WR to be written unconditionally. Note that a RD command will never need a COLM packet, and will always be able to use the COLX packet option (a read operation has no need for the byte-write-enable control bits).

The figure 5-1 also shows the mapping between the MA and MB fields of the COLM packet and bytes of the D packet on the DQA and DQB pins. Each mask bit controls whether a byte of data is written (=1) or not written (=0).



Figure 5-1 Mapping between COLM Packet and D Packet for WR Command

#### 6. ROW-to-ROW Packet Interaction

Figure 6-1 shows two packets on the ROW pins separated by an interval tradelay which depends upon the packet contents. No other ROW packets are sent to banks {Ba, Ba+1, Ba-1} between packet "a" and packet "b" unless noted otherwise.

CTM/CFM

ROW2

ROW0

ROPb b0

Transaction a: ROPa b0 | ROPb b0 | R

Figure 6-1 ROW-to-ROW Packet Interaction - Timing

Table 6-1 summarizes the trrdelay values for all possible cases.

Cases RR1 through RR4 show two successive ACT commands. In case RR1, there is no restriction since the ACT commands are to different devices. In case RR2, the transfer restriction applies to the same device with non-adjacent banks. Cases RR3 and RR4 are illegal (as shown) since bank Ba needs to be precharged. If a PRER to Ba, Ba+1, or Ba-1 is inserted, transfer to the PRER command, and transfer to the next ACT).

Cases RR5 through RR8 show an ACT command followed by a PRER command. In cases RR5 and RR6, there are no restrictions since the commands are to different devices or to non-adjacent banks of the same device. In cases RR7 and RR8, the tras restriction means the activated bank must wait before it can be precharged.

Cases RR9 through RR12 show a PRER command followed by an ACT command. In cases RR9 and RR10, there are essentially no restrictions since the commands are to different devices or to non-adjacent banks of the same device. RR10a and RR10b depend upon whether a bracketed bank (Ba+-1) is precharged or activated. In cases RR11 and RR12, the same and adjacent banks must all wait trp for the sense amp and bank to precharge before being activated.

Cases RR13 through RR16 summarize the combinations of two successive PRER commands. In case RR13 there is no restriction since two devices are addressed. In RR14, tpp applies, since the same device is addressed. In RR15 and RR16, the same bank or an adjacent bank may be given repeated PRER commands with only the tpp restriction.

Two adjacent banks can't be activate simultaneously. A precharge command to one bank will thus affect the state of the adjacent banks (and sense amps). If bank Ba is activate and a PRER is directed to Ba, then bank Ba will be precharged along with sense amps Ba-1/Ba and Ba/Ba+1. If bank Ba+1 is activate and a PRER is directed to Ba, then bank Ba+1 will be precharged along with sense amps Ba/Ba+1 and Ba+1/Ba+2. If bank Ba-1 is activate and a PRER is directed to Ba, then bank Ba-1 will be precharged along with sense amps Ba/Ba-1 and Ba-1/Ba-2.

A ROW packet may contain commands other than ACT or PRER. The REFA and REFP commands are equivalent to ACT and PRER for interaction analysis purposes. The interaction rules of the NAPR, NAPRC, PDNR, RLXR, ATTN, TCAL, and TCEN commands are discussed in later section (see Table 3-2 for cross-ref).

Table 6-1 ROW-to-ROW Packet Interaction - Rules

| Case # | ROPa | Da | Ва | Ra | ROPb | Db    | Bb                    | Rb | trrdelay                                                  | Example     |
|--------|------|----|----|----|------|-------|-----------------------|----|-----------------------------------------------------------|-------------|
| RR1    | ACT  | Da | Ва | Ra | ACT  | /= Da | xxxx                  | xx | <b>T</b> PACKET                                           | Figure 10-2 |
| RR2    | ACT  | Da | Ва | Ra | ACT  | == Da | /= {Ba, Ba+1, Ba-1}   | xx | trr                                                       | Figure 10-2 |
| RR3    | ACT  | Da | Ва | Ra | ACT  | == Da | == {Ba+1, Ba-1}       | xx | t <sub>RC</sub> - illegal unless PRER to Ba / Ba+1 / Ba-1 | Figure 10-1 |
| RR4    | ACT  | Da | Ва | Ra | ACT  | == Da | == {Ba}               | xx | t <sub>RC</sub> - illegal unless PRER to Ba / Ba+1 / Ba-1 | Figure 10-1 |
| RR5    | ACT  | Da | Ва | Ra | PRER | /= Da | xxxx                  | xx | <b>t</b> packet                                           | Figure 10-2 |
| RR6    | ACT  | Da | Ва | Ra | PRER | == Da | /= {Ba, Ba+1, Ba-1}   | xx | <b>t</b> packet                                           | Figure 10-2 |
| RR7    | ACT  | Da | Ва | Ra | PRER | == Da | == {Ba+1, Ba-1}       | xx | <b>t</b> ras                                              | Figure 10-1 |
| RR8    | ACT  | Da | Ва | Ra | PRER | == Da | == {Ba}               | xx | tras                                                      | Figure 13-1 |
| RR9    | PRER | Da | Ва | Ra | ACT  | /= Da | xxxx                  | xx | <b>t</b> packet                                           | Figure 10-3 |
| RR10   | PRER | Da | Ва | Ra | ACT  | == Da | /= {Ba, Ba+-1, Ba+-2} | xx | <b>t</b> packet                                           | Figure 10-3 |
| RR10a  | PRER | Da | Ва | Ra | ACT  | == Da | == {Ba+2}             | xx | tpacket/trp if Ba+1 is precharged/activated.              |             |
| RR10b  | PRER | Da | Ва | Ra | ACT  | == Da | == {Ba-2}             | xx | tpacket/trp if Ba-1 is precharged/activated.              |             |
| RR11   | PRER | Da | Ba | Ra | ACT  | == Da | == {Ba+1, Ba-1}       | xx | trp                                                       | Figure 10-1 |
| RR12   | PRER | Da | Ba | Ra | ACT  | == Da | == {Ba}               | xx | trp                                                       | Figure 10-1 |
| RR13   | PRER | Da | Ba | Ra | PRER | /= Da | XXXX                  | xx | <b>t</b> packet                                           | Figure 10-3 |
| RR14   | PRER | Da | Ba | Ra | PRER | == Da | /= {Ba, Ba+1, Ba-1}   | xx | tpp                                                       | Figure 10-3 |
| RR15   | PRER | Da | Ва | Ra | PRER | == Da | == {Ba+1, Ba-1}       | xx | <b>t</b> PP                                               | Figure 10-3 |
| RR16   | PRER | Da | Ва | Ra | PRER | == Da | == {Ba}               | xx | tpp                                                       | Figure 10-3 |

#### 7. ROW-to-COL Packet Interaction

Figure 7-1 shows two packets on the ROW and COL pins. They must be separated by an interval tracellar which depends upon the packet contents.

ROW2
..ROW0

COL4
..COL0

DQA7..0
DQB7..0

Transaction a: ROPa a0 = {Da,Ba,Ra}
Transaction b: COPb b1 = {Db,Bb,Cb1}

Figure 7-1 ROW-to-COL Packet Interaction- Timing

Table 7-1 summarizes the trcdelay values for all possible cases. Note that if the COL packet is earlier than the ROW packet, it is considered a COL-to-ROW packet interaction.

Cases RC1 through RC5 summarize the rules when the ROW packet has an ACT command. Figure 13-1 and Figure 14-1 show examples of RC5 - an activation followed by a read or write. RC4 is an illegal situation, since a read or write of a precharged banks is being attempted (remember that for a bank to be activated, adjacent banks must be precharged). In cases RC1, RC2, and RC3, there is no interaction of the ROW and COL packets.

Cases RC6 through RC8 summarize the rules when the ROW packet has a PRER command. There is either no interaction (RC6 through RC9) or an illegal situation with a read or write of a precharged bank (RC9).

The COL pins can also schedule a precharge operation with a RDA, WRA, or PREC command in a COLC packet or a PREX command in a COLX packet. The constraints of these precharge operations may be converted to equivalent PRER command constraints using the rules summarized in Figure 12-2.

| Case # | ROPa | Da | Ва | Ra | COPb              | Db    | Bb                  | Cb1 | trcdelay | Example     |
|--------|------|----|----|----|-------------------|-------|---------------------|-----|----------|-------------|
| RC1    | ACT  | Da | Ва | Ra | NOCOP, RD, retire | /= Da | XXXX                | xx  | 0        |             |
| RC2    | ACT  | Da | Ва | Ra | NOCOP             | == Da | XXXX                | xx  | 0        |             |
| RC3    | ACT  | Da | Ва | Ra | RD, retire        | == Da | /= {Ba, Ba+1, Ba-1} | xx  | 0        |             |
| RC4    | ACT  | Da | Ва | Ra | RD, retire        | == Da | == {Ba+1, Ba-1}     | xx  | Illegal  |             |
| RC5    | ACT  | Da | Ва | Ra | RD, retire        | == Da | == {Ba}             | xx  | trcd     | Figure 13-1 |
| RC6    | PRER | Da | Ва | Ra | NOCOP, RD, retire | /= Da | xxxx                | xx  | 0        |             |
| RC7    | PRER | Da | Ва | Ra | NOCOP             | == Da | xxxx                | xx  | 0        |             |
| RC8    | PRER | Da | Ва | Ra | RD, retire        | == Da | /= {Ba, Ba+1, Ba-1} | xx  | 0        |             |
| RC9    | PRER | Da | Ва | Ra | RD, retire        | == Da | == {Ba+1, Ba-1}     | xx  | Illegal  |             |

Table 7-1 ROW-to-COL Packet Interaction - Rules

#### 8. COL-to-COL Packet Interaction

Figure 8-1 shows three arbitrary packets on the COL pins. Packets "b" and "c" must be separated by an interval tccdelay which depends upon the command and address values in all three packets. Table 8-1 summarizes the tccdelay values for all possible cases.

Cases CC1 through CC5 summarize the rules for every situation other than the case when COPb is a WR command and COPc is a RD command. In CC3, when a RD command is followed by a WR command, a gap of tcac - tcwb must be inserted between the two COL packets. See Figure 4-1 for more explanation of why this gap is needed. For cases CC1, CC2, CC4, and CC5, there is no restriction (tccdelay is tcc).

In cases CC6 through CC10, COPb is a WR

Figure 8-1 COL-to-COL Packet Interaction- Timing



command and COPc is a RD command. The tccdelay value needed between these two packets depends upon the command and address in the packet with COPa. In particular, in case CC6 when there is WR-WR-RD command sequence directed to the same device, a gap will be needed between the packets with COPb and COPc. The gap will need a COLC packet with a NOCOP command directed to any device in order to force an automatic retire to take place. Figure 15-2 (right) provides a more detailed explanation of this case.

In case CC10, there is a RD-WR-RD sequence directed to the same device. If a prior write to the same device is unretired when COPa is issued, then a gap will be needed between the packets with COPb and COPc as in case CC6. The gap will need a COLC packet with a NOCOP command directed to any device in order to force an automatic retire to take place.

Cases CC7, CC8, and CC9 have no restriction (tccdeLAY is tcc).

For the purposes of analyzing COL-to-ROW interactions, the PREC, WRA, and RDA commands of the COLC packet are equivalent to the NOCOP, WR, and RD commands. These commands also cause a precharge operation PREC to take place. This precharge may be converted to an equivalent PRER command on the ROW pins using the rules summarized in Figure 12-2.

COPa Da Ва Ca1 COPb Db Bb Cb1 COPc Dc Вс Cc1 tccdelay Case # Example NOCOP CC1 Db Bb Cb1 x..x XXXXX x..x X..X xxxx tcc XXXX XXXXX RD, WR CC2 XXXXX X..X X..X Db Bb Cb1 NOCOP tcc XXXX XXXXX CC3 RD Db Bb Cb1 WR tcc + tcac - tcwp xxxx xxxxx X..X X..X XXXXX X..X X..X Figure 4-1 CC4 XXXX xxxxx x..x X..X RD Db Bb Cb1 RD xxxxx x..x x..x tcc Figure 13-1 CC5 WR Dh Bh Cb1 WR Figure 14-1 XXXX XXXXX X . X X . . X XXXXX X . . X X . X tcc WR CC6 == Db x..x WR Db Bb C<sub>b</sub>1 RD x..x Figure 15-1 х == Db X..X **t**RTR CC7 WR == Db WR Db Bb C<sub>b</sub>1 RD /= Db CC8 WR = DhWR Db Bb C<sub>b</sub>1 RD == Db X..X X..X X..X tcc NOCOP WR CC9 == Db x..x Db Bb C<sub>b</sub>1 RD == Db x..x X..X tcc == Db CC10 RD WR Db Bb Cb1 RD == Db

Data Sheet E0041N11

Table 8-1 COL-to-COL Packet Interaction - Rules

20

#### 9. COL-to-ROW Packet Interaction

Figure 9-1 shows arbitrary packets on the COL and ROW pins. They must be separated by an interval tcrdelay which depends upon the command and address values in the packets. Table 9-1 summarizes the tcrdelay value for all possible cases.

Cases CR1, CR2, CR3, and CR9 show no interaction between the COL and ROW packets, either because one of the commands is a NOP or because the packets are directed to different devices or to non-adjacent banks.

Case CR4 is illegal because an already-activated bank is to be re-activated without being precharged. Case CR5 is illegal because an adjacent bank can't be activated or precharged until bank Ba is precharged first.

Figure 9-1 COL-to-ROW Packet Interaction- Timing



In case CR6, the COLC packet contains a RD command, and the ROW packet contains a PRER command for the same bank. The trdp parameter specifies the required spacing.

Likewise, in case CR7, the COLC packet causes an automatic retire to take place, and the ROW packet contains a PRER command for the same bank. The trp parameter specifies the required spacing.

Case CR8 is labeled "Hazardous" because a WR command should always be followed by an automatic retire before a precharge is scheduled. Figure 15-3 shows an example of what can happen when the retire is not able to happen before the precharge.

For the purposes of analyzing COL-to-ROW interactions, the PREC, WRA, and RDA commands of the COLC packet are equivalent to the NOCOP, WR, and RD commands. These commands also cause a precharge operation to take place. This precharge may converted to an equivalent PRER command on the ROW pins using the rules summarized in Figure 12-2.

A ROW packet may contain commands other than ACT or PRER. The REFA and REFP commands are equivalent to ACT and PRER for interaction analysis purposes. The interaction rules of the NAPR, PDNR, and RLXR commands are discussed in a later section.

| Case # | COPa          | Da | Ва | Ca1 | ROPb  | Db    | Bb                  | Rb | tCRDELAY         | Example     |
|--------|---------------|----|----|-----|-------|-------|---------------------|----|------------------|-------------|
| CR1    | NOCOP         | Da | Ва | Ca1 | xx    | xxxxx | xxxxx               | xx | 0                |             |
| CR2    | RD/WR         | Da | Ва | Ca1 | xx    | /= Da | xxxxx               | xx | 0                |             |
| CR3    | RD/WR         | Da | Ва | Ca1 | XX    | == Da | /= {Ba, Ba+1, Ba-1} | xx | 0                |             |
| CR4    | RD/WR         | Da | Ва | Ca1 | ACT   | == Da | == {Ba}             | xx | Illegal          |             |
| CR5    | RD/WR         | Da | Ва | Ca1 | ACT   | == Da | == {Ba+1, Ba-1}     | XX | Illegal          |             |
| CR6    | RD            | Da | Ва | Ca1 | PRER  | == Da | == {Ba, Ba+1, Ba-1} | xx | trdp             | Figure 13-1 |
| CR7    | retire Note 1 | Da | Ва | Ca1 | PRER  | == Da | == {Ba, Ba+1, Ba-1} | xx | t <sub>RTP</sub> | Figure 14-1 |
| CR8    | WR Note 2     | Da | Ва | Ca1 | PRER  | == Da | == {Ba, Ba+1, Ba-1} | XX | 0                | Figure 15-3 |
| CR9    | XXXX          | Da | Ва | Ca1 | NOROP | xxxxx | xxxxx               | xx | 0                |             |

Table 9-1 COL-to-ROW Packet Interaction - Rules

**Notes 1.** This is any command which permits the write buffer of device Da to retire (see Table 3-3). "Ba" is the bank address in the write buffer.

**2.** This situation is hazardous because the write buffer will be left unretired while the targeted bank is precharged. See Figure 15-3.

## 10. ROW-to-ROW Examples

Figure 10-1 shows examples of some of the ROW-to-ROW packet spacings from Table 6-1. A complete sequence of activate and precharge commands is directed to a bank. The RR8 and RR12 rules apply to this sequence. In addition to satisfying the tras and trap timing parameters, the separation between ACT commands to the same bank must also satisfy the trac timing parameter (RR4).

When a bank is activated, it is necessary for adjacent banks to remain precharged. As a result, the adjacent banks will also satisfy parallel timing constraints; in the example, the RR11 and RR3 rules are analogous to the RR12 and RR4 rules.



Figure 10-1 Row Packet Example

Figure 10-2 shows examples of the ACT-to-ACT (RR1, RR2) and ACT-to-PRER (RR5, RR6) command spacings from Table 6-1. In general, the commands in ROW packets may be spaced an interval tracket apart unless they are directed to the same or adjacent banks or unless they are a similar command type (both PRER or both ACT) directed to the same device.



Figure 10-2 Row Packet Example

Figure 10-3 shows examples of the PRER-to-PRER (RR13, RR14) and PRER-to-ACT (RR9, RR10) command spacings from Table 6-1. The RR15 and RR16 cases (PRER-to-PRER to same or adjacent banks) are not shown, but are similar to RR14. In general, the commands in ROW packets may be spaced an interval tpacket apart unless they are directed to the same or adjacent banks or unless they are a similar command type (both PRER or both ACT) directed to the same device.

a0 = {Da,Ba,Ra} Any Bank RR13  $b0 = \{Db, Bb, Rb\}$ Different Device Non-adjacent Bank RR14 Same Device  $c0 = \{Da, Bc, Rc\}$ Same Device Ajacent Bank RR15  $c0 = \{Da, Ba, Rc\}$ RR16 Same Device Same Bank  $c0 = \{Da.Ba+1Rc\}$ Different Device RR9  $b0 = \{Db, Bb, Rb\}$ Any Bank Same Device Non-adjacent Bank | RR10 | c0 = {Da,Bc,Rc} T<sub>2</sub> T<sub>3</sub> T<sub>4</sub> T<sub>5</sub> T<sub>6</sub> T<sub>7</sub> T<sub>8</sub> T<sub>39</sub> T<sub>40</sub>T<sub>41</sub> T<sub>42</sub> T<sub>43</sub>T<sub>44</sub>T<sub>45</sub> T27T28T29 T30 T31 T32T33 T34 T35 T36 CTM/CFM ROW2 PRFR b0 PRER a0 PRFR c0 b0 PRFR a0 PRFR at AC1 AC. c0 ..ROW0 COL<sub>4</sub> ..COL0 DQA7..0 DQB7..0

Figure 10-3 Row Packet Example

#### 11. Row and Column Cycle Description

**Activate:** A row cycle begins with the activate (ACT) operation. The activation process is destructive; the act of sensing the value of a bit in a bank's storage cell transfers the bit to the sense amp, but leaves the original bit in the storage cell with an incorrect value.

**Restore:** Because the activation process is destructive, a hidden operation called restore is automatically performed. The restore operation rewrites the bits in the sense amp back into the storage cells of the activated row of the bank.

**Read/Write:** While the restore operation takes place, the sense amp may be read (RD) and written (WR) using column operations. If new data is written into the sense amp, it is automatically forwarded to the storage cells of the bank so the data in the activated row and the data in the sense amp remain identical.

**Precharge:** When both the restore operation and the column operations are completed, the sense amp and bank are precharged (PRE). This leaves them in the proper state to begin another activate operation.

Intervals: The activate operation requires the interval trcd,min to complete. The hidden restore operation requires the interval tras,min - trcd,min to complete. Column read and write operations are also performed during the tras,min - trcd,min interval (if more than about four column operations are performed, this interval must be increased). The precharge operation requires the interval trp,min to complete.

**Adjacent Banks:** An RDRAM with a "s" designation (256K x 16 x 32s) indicates it contains "split banks". This means the sense amps are shared between two adjacent banks. The only exception is that sense amp 0, 15, 16, and 31 are not shared. When a row in a bank is activated, the two adjacent sense amps are connected to (associated with) that bank and are not available for use by the two adjacent banks. These two adjacent banks must remain precharged while the selected bank goes through its activate, restore, read/write, and precharge operations.

For example (referring to the block diagram), if bank 5 is accessed, sense amp 4/5 and sense amp 5/6 will both be loaded with one of the 512 rows (with 512 bytes loaded into each sense amp from the 1K byte row – 256 bytes to the DQA side and 256 bytes to the DQB side). While this row from bank 5 is being accessed, no rows may be accessed in banks 4 or 6 because of the sense amp sharing.

## 12. Precharge Mechanisms

Figure 12-1 shows an example of precharge with the ROWR packet mechanism. The PRER command must occur a time tras after the ACT command, and a time translated the next ACT command. This timing will serve as a baseline against which the other precharge mechanisms can be compared.

Figure 12-1 Precharge via PRER Command in ROWR Packet



Figure 12-2 (top) shows an example of precharge with a RDA command. A bank is activated with an ROWA packet on the ROW pins. Then, a series of four dualocts are read with RD commands in COLC packets on the COL pins. The fourth of these commands is a RDA, which causes the bank to automatically precharge when the final read has finished. The timing of this automatic precharge is equivalent to a PRER command in an ROWR packet on the ROW pins that is offset a time toffper from the COLC packet with the RDA command. The RDA command should be treated as a RD command in a COLC packet as well as a simultaneous (but offset) PRER command in an ROWR packet when analyzing interactions with other packets.

Figure 12-2 (middle) shows an example of precharge with a WRA command. As in the RDA example, a bank is activated with an ROWA packet on the ROW pins. Then, two dualocts are written with WR commands in COLC packets on the COL pins. The second of these commands is a WRA, which causes the bank to automatically precharge when the final write has been retired. The timing of this automatic precharge is equivalent to a PRER command in an ROWR packet on the ROW pins that is offset a time toffpe from the COLC packet that causes the automatic retire. The WRA command should be treated as a WR command in a COLC packet as well as a simultaneous (but offset) PRER command in an ROWR packet when analyzing interactions with other packets. Note that the automatic retire is triggered by a COLC packet a time treated as the COLC packet with the WR command unless the second COLC contains a RD command to the same device. This is described in more detail in Figure 15-1.

Figure 12-2 (bottom) shows an example of precharge with a PREX command in an COLX packet. A bank is activated with an ROWA packet on the ROW pins. Then, a series of four dualocts are read with RD commands in COLC packets on the COL pins. The fourth of these COLC packets includes an COLX packet with a PREX command. This causes the bank to precharge with timing equivalent to a PRER command in an ROWR packet on the ROW pins that is offset a time toffer from the COLX packet with the PREX command.

Figure 12-2 Offsets for Alternate Precharge Mechanisms

# (COLC Packet: RDA Precharge Offset)



# (COLC Packet: WDA Precharge Offset)



# (COLX Packet: PREX Precharge Offset)



#### 13. Read Transaction - Example

Figure 13-1 shows an example of a read transaction. It begins by activating a bank with an ACT a0 command in an ROWA packet. A time trace later a RD a1 command is issued in a COLC packet. Note that the ACT command includes the device, bank, and row address (abbreviated as a0) while the RD command includes device, bank, and column address (abbreviated as a1). A time tcac after the RD command the read data dualoct Q (a1) is returned by the device. Note that the packets on the ROW and COL pins use the end of the packet as a timing reference point, while the packets on the DQA/DQB pins use the beginning of the packet as a timing reference point.

A time tcc after the first COLC packet on the COL pins a second is issued. It contains a RD a2 command. The a2 address has the same device and bank address as the a1 address (and a0 address), but a different column address. A time tcac after the second RD command a second read data dualoct Q(a2) is returned by the device.

Next, a PRER a3 command is issued in an ROWR packet on the ROW pins. This causes the bank to precharge so that a different row may be activated in a subsequent transaction or so that an adjacent bank may be activated. The a3 address includes the same device and bank address as the a0, a1, and a2 addresses. The PRER command must occur a time transaction operation in any DRAM is destructive, and the contents of the selected row must be restored from the two associated sense amps of the bank during the transaction interval). The PRER command must also occur a time transport or more after the last RD command. Note that the transport value shown is greater than the transport interval than transaction example reads two dualocts, but there is actually enough time to read three dualocts before transport becomes the limiting parameter rather than transaction dualocts were read, the packet with PRER would need to shift right (be delayed) by one toycle (note-this case is not shown).

Finally, an ACT b0 command is issued in an ROWR packet on the ROW pins. The second ACT command must occur a time tRC or more after the first ACT command and a time tRP or more after the PRER command. This ensures that the bank and its associated sense amps are precharged. This example assumes that the second transaction has the same device and bank address as the first transaction, but a different row address. Transaction b may not be started until transaction a has finished. However, transactions to other banks or other devices may be issued during transaction a.



Figure 13-1 Read Transaction Example

26

#### 14. Write Transaction - Example

Figure 14-1 shows an example of a write transaction. It begins by activating a bank with an ACT a0 command in an ROWA packet. A time trace - trip later a WR a1 command is issued in a COLC packet (note that the trace interval is measured to the end of the COLC packet with the first retire command). Note that the ACT command includes the device, bank, and row address (abbreviated as a0) while the WR command includes device, bank, and column address (abbreviated as a1). A time town after the WR command the write data dualoct D(a1) is issued. Note that the packets on the ROW and COL pins use the end of the packet as a timing reference point, while the packets on the DQA/DQB pins use the beginning of the packet as a timing reference point.

A time tcc after the first COLC packet on the COL pins a second COLC packet is issued. It contains a WR a2 command. The a2 address has the same device and bank address as the a1 address (and a0 address), but a different column address. A time tcwp after the second WR command a second write data dualoct D(a2) is issued.

A time tree ach WR command an optional COLM packet MSK (a1) is issued, and at the same time a COLC packet is issued causing the write buffer to automatically retire. See Figure 15-1 for more detail on the write/retire mechanism. If a COLM packet is not used, all data bytes are unconditionally written. If the COLC packet which causes the write buffer to retire is delayed, then the COLM packet (if used) must also be delayed.

Next, a PRER a3 command is issued in an ROWR packet on the ROW pins. This causes the bank to precharge so that a different row may be activated in a subsequent transaction or so that an adjacent bank may be activated. The a3 address includes the same device and bank address as the a0, a1, and a2 addresses. The PRER command must occur a time tras or more after the original ACT command (the activation operation in any DRAM is destructive, and the contents of the selected row must be restored from the two associated sense amps of the bank during the tras interval).

A PRER a3 command is issued in an ROWR packet on the ROW pins. The PRER command must occur a time trap or more after the last COLC which causes an automatic retire.

Finally, an ACT b0 command is issued in an ROWR packet on the ROW pins. The second ACT command must occur a time trc or more after the first ACT command and a time trp or more after the PRER command. This ensures that the bank and its associated sense amps are precharged. This example assumes that the second transaction has the same device and bank address as the first transaction, but a different row address. Transaction b may not be started until transaction a has finished. However, transactions to other banks or other devices may be issued during transaction a.



Figure 14-1 Write Transaction Example

#### 15. Write/Retire - Examples

The process of writing a dualoct into a sense amp of an RDRAM bank occurs in two steps. The first step consists of transporting the write command, write address, and write data into the write buffer. The second step happens when the RDRAM automatically retires the write buffer (with an optional bytemask) into the sense amp. This two-step write process reduces the natural turn-around delay due to the internal bidirectional data pins.

Figure 15-1 (left) shows an example of this two step process. The first COLC packet contains the WR command and an address specifying device, bank and column. The write data dualoct follows a time temp later. This information is loaded into the write buffer of the specified device. The COLC packet which follows a time temp later will retire the write buffer. The retire will happen automatically unless (1) a COLC packet is not framed (no COLC packet is present and the S bit is zero), or (2) the COLC packet contains a RD command to the same device. If the retire does not take place at time temp after the original WR command, then the device continues to frame COLC packets, looking for the first that is not a RD directed to itself. A bytemask MSK(a1) may be supplied in a COLM packet aligned with the COLC that retires the write buffer at time temp after the WR command.

The memory controller must be aware of this two-step write/retire process. Controller performance can be improved, but only if the controller design accounts for several side effects.

Figure 15-1 (right) shows the first of these side effects. The first COLC packet has a WR command which loads the address and data into the write buffer. The third COLC causes an automatic retire of the write buffer to the sense amp. The second and fourth COLC packets (which bracket the retire packet) contain RD commands with the same device, bank and column address as the original WR command. In other words, the same dualoct address that is written is read both before and after it is actually retired. The first RD returns the old dualoct value from the sense amp before it is overwritten. The second RD returns the new dualoct value that was just written.



Figure 15-1 Normal Retire (left) and Retire/Read Ordering (right)

Figure 15-2 (left) shows the result of performing a RD command to the same device in the same COLC packet slot that would normally be used for the retire operation. The read may be to any bank and column address; all that matters is that it is to the same device as the WR command. The retire operation and MSK(a1) will be delayed by a time tpacket as a result. If the RD command used the same bank and column address as the WR command, the old data from the sense amp would be returned. If many RD commands to the same device were issued instead of the single one that is shown, then the retire operation would be held off an arbitrarily long time. However, once a RD to another device or a WR or NOCOP to any device is issued, the retire will take place. Figure 15-2 (right) illustrates a situation in which the controller wants to issue a WR-WR-RD COLC packet sequence, with all commands addressed to the same device, but addressed to any combination of banks and columns.

The RD will prevent a retire of the first WR from automatically happening. But the first dualoct D(a1) in the write buffer will be overwritten by the second WR dualoct D(b1) if the RD command is issued in the third COLC packet. Therefore, it is required in this situation that the controller issue a NOCOP command in the third COLC packet, delaying the RD command by a time of tpacket. This situation is explicitly shown in Table 8-1 for the cases in which tccdelay is equal to trip.



Figure 15-2 Retire Held Off by Read (left) and Controller Forces WWR Gap (right)

Figure 15-3 shows a possible result when a retire is held off for a long times (an extended version of Figure 15-2-left). After a WR command, a series of six RD commands are issued to the same device (but to any combination of bank and column addresses). In the meantime, the bank Ba to which the WR command was originally directed is precharged, and a different row Rc is activated. When the retire is automatically performed, it is made to this new row, since the write buffer only contains the bank and column address, not the row address. The controller can insure that this doesn't happen by never precharging a bank with an unretired write buffer. Note that in a system with more than one RDRAM, there will never be more than two RDRAMs with unretired write buffers. This is because a WR command issued to one device automatically retires the write buffers of all other devices written a time tree before or earlier.



Figure 15-3 Retire Held Off by Reads to Same Device, Write Buffer Retired to New Row

## 16. Interleaved Write - Example

Figure 16-1 shows an example of an interleaved write transaction. Transactions similar to the one presented in Figure 14-1 are directed to non-adjacent banks of a single RDRAM. This allows a new transaction to be issued once every transaction transaction to be issued once every transaction transaction to be issued once every transaction to be issued once every transaction to be issued once every transaction. The DQ data pin efficiency is 100% with this sequence.

With two dualocts of data written per transaction, the COL, DQA, and DQB pins are fully utilized. Banks are precharged using the WRA autoprecharge option rather than the PRER command in an ROWR packet on the ROW pins.

In this example, the first transaction is directed to device Da and bank Ba. The next three transactions are directed to the same device Da, but need to use different, non-adjacent banks Bb, Bc, Bd so there is no bank conflict. The fifth transaction could be redirected back to bank Ba without interference, since the first transaction would have completed by then (trac has elapsed). Each transaction may use any value of row address (Ra, Rb, ...) and column address (Ca1, Ca2, Cb1, Cb2, ...).



Figure 16-1 Interleaved Write Transaction with Two Dualoct Data Length

## 17. Interleaved Read - Example

Figure 17-1 shows an example of interleaved read transactions. Transactions similar to the one presented in Figure 13-1 are directed to non-adjacent banks of a single RDRAM. The address sequence is identical to the one used in the previous write example. The DQ data pins efficiency is also 100%. The only difference with the write example (aside from the use of the RD command rather than the WR command) is the use of the PREX command in a COLX packet to precharge the banks rather than the RDA command. This is done because the PREX is available for a readtransaction but is not available for a masked write transaction.



Figure 17-1 Interleaved Read Transaction with Two Dualoct Data Length

Cy

#### 18. Interleaved RRWW - Example

Figure 18-1 shows a steady-state sequence of 2-dualoct RD/RD/WR/WR.. transactions directed to non-adjacent banks of a single RDRAM. This is similar to the interleaved write and read examples in Figure 16-1 and Figure 17-1 except that bubble cycles need to be inserted by the controller at read/write boundaries. The DQ data pin efficiency for the example in Figure 18-1 is 32/42 or 76%. If there were more RDRAMs on the Channel, the DQ pin efficiency would approach 32/34 or 94% for the two-dualoct RRWW sequence (this case is not shown).

In Figure 18-1, the first bubble type tcbub1 is inserted by the controller between a RD and WR command on the COL pins. This bubble accounts for the round-trip propagation delay that is seen by read data, and is explained in detail in Figure 4-1. This bubble appears on the DQA and DQB pins as tdbub1 between a write data dualoct D and read data dualoct Q. This bubble also appears on the ROW pins as trbub1.

The second bubble type tcbub2 is inserted (as a NOCOP command) by the controller between a WR and RD command on the COL pins when there is a WR-WR-RD sequence to the same device. This bubble enables write data to be retired from the write buffer without being lost, and is explained in detail in Figure 15-2. There would be no bubble if address c0 and address d0 were directed to different devices. This bubble appears on the DQA and DQB pins as tdbubble between a write data dualoct D and read data dualoct Q. This bubble also appears on the ROW pins as trebub2.



Figure 18-1 Interleaved RRWW Sequence with Two Dualoct Data Length

#### 19. Control Register Transactions

The RDRAM has two CMOS input pins SCK and CMD and two CMOS input/output pins SIO0 and SIO1. These provide serial access to a set of control registers in the RDRAM. These control registers provide configuration information to the controller during the initialization process. They also allow an application to select the appropriate operating mode of the RDRAM. SCK (serial clock) and CMD (command) are driven by the controller to all RDRAMs in parallel. SIO0 and SIO1 are connected (in a daisy chain fashion) from one RDRAM to the next. In normal operation, the data on SIO0 is repeated on SIO1, which connects to SIO0 of the next RDRAM (the data is repeated from SIO1 to SIO0 for a read data packet). The controller connects to SIO0 of the first RDRAM.

Write and read transactions are each composed of four packets, as shown in Figure 19-1 and Figure 19-2. Each packet consists of 16 bits, as summarized in Table 20-1 and Table 20-2. The packet bits are sampled on the falling edge of SCK. A transaction begins with a SRQ (Serial Request) packet. This packet is framed with a 11110000 pattern on the CMD input (note that the CMD bits are sampled on both the falling edge and the rising edge of SCK). The SRQ packet contains the SOP3..SOP0 (Serial Opcode) field, which selects the transaction type. The SDEV5..SDEV0 (Serial Device address) selects one of the 32 RDRAMs. If SBC (Serial Broadcast) is set, then all RDRAMs are selected. The SA (Serial Address) packet contains a 12 bit address for selecting a control register.

A write transaction has a SD (Serial Data) packet next. This contains 16 bits of data that is written into the selected control register. A SINT (Serial Interval) packet is last, providing some delay for any side-effects to take place. A read transaction has a SINT packet, then a SD packet. This provides delay for the selected RDRAM to access the control register. The SD read data packet travels in the opposite direction (towards the controller) from the other packet types. The SCK cycle time will accommodate the total delay.

CMD next transaction 00000000...00000000 00000000...00000000 00000000...00000000 00000000...00000000 SIO0 SRQ - SWR command SA SD SINT Each packet is repeated SIO1 from SIO0 to SIO1 SRQ - SWR command SA SD SINT

Figure 19-1 Serial Write (SWR) Transaction to Control Register





## 20. Control Register Packets

Table 20-1 summarizes the formats of the four packet types for control register transactions. Table 20-2 summarizes the fields that are used within the packets.

Figure 20-1 shows the transaction format for the SETR, CLRR, and SETF commands. These transactions consist of a single SRQ packet, rather than four packets like the SWR and SRD commands. The same framing sequence on the CMD input is used, however. These commands are used during initialization prior to any control register read or write transactions.

#### Figure 20-1 SETR, CLRR, SETF Transaction



**Table 20-1 Control Register Packet Formats** 

| SCK Cycle | SIO0 or<br>SIO1<br>for SRQ | SIO0 or<br>SIO1<br>for SA | SIO0 or<br>SIO1<br>for SINT | SIO0 or<br>SIO1<br>for SD | SCK Cycle | SIO0 or<br>SIO1<br>for SRQ | SIO0 or<br>SIO1<br>for SA | SIO0 or<br>SIO1<br>for SINT | SIO0 or<br>SIO1<br>for SD |
|-----------|----------------------------|---------------------------|-----------------------------|---------------------------|-----------|----------------------------|---------------------------|-----------------------------|---------------------------|
| 0         | rsrv                       | rsrv                      | 0                           | SD15                      | 8         | SOP1                       | SA7                       | 0                           | SD7                       |
| 1         | rsrv                       | rsrv                      | 0                           | SD14                      | 9         | SOP0                       | SA6                       | 0                           | SD6                       |
| 2         | rsrv                       | rsrv                      | 0                           | SD13                      | 10        | SBC                        | SA5                       | 0                           | SD5                       |
| 3         | rsrv                       | rsrv                      | 0                           | SD12                      | 11        | SDEV4                      | SA4                       | 0                           | SD4                       |
| 4         | rsrv                       | SA11                      | 0                           | SD11                      | 12        | SDEV3                      | SA3                       | 0                           | SD3                       |
| 5         | SDEV5                      | SA10                      | 0                           | SD10                      | 13        | SDEV2                      | SA2                       | 0                           | SD2                       |
| 6         | SOP3                       | SA9                       | 0                           | SD9                       | 14        | SDEV1                      | SA1                       | 0                           | SD1                       |
| 7         | SOP2                       | SA8                       | 0                           | SD8                       | 15        | SDEV0                      | SA0                       | 0                           | SD0                       |

**Table 20-2 Field Description for Control Register Packets** 

| Field      | Description                                                                                                            |  |  |  |  |  |  |
|------------|------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| rsrv       | Reserved. Should be driven as "0" by controller.                                                                       |  |  |  |  |  |  |
| SOP3SOP0   | 0000 - SRD. Serial read of control register {SA11SA0} of RDRAM {SDEV5SDEV0}.                                           |  |  |  |  |  |  |
|            | 0001 - SWR. Serial write of control register {SA11SA0} of RDRAM {SDEV5SDEV0}.                                          |  |  |  |  |  |  |
|            | 0010 - SETR. Set Reset bit, all control registers assume their reset values. Note 16 tscycle delay until CLRR command. |  |  |  |  |  |  |
|            | 0100 - SETF. Set fast (normal) clock mode. 4 tscycle delay until next command.                                         |  |  |  |  |  |  |
|            | 1011 - CLRR. Clear Reset bit, all control registers retain their reset values. Note 4 tscycle delay until next         |  |  |  |  |  |  |
|            | command.                                                                                                               |  |  |  |  |  |  |
|            | 1111 - NOP. No serial operation.                                                                                       |  |  |  |  |  |  |
|            |                                                                                                                        |  |  |  |  |  |  |
|            | 0011, 0101 – 1010, 1100 – 1110 – RSRV. Reserved encodings.                                                             |  |  |  |  |  |  |
| SDEV5SDEV0 | Serial device. Compared to SDEVID5SDEVID0 field of INIT control register field to select the RDRAM to                  |  |  |  |  |  |  |
|            | which the transaction is directed.                                                                                     |  |  |  |  |  |  |
| SBC        | Serial broadcast. When set, RDRAMs ignore {SDEV5SDEV0} for RDRAM selection.                                            |  |  |  |  |  |  |
| SA11SA0    | Serial address. Selects which control register of the selected RDRAM is read or written.                               |  |  |  |  |  |  |
| SD15SD0    | Serial data. The 16 bits of data written to or read from the selected control register of the selected RDRAM.          |  |  |  |  |  |  |

**Note** The SETR and CLRR commands must always be applied in two successive transactions to RDRAMs; i.e. they may not be used in isolation. This is called "SETR/CLRR Reset".

#### 21. Initialization

Figure 21-1 SIO Pin Reset Sequence



Initialization refers to the process that a controller must go through after power is applied to the system or the system is reset. The controller prepares the RDRAM sub-system for normal Channel operation by (primarily) using a sequence of control register transactions on the serial CMOS pins. The following steps outline the sequence seen by the various memory subsystem components (including the RDRAM components) during initialization. This sequence is available in the form of reference code. Contact Rambus Inc. for more information.

#### 1.0 Start Clocks

This step calculates the proper clock frequencies for PClk (controller logic), SynClk (RAC block), RefClk (DRCG component), CTM (RDRAM component), and SCK (SIO block).

#### 2.0 RAC Initialization

This step causes the INIT block to generate a sequence of pulses which resets the RAC, performs RAC maintainance operations, and measures timing intervals in order to ensure clock stability.

## 3.0 RDRAM Initialization

This stage performs most of the steps needed to initialize the RDRAMs. The rest are performed in stages 5.0, 6.0, and 7.0. All of the steps in 3.0 are carried out through the SIO block interface.

## 3.1/3.2 SIO Reset

This reset operation is performed before any SIO control register read or write transactions. It clears six registers (TEST34, CCA, CCB, SKIP, TEST78, and TEST79) and places the INIT register into a special state (all bits cleared except SKP and SDEVID fields are set to ones).

# 3.3 Write TEST77 Register

The TEST77 register must be explicitly written with zeros before any other registers are read or written.

#### 3.4 Write TCYCLE Register

The TCYCLE register is written with the cycle time tcycle of the CTM clock (for Channel and RDRAMs) in units of 64ps. The tcycle value is determined in stage 1.0.

# 3.5 Write SDEVID Register

The SDEVID (serial device identification) register of each RDRAM is written with a unique address value so that directed SIO read and write transactions can be performed. This address value increases from 0 to 31 according to the distance an RDRAM is from the ASIC component on the SIO bus (the closest RDRAM is address 0).

## 3.6 Write DEVID Register

The DEVID (device identification) register of each RDRAM is written with a unique address value so that directed memory read and write transactions can be performed. This address value increases from 0 to 31. The DEVID value is not necessarily the same as the SDEVID value. RDRAMs are sorted into regions of the same core configuration (number of bank, row, and column address bits and core type).

#### 3.7 Write PDNX, PDNXA Registers

The PDNX and PDNXA registers are written with values that are used to measure the timing intervals connected with an exit from the PDN (powerdown) power state.

## 3.8 Write NAPX Register

The NAPX register is written with values that are used to measure the timing intervals connected with an exit from the NAP power state.

#### 3.9 Write TPARM Register

The TPARM register is written with values which determine the time interval between a COL packet with a memory read command and the Q packet with the read data on the Channel. The values written set each RDRAM to the minimum value permitted for the system. This will be adjusted later in stage 6.0.

## 3.10 Write TCDLY1 Register

The TCDLY1 register is written with values which determine the time interval between a COL packet with a memory read command and the Q packet with the read data on the Channel. The values written set each RDRAM to the minimum value permitted for the system. This will be adjusted later in stage 6.0.

#### 3.11 Write TFRM Register

The TFRM register is written with a value that is related to the tRCD parameter for the system. The tRCD parameter is the time interval between a ROW packet with an activate command and the COL packet with a read or write command.

#### 3.12 SETR/CLRR

First write the following registers with the indicated values:

TEST78 0004<sub>16</sub> TEST34 0040<sub>16</sub>

Next, each RDRAM is given a SETR command and a CLRR command through the SIO block. This sequence performs a second reset operation on the RDRAMs. Then the TEST34 and TEST78 registers are rewritten with zero, in that order.

#### 3.13 Write CCA and CCB Registers

These registers are written with a value halfway between their minimum and maximum values. This shortens the time needed for the RDRAMs to reach their steady-state current control values in stage 5.0.

# 3.14 Powerdown Exit

The RDRAMs are in the PDN power state at this point. A broadcast PDNExit command is performed by the SIO block to place the RDRAMs in the RLX (relax) power state in which they are ready to receive ROW packets.

## 3.15 SETF

Each RDRAM is given a SETF command through the SIO block. One of the operations performed by this step is to generate a value for the AS (autoskip) bit in the SKIP register and fix the RDRAM to a particular read domain.

#### 4.0 Controller Configuration

This stage initializes the controller block. Each step of this stage will set a field of the ConfigRMC[63:0] bus to the appropriate value. Other controller implementations will have similar initialization requirements, and this stage may be used as a guide.

#### 4.1 Initial Read Data Offset

The ConfigRMC bus is written with a value which determines the time interval between a COL packet with a memory read command and the Q packet with the read data on the Channel. The value written sets RMC.d1 to the minimum value permitted for the system. This will be adjusted later in stage 6.0.

#### 4.2 Configure Row/Column Timing

This step determines the values of the tras,min , tre,min , tre,min , tre,min , and tpp,min RDRAM timing parameters that are present in the system. The ConfigRMC bus is written with values that will be compatible with all RDRAM devices that are present.

#### 4.3 Set Refresh Interval

This step determines the values of the tref, MAX RDRAM timing parameter that are present in the system. The ConfigRMC bus is written with a value that will be compatible with all RDRAM devices that are present.

#### 4.4 Set Current Control Interval

This step determines the values of the toctrl, MAX RDRAM timing parameter that are present in the system. The ConfigRMC bus is written with a value that will be compatible with all RDRAM devices that are present.

#### 4.5 Set Slew Rate Control Interval

This step determines the values of the ttemp, MAX RDRAM timing parameter that are present in the system. The ConfigRMC bus is written with a value that will be compatible with all RDRAM devices that are present.

#### 4.6 Set Bank/Row/Col Address Bits

This step determines the number of RDRAM bank, row, and column address bits that are present in the system. It also determines the RDRAM core types (independent, doubled, or split) that are present. The ConfigRMC bus is written with a value that will be compatible with all RDRAM devices that are present.

#### 5.0 RDRAM Current Control

This step causes the INIT block to generate a sequence of pulses which performs RDRAM maintenance operations.

#### 6.0 RDRAM Core, Read Domain Initialization

This stage completes the RDRAM initialization

#### 6.1 RDRAM Core Initialization

A sequence of 192 memory refresh transactions is performed in order to place the cores of all RDRAMs into the proper operating state.

#### 6.2 RDRAM Read Domain Initialization

A memory write and memory read transaction is performed to each RDRAM to determine which read domain each RDRAM occupies. The programmed delay of each RDRAM is then adjusted so the total RDRAM read delay (propagation delay plus programmed delay) is constant. The TPARM and TCDLY1 registers of each RDRAM are rewritten with the appropriate read delay values. The ConfigRMC bus is also rewritten with an updated value.

#### 7.0 Other RDRAM Register Fields

This stage rewrites the INIT register with the final values of the LSR, NSR, and PSR fields.

In essence, the controller must read all the read-only configuration registers of all RDRAMs (or it must read the SPD device present on each RIMM), it must process this information, and then it must write all the read-write registers to place the RDRAMs into the proper operating mode.

#### Initialization Note:

- During the initialization process, it is necessary for the controller to perform 128 current control operations (3xCAL, 1xCAL/SAM) and one temperature calibrate operation (TCEN/TCAL) after reset or after powerdown (PDN) exit.
- 2. The behavior of  $\mu$ PD488448 Rev. E at initialization is as follows. It is distinguished by the "S28IECO" bit in the SPD.
  - S28IECO=1: Upon powerup, the device enters PDN state. The serial operations SETR, CLRR, and SETF require a SDEVID match.
  - See the document detailing the reference initialization procedure for more information on how to handle this in a system.
- 3. After the step of equalizing the total read delay of each RDRAM has been completed (i.e. after the TCDLY0 and TCDLY1 fields have been written for the final time), a single final memory read transaction should be made to each RDRAM in order to ensure that the output pipeline stages have been cleared.
- 4. The SETF command (in the serial SRQ packet) should only be issued once during the Initialization process, as should the SETR and CLRR commands.
- 5. The CLRR command (in the serial SRQ packet) leaves some of the contents of the memory core in an indeterminate state

## 22. Control Register Summary

Table 22-1 summarizes the RDRAM control registers. Detail is provided for each control register in Figure 22-1. Read-only bits which are shaded gray are unused and return zero. Read-write bits which are shaded gray are reserved and should always be written with zero. The RIMM™ SPD Application Note (DL-0054) of Rambus Inc. describes additional read-only configuration registers which are present on Direct RIMMs.

The state of the register fields are potentially affected by the IO Reset operation or the SETR/CLRR operation. This is indicated in the text accompanying each register diagram.

Table 22-1 Control Register Summary (1/2)

| SA11SA0 | Register | Field  | read-write/ read-only | Description                                                       |
|---------|----------|--------|-----------------------|-------------------------------------------------------------------|
| 02116   | INIT     | SDEVID | read-write, 6 bits    | Serial device ID. Device address for control register read/write. |
|         |          | PSX    | read-write, 1 bit     | Power select exit. PDN/NAP exit with device addr on DQA50.        |
|         |          | SRP    | read-write, 1 bit     | SIO repeater. Used to initialize RDRAM.                           |
|         |          | NSR    | read-write, 1 bit     | NAP self-refresh. Enables self-refresh in NAP mode.               |
|         |          | PSR    | read-write, 1 bit     | PDN self-refresh. Enables self-refresh in PDN mode.               |
|         |          | LSR    | read-write, 1 bit     | Low power self-refresh. Enables low power self-refresh.           |
|         |          | TEN    | read-write, 1 bit     | Temperature sensing enable.                                       |
|         |          | TSQ    | read-write, 1 bit     | Temperature sensing output.                                       |
|         |          | DIS    | read-write, 1 bit     | RDRAM disable.                                                    |
| 02216   | TEST34   | TEST34 | read-write, 16 bits   | Test register.                                                    |
| 02316   | CNFGA    | REFBIT | read-only, 3 bits     | Refresh bank bits. Used for multi-bank refresh.                   |
|         |          | DBL    | read-only, 1 bit      | Double. Specifies doubled-bank architecture.                      |
|         |          | MVER   | read-only, 6 bits     | Manufacturer version. Manufacturer identification number.         |
|         |          | PVER   | read-only, 6 bits     | Protocol version. Specifies version of Direct protocol supported. |
| 02416   | CNFGB    | BYT    | read-only, 1 bit      | Byte. Specifies an 8-bit or 9-bit byte size.                      |
|         |          | DEVTYP | read-only, 3 bits     | Device type. Device can be RDRAM or some other device category.   |
|         |          | SPT    | read-only, 1 bit      | Split-core. Each core half is an individual dependent core.       |
|         |          | CORG   | read-only, 6 bits     | Core organization. Bank, row, column address field sizes.         |
|         |          | SVER   | read-only, 6 bits     | Stepping version. Mask version number.                            |
| 04016   | DEVID    | DEVID  | read-write, 5 bits    | Device ID. Device address for memory read/write.                  |
| 04116   | REFB     | REFB   | read-write, 4 bits    | Refresh bank. Next bank to be refreshed by self-refresh.          |
| 04216   | REFR     | REFR   | read-write, 9 bits    | Refresh row. Next row to be refreshed by REFA, self-refresh.      |
| 04316   | CCA      | CCA    | read-write, 7 bits    | Current control A. Controls lo⊥ output current for DQA.           |
|         |          | ASYMA  | read-write, 2 bits    | Asymmetry control. Controls asymmetry of VoL/VoH swing for DQA.   |
| 04416   | ССВ      | ССВ    | read-write, 7 bits    | Current control B. Controls lo⊥ output current for DQB.           |
|         |          | ASYMB  | read-write, 2 bits    | Asymmetry control. Controls asymmetry of VoL/VoH swing for DQB.   |
| 04516   | NAPX     | NAPXA  | read-write, 5 bits    | NAP exit. Specifies length of NAP exit phase A.                   |
|         |          | NAPX   | read-write, 5 bits    | NAP exit. Specifies length of NAP exit phase A + phase B.         |
|         |          | DQS    | read-write, 1 bit     | DQ select. Selects CMD framing for NAP/PDN exit.                  |
| 04616   | PDNXA    | PDNXA  | read-write, 13 bits   | PDN exit. Specifies length of PDN exit phase A.                   |

Table 22-1 Control Register Summary (2/2)

| SA11SA0           | Register | Field    | read-write/ read-only | Description                                                                          |
|-------------------|----------|----------|-----------------------|--------------------------------------------------------------------------------------|
| 047 <sub>16</sub> | PDNX     | PDNX     | read-write, 13 bits   | PDN exit. Specifies length of PDN exit phase A + phase B.                            |
| 048 <sub>16</sub> | TPARM    | TCAS     | read-write, 2 bits    | t <sub>CAS-C</sub> core parameter. Determines t <sub>OFFP</sub> datasheet parameter. |
|                   |          | TCLS     | read-write, 2 bits    | tcls-c core parameter. Determines tcac and toffp datasheet parameters.               |
|                   |          | TCDLY0   | read-write, 3 bits    | tcdlyo-c core parameter. Programmable delay for read data.                           |
| 04916             | TFRM     | TFRM     | read-write, 4 bits    | trrmc core parameter. Determines ROW - COL packet framing interval.                  |
| 04a <sub>16</sub> | TCDLY1   | TCDLY1   | read-write, 3 bits    | tcdly-1 core parameter. Programmable delay for read data.                            |
| 04C16             | TCYCLE   | TCYCLE   | read-write, 14 bits   | tcycle datasheet parameter. Specifies cycle time in 64ps units.                      |
| 04b <sub>16</sub> | SKIP     | AS       | read-only, 1 bit      | Autoskip value established by the SETF command.                                      |
|                   |          | MSE      | read-write, 1 bit     | Manual skip enable. Allows the MS value to override the AS value.                    |
|                   |          | MS       | read-write, 1 bit     | Manual skip value.                                                                   |
| 04d <sub>16</sub> | TEST77   | TEST77   | read-write, 16 bits   | Test register. Write with zero after SIO reset.                                      |
| 04e <sub>16</sub> | TEST78   | TEST78   | read-write, 16 bits   | Test register.                                                                       |
| 04f <sub>16</sub> | TEST79   | TEST79   | read-write, 16 bits   | Test register. Do not read or write after SIO reset.                                 |
| 08016-Off16       | reserved | reserved | vendor-specific       | Vendor-specific test registers. Do not read or write after SIO reset.                |



Figure 22-1 Control Registers (1/7)

| С  | Control Register : INIT |     |     |     |     |     | Ad  | dress | s : 02 | 116 |   |    |         |    |   |
|----|-------------------------|-----|-----|-----|-----|-----|-----|-------|--------|-----|---|----|---------|----|---|
| 15 | 14                      | 13  | 12  | 11  | 10  | 9   | 8   | 7     | 6      | 5   | 4 | 3  | 2       | 1  | 0 |
| 0  | SDE<br>VID5             | DIS | TSQ | TEN | LSR | PSR | NSR | SRP   | PSX    | 0   |   | SI | DEVID4. | .0 |   |

Read/write register.

Reset values are undefined except as affected by SIO Reset as noted below. SETR/CLRR Reset does not affect this register.

| Field    | Description                                                                                                                                                                                                                                            | Reset value |
|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| SDEVID50 | Serial Device Identification. Compared to SDEVID50 serial address field of serial request packet for register read/write transactions. This determines which RDRAM is selected for the register read or write operation.                               | 3f16        |
| DIS      | RDRAM disable. DIS=1 causes RDRAM to ignore NAP/PDN exit sequence, DIS=0 permit normal operation. This mechanism disables an RDRAM.                                                                                                                    | 0           |
| TSQ      | Temperature Sensing Output. TSQ=1 when a temperature trip point has been exceeded, TSQ=0 when it has not. TSQ is available during a current control operation (see Figure 25-1).                                                                       |             |
| TEN      | Temperature Sensing Enable. TEN=1 enables temperature sensing circuitry, permitting the TSQ bit to be read to determine if a thermal trip point has been exceeded.                                                                                     | 0           |
| LSR      | Low Power Self-Refresh. LSR=1 enables longer self-refresh interval. The self-refresh supply current is reduced.                                                                                                                                        | 0           |
| PSR      | PDN Self-Refresh. PSR=1 enables self-refresh in PDN mode. PSR can't be set while in PDN mode.                                                                                                                                                          | 0           |
| NSR      | NAP Self-Refresh. NSR=1 enables self-refresh in NAP mode. NSR can't be set while in NAP mode.                                                                                                                                                          | 0           |
| SRP      | SIO Repeater. Controls value on SIO1; SIO1=SIO0 if SRP=1, SIO1=1 if SRP=0.                                                                                                                                                                             | 1           |
| PSX      | Power Exit Select. PDN and NAP are exited with (=0) or without (=1) a device address on the DQA50 pins. PDEV5 (on DQA5) selectes broadcast (1) or directed (0) exit. For a directed exit, PDEV40 (on DQA40) is compared to DEVID40 to select a device. |             |



Read only register.

| Field    | Description                                                                                                |
|----------|------------------------------------------------------------------------------------------------------------|
| PVER50   | Protocol Version. Specifies the Direct Protocol version used by this device:                               |
|          | 0 – Compliant with version 0.62.                                                                           |
|          | 1 – Compliant with version 0.7 through this version                                                        |
|          | 2 to 63 – Reserved                                                                                         |
| MVER50   | Manufacturer Version. Specifies the manufacturer identification number.                                    |
| DBL      | Doubled-Bank. DBL=1 means the device uses a doubled-bank architecture with adjacent-bank dependency. DBL=0 |
|          | means no dependency.                                                                                       |
| REFBIT20 | Refresh Bank Bits. Specifies the number of bank address bits to used by REFA and REFP commands.            |
|          | Permits multi-bank refresh in future RDRAMs.                                                               |

Caution In RDRAMs with protocol version 1 PVER[5:0] =000001, the range of the PDNX field (PDNX[2:0] in the PDNX register) may not be large enough to specify the location of the restricted interval in Figure 23-3. In this case, the effective ts4 parameter must increase and no row or column packets may overlap the restricted interval. See Figure 23-3 and Timing conditions table.

Figure 22-1 Control Registers (2/7)

# Control Register : CNFGB 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 SVERS.0=sssssss CORG4.0=xxxxxx SPT0 DEVTYP2.0=000 BYTB

#### Read only register.

| Field    | Description                                                                                                                  |
|----------|------------------------------------------------------------------------------------------------------------------------------|
| SVER50   | Stepping version. Specifies the mask version number of this device.                                                          |
| CORG40   | Core organization. This field specifies the number of bank (3, 4, 5, or 6 bits), row (9, 10, 11, or 12 bits), and column (5, |
|          | 6, or 7 bits) address bits. The encoding of this field will be specified in a later version of this document.                |
| SPT      | Split-core. SPT=1 means the core is split, SPT=0 means it is not.                                                            |
| DEVTYP20 | Device type. DEVTYP=000 means that this device is an RDRAM.                                                                  |
| BYT      | Byte width. B=1 means the device reads and writes 9-bit memory bytes.B=0 means 8 bits.                                       |

| Coi | Control Register : TEST34 |    |    |    |    |   | Ad | dress | : 02 | <b>2</b> 16 |   |   |   |   |   |
|-----|---------------------------|----|----|----|----|---|----|-------|------|-------------|---|---|---|---|---|
| 15  | 14                        | 13 | 12 | 11 | 10 | 9 | 8  | 7.    | 6    | 5           | 4 | 3 | 2 | 1 | 0 |
| 0   | 0                         | 0  | 0  | 0  | 0  | 0 | 0  | 0     | 0    | 0           | 0 | 0 | 0 | 0 | 0 |

Read/write register.

Reset values of TEST34 is zero (from SIO Reset).

This register are used for testing purposes. It must not be read or written after SIO Reset except prior to the SETR/CLRR sequence when it is written with the value 0040<sub>16</sub>.

After SETR/CLRR it is rewritten to 000016.

| Co | Control Register : DEVID |    |    |    |    |   | Ad | dres | s : 04 | <b>0</b> 16 |   |   |        |   |   |
|----|--------------------------|----|----|----|----|---|----|------|--------|-------------|---|---|--------|---|---|
| 15 | 14                       | 13 | 12 | 11 | 10 | 9 | 8  | 7    | 6      | 5           | 4 | 3 | 2      | 1 | 0 |
| 0  | 0                        | 0  | 0  | 0  | 0  | 0 | 0  | 0    | 0      | 0           |   | 7 | DEVID4 | 0 |   |

Read/write register.

Reset value is undefined.

| Field   | Description                                                                                             |
|---------|---------------------------------------------------------------------------------------------------------|
| DEVID40 | Device Identification register. DEVID4DEVID0 is compared to DR4DR0, DC4DC0, and DX4,.DX0 fields for all |
|         | memory read or write transactions. This determines which RDRAM is selected for the memory read or write |
|         | transaction.                                                                                            |

Figure 22-1 Control Registers (3/7)

| Co        | Control Register : REFB |    |    |    |    |   | Ad | dres | s : 04 | 116 |   |       |          |   |   |
|-----------|-------------------------|----|----|----|----|---|----|------|--------|-----|---|-------|----------|---|---|
| 15        | 14                      | 13 | 12 | 11 | 10 | 9 | 8  | 7    | 6      | 5   | 4 | 3     | 2        | 1 | 0 |
| 0 0 0 0 0 |                         |    |    |    | 0  | 0 | 0  | 0    | 0      |     | F | REFB4 | <b>)</b> |   |   |

### Read/write register.

| Field  | Description                                                                                           | Reset |
|--------|-------------------------------------------------------------------------------------------------------|-------|
| 7.0.0  |                                                                                                       | value |
| REFB40 | Refresh Bank Register. REFB4REFB0 is the bank that will be refreshed next during self-refresh. REFB40 | 0     |
|        | is incremented after each self-refresh activate and precharge operation pair.                         |       |

| Co | Control Register : REFR |   |   |   |   |   | Ad | dres | s : 04 | 216 |       |   |   |   |   |
|----|-------------------------|---|---|---|---|---|----|------|--------|-----|-------|---|---|---|---|
| 15 | 15 14 13 12 11 10       |   |   |   |   | 9 | 8  | 7    | 6      | 5   | 4     | 3 | 2 | 1 | 0 |
| 0  | 0                       | 0 | 0 | 0 | 0 | 0 |    |      |        | F   | REFR8 | 0 |   | • |   |

### Read/write register.

| Field  | Description                                                                                       | Reset value |
|--------|---------------------------------------------------------------------------------------------------|-------------|
| REFR80 | Refresh Row register. REFR8REFR0 is the row that will be refreshed next by the REFA command or by | 0           |
|        | self-refresh. REFR80 is incremented when BR40=11111 for the REFA command. REFR80 is               |             |
|        | incremented when REFB40=11111 for self-refresh.                                                   |             |



## Read/write register.

| Field  | Description                                                                                        | Reset value |  |  |  |  |  |  |
|--------|----------------------------------------------------------------------------------------------------|-------------|--|--|--|--|--|--|
| ASYMA0 | ASYMA0 control the asymmetry of the VoL/VoH voltage swing about the VREF reference voltage for the |             |  |  |  |  |  |  |
|        | DQA70 pins.                                                                                        |             |  |  |  |  |  |  |
| CCA60  | Current Control A. Controls the IoL output current for the DQA7DQA0 pins.                          |             |  |  |  |  |  |  |

| C  | ontro | l Reg | gister | · : CC | В  |   | Ad | ldress     | s : 04 | : 04416 |   |       |   |     |
|----|-------|-------|--------|--------|----|---|----|------------|--------|---------|---|-------|---|-----|
| 15 | 14    | 13    | 12     | 11     | 10 | 9 | 8  | . 7        | 6      | 5       | 4 | 3     | 2 | 1 0 |
| 0  | 0     | 0     | 0      | 0      | 0  | 0 | 0  | ASYM<br>B0 |        |         |   | CCB60 | ) |     |

## Read/write register.

| Field  | Description                                                                                                    | Reset value |
|--------|----------------------------------------------------------------------------------------------------------------|-------------|
| ASYMB0 | ASYMB0 control the asymmetry of the VoL/VoH voltage swing about the VREF reference voltage for the DQB70 pins. | 0           |
| CCB60  | Current Control B. Controls the IoL output current for the DQB7DQB0 pins.                                      |             |

Figure 22-1 Control Registers (4/7)

| Control Register : NAPX |    |    |    |    | PX  |   | Ad | dres  | s : 04 | <b>5</b> 16 |   |   |        |    |   |
|-------------------------|----|----|----|----|-----|---|----|-------|--------|-------------|---|---|--------|----|---|
| 15                      | 14 | 13 | 12 | 11 | 10  | 9 | 8  | 7     | 6      | 5           | 4 | 3 | 2      | 1  | 0 |
| 0                       | 0  | 0  | 0  | 0  | DQS |   | 1  | NAPX4 | 0      | •           |   | N | APXA4. | .0 |   |

Read/write register.

Reset value is undefined.

Note tscycle is tcycle1 (SCK cycle time).

| Field   | Description                                                                                                            |
|---------|------------------------------------------------------------------------------------------------------------------------|
| DQS     | DQ Select. This field specifies the number of SCK cycles (0 ≥ 0.5 cycles, 1 ≥ 1.5 cycles) between the CMD pin framing  |
|         | sequence and the device selection on DQ50. see Figure 23-4. This field must be written with a "1" for this RDRAM.      |
| NAPX40  | Nap Exit Phase A plus B. This field specifies the number of SCK cycles during the first plus second phases for exiting |
|         | NAP mode. It must satisfy:                                                                                             |
|         | NAPX•tscycle ≥ NAPXA•tscycle+tnapxb,max                                                                                |
|         | Do not set this field to zero.                                                                                         |
| NAPXA40 | Nap Exit Phase A. This field specifies the number of SCK cycles during the first phase for exiting NAP mode. It must   |
|         | satisfy:                                                                                                               |
|         | NAPXA•tscycle ≥ tnapxa,max                                                                                             |
|         | Do not set this field to zero.                                                                                         |

|   | Control Register : PDNXA |    |    |    |    |    | Ad | dress | s : 04 | <b>6</b> 16 |   |   |   |        |    |   |
|---|--------------------------|----|----|----|----|----|----|-------|--------|-------------|---|---|---|--------|----|---|
|   | 15                       | 14 | 13 | 12 | 11 | 10 | 9  | 8     | 7      | 6           | 5 | 4 | 3 | 2      | 1  | 0 |
| ſ | 0                        | 0  | 0  | 0  | 0  | 0  | 0  | 0     | 0      | 0           | 0 |   | Р | DNXA4. | .0 |   |

Read/write register.

Reset value is undefined.

| Field   | Description                                                                                                            |
|---------|------------------------------------------------------------------------------------------------------------------------|
| PDNXA40 | PDN Exit Phase A. This field specifies the number of (64•SCK cycle) units during the first phase for exiting PDN mode. |
|         | It must satisfy:                                                                                                       |
|         | PDNXA•64•tscycle ≥ tpdnxa,max                                                                                          |
|         | Do not set this field to zero.                                                                                         |
|         | Note – only PDNXA40 are implemented.                                                                                   |
|         | Note – tscycle is tcycle1 (SCK cycle time).                                                                            |

| Con | Control Register : PDNX |    |    |    |    |   | Ad | dress | s : 04 | 716 |   |   |   | 4      |   |
|-----|-------------------------|----|----|----|----|---|----|-------|--------|-----|---|---|---|--------|---|
| 15  | 14                      | 13 | 12 | 11 | 10 | 9 | 8  | 7     | 6      | 5   | 4 | 3 | 2 | 1      | 0 |
| 0   | 0                       | 0  | 0  | 0  | 0  | 0 | 0  | 0     | 0      | 0   | 0 | 0 |   | PDNX2. | 0 |

Read/write register.

Reset value is undefined.

| Field  | Description                                                                                                              |
|--------|--------------------------------------------------------------------------------------------------------------------------|
| PDNX20 | PDN Exit Phase A puls B. This field specifies the number of (256•SCK cycle) units during the first plus second phases    |
|        | for exiting PDN mode. It must satisfy:                                                                                   |
|        | PDNX•256•tscycle ≥ PDNXA•64•tscycle+tpdnxb,max                                                                           |
|        | It this equation can't be satisfied, then the maximum PDNX value should be written, and the ts4 / tH4 timing window will |
|        | be modified (see Figure 23-4).                                                                                           |
|        | Do not set this field to zero.                                                                                           |
|        | Note – only PDNX20 are implemented.                                                                                      |
|        | Note – tscycle is tcycle1 (SCK cycle time).                                                                              |

Figure 22-1 Control Registers (5/7)

#### **Control Register: TPARM** Address: 04816 15 14 10 0 TCDLY0 TCLS TCAL 0 0 0 0 0 0 0

Read/write register.

Reset value is undefined.

| Field  | Description                                                                                                                                                                                                                                                          |
|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TCDLY0 | Specifies the tcplyo-c core parameter in tcycle units. This adds a programmable delay to Q (read data) packets, permitting round trip read delay to all device to be equalized. This field may be written with the values "010" (2•tcycle) through "101" (5•tcycle). |
| TCLS10 | Specifies the tcls-c core parameter in tcycle units. Should be "10" (2•tcycle).                                                                                                                                                                                      |
| TCAS10 | Specifies the tcas-c core parameter in tcycle units. This should be "10" (2•tcycle).                                                                                                                                                                                 |

The equations relating the core parameters to the datasheet parameters follow:

tcas-c=2•tcycle

tcls-c=2•tcycle

tcps-c=1•tcycle Not programmable

toffp=tcps-c + tcas-c + tcls-c - 1 tcycle

=4∙tcycle

trcd=trcd-c + 1 •tcycle - tcls-c

=trcd-c - 1 tcycle

 ${\tt tcac=3 \bullet tcycle + tcls-c + tcdlyo-c + tcdly1-c (see table below programming ranges)}$ 

| TCDLY0 | tCDLY0-C | TCDLY1 | tCDLY1-C | tcac@tcycLE=3.30 ns | tcac@tcycle=2.50 ns |
|--------|----------|--------|----------|---------------------|---------------------|
| 010    | 2•tCYCLE | 000    | 0•tcycle | 7•tCYCLE            | not allowed         |
| 011    | 3•tcycle | 000    | 0•tcycle | 8•tcycle            | 8•tcycle            |
| 011    | 3•tCYCLE | 001    | 1•tcYCLE | 9•tcycle            | 9•tcYcLE            |
| 011    | 3•tCYCLE | 010    | 2•tCYCLE | 10•tcYCLE           | 10•tCYCLE           |
| 100    | 4•tcycle | 010    | 2•tcycle | 11•tcYCLE           | 11∙tcycLe           |
| 101    | 5•tCYCLE | 010    | 2•tCYCLE | 12•tCYCLE           | 12•tCYCLE           |

| Co | ontrol | Reg | ister | : TFF | RM |   | Ad | dress | s : 04 | <b>9</b> 16 |   |         |
|----|--------|-----|-------|-------|----|---|----|-------|--------|-------------|---|---------|
| 15 | 14     | 13  | 12    | 11    | 10 | 9 | 8  | 7     | 6      | 5           | 4 | 3 2 1 0 |
| 0  | 0      | 0   | 0     | 0     | 0  | 0 | 0  | 0     | 0      | 0           | 0 | TFRM30  |

Read/write register.

Reset value is undefined.

| Field  | Description                                                                                                           |
|--------|-----------------------------------------------------------------------------------------------------------------------|
| TFRM30 | Specifies the position of the framing point in tcycle units. This value must be greater than or equal to the tfrm,min |
|        | parameter. This is the minimum offset between a ROW packet (which places a device at ATTN) and the first COL          |
|        | packet (directed to that device) which must be framed. This field may be written with the value "0111" (7•tcycle)     |
|        | through "1010" (10•tcycle). TFRM is usually set to the value which matches the largest trcd, MIN parameter (modulo    |
|        | 4•tcycle) that is present in an RDRAM in the memory system. Thus, if an RDRAM with trcd,мin=11•tcycle were            |
|        | present, then TFRM would be programmed to 7•tcycle.                                                                   |

Figure 22-1 Control Registers (6/7)

| Cor | Control Register : TCDLY1 |    |    |    |    |   | Ad | dress | s : 04 | <b>a</b> 16 |   |   |   |   |   |
|-----|---------------------------|----|----|----|----|---|----|-------|--------|-------------|---|---|---|---|---|
| 15  | 14                        | 13 | 12 | 11 | 10 | 9 | 8  | 7     | 6      | 5           | 4 | 3 | 2 | 1 | 0 |
| 0   | 0                         | 0  | 0  | 0  | 0  | 0 | 0  | 0     | 0      | 0           | 0 | 0 |   |   |   |

Read/write register.

Reset value is undefined.

| Field  | Description                                                                                                               |
|--------|---------------------------------------------------------------------------------------------------------------------------|
| TCDLY1 | Specifies the value of the tcply1-c core parameter in tcycle units. This adds a programmable delay to Q (read data)       |
|        | packets, permitting round trip read to delay all devices to be equalized. This field may be written with the values "000" |
|        | (0•tcycle) through "010" (2•tcycle). Refer to TPARM Register for more details.                                            |

| C  | Control Register : SKIP |    |    |     | •  | Ad | dress | s : 04 | <b>b</b> 16 |   |   |   |   |   |   |
|----|-------------------------|----|----|-----|----|----|-------|--------|-------------|---|---|---|---|---|---|
| 15 | 14                      | 13 | 12 | 11  | 10 | 9  | 8     | 7      | 6           | 5 | 4 | 3 | 2 | 1 | 0 |
| 0  | 0                       | 0  | AS | MSE | MS | 0  | 0     | 0      | 0           | 0 | 0 | 0 | 0 | 0 | 0 |

Read/write register (except AS field).

Reset value is zero.

| Field | Description                                                                                                          |
|-------|----------------------------------------------------------------------------------------------------------------------|
| MS    | Manual skip (MS must be 1 when MSE=1). > During initialization, the RDRAMs at the furthest point in the fifth read   |
|       | domain may have selected the AS=0 value, placing them at the closest point in a sixth read domain. Setting the       |
|       | MSE/MS fields to 1/1 overrides the autoskip value and returns hem to 111 he furthest point of the fifth read domain. |
| MSE   | Manual skip enable (0=auto, 1=manual ).                                                                              |
| AS    | Autoskip. Read-only value determined by autoskip circuit and stored when SETF serial command is received by          |
|       | RDRAM during initialization. In Figure 34-1, AS=1 corresponds to the early Q(a1) packet and AS=0 to the Q(a1) packet |
|       | one tcycle later for the four uncertain cases.                                                                       |

| Cor | ntrol l | Regis | ster : | TCY | CLE |   | Address: 04c16 |      |       |   |   |   |   |   |   |
|-----|---------|-------|--------|-----|-----|---|----------------|------|-------|---|---|---|---|---|---|
| 15  | 14      | 13    | 12     | 11  | 10  | 9 | 8              | 7    | 6     | 5 | 4 | 3 | 2 | 1 | 0 |
| 0   | 0       |       |        |     |     |   |                | TCYC | _E130 |   |   | 7 |   |   |   |

Read/write register.

Reset value is undefined.

| Field     | Description                                                                                                             |
|-----------|-------------------------------------------------------------------------------------------------------------------------|
| TCYCLE130 | Specifies the value of the tcycle datasheet parameter in 64ps units. For the tcycle win of 2.50 ns (2500ps), this field |
|           | should be written with the "0002716" (39•64ps).                                                                         |

46

Figure 22-1 Control Registers (7/7)

Control Register : TEST77

Control Register : TEST78

Control Register : TEST79

Address : 04d16

Address : 04e16

Address : 04f16

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

Read/write register.

These registers must only be used for testing purposes.

| Field  | Description                                                                                                                                                                                                                                                    | Reset<br>value |
|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| TEST77 | It must be written with zero after SIO reset. These registers must only be used for testing purposes except prior to the SETR/CLRR sequence when TEST78 is written with the value 0004 <sub>16</sub> . After SETR/CLRR it is rewritten to 0000 <sub>16</sub> . | _              |
| TEST78 | Do not read or written after SIO reset.                                                                                                                                                                                                                        | 0              |
| TEST79 | Do not read or written after SIO reset.                                                                                                                                                                                                                        | 0              |

#### 23. Power State Management

Table 23-1 summarizes the power states available to a Direct RDRAM. In general, the lowest power states have the longest operational latencies. For example, the relative power levels of PDN state and STBY state have a ratio of about 1:110, and the relative access latencies to get read data have a ratio of about 250:1.

PDN state is the lowest power state available. The information in the RDRAM core is usually maintained with self-refresh; an internal timer automatically refreshes all rows of all banks. PDN has a relatively long exit latency because the TCLK/RCLK block must resynchronize itself to the external clock signal.

NAP state is another low-power state in which either self-refresh or REFA-refresh are used to maintain the core. See **24. Refresh** for a description of the two refresh mechanisms. NAP has a shorter exit latency than PDN because the TCLK/RCLK block maintains its synchronization state relative to the external clock signal at the time of NAP entry. This imposes a limit (INLIMIT) on how long an RDRAM may remain in NAP state before briefly returning to STBY or ATTN to update this synchronization state.

**Table 23-1 Power State Summary** 

|       | Description           | Blocks consuming power | Power state | Description              | Blocks consuming power |
|-------|-----------------------|------------------------|-------------|--------------------------|------------------------|
| PDN   | Powerdown state.      | Self-refresh           | NAP         | Nap state. Similar to    | Self-refresh or        |
|       |                       |                        |             | PDN except lower         | REFA-refresh           |
|       |                       |                        |             | wake-up latency.         | TCLK/RCLK-Nap          |
| STBY  | Standby state.        | REFA-refresh           | ATTN        | Attention state.         | REFA-refresh           |
|       | Ready for ROW         | TCLK/RCLK              |             | Ready for ROW and        | TCLK/RCLK              |
|       | packets.              | ROW demux receiver     |             | COL packets.             | ROW demux receiver     |
|       |                       |                        |             |                          | COL demux receiver     |
| ATTNR | Attention read state. | REFA-refresh           | ATTNW       | Attention write state.   | REFA-refresh           |
|       | Ready for ROW and     | TCLK/RCLK              |             | Ready for ROW and        | TCLK/RCLK              |
|       | COL packets.          | ROW demux receiver     |             | COL packets.             | ROW demux receiver     |
|       | Sending Q (read data) | COL demux receiver     |             | Ready for D (write data) | COL demux receiver     |
|       | packets.              | DQ mux transmitter     |             | packets.                 | DQ demux receiver      |
|       |                       | Core power             |             |                          | Core power             |
|       |                       |                        |             |                          |                        |
|       |                       |                        |             |                          |                        |

Figure 23-1 summarizes the transition conditions needed for moving between the various power states. Note that NAP and PDN have been divided into two substates (NAP-A/NAP-S and PDN-A/PDN-S) to account for the fact that a NAP or PDN exit may be made to either ATTN or STBY states.



At initialization, the SETR/CLRR Reset sequence will put the RDRAM into PDN-S state. The PDN exit sequence involves an optional PDEV specification and bits on the CMD and SIO<sub>IN</sub> pins.

Once the RDRAM is in STBY, it will move to the ATTN/ATTNR/ATTNW states when it receives a non-broadcast ROWA packet or non-broadcast ROWR packet with the ATTN command. The RDRAM returns to STBY from these three states when it receives a RLX command. Alternatively, it may enter NAP or PDN state from ATTN or STBY states with a NAPR or PDNR command in an ROWR packet. The PDN or NAP exit sequence involves an optional PDEV specification and bits on the CMD and SIO0 pins. The RDRAM returns to the ATTN or STBY state it was originally in when it first entered NAP or PDN.

An RDRAM may only remain in NAP state for a time tnuint. It must periodically return to ATTN or STBY.

The NAPRC command causes a napdown operation if the RDRAM's NCBIT is set. The NCBIT is not directly visible. It is undefined on reset. It is set by a NAPR command to the RDRAM, and it is cleared by an ACT command to the RDRAM. It permits a controller to manage a set of RDRAMs in a mixture of power states.

STBY state is the normal idle state of the RDRAM. In this state all banks and sense amps have usually been left precharged and ROWA and ROWR packets on the ROW pins are being monitored. When a non-broadcast ROWA packet or non-broadcast ROWR packet (with the ATTN command) packet addressed to the RDRAM is seen, the RDRAM enters ATTN state (see the right side of Figure 23-2). This requires a time tsA during which the RDRAM activates the specified row of the specified bank. A time TFRM•tcycle after the ROW packet, the RDRAM will be able to frame COL packets (TFRM is a control register field – see Figure 22-1(5/7) "TFRM Register"). Once in ATTN state, the RDRAM will automatically transition to the ATTNW and ATTNR states as it receives WR and RD commands.

Once the RDRAM is in ATTN, ATTNW, or ATTNR states, it will remain there until it is explicitly returned to the STBY state with a RLX command. A RLX command may be given in an ROWR, COLC, or COLX packet (see the left side of Figure 23-2). It is usually given after all banks of the RDRAM have been precharged; if other banks are still activated, then the RLX command would probably not be given.

If a broadcast ROWA packet or ROWR packet (with the ATTN command) is received, the RDRAM's power state doesn't change. If a broadcast ROWR packet with RLXR command is received, the RDRAM goes to STBY.



Figure 23-2 STBY Entry (left) and STBY Exit (right)

Figure 23-3 shows the NAP entry sequence (left). NAP state is entered by sending a NAPR command in a ROW packet. A time task is required to enter NAP state (this specification is provided for power calculation purposes). The clock on CTM/CFM must remain stable for a time top after the NAPR command.



Figure 23-3 NAP Entry (left) and PDN Entry (right)

Note The(eventual) NAP/PDN exit will be to the same ATTN/STBY state the RDRAM was in prior to NAP/PDN entry

The RDRAM may be in ATTN or STBY state when the NAPR command is issued. When NAP state is exited, the RDRAM will return to the original starting state (ATTN or STBY). If it is in ATTN state and a RLXR command is specified with NAPR, then the RDRAM will return to STBY state when NAP is exited.

Figure 23-3 also shows the PDN entry sequence (right). PDN state is entered by sending a PDNR command in a ROW packet. A time tase is required to enter PDN state (this specification is provided for power calculation purposes). The clock on CTM/CFM must remain stable for a time top after the PDNR command.

The RDRAM may be in ATTN or STBY state when the PDNR command is issued. When PDN state is exited, the RDRAM will return to the original starting state (ATTN or STBY). If it is in ATTN state and a RLXR command is specified with PDNR, then the RDRAM will return to STBY state when PDN is exited. The current- and slew-rate-control levels are re-established.

The RDRAM's write buffer must be retired with the appropriate COP command before NAP or PDN are entered. Also, all the RDRAM's banks must be precharged before NAP or PDN are entered. The exception to this is if NAP is entered with the NSR bit of the INIT register cleared(disabling self-refresh in NAP). The commands for relaxing, retiring, and precharging may be given to the RDRAM as late as the ROPa0, COPa0, and XOPa0 packets in Figure 23-3. No broadcast packets nor packets directed to the RDRAM entering NAP or PDN may overlay the quiet window. This window extends for a time type after the packet with the NAPR or PDNR command.

Figure 23-4 shows the NAP and PDN exit sequences. These sequences are virtually identical; the minor differences will be highlighted in the following description.

Before NAP or PDN exit, the CTM/CFM clock must be stable for a time tce. Then, on a falling and rising edge of SCK, if there is a "01" on the CMD input, NAP or PDN state will be exited. Also, on the falling SCK edge the SIO0 input must be at a 0 for NAP exit and 1 for PDN exit.

If the PSX bit of the INIT register is 0, then a device PDEV5..0 is specified for NAP or PDN exit on the DQA5..0 pins. This value is driven on the rising SCK edge 0.5 or 1.5 SCK cycles after the original falling edge, depending upon the value of the DQS bit of the NAPX register. If the PSX bit of the INIT register is 1, then the RDRAM ignores the PDEV5..0 address packet and exits NAP or PDN when the wake-up sequence is presented on the CMD wire. The ROW and COL pins must be quiet at a time ts4 / th4 around the indicated falling SCK edge(timed with the PDNX or NAPX register fields). After that, ROW and COL packets may be directed to the RDRAM which is now in ATTN or STBY state.

Figure 23-5 shows the constraints for entering and exiting NAP and PDN states. On the left side, an RDRAM exits NAP state at the end of cycle T<sub>3</sub>. This RDRAM may not re-enter NAP or PDN state for an interval of tNuo. The RDRAM enters NAP state at the end of cycle T<sub>13</sub>. This RDRAM may not re-exit NAP state for an interval of tNu<sub>1</sub>. The equations for these two parameters depend upon a number of factors, and are shown at the bottom of the figure. NAPX is the value in the NAPX field in the NAPX register.

On the right side of Figure 23-4, an RDRAM exits PDN state at the end of cycle T<sub>3</sub>. This RDRAM may not re-enter PDN or NAP state for an interval of tPu<sub>0</sub>. The RDRAM enters PDN state at the end of cycle T<sub>13</sub>. This RDRAM may not re-exit PDN state for an interval of tPu<sub>1</sub>. The equations for these two parameters depend upon a number of factors, and are shown at the bottom of the figure. PDNX is the value in the PDNX field in the PDNX register.

CX



Figure 23-4 NAP and PDN Exit

Notes 1. Use 0 for NAP exit, 1 for PDN exit

- 2. Device selection timing slot is selected by DQS field of NAPX register
- 3. The DQS field must be written with "1" for this RDRAM.
- 4. Exit to STBY or ATTN depends upon whether RLXR was asserted at NAP or PDN entry time

Figure 23-5 NAP Entry/Exit Windows (left) and PDN Entry/Exit Windows (right)



#### 24. Refresh

RDRAMs, like any other DRAM technology, use volatile storage cells which must be periodically refreshed. This is accomplished with the REFA command. Figure 24-1 shows an example of this.

The REFA command in the transaction is typically a broadcast command (DR4T and DR4F are both set in the ROWR packet), so that in all devices bank number Ba is activated with row number REFR, where REFR is a control register in the RDRAM. When the command is broadcast and ATTN is set, the power state of the RDRAMs (ATTN or STBY) will remain unchanged. The controller increments the bank address Ba for the next REFA command. When Ba is equal to its maximum value, the RDRAM automatically increments REFR for the next REFA command.

On average, these REFA commands are sent once every treef / 2 BBIT+RBIT (where BBIT are the number of bank address bits and RBIT are the number of row address bits) so that each row of each bank is refreshed once every treef interval. The REFA command is equivalent to an ACT command, in terms of the way that it interacts with other packets (see Table 6-1). In the example, an ACT command is sent after tree to address b0, a different (non-adjacent) bank than the REFA command.

A second ACT command can be sent after a time tec to address c0, the same bank (or an adjacent bank) as the REFA command.

Note that a broadcast REFP command is issued a time tras after the initial REFA command in order to precharge the refreshed bank in all RDRAMs. After a bank is given a REFA command, no other core operations(activate or precharge) should be issued to it until it receives a REFP.

It is also possible to interleave refresh transactions (not shown). In the figure, the ACT b0 command would be replaced by a REFA b0 command. The b0 address would be broadcast to all devices, and would be {Broadcast, Ba+2,REFR}. Note that the bank address should skip by two to avoid adjacent bank interference. A possible bank incrementing pattern would be: {12, 10, 5, 3, 0, 14, 9, 7, 4, 2, 13, 11, 8, 6, 1, 15, 28, 26, 21, 19, 16, 30, 25, 23, 20, 18, 29, 27, 24, 22, 17, 31}. Every time bank 31 is reached, a REFA command would increment the REFR register.

A second refresh mechanism is available for use in PDN and NAP power states. This mechanism is called self-refresh mode. When the PDN power state is entered, or when NAP power state is entered with the NSR control register bit set, then self-refresh is automatically started for the RDRAM.

Self-refresh uses an internal time base reference in the RDRAM. This causes an activate and precharge to be carried out once in every treef / 2 BBIT-RBIT interval. The REFB and REFR control registers are used to keep track of the bank and row being refreshed.

Before a controller places an RDRAM into self-refresh mode, it should perform REFA/REFP refreshes until the bank address is equal to the maximum value. This ensures that no rows are skipped. Likewise, when a controller returns an RDRAM to REFA/REFP refresh, it should start with the minimum bank address value (zero).

Figure 24-2 illustrates the requirement imposed by the tburst parameter. After PDN or NAP (when self-refresh is enabled) power states are exited, the controller must refresh all banks of the RDRAM once during the interval tburst after the restricted interval on the ROW and COL buses. This will ensure that regardless of the state of self-refresh during PDN or NAP, the treef, max parameter is met for all banks. During the tburst interval, the banks may be refreshed in a single burst, or they may be scattered throughout the interval. Note that the first and last banks to be refreshed in the tburst interval are numbers 12 and 31, in order to match the example refresh sequence.

Cy

#### Figure 24-1 REFA/REFP Refresh Transaction Example



Figure 24-2 NAP/PDN Exit - tBURST Requirement



Notes 1. Use 0 for NAP exit, 1 for PDN exit

2. Device selection timing slot is selected by DQS field of NAPX register

#### 25. Current and Temperature Control

Figure 25-1 shows an example of a transaction which performs current control calibration. It is necessary to perform this operation once to every RDRAM in every tcctrl interval in order to keep the lol output current in its proper range.

This example uses four COLX packets with a CAL command. These cause the RDRAM to drive four calibration packets Q(a0) a time tcac later. An offset of tradec must be placed between the Q(a0) packet and read data Q(a1) from the same device. These calibration packets are driven on the DQA4..3 and DQB4..3 wires. The TSQ bit of the INIT register is driven on the DQA5 wire during same interval as the calibration packets. The remaining DQA and DQB wires are not used during these calibration packets. The last COLX packet also contains a SAM command (concatenated with the CAL command). The RDRAM samples the last calibration packet and adjusts its lot current value.

Unlike REF commands, CAL and SAM commands cannot be broadcast. This is because the calibration packets from different devices would interfere. Therefore, a current control transaction must be sent every tcctrl /N, where N is the number of RDRAMs on the Channel. The device field Da of the address a0 in the CAL/SAM command should be incremented after each transaction.

Figure 25-2 shows an example of a temperature calibration sequence to the RDRAM. This sequence is broadcast once every tremp interval to all the RDRAMs on the Channel. The TCEN and TCAL are ROP commands, and cause the slew rate of the output drivers to adjust for temperature drift. During the quiet interval trequiet the devices being calibrated can't be read, but they can be written.



Figure 25-1 Current Control CAL/SAM Transaction Example

Figure 25-2 Temperature Calibration (TCEN-TCAL) Transactions to RDRAM





### 26. Electrical Conditions

#### **Electrical Conditions**

| Symbol                                 | Parameter and Conditions                                                                                                                    | MIN.                   | MAX.                   | Unit |
|----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------------------------|------|
| Tj                                     | Junction temperature under bias                                                                                                             | _                      | 100                    | °C   |
| V <sub>DD</sub> , V <sub>DDa</sub>     | Supply voltage                                                                                                                              | 2.50-0.13              | 2.50 + 0.13            | ٧    |
| VDD,N,VDDa,N                           | Supply voltage droop (DC) during NAP interval (tnlimt)                                                                                      | _                      | 2.0                    | %    |
| V <sub>DD</sub> ,N,V <sub>DDa</sub> ,N | Supply voltage ripple (AC) during NAP interval (tnlimt)                                                                                     | -2.0                   | +2.0                   | %    |
| Vcmos                                  | Supply voltage for CMOS pins (2.5V controllers)                                                                                             | 2.50-0.13              | 2.50 + 0.25            | ٧    |
|                                        | Supply voltage for CMOS pins (1.8V controllers)                                                                                             | 1.80-0.1               | 1.80 + 0.2             | ٧    |
| VTERM                                  | Termination voltage                                                                                                                         | 1.80 - 0.1             | 1.80 + 0.1             | ٧    |
| VREF                                   | Reference voltage                                                                                                                           | 1.40-0.2               | 1.40+0.2               | V    |
| VDIL                                   | RSL data input - low voltage                                                                                                                | VREF-0.5               | V <sub>REF</sub> - 0.2 | ٧    |
| VdiH                                   | RSL data input - high voltage                                                                                                               | V <sub>REF</sub> + 0.2 | V <sub>REF</sub> + 0.5 | ٧    |
| VDIS                                   | RSL data input swing : Vdis = Vdih – Vdil                                                                                                   | 0.4                    | 1.0                    | V    |
| Adi                                    | RSL data asymmetry : A <sub>DI</sub> = [(V <sub>DIH</sub> - V <sub>REF</sub> ) + (V <sub>DIL</sub> - V <sub>REF</sub> )] / V <sub>DIS</sub> | 0                      | -20                    | %    |
| Vx                                     | RSL clock input - crossing point of true and complement signals                                                                             | 1.3                    | 1.8                    | ٧    |
| Vсм                                    | RSL clock input - common mode V <sub>CM</sub> = (V <sub>CIH</sub> + V <sub>CIL</sub> ) / 2                                                  | 1.4                    | 1.7                    | ٧    |
| Vcis, ctm                              | RSL clock input swing : Vcis = VciH - VciL (CTM, CTMN pins).                                                                                | 0.35                   | 0.70                   | ٧    |
| Vcis, cfm                              | RSL clock input swing : Vcis = Vcih – Vcil (CFM, CFMN pins).                                                                                | 0.125                  | 0.70                   | ٧    |
| VIL, CMOS                              | CMOS input low voltage                                                                                                                      | -0.3                   | + (VcMos / 2-0.25)     | ٧    |
| VIH, CMOS                              | CMOS input high voltage                                                                                                                     | Vcmos / 2+0.25         | Vcmos + 0.3            | V    |



## 27. Timing Conditions

## **Timing Conditions**

| Symbol            | Parameter                               |                     | MIN.          | MAX.           | Unit   | Figures           |
|-------------------|-----------------------------------------|---------------------|---------------|----------------|--------|-------------------|
| tcycle            | CTM and CFM cycle times                 | -C60                | 3.33          | 3.83           | ns     | Figure 30-1       |
|                   |                                         | -C71                | 2.81          | 3.83           |        |                   |
|                   |                                         | -C80                | 2.50          | 3.83           |        |                   |
| tcr, tcf          | CTM and CFM input rise and fall time    | S                   | 0.2           | 0.5            | ns     | Figure 30-1       |
| tcн, tcL          | CTM and CFM high and low times          |                     | 40%           | 60%            | tcycle | Figure 30-1       |
| tr                | CTM-CFM differential                    | (MSE/MS=0/0)        | 0.0           | 1.0            | tcycle | Figure 22-1       |
|                   |                                         | (MSE/MS=1/1) Note1  | 0.9           | 1.0            |        | Figure 30-1       |
| t <sub>DCW</sub>  | Domain crossing window                  |                     | -0.1          | +0.1           | tcycle | Figure 35-1       |
| tor, tor          | DQA/DQB/ROW/COL input rise/fall til     | nes                 | 0.2           | 0.65           | ns     | Figure 31-1       |
| ts, tн            | DQA/DQB/ROW/COL-to-CFM                  | tcycle=2.50ns       | 0.200 Note4   | _              | ns     | Figure 31-1       |
|                   | setup/hold time                         | tcycle=2.81ns       | 0.240 Note3,4 | _              |        |                   |
|                   |                                         | tcycle=3.33ns       | 0.275 Note2,4 | _              |        |                   |
| tor1, tof1        | SIO0, SIO1 input rise and fall times    |                     | _             | 5.0            | ns     | Figure 33-1       |
| tDR2, tDF2        | CMD,SCK input rise and fall times       |                     | _             | 2.0            | ns     | Figure 33-1       |
| tcycle1           | SCK cycle time - Serial control registe | er transactions     | 1,000         | _              | ns     | Figure 33-1       |
|                   | SCK cycle time - Power transitions      |                     | 10            | _              | ns     | Figure 33-1       |
| tcH1, tcL1        | SCK high and low times                  |                     | 4.25          | _              | ns     | Figure 33-1       |
| ts <sub>1</sub>   | CMD setup time to SCK rising or falling | ng edge Note5       | 1.25          | _              | ns     | Figure 33-1       |
| t <sub>H1</sub>   | CMD hold time to SCK rising or falling  |                     | 1             | _              | ns     | Figure 33-1       |
| ts2               | SIO0 setup time to SCK falling edge     |                     | 40            | _              | ns     | Figure 33-1       |
| <b>t</b> H2       | SIO0 hold time to SCK falling edge      |                     | 40            | _              | ns     | Figure 33-1       |
| ts3               | PDEV setup time on DQA50 to SCK         | rising edge         | 0             | _              | ns     | Figure 23-4, 33-2 |
| <b>t</b> H3       | PDEV hold time on DQA50 to SCK I        |                     | 5.5           | _              | ns     | Figure 23-4, 33-2 |
| ts4               | ROW20, COL40 setup time for quie        | et window Note6     | -1            | _              | tcycle | Figure 23-4       |
| <b>t</b> H4       | ROW20, COL40 hold time for quiet        |                     | 5             | _              | tcycle | Figure 23-4       |
| VIL, CMOS         | CMOS input low voltage - over / unde    |                     | -0.7          | +(Vcmos/2-0.6) | V      | 3                 |
| ,                 | duration is less than or equal to 5 ns  |                     |               |                |        |                   |
| VIH, CMOS         | CMOS input high voltage - over / und    | ershoot voltage     | Vсмоs/2 + 0.6 | Vcмos + 0.7    | V      |                   |
|                   | duration is less than or equal to 5ns   |                     |               |                |        |                   |
| <b>t</b> NPQ      | Quiet on ROW / COL bits during NAP      | / PDN entry         | 4             |                | tcycle | Figure 23-3       |
| <b>t</b> READTOCC | Offset between read data and CC page    | ckets (same device) | 12            |                | tcycle | Figure 25-1       |
| tccsamtoread      | Offset between CC packet and read of    | lata (same device)  | 8             | <b>✓ /</b>     | tcycle | Figure 25-1       |
| <b>t</b> ce       | CTM/CFM stable before NAP/PDN ex        | rit                 | 2             | _              | tcycle | Figure 23-4       |
| tcd               | CTM/CFM stable after NAP/PDN entr       | у                   | 100           | _              | tcycle | Figure 23-3       |
| <b>t</b> FRM      | ROW packet to COL packet ATTN fra       | ming delay          | 7             | _              | tcycle | Figure 23-2       |
| tnlimit           | Maximum time in NAP mode                |                     | _             | 10             | μs     | Figure 23-1       |
| tref              | Refresh interval                        |                     | _             | 32             | ms     | Figure 24-1       |
| <b>t</b> CCTRL    | Current control interval                |                     | 34 toycle     | 100 ms         |        | Figure 25-1       |
| <b>t</b> темр     | Temperature control interval            |                     | _             | 100            | ms     | Figure 25-2       |
| <b>t</b> TCEN     | TCE command to TCAL command             |                     | 150           | _              | tcycle | Figure 25-2       |
| <b>t</b> TCAL     | TCAL command to quiet window            |                     | 2             | 2              | tcycle | Figure 25-2       |
| <b>t</b> TCQUIET  | Quiet window (no read data)             |                     | 140           | _              | tcycle | Figure 25-2       |
| <b>t</b> PAUSE    | RDRAM delay (no RSL operations all      | owed)               | _             | 200            | μs     | Figure 22-1       |
| <b>t</b> BURST    | Interval after PDN or NAP (with self-re |                     | _             | 200            | μs     | Figure 24-2       |
|                   | all banks of the RDRAM must be refre    | ,                   |               |                | · .    | Ĭ                 |

- **Notes 1.** MSE/MS are fields of the SKIP register. For this combination (skip override) the tocw parameter range is effectively 0.0 to 0.0.
  - 2. This parameter also applies to a -C80 or -C71 part when operated with tcycle = 3.33 ns.
  - 3. This parameter also applies to a -C80 part when operated with tcycle = 2.81ns.
  - **4.** ts,MIN and th,MIN for other tcycle values can be interpolated between or extrapolated from the timings at the 3 specified tcycle values.
  - 5. With  $V_{IL,CMOS} = 0.5 V_{CMOS} 0.6 V$  and  $V_{IH,CMOS} = 0.5 V_{CMOS} + 0.6 V$
  - **6.** Effective hold becomes th4'=th4 + [PDNXA 64 tscycle + tpdnxb,max] [PDNX 256 tscycle] if [PDNX 256 tscycle] < [PDNXA 64 tscycle + tpdnxb,max]. See **Figure 23-4**.

#### 28. Electrical Characteristics

#### **Electrical Characteristics**

| Symbol       | Parameter and Conditions                                                    | MIN.      | MAX.  | Unit    |
|--------------|-----------------------------------------------------------------------------|-----------|-------|---------|
| Өлс          | Junction-to-Case thermal resistance                                         | _         | 0.5   | °C/Watt |
| IREF         | VREF current @ VREF,MAX                                                     | -10       | +10   | μA      |
| Іон          | RSL output high current @ (0≤Vouт ≤Vbb)                                     | -10       | +10   | μA      |
| Iall         | RSL IoL current @ VoL=0.9V, VDD,MIN, Tj,MAX Note                            | 30        | 90    | mA      |
| $\Delta lol$ | RSL lo <sub>L</sub> current resolution step                                 | _         | 2.0   | mA      |
| <b>Г</b> ОИТ | Dynamic output impedance                                                    | 150       | _     | Ω       |
| I,cмos       | CMOS input leakage current @ (0 ≤ V <sub>I,CMOS</sub> ≤ V <sub>CMOS</sub> ) | -10.0     | +10.0 | μA      |
| Vol,cmos     | CMOS output low voltage @ lot,cmos = 1.0mA                                  | _         | 0.3   | V       |
| Voн,смоs     | CMOS output high voltage @ Іон,смоs = - 0.25mA                              | Vcmos-0.3 | _     | V       |

Note This measurement is made in manual current control mode; i.e. with all output device legs sinking current.

## 29. Timing Characteristics

#### **Timing Characteristics**

| Symbol          | Parameter                                                     |                          | MIN.              | MAX.              | Unit   | Figure(s)   |
|-----------------|---------------------------------------------------------------|--------------------------|-------------------|-------------------|--------|-------------|
| ta              | CTM-to-DQA/DQB output time                                    | tcycle = 2.50 ns         | -0.260 Note3      | +0.260 Note3      | ns     | Figure 32-1 |
|                 |                                                               | tcycle = 2.81 ns         | -0.300<br>Note2,3 | +0.300<br>Note2,3 |        |             |
|                 |                                                               | tcycle = 3.33 ns         | -0.350<br>Note1,3 | +0.350<br>Note1,3 |        |             |
| tar, taf        | DQA/DQB output rise and fall times                            |                          | 0.2               | 0.45              | ns     | Figure 32-1 |
| t <sub>Q1</sub> | SCK-to-SIO0 delay @ CLOAD,MAX = 20 pF (SD read pa             | acket)                   | <u> </u>          | 10                | ns     | Figure 34-1 |
| <b>t</b> HR     | SCK(pos)-to-SIO0 delay @ CLOAD,MAX = 20pF (SD read data hold) |                          | 2                 | _                 | ns     | Figure 34-1 |
| tarı, tafı      | SIOout rise/fall @ Cload,Max = 20 pF                          |                          | 7-0               | 5                 | ns     | Figure 34-1 |
| <b>t</b> PROP1  | SIO0-to-SIO1 or SIO1-to-SIO0 delay @ CLOAD,MAX = 20 pF        |                          | _                 | 10                | ns     | Figure 34-1 |
| <b>t</b> napxa  | NAP exit delay - phase A                                      |                          | <b>—</b>          | 50                | ns     | Figure 23-4 |
| <b>t</b> NAPXB  | NAP exit delay - phase B                                      |                          |                   | 40                | ns     | Figure 23-4 |
| <b>t</b> PDNXA  | PDN exit delay - phase A                                      |                          | 7                 | 4                 | μs     | Figure 23-4 |
| <b>t</b> PDNXB  | PDN exit delay - phase B                                      | PDN exit delay - phase B |                   | 9,000             | tcycle | Figure 23-4 |
| tas             | ATTN-to-STBY power state delay                                |                          | _                 | 1                 | tcycle | Figure 23-2 |
| tsa             | STBY-to-ATTN power state delay                                |                          | _                 | 0                 | tcycle | Figure 23-2 |
| tasn            | ATTN/STBY-to-NAP power state delay                            |                          | _                 | 8                 | tcycle | Figure 23-3 |
| tasp            | ATTN/STBY-to-PDN power state delay                            |                          | _                 | 8                 | tcycle | Figure 23-3 |

**Notes 1**. This parameter also applies to a -C80 or -C71 part when operated with tcycle =3.33 ns.

- 2. This parameter also applies to a -C80 part when operated with tcycle =2.81 ns.
- 3. tq,MIN and tq,MAX for other tcYCLE values can be interpolated between or extrapolated from the timings at the 3 specified tcYCLE values.

#### 30. RSL Clocking

Figure 30-1 is a timing diagram which shows the detailed requirements for the RSL clock signals on the Channel. The CTM and CTMN are differential clock inputs used for transmitting information on the DQA and DQB, outputs. Most timing is measured relative to the points where they cross. The tcycle parameter is measured from the falling CTM edge to the falling CTM edge. The tcl and tch parameters are measured from falling to rising and rising to falling edges of CTM. The tcR and tcF rise-and fall-time parameters are measured at the 20 % and 80 % points.

The CFM and CFMN are differential clock outputs used for receiving information on the DQA, DQB, ROW and COL outputs. Most timing is measured relative to the points where they cross. The toycle parameter is measured from the falling CFM edge to the falling CFM edge. The tcl and tch parameters are measured from falling to rising and rising to falling edges of CFM. The tcr and tcr rise- and fall-time parameters are measured at the 20 % and 80 % points. The trr parameters specifies the phase difference that may be tolerated with respect to the CTM and CFM differential clock inputs (the CTM pair is always earlier).



Figure 30-1 RSL Timing - Clock Signals

#### 31. RSL - Receive Timing

Figure 31-1 is a timing diagram which shows the detailed requirements for the RSL input signals on the Channel. The DQA, DQB, ROW, and COL signals are inputs which receive information transmitted by a Direct RAC on the Channel. Each signal is sampled twice per tcycle interval. The set/hold window of the sample points is ts/th. The sample points are centered at the 0 % and 50 % points of a cycle, measured relative to the crossing points of the falling CFM clock edge. The set and hold parameters are measured at the VREF voltage point of the input transition. The tor and tor rise- and fall-time parameters are measured at the 20 % and 80 % points of the input transition.



Figure 31-1 RSL Timing - Data Signals for Receive

#### 32. RSL - Transmit Timing

Figure 32-1 is a timing diagram which shows the detailed requirements for the RSL output signals on the Channel. The DQA and DQB signals are outputs to transmit information that is received by a Direct RAC on the Channel. Each signal is driven twice per toycle interval. The beginning and end of the even transmit window is at the 75 % point of the previous cycle and at the 25 % point of the current cycle. The beginning and end of the odd transmit window is at the 25 % point and at the 75 % point of the current cycle. These transmit points are measured relative to the crossing points of the falling CTM clock edge. The size of the actual transmit window is less than the ideal toycle/2, as indicated by the non-zero valued of tq,min and tq,max. The tq parameters are measured at the 50 % voltage point of the output transition.

The tork and tor rise- and fall-time parameters are measured at the 20 % and 80 % points of the output transition.



Figure 32-1 RSL Timing - Data Signals for Transmit

#### 33. CMOS - Receive Timing

Figure 33-1 is a timing diagram which shows the detailed requirements for the CMOS input signals.

The CMD and SIO0 signals are inputs which receive information transmitted by a controller (or by another RDRAM's SIO1 output). SCK is the CMOS clock signal driven by the controller. All signals are high true.

The cycle time, high phase time, and low phase time of the SCK clock are tcycle1, tcH1 and tcL1, all measured at the 50 % level. The rise and fall times of SCK, CMD, and SIO0 are tdR1 and tdF1, measured at the 20 % and 80 % levels.

The CMD signal is sampled twice per tcycle1 interval, on the rising edge (odd data) and the falling edge (even data). The set/hold window of the sample points is ts1/th1. The SCK and CMD timing points are measured at the 50 % level.

The SIO0 signal is sampled once per tcycle1 interval on the falling edge. The set/hold window of the sample points is ts2/tH2. The SCK and SIO0 timing points are measured at the 50 % level.



Figure 33-1 CMOS Timing - Data Signals for Receive

The SCK clock is also used for sampling data on RSL input in one situation. Figure 23-4 shows the PDN and NAP exit sequences. If the PSX field of the INIT register is one (Figure 22-1 control registers (1/7) "INIT Register"), then the PDN and NAP exit sequences are broadcast; i.e. all RDRAMs that are in PDN or NAP will perform the exit sequence. If the PSX field of the INIT register is zero, then the PDN and NAP exit sequences are directed; i.e. only one RDRAM that is in PDN or NAP will perform the exit sequence.

The address of that RDRAM is specified on the DQA[5:0] bus in the set hold window ts<sub>3</sub>/t<sub>H3</sub> around the rising edge of SCK. This is shown Figure 33-2. The SCK timing point is measured at the 50 % level, and the DQA [5:0] bus signals are measured at the VREF level.



Figure 33-2 CMOS Timing - Device Address for NAP or PDN Exit

64

#### 34. CMOS - Transmit Timing

Figure 34-1 is a timing diagram which shows the detailed requirements for the CMOS output signals. The SIO0 signal is driven once per tcycle1 interval on the falling edge. The clock-to-output window is  $tq_{1,MIN}/tq_{1,MAX}$ . The SCK and SIO0 timing points are measured at the 50 % level. The rise and fall times of SIO0 are  $tq_{R1}$  and  $tq_{F1}$ , measured at the 20 % and 80 % levels.

Figure 34-1 also shows the combinational path connecting SIO0 to SIO1 and the path connecting SIO1 to SIO0 (read data only). The tprop1 parameter specified this propagation delay. The rise and fall times of SIO0 and SIO1 input must be tdr1 and tdr1, measured at the 20 % and 80 % levels. The rise and fall times of SIO0 and SIO1 outputs are tdr1 and tdr1, measured at the 20 % and 80 % levels.



Figure 34-1 CMOS Timing - Data Signals for Transmit

#### 35. RSL - Domain Crossing Window

When read data is returned by the RDRAM, information must cross from the receive clock domain (CFM) to the transmit clock domain (CTM). The trr parameter permits the CFM to CTM phase to vary though an entire cycle; i.e. there is no restriction on the alignment of these two clocks. A second parameter tbcw is needed in order to describe how the delay between a RD command packet and read data packet varies as a function of the trr value.

Figure 35-1 shows this timing for five distinct values of trr. Case A (trr=0) is what has been used throughout this document. The delay between the RD command and read data is tcac. As trr varies from zero to tcycle (cases A through E), the command to data delay is (tcac-trr). When the trr value is in the range 0 to tdcw,max, the command to data delay can also be (tcac-trr-tcycle). This is shown as cases A' and B' (the gray packets). Similarly, when the trr value is in the range (tcycle+tdcw,min) to tcycle, the command to data delay can also be (tcac-trr+tcycle). This is shown as cases D' and E' (the gray packets). The RDRAM will work reliably with either the white or gray packet timing. The delay value is selected at initialization, and remains fixed thereafter.



Figure 35-1 RSL Timing - Crossing Read Domains

## 36. Timing Parameters

## **Timing Parameters Summary**

| Para-           | Description                                                                                                                                                                                                                                                                                                                        |      | MIN. |      | MAX.                    | Units          | Figures                  |
|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|-------------------------|----------------|--------------------------|
| meter           |                                                                                                                                                                                                                                                                                                                                    | -C80 | -C71 | -C60 |                         |                |                          |
|                 |                                                                                                                                                                                                                                                                                                                                    | -45  | -45  | -53  |                         |                |                          |
| trc             | Row Cycle time of RDRAM banks - the interval between ROWA packets with ACT commands to the same bank.                                                                                                                                                                                                                              | 28   | 28   | 28   | _                       | tcycle         | Figure13-1<br>Figure14-1 |
| tras            | RAS-asserted time of RDRAM bank - the interval between ROWA packet with ACT command and next ROWR packet with PRER Note 1 command to the same bank.                                                                                                                                                                                | 20   | 20   | 20   | Note 2<br>64 <i>µ</i> S | <b>t</b> CYCLE | Figure13-1<br>Figure14-1 |
| <b>t</b> RP     | Row Precharge time of RDRAM banks - the interval between ROWR packet with PRER Note 1 command and next ROWA packet with ACT command to the same bank.                                                                                                                                                                              | 8    | 8    | 8    | _                       | tcycle         | Figure13-1<br>Figure14-1 |
| tpp             | Precharge-to-precharge time of RDRAM device - the interval between successive ROWR packets with PRER Note 1 commands to any banks of the same device.                                                                                                                                                                              | 8    | 8    | 8    | _                       | tcycle         | Figure10-3               |
| trr             | RAS-to-RAS time of RDRAM device - the interval between successive ROWA packets with ACT commands to any banks of the same device.                                                                                                                                                                                                  | 8    | 8    | 8    | _                       | tcycle         | Figure12-1               |
| trcd            | RAS-to-CAS Delay - the interval from ROWA packet with ACT command to COLC packet with RD or WR command. Note - the RAS-to-CAS delay seen by the RDRAM core (trcb-c) is equal to trcb-c = 1 + trcb because of differences in the row and column paths through the RDRAM interface.                                                  | 9    | 7    | 7    | _                       | tcycle         | Figure13-1<br>Figure14-1 |
| tcac            | CAS Access delay - the interval from RD command to Q read data. The equation for $t_{\text{CAC}}$ is given in the TPARM register in Figure 22-1(5/7).                                                                                                                                                                              | 8    | 8    | 8    | 12                      | tcycle         | Figure4-1                |
| tcwp            | CAS Write Delay - interval from WR command to D write data.                                                                                                                                                                                                                                                                        | 6    | 6    | 6    | 6                       | tcycle         | Figure4-1                |
| tcc             | CAS-to-CAS time of RDRAM bank - the interval between successive COLC commands.                                                                                                                                                                                                                                                     | 4    | 4    | 4    | _                       | tcycle         | Figure13-1<br>Figure14-1 |
| <b>t</b> PACKET | Length of ROWA, ROWR, COLC, COLM or COLX packet.                                                                                                                                                                                                                                                                                   | 4    | 4    | 4    | 4                       | tcycle         | Figure2-1                |
| <b>t</b> rtr    | Interval from COLC packet with WR command to COLC packet which causes retire, and to COLM packet with bytemask.                                                                                                                                                                                                                    | 8    | 8    | 8    | _                       | tcycle         | Figure15-1               |
| toffp           | The interval (offset) from COLC packet with RDA command, or from COLC packet with retire command (after WRA automatic precharge), or from COLC packet with PREC command, or from COLX packet with PREX command to the equivalent ROWR packet with PRER. The equation for toffp is given in the TPARM register in Figure 22-1(5/7). | 4    | 4    | 4    | 4                       | tcycle         | Figure14-2               |
| trdp            | Interval from last COLC packet with RD command to ROWR packet with PRER.                                                                                                                                                                                                                                                           | 4    | 4    | 4    |                         | tcycle         | Figure13-1               |
| <b>t</b> RTP    | Interval from last COLC packet with automatic retire command to ROWR packet with PRER.                                                                                                                                                                                                                                             | 4    | 4    | 4    | _                       | tcycle         | Figure14-1               |

Notes 1. Or equivalent PREC or PREX command. See Figure 12-2.

2. This is a constraint imposed by the core, and is therefore in units of ms rather than tcycle.

CX

## 37. Absolute Maximum Ratings

#### **Absolute Maximum Ratings**

| Symbol           | Parameter                                                  | MIN. | MAX.                 | Unit |
|------------------|------------------------------------------------------------|------|----------------------|------|
| VI,ABS           | Voltage applied to any RSL or CMOS pin with respect to GND | -0.3 | V <sub>DD</sub> +0.3 | V    |
| VDD,ABS,VDDa,ABS | Voltage on VDD and VDDa with respect to GND                | -0.5 | V <sub>DD</sub> +1.0 | V    |
| TSTORE           | Storage temperature                                        | -50  | +100                 | °C   |

Caution Exposing the device to stress above those listed in Absolute Maximum Ratings could cause permanent damage. The device is not meant to be operated under conditions outside the limits described in the operational section of this specification. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability.

## 38. IDD - Supply Current Profile

### **IDD - Supply Current Profile**

| IDD value              | RDRAM blocks consuming power             | @ tcycle Note 1 | MIN. | MAX. | Unit |
|------------------------|------------------------------------------|-----------------|------|------|------|
| I <sub>DD,PDN</sub>    | Self-refresh only for INIT.LSR=0         |                 | _    | 3.0  | mA   |
| I <sub>DD,NAP</sub>    | T/RCLK-Nap                               |                 | _    | 4.2  | mA   |
| IDD,STBY               | T/RCLK,ROW-demux                         | 2.50 ns         | _    | 110  | mA   |
|                        |                                          | 2.81 ns         | l    | 105  |      |
|                        |                                          | 3.33 ns         | l    | 95   |      |
|                        |                                          | 3.83 ns         | l    | 85   |      |
| I <sub>DD,ATTN</sub>   | T/RCLK, ROW-demux, COL-demux             | 2.50 ns         |      | 180  | mA   |
|                        |                                          | 2.81 ns         |      | 165  |      |
|                        | *                                        | 3.33 ns         | -    | 145  |      |
|                        |                                          | 3.83 ns         |      | 135  |      |
| I <sub>DD,ATTN-W</sub> | T/RCLK, ROW-demux, COL-demux,            | 2.50 ns         | 1    | 650  | mA   |
|                        | DQ-demux, 1•WR-SenseAmp, 4•ACT-Bank      | 2.81 ns         |      | 595  |      |
|                        |                                          | 3.33 ns         | _    | 515  |      |
|                        |                                          | 3.83 ns         |      | 470  |      |
| I <sub>DD,ATTN-R</sub> | T/RCLK, ROW-demux, COL-demux,            | 2.50 ns         |      | 690  | mA   |
|                        | DQ-mux, 1•RD-SenseAmp, 4•ACT-Bank Note 2 | 2.81 ns         |      | 625  |      |
|                        |                                          | 3.33 ns         | _    | 540  |      |
|                        |                                          | 3.83 ns         | _    | 480  |      |

**Notes 1.** The CMOS interface consumes power in all power states.

2. This does not include the lo<sub>L</sub> sink current. The RDRAM dissipates lo<sub>L</sub>•Vo<sub>L</sub> in each output driver when a logic one is driven.

#### 39. Capacitance and Inductance

Figure 39-1 shows the equivalent load circuit of the RSL and CMOS pins. The circuit models the load that the device presents to the Channel.

This circuit does not include pin coupling effects that are often present in the packaged device. Because coupling effects make the effective single-pin inductance Li, and capacitance Ci, a function of neighboring pins, these parameters are intrinsically data-dependent. For purposes of specifying the device electrical loading on the Channel, the effective Li and Ci are defined as the worst-case values over all specified operating conditions.

Li is defined as the effective pin inductance based on the device pin assignment. Because the pad assignment places each RSL signal adjacent to an AC ground (a GND or VDD pin), the effective inductance must be defined based on this configuration. Therefore, Li assumes a loop with the RSL pin adjacent to an AC ground.

C<sub>I</sub> is defined as the effective pin capacitance based on the device pin assignment. It is the sum of the effective package pin capacitance and the IO pad capacitance.



Figure 39-1 Equivalent Load Circuit for RSL Pins

69

#### **RSL Pin Parasitics**

| Symbol          | Parameter and Conditions - RSL pins                                         |          | MIN. | MAX. | Unit |
|-----------------|-----------------------------------------------------------------------------|----------|------|------|------|
| Lı              | RSL effective input inductance                                              |          | -    | 4.0  | nH   |
| L <sub>12</sub> | Mutual inductance between any DQA or DQB RSL signals.                       |          | -    | 0.2  | nH   |
|                 | Mutual inductance between any ROW or COL RSL s                              | signals. | ı    | 0.6  | nΗ   |
| ΔLı             | Difference in L <sub>I</sub> value between any RSL pins of a single device. |          | -    | 1.8  | nH   |
| Cı              | RSL effective input capacitance Note                                        | 800 MHz  | 2.0  | 2.4  | pF   |
|                 |                                                                             | 711 MHz  | 2.0  | 2.4  |      |
|                 |                                                                             | 600 MHz  | 2.0  | 2.6  |      |
| C <sub>12</sub> | Mutual capacitance between any RSL signals.                                 |          | -    | 0.1  | pF   |
| ΔCı             | Difference in C <sub>I</sub> value between any RSL pins of a single device. |          | -    | 0.06 | pF   |
| Rı              | RSL effective input resistance                                              |          | 4    | 15   | Ω    |

Note This value is a combination of the device IO circuitry and package capacitances.

### **CMOS Pin Parasitics**

| Symbol              | Parameter and Conditions - CMOS pins              | MIN. | MAX. | Unit |
|---------------------|---------------------------------------------------|------|------|------|
| Li,cmos             | CMOS effective input inductance                   | -    | 8.0  | nH   |
| C <sub>I,CMOS</sub> | CMOS effective input capacitance (SCK,CMD) Note   | 1.7  | 2.1  | pF   |
| Ci,cmos,sio         | CMOS effective input capacitance (SIO1,SIO0) Note | -    | 7.0  | pF   |

Note This value is a combination of the device IO circuitry and package capacitances.



## 40. Glossary of Terms

| ACT             | Activate command from AV field.                                           | D              | Write data packet on DQ pins.                  |
|-----------------|---------------------------------------------------------------------------|----------------|------------------------------------------------|
| activate        | To access a roe and place in sense amp.                                   | DBL            | CNFGB register field – doubled-bank.           |
| activate        | To access a row and place in sense amp.                                   | DC             | Device address field in COLC packet.           |
| adjacent        | Two RDRAM banks which share sense amps                                    | device         | An RDRAM on a Channel.                         |
|                 | (also called doubled banks).                                              | DEVID          | Control register with device address that is   |
| ASYM            | CCA register field for RSL Vol. / Voh.                                    |                | matched against DR, DC, and DX fields.         |
| ATTN            | Power state – ready for ROW / COL packets.                                | DM             | Device match for ROW packet decode.            |
| ATTNR           | Power state – transmitting Q packets.                                     | Doubled-bank   | RDRAM with shared sense amp.                   |
| ATTNW           | Power state – receiving D packets.                                        | DQ             | DQA and DQB pins.                              |
| AV              | Opcode field in ROW packets.                                              | DQA            | Pins for data byte A.                          |
| bank            | A block of 2 <sup>RBIT</sup> •2 <sup>CBIT</sup> storage cells in the core | DQB            | Pins for data byte B.                          |
|                 | of the RDRAM.                                                             | DQS            | NAPX register field – PDN/NAP exit.            |
| ВС              | Bank address field in CLC packet.                                         | DR,DR4T,DR4F   | Device address field and packet framing fields |
| BBIT            | CNFGA register field - # bank address bits.                               |                | in ROW and ROWE packets.                       |
| broadcast       | An operation executed by all RDRAMs.                                      | dualoct        | 16 bytes – the smallest addressable datum.     |
| BR              | Bank address field in ROW packets.                                        | DX             | Device address field in COLX packet.           |
| bubble          | Idle cycle(s) on RDRAM pins needed                                        | field          | A collection of bits in a packet.              |
|                 | because of a resource constraint.                                         | INIT           | Control register with initialization fields.   |
| BYT             | CNFGB register field – 9 bits per byte.                                   | initialization | Configuring a Channel of RDRAMs so they        |
| BX              | Bank address field in COLX packet.                                        |                | are ready to respond to transactions.          |
| С               | Column address field in COLC packet.                                      | LSR            | CNFGA register field – low-power self-refresh. |
| CAL             | Calibrate (IoL) command in XOP field.                                     | М              | Mask opcode field (COLM/COLX packet).          |
| CBIT            | CNFGB register field - # column address bits.                             | MA             | Field in COLM packet for masking byte A.       |
| CCA             | Control register – current control A.                                     | MB             | Field in COLM packet for masking byte B.       |
| CCB             | Control register – current control B.                                     | MSK            | Mask command in M field.                       |
| CFM,CFMN        | Clock pins for receiving packets.                                         | MVER           | Control register – manufacturer ID.            |
| Channel         | ROW / COL / DQ pins and external wires.                                   | NAP            | Power state – needs SCK/CMD wakeup.            |
| CLRR            | Clear reset command from SOP field.                                       | NAPR           | Nap command in ROP field.                      |
| CMD             | CMOS pins for initialization / power control.                             | NAPRC          | Conditional nap command in ROP field.          |
| CNFGA           | Control register with configuration fields.                               | NAPXA          | NAPX register field – NAP exit delay A.        |
| CNFGB           | Control register with configuration fields.                               | NAPXB          | NAPX register field – NAP exit delay B.        |
| COL             | Pins for column-access control.                                           | NOCOP          | No-operation command in COP field.             |
| COLC            | Column operation packet on COL pins.                                      | NOROP          | No-operation command in ROP field.             |
| COLM            | Write mask packet on COL pins.                                            | NOXOP          | No-operation command in XOP field.             |
| column          | Rows in a bank or activated in sense amps                                 | NSR            | INIT register field – NAP self-refresh.        |
|                 | have 2 <sup>CBTI</sup> dualocts column storage.                           | packet         | A collection of bits carried on the Channel.   |
| Command         | A decoded bit-combination from a field.                                   | PDN            | Power state – needs SCK/CMD wakeup.            |
| COLX            | Extended operation packet on COL pins.                                    | PDNR           | Powerdown command in ROP field.                |
| controller      | A logic-device which drives the ROW / COL                                 | PDNXA          | Control register – PDN exit delay A.           |
|                 | / DQ wires for a Channel of RDRAMs.                                       | PDNXB          | Control register – PDN exit delay B.           |
| COP             | Column opcode field in COLC packet.                                       | pin efficiency | The fraction of non-idle cycles on a pin.      |
| core            | The banks and sense amps of an RDRAM.                                     | PRE            | PREC, PRER, PREX precharge commands.           |
| CTM, CTMN       | Clock pins for transmitting packets.                                      | PREC           | Precharge command in COP field.                |
| Current control | Periodic operations to update the proper IoL                              | precharge      | Prepares sense amp and bank for activate.      |
|                 | Value of RSL output drivers.                                              | PRER           | Precharge command in ROP field.                |

| PREX         | Prophergo command in VOR field                        | CETE        | Set fact clock command from SOD field                                |
|--------------|-------------------------------------------------------|-------------|----------------------------------------------------------------------|
|              | Precharge command in XOP field.                       | SETF        | Set fast clock command from SOP field.                               |
| PSX          | INIT register field – PDN/NAP exit.                   | SETR        | Set reset command from SOP field.                                    |
| PSR          | INIT register field – PDN self-refresh.               | SINT        | Serial interval packet for control register read/write transactions. |
| PVER         | CNFGB register field – protocol version.              | 0100 0104   |                                                                      |
| Q            | Read data packet on DQ pins.                          | SIO0,SIO1   | CMOS serial pins for control registers.                              |
| R            | Row address field of ROWA packet.                     | SOP         | Serial opcode field in SRQ.                                          |
| RBIT         | CNFGB register field - #row address bits.             | SRD         | Serial read opcode command from SOP.                                 |
| RD/RDA       | Read (/precharge) command in COP field.               | SRP         | INIT register field – Serial repeat bit.                             |
| read         | Operation of accessing sense amp data.                | SRQ         | Serial request packet for control register                           |
| receive      | Moving information from the Channel into the          |             | read/write transactions.                                             |
|              | RDRAM (a serial stream is demuxed).                   | STBY        | Power state – ready for ROW packets.                                 |
| REFA         | Refresh-activate command in ROP field.                | SVER        | Control register – stepping version.                                 |
| REFB         | Control register – next bank (self-refresh).          | SWR         | Serial write opcode command from SOP.                                |
| REFBIT       | CNFGA register field – ignore bank bits (for          | TCAS        | TCLSCAS register field – tcas core delay.                            |
|              | REFA and self-refresh).                               | TCLS        | TCLSCAS register field – tcls core delay.                            |
| REFP         | Refresh-precharge command in ROP field.               | TCLSCAS     | Control register – tcas and tcls delay.                              |
| REFR         | Control register – next row for REFA.                 | TCYCLE      | Control register – tcycle delay.                                     |
| refresh      | Periodic operations to restore storage cells.         | TDAT        | Control register – tDAC delay.                                       |
| retire       | The automatic operation that stores write             | TEST77      | Control register – for test purposes.                                |
|              | buffer into sense amp after WR command.               | TEST78      | Control register – for test purposes.                                |
| RLX          | RLXC, RLXR, RLXX relax commands.                      | TRDLY       | Control register – tRDLY delay.                                      |
| RLXC         | Relax command in COP field.                           | transaction | ROW, COL, DQ packets for memory access.                              |
| RLXR         | Relax command in ROP field.                           | transmit    | Moving information from the RDRAM onto                               |
| RLXX         | Relax command in XOP field.                           |             | the Channel (parallel word is muxed).                                |
| ROP          | Row-opcode field in ROWR packet.                      | WR/WRA      | Write (/precharge) command in COP field.                             |
| row          | 2 <sup>CBIT</sup> dualocts of cells (bank/sense amp). | write       | Operation of modifying sense amp data.                               |
| ROW          | Pins for row-access control                           | XOP         | Extended opcode field in COLX packet.                                |
| ROW          | ROWA or ROWR packets on ROW pins.                     |             |                                                                      |
| ROWA         | Activate packet on ROW pins.                          |             |                                                                      |
| ROWR         | Row operation packet on ROW pins.                     |             |                                                                      |
| RQ           | Alternate name for ROW/COL pins.                      |             |                                                                      |
| RSL          | Rambus Signal levels.                                 |             |                                                                      |
| SAM          | Sample (IOL) command in XOP field.                    |             |                                                                      |
| SA           | Serial address packet for control register            |             |                                                                      |
|              | transactions w/ SA address field.                     |             |                                                                      |
| SBC          | Serial broadcast field in SRQ.                        |             |                                                                      |
| SCK          | CMOS clock pin.                                       |             |                                                                      |
| SD           | Serial data packet for control register               |             |                                                                      |
|              | transactions w/ SD data field.                        |             |                                                                      |
| SDEV         | Serial device address in SRQ packet.                  |             |                                                                      |
| SDEVID       | INIT register field – Serial device ID.               |             |                                                                      |
| self-refresh | Refresh mode for PDN and NAP.                         |             |                                                                      |
| sense amp    | Fast storage that holds copy of bank's row.           |             |                                                                      |
|              |                                                       |             |                                                                      |

72 Data Sheet E0041N11

## 41. Package Drawings

[*µ*PD488448FF:FBGA]

## **62-PIN TAPE FBGA (11.26x13)**





NOTE

\* It applies to hatching part.

| ITEM | MILLIMETERS  |
|------|--------------|
| D    | 13.0±0.1     |
| E    | 11.26±0.1    |
| V    | 0.15         |
| W    | 0.2          |
| Α    | 0.96±0.10    |
| A1   | 0.40±0.05    |
| A4   | 0.3 MIN.     |
| eD   | 0.8          |
| eE   | 1.0          |
| b    | 0.50±0.05    |
| х    | 0.08         |
| у    | 0.1          |
| y1   | 0.2          |
| SD   | 1.2          |
| ZD1  | 2.465        |
| ZD2  | 1.735        |
| ZE   | 1.63         |
|      | P62FF-80-DQ1 |

## $[\mu PD488448FB:D^2BGA]$

## **62-PIN PLASTIC FBGA (11.26x13.00)**





| ITEM | MILLIMETERS |
|------|-------------|
| D    | 13.00       |
| E    | 11.26       |
| V    | 0.15        |
| W    | 0.20        |
| Α    | 0.77±0.10   |
| A1   | 0.40±0.05   |
| eD   | 0.80        |
| eE   | 1.00        |
| b    | 0.50±0.05   |
| x    | 0.08        |
| у    | 0.10        |
| у1   | 0.20        |
| SD   | 1.20        |
| ZD1  | 2.465       |
| ZD2  | 1.735       |
| ZE   | 1.63        |
|      | P62FB-80-DQ |

### 42. Recommended Soldering Conditions

Please consult our sales office for soldering conditions of the  $\mu$ PD488448.

#### **Type of Surface Mount Device**

 $\mu$ PD488448FF-DQ1 : 62-pin TAPE FBGA (Normal type)  $\mu$ PD488448FF-DQ2 : 62-pin TAPE FBGA (Mirrored type)

 $\mu$ PD488448FB-DQ1 : 62-pin PLASTIC FBGA (D $^2$ BGA) (Normal type)  $\mu$ PD488448FB-DQ2 : 62-pin PLASTIC FBGA (D $^2$ BGA) (Mirrored type)

[MEMO]



[MEMO]



[MEMO]



#### **NOTES FOR CMOS DEVICES -**

#### 1) PRECAUTION AGAINST ESD FOR SEMICONDUCTORS

Note:

Strong electric field, when exposed to a MOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop generation of static electricity as much as possible, and quickly dissipate it once, when it has occurred. Environmental control must be adequate. When it is dry, humidifier should be used. It is recommended to avoid using insulators that easily build static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work bench and floor should be grounded. The operator should be grounded using wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions need to be taken for PW boards with semiconductor devices on it.

### (2) HANDLING OF UNUSED INPUT PINS FOR CMOS

Note:

No connection for CMOS device inputs can be cause of malfunction. If no connection is provided to the input pins, it is possible that an internal input level may be generated due to noise, etc., hence causing malfunction. CMOS devices behave differently than Bipolar or NMOS devices. Input levels of CMOS devices must be fixed high or low by using a pull-up or pull-down circuitry. Each unused pin should be connected to VDD or GND with a resistor, if it is considered to have a possibility of being an output pin. All handling related to the unused pins must be judged device by device and related specifications governing the devices.

#### (3) STATUS BEFORE INITIALIZATION OF MOS DEVICES

Note:

Power-on does not necessarily define initial status of MOS device. Production process of MOS does not define the initial operation status of the device. Immediately after the power source is turned ON, the devices with reset function have not yet been initialized. Hence, power-on does not guarantee out-pin levels, I/O settings or contents of registers. Device is not initialized until the reset signal is received. Reset operation must be executed immediately after power-on for devices having reset function.

D<sup>2</sup>BGA is a trademark of NEC Corporation.

Rambus and RDRAM are registered trademarks of Rambus Inc.

Direct Rambus, Direct RDRAM and RIMM are trademarks of Rambus Inc.

- The information in this document is current as of August, 2000. The information is subject to change without notice. For actual design-in, refer to the latest publications of Elpida's data sheets or data books, etc., for the most up-to-date specifications of Elpida semiconductor products. Not all products and/or types are available in every country. Please check with an Elpida Memory, Inc. for availability and additional information.
- No part of this document may be copied or reproduced in any form or by any means without prior written consent of Elpida. Elpida assumes no responsibility for any errors that may appear in this document.
- Elpida does not assume any liability for infringement of patents, copyrights or other intellectual property rights of
  third parties by or arising from the use of Elpida semiconductor products listed in this document or any other
  liability arising from the use of such products. No license, express, implied or otherwise, is granted under any
  patents, copyrights or other intellectual property rights of Elpida or others.
- Descriptions of circuits, software and other related information in this document are provided for illustrative
  purposes in semiconductor product operation and application examples. The incorporation of these
  circuits, software and information in the design of customer's equipment shall be done under the full
  responsibility of customer. Elpida assumes no responsibility for any losses incurred by customers or third
  parties arising from the use of these circuits, software and information.
- While Elpida endeavours to enhance the quality, reliability and safety of Elpida semiconductor products, customers agree and acknowledge that the possibility of defects thereof cannot be eliminated entirely. To minimize risks of damage to property or injury (including death) to persons arising from defects in Elpida semiconductor products, customers must incorporate sufficient safety measures in their design, such as redundancy, fire-containment, and anti-failure features.
- Elpida semiconductor products are classified into the following three quality grades:
  "Standard", "Special" and "Specific". The "Specific" quality grade applies only to semiconductor products developed based on a customer-designated "quality assurance program" for a specific application. The recommended applications of a semiconductor product depend on its quality grade, as indicated below. Customers must check the quality grade of each semiconductor product before using it in a particular application.
  - "Standard": Computers, office equipment, communications equipment, test and measurement equipment, audio and visual equipment, home electronic appliances, machine tools, personal electronic equipment and industrial robots
  - "Special": Transportation equipment (automobiles, trains, ships, etc.), traffic control systems, anti-disaster systems, anti-crime systems, safety equipment and medical equipment (not specifically designed for life support)
  - "Specific": Aircraft, aerospace equipment, submersible repeaters, nuclear reactor control systems, life support systems and medical equipment for life support, etc.

The quality grade of Elpida semiconductor products is "Standard" unless otherwise expressly specified in Elpida's data sheets or data books, etc. If customers wish to use Elpida semiconductor products in applications not intended by Elpida, they must contact an Elpida Memory, Inc. in advance to determine Elpida's willingness to support a given application.

(Note)

- (1) "Elpida" as used in this statement means Elpida Memory, Inc. and also includes its majority-owned subsidiaries.
- (2) "Elpida semiconductor products" means any semiconductor product developed or manufactured by or for Elpida (as defined above).

M8E 00.4