# SSM-2220 AUDIO DUAL MATCHED PNP TRANSISTOR Precision Monolithics Inc. #### **FEATURES** | ٠ | very Low Voltage Noise | @ 100Hz, 1nV/√ Hz Max | |---|-----------------------------|-----------------------------------| | • | High Gain Bandwidth | 190MHz Typ | | • | Excellent Gain | @ I <sub>C</sub> = 1mA, 165 Typ | | • | Tight Gain Matching | 3% Max | | • | Outstanding Logarithmic Con | formance $r_{pe} = 0.3\Omega$ Typ | | • | Low Offset Voltage | 200uV Max | Low Cost #### **APPLICATIONS** - · Microphone Preamplifiers - · Tape-Head Preamplifiers - · Current Sources and Mirrors - · Low Noise Precision Instrumentation - · Voltage Controlled Amplifiers/Multipliers # **ORDERING INFORMATION** | PACI | PACKAGE | | | |------------------|--------------------------|-----------------------------------|--| | PLASTIC<br>8-PIN | SO<br>8-PIN <sup>†</sup> | OPERATING<br>TEMPERATURE<br>RANGE | | | SSM2220P | SSM2220S | XIND. | | <sup>\*</sup> XIND = -40°C to +85°C # **GENERAL DESCRIPTION** The SSM-2220 is a dual low noise matched PNP transistor which has been optimized for use in audio applications. The ultra-low input voltage noise of the SSM-2220 is typically only $0.7 nV k \sqrt{Hz}$ over the entire audio bandwidth of 20Hz to 20kHz. The low noise, high bandwidth (190MHz), and Offset Voltage of (200 $\mu$ V Max) make the SSM-2220 an ideal choice for demanding low noise preamplifier applications. The SSM-2220 also offers excellent matching of the current gain $(\Delta h_{FE})$ to about 0.5% which will help to reduce the high order amplifier harmonic distortion. In addition, to insure the long-term stability of the matching parameters, internal protection diodes across the base-emitter junction were used to clamp any reverse base-emitter junction potential. This prevents a base-emitter breakdown condition which can result in degradation of gain and matching performance due to excessive breakdown current. Another feature of the SSM-2220 is its very low bulk resistance of $0.3\Omega$ typically which assures accurate logarithmic conformance. The SSM-2220 is offered in 8-pin plastic, dual-in-line, and SO and its performance and characteristics are guaranteed over the extended industrial temperature range of -40°C to +85°C. ## PIN CONNECTIONS <sup>†</sup> For availability of SO package, contact your local sales office. | ABSOLUTE MAXIMUM RATINGS | | |---------------------------------------------|----------------| | Collector-Base Voltage (BV <sub>CBO</sub> ) | 36V | | Collector-Emitter Voltage (BV CEO) | 36V | | Collector-Collector Voltage (BVCC) | 36V | | Emitter-Emitter Voltage (BV <sub>EE</sub> ) | 36V | | Collector Current (I <sub>C</sub> ) | 20mA | | Emitter Current (I <sub>E</sub> ) | | | Operating Temperature Range | | | SSM-2220P | 40°C to +85°C | | SSM-2220S | 40°C to +85°C | | Operating Junction Temperature | 55°C to +150°C | | Lead Temperature (So | ge Temperature<br>Temperature (Soldering, 60 sec)<br>ion Temperature | | +300°C | |-----------------------|----------------------------------------------------------------------|-----------------|--------| | PACKAGE TYPE | ⊕ <sub>jA</sub> (Note 1) | e <sub>lc</sub> | UNITS | | 8-Pin Plastic DIP (P) | 103 | 43 | °C/W | | 8-Pin SO (S) | 158 | 43 | °C/W | #### NOTE: # ELECTRICAL CHARACTERISTICS at $T_A = +25$ °C, unless otherwise noted. | | | | | SSM-2220 | | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|----------------------------------------------------------------------------|-----|----------|------|--------| | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | | | | V <sub>CB</sub> = 0V, -36V | | | | | | | h | I <sub>C</sub> = 1mA | 80 | 165 | - | | | (Note 1) | h <sub>FE</sub> | I <sub>C</sub> = 100μA | 70 | 150 | - | | | | | $I_{C} = 10\mu A$ | 60 | 120 | - | | | Current Gain Matching<br>(Note 2) | Δh <sub>FE</sub> | I <sub>C</sub> = 100μA, V <sub>CB</sub> = 0V | - | 0.5 | 6 | % | | | | I <sub>C</sub> = 1mA, V <sub>CB</sub> = 0V | | | | | | Noise Voltage Density | | ( <sub>o</sub> = 10Hz | - | 0.8 | 2 | | | | e <sub>N</sub> | $f_O = 100Hz$ | - | 0.7 | 1 | nV/√Hz | | Current Gain (Note 1) Current Gain Matching (Note 2) Coise Voltage Density (Note 3) Offset Voltage Change vs. Collector Voltage Change vs. Collector Current Collector-Base Leakage Current Sulk Resistance Collector Saturation | | f <sub>O</sub> = 1kHz | - | 0.7 | 1 | | | | | $f_0 = 10kHz$ | - | 0.7 | 1 | | | Offset Voltage<br>(Note 4) | v <sub>os</sub> | $V_{CB} = 0V, I_{C} = 100\mu A$ | - | 40 | 200 | μV | | Offset Voltage Change vs. Collector Voltage | ΔV <sub>OS</sub> /ΔV <sub>CB</sub> | I <sub>C</sub> = 100μA<br>V <sub>CB1</sub> = 0V<br>V <sub>CB2</sub> = -36V | - | 11 | 200 | μV | | Offset Voltage Change vs. Coilector Current | ΔV <sub>OS</sub> /ΔI <sub>C</sub> | $V_{CB} = 0V$<br>$I_{C1} \approx 10\mu A, I_{C2} = 1mA$ | - | 12 | 75 | μV | | Offset Current | los | I <sub>C</sub> = 100μA, V <sub>CB</sub> = 0V | - | 6 | 45 | nA | | Collector-Base<br>Leakage Current | I <sub>CBO</sub> | $V_{CB} = -36V = V_{MAX}$ | - | 50 | 400 | pA | | Bulk Resistance | r <sub>BE</sub> | $V_{CB} = 0V$ ,<br>$10\mu A \le I_C \le 1mA$ | - | 0.3 | 0.75 | Ω | | Collector Saturation Voltage | V <sub>CE(SAT)</sub> | I <sub>C</sub> = 1mA, I <sub>B</sub> = 100μA | - | 0.026 | 0.1 | ٧ | #### NOTES: 1. Current gain is measured at collector-base voltages ( $V_{CB}$ ) swept from 0 to $V_{MAX}$ at indicated collector current. Typicals are measured at $V_{CB} \approx 0V$ . 2. Current gain matching ( $\Delta h_{FE}$ ) is defined as: $$\Delta h_{FE} = \frac{100(\Delta i_B) h_{FE} (MiN)}{10}$$ 3. Sample tested. Noise tested and specified as equivalent input voltage for each transistor. 4. Offset voltage is defined as: Vos = VBE1 - VBE2 where $V_{OS}$ is the differential voltage for $I_{C2} = I_{C2} : V_{OS} = V_{BE1} - V_{BE2} = \frac{KT}{q}$ In $\left(\frac{|C_1|}{|C_2|}\right)$ Θ<sub>A</sub> is specified for worst case mounting conditions, i.e., Θ<sub>A</sub> is specified for dévice in socket for P-DIP package; Θ<sub>A</sub> is specified for dévice soldered to printed circuit board for SO packages. # **ELECTRICAL CHARACTERISTICS** at $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +85^{\circ}\text{C}$ , unless otherwise noted. | <del></del> - | | | SSM-2220 | | | | |----------------------------------|-------------------|----------------------------------------------|----------------|-----|-----|-------| | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | | | | V <sub>CB</sub> = 0V, -36V | | | | | | | | I <sub>C</sub> ≠ 1mA | 60 | 120 | _ | | | Current Gain | h <sub>FE</sub> | I <sub>C</sub> = 100μΑ | 50 | 105 | _ | | | | FE. | i <sub>C</sub> = 10μA | 40 | 90 | - | | | Offset Voltage | Vos | I <sub>C</sub> = 100μA, V <sub>CB</sub> = 0V | | 30 | 265 | μV | | Offset Voltage Drift<br>(Note 1) | TCV <sub>os</sub> | I <sub>C</sub> = 100μA, V <sub>CB</sub> = 0V | - | 0.3 | 1.0 | μV/°C | | Offset Current | los | I <sub>C</sub> = 100μA, V <sub>CB</sub> = 0V | <del>-</del> , | 10 | 200 | nA | | Breakdown Voltage | BV <sub>CEO</sub> | | 36 | - | = | ٧ | NOTE: ## TYPICAL PERFORMANCE CHARACTERISTICS <sup>1.</sup> Guaranteed by $V_{OS}$ test (TCV $_{OS}$ = $V_{OS}$ /T for $V_{OS}$ << $V_{BE}$ ) where T = 298°K for $T_A$ = 25°C. # PMI) ## TYPICAL PERFORMANCE CHARACTERISTICS Continued FIGURE 1a: Super Low Noise Amplifier ## **APPLICATIONS INFORMATION** #### SUPER LOW NOISE AMPLIFIER The circuit in Figure 1 a is a super low noise amplifier with equivalent input voltage noise of $0.32 \text{nV}/\sqrt{\text{Hz}}$ . By paralleling SSM-2220 matched pairs, a further reduction of amplifier noise is attained by a reduction of the base spreading resistance by a factor of 3, and consequently the noise by $\sqrt{3}$ . Additionally, the shot noise contribution is reduced by maintaining a high collector current (2mA/device) which reduces the dynamic emitter resistance and decreases voltage noise. The voltage noise is inversely proportional to the square root of the stage current, and current noise increases proportionally to the square root of the stage current. Accordingly, this amplifier capitalizes on voltage noise reduction techniques at the expense of increasing the current noise. However, high current noise is not usually important when dealing with low impedance sources. This amplifier exhibits excellent full power AC performance, 0.08% THD into a $600\Omega$ load, making it suitable for exacting audio applications (see Figure 1b). FIGURE 1b: Super Low Noise Amplifier – Total Harmonic Distortion FIGURE 2: Super Low Noise Amplifier ## LOW NOISE MICROPHONE PREAMPLIFIER Figure 2 shows a microphone preamplifier that consists of a SSM-2220 and a low noise op amp. The input stage operates at a relatively high quiescent current of 2mA per side, which reduces the SSM-2220 transistor's voltage noise. The 1/f corner is less than 1Hz. Total harmonic distortion is under 0.005% for a $10\mathrm{V}_{\mathrm{P-P}}$ signal from 20Hz to 20kHz. The preamp gain is 100, but can be modified by varying $\mathrm{R_5}$ or $\mathrm{R_6}$ ( $\mathrm{V_{OUT}/V_{IN}}=\mathrm{R_5/R_6}+1$ ). A total input stage emitter current of 4mA is provided by $\mathbf{Q}_2$ . The constant current in $\mathbf{Q}_2$ is set by using the forward voltage of a GaAsP LED as a reference. The difference between this voltage and the $\mathbf{V}_{BE}$ of a silicon transistor is predictable and constant (to a few percent) over a wide temperature range. The voltage difference, approximately 1V, is dropped across the 250 $\Omega$ resistor which produces a temperature stabilized emitter current. FIGURE 3: SSM-2220 Voltage Noise Measurement Circuit #### **SSM-2220 NOISE MEASUREMENT** All resistive components (Johnson noise, $e_n^2 = 4kTBR$ , or $e_n = 0.13 \sqrt{R} \text{ nV}/\sqrt{\text{Hz}}$ , where R is in $k\Omega$ ) and semiconductor junctions (Shot noise, caused by current flowing through a junction, produces voltage noise in series impedances such as transistor-collector load resistors, $I_n = 0.556 \sqrt{I} \text{ pA}/\sqrt{\text{Hz}}$ where I is in $\mu\text{A}$ ) contribute to the system input noise. Figure 3 illustrates a technique for measuring the equivalent input noise voltage of the SSM-2220. 1mA of stage current is used to bias each side of the differential pair. The $5k\Omega$ collector resistors noise contribution is insignificant compared to the voltage noise of the SSM-2220. Since noise in the signal path is referred back to the input, this voltage noise is attenuated by the gain of the circuit. Consequently, the noise contribution of the collector load resistors is only $0.048nV/\sqrt{Hz}$ . This is considerably less than the typical $0.8nV/\sqrt{Hz}$ input noise voltage of the SSM-2220 transistor. The noise contribution of the OP-27 gain stages is also negligible due to the gain in the signal path. The op amp stages amplify the input referred noise of the transistors to increase the signal strength to allow the noise spectral density ( $e_{in} \times 10000$ ) to be measured with a spectrum analyzer. And, since we assume equal noise contributions from each transistor in the SSM-2220, the output is divided by $\sqrt{2}$ to determine a single transistor's input noise. Air currents cause small temperature changes that can appear as low frequency noise. To eliminate this noise source, the measurement circuit must be thermally isolated. Effects of extraneous noise sources must also be eliminated by totally shielding the circuit. FIGURE 4: Cascode Current Source #### **CURRENT SOURCES** A fundamental requirement for accurate current mirrors and active load stages is matched transistor components. Due to the excellent $V_{BE}$ matching (the voltage difference between $V_{BE}$ 's required to equalize collector current) and gain matching, the SSM-2220 can be used to implement a variety of standard current mirrors that can source current into a load such as an amplifier stage. The advantages of current loads in amplifiers versus resistors is an increase of voltage gain due to higher impedances, larger signal range, and in many applications, a wider signal bandwidth. Figure 4 illustrates a cascode current mirror consisting of two SSM-2220 transistor pairs. The cascode current source has a common base transistor in series with the output which causes an increase in output impedance of the current source since V<sub>CE</sub> stays relatively constant. High frequency characteristics are improved due to a reduction of Miller capacitance. The small-signal output impedance can be determined by consulting "h<sub>oe</sub> vs. Collector Current" typical graph. Typical output impedance levels approach the performance of a perfect current source. Considering a typical collector current of 100µA, we have: $$ro_{\Omega 3} = \frac{1}{1.0 \mu MHOS} = 1 M\Omega$$ . $\Omega_2$ and $\Omega_3$ are in series and operate at the same current level, so the total output impedance is: $$R_{\Omega} = h_{FF} ro_{\Omega 3} \approx (160)(1M\Omega) = 160M\Omega.$$ #### **CURRENT MATCHING** The objective of current source or mirror design is generation of currents that are either matched or must maintain a constant ratio. However, mismatch of base-emitter voltages cause output current errors. Consider the example of Figure 5. If the resistors and transistors are equal and the collector voltages are the same, the collector currents will match precisely. Investigating the current-matching errors resulting from a non-zero $V_{\rm OS}$ , we define $\Delta I_{\rm C}$ as the current error between the two transistors. Graph 5 describes the relationship of current matching errors versus offset voltage for a specified average current $I_{\rm C}$ . Note that since the relative error between the currents is exponentially proportional to the offset voltage, tight matching is required to design high accuracy current sources. For example, if the offset voltage is 5mV at 100 $\mu$ A collector current, the current matching error would be 20%. Additionally, temperature effects such as offset drift (3 $\mu$ V/°C per mV of V<sub>OS</sub>) will degrade performance if Q<sub>1</sub> and Q<sub>2</sub> are not well matched. FIGURE 5a: Current Matching Circuit FIGURE 5b: Current Matching Accuracy % vs. Offset Voltage