# **CAT22C10** # 256-Bit Nonvolatile CMOS Static RAM # **FEATURES** - Single 5V Supply - Fast RAM Access Times: - -200ns - -300ns - Infinite E<sup>2</sup>PROM to RAM Recall - **CMOS and TTL Compatible I/O** - Power Up/Down Protection - Low CMOS Power Consumption: - -Active: 40mA Max. - -Standby: 30 µA Max. - **JEDEC Standard Pinouts:** - -18-pin DIP - -16-pin SOIC - 10,000 Program/Erase Cycles (E<sup>2</sup>PROM) - 10 Year Data Retention - Commercial and Industrial Temperature Ranges ## **DESCRIPTION** The CAT22C10 NVRAM is a 256-bit nonvolatile memory organized as 64 words x 4 bits. The high speed Static RAM array is bit for bit backed up by a nonvolatile E<sup>2</sup>PROM array which allows for easy transfer of data from RAM array to E<sup>2</sup>PROM (STORE) and from E<sup>2</sup>PROM to RAM (RECALL). STORE operations are completed in 10ms max. and RECALL operations typically within 1.5μs. The CAT22C10 features unlimited RAM write operations either through external RAM writes or internal recalls from $E^2PROM$ . Internal false store protection circuitry prohibits STORE operations when $V_{CC}$ is less than 3.0V. The CAT22C10 is manufactured using Catalyst's advanced CMOS floating gate technology. It is designed to endure 10,000 program/erase cycles (E<sup>2</sup>PROM) and has a data retention of 10 years. The device is available in JEDEC approved 18-pin plastic DIP and 16-pin SOIC packages. # PIN CONFIGURATION DIP Package (P) | NC 1 | | | • | • • | | | • | ` . | |--------|----|-----------------------|----------------------------------|------------------------------|-------------------------------------------------------------|-----------------------|----------------------------|------------------------------------------------------| | | A4 | 3<br>4<br>5<br>6<br>7 | 17<br>16<br>15<br>14<br>13<br>12 | NC A5 1/O3 1/O2 1/O1 1/O0 WE | A3 CA A2 CA A1 CA A0 CA | 3<br>4<br>5<br>6<br>7 | 15<br>14<br>13<br>12<br>11 | 7 A5<br>7 1/04<br>7 1/03<br>7 1/02<br>7 1/01<br>7 WE | SOIC Package (J) ### PIN FUNCTIONS | Pin Name | Function | |------------------------------------|--------------| | A <sub>0</sub> -A <sub>5</sub> | Address | | I/O <sub>0</sub> -I/O <sub>3</sub> | Data In/Out | | WE | Write Enable | | <del>cs</del> | Chip Select | | RECALL | Recall | | STORE | Store | | Vcc | +5V | | V <sub>SS</sub> | Ground | | NC | No Connect | # **BLOCK DIAGRAM** 5153 FHD F02 # MODE SELECTION(1)(2)(3) | | | l: | nput | | | |---------------------------|----|----|--------|-------|----------------------| | Mode | CS | WE | RECALL | STORE | 1/0 | | Standby | Н | Х | Н | н | Output High-Z | | RAM Read | L | н | Н | н | Output Data | | RAM Write | L | L | Н | Н | Input Data | | (E <sup>2</sup> PROM→RAM) | Х | Н | L | Н | Output High-Z RECALL | | (E <sup>2</sup> PROM→RAM) | Н | × | L | Н | Output High-Z RECALL | | (RAM→E <sup>2</sup> PROM) | Х | Н | Н | L | Output High-Z STORE | | (RAM→E <sup>2</sup> PROM) | Н | Х | Н | L. | Output High-Z STORE | # POWER-UP TIMING(4) | S | Symbol | Parameter | Min. | Max. | Units | |---|--------|---------------------------|------|-------|-------| | 1 | VCCSR | V <sub>CC</sub> Slew Rate | 0.5 | 0.005 | V/ms | ### Note: 6 (1) <u>RECALL</u> signal has priority over <u>STORE</u> signal when both are applied at the same time. (2) <u>STORE</u> is inhibited when <u>RECALL</u> is active. (3) The store operation is inhibited when V<sub>CC</sub> is below = 3.0V. (4) This parameter is tested initially and after a design or process change that affects the parameter. # **ABSOLUTE MAXIMUM RATINGS\*** | Temperature Under Bias –55°C to +125°C | |----------------------------------------------------------------------------| | Storage Temperature65°C to +150°C | | Voltage on Any Pin with Respect to Ground <sup>(2)</sup> 2.0 to +VCC +2.0V | | $V_{\text{CC}}$ with Respect to Ground2.0V to +7.0V | | Package Power Dissipation<br>Capability (Ta = 25°C)1.0W | | Lead Soldering Temperature (10 secs)300°C | | Output Short Circuit Current(3) 100 mA | # \*COMMENT Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions outside of those listed in the operational sections of this specification is not implied. Exposure to any absolute maximum rating for extended periods may affect device performance and reliability. # RELIABILITY CHARACTERISTICS | Symbol | Parameter | Min. | Max. | Units | Reference Test Method | |--------------------------------|--------------------|--------|------|-------------|-------------------------------| | N <sub>END</sub> (1) | Endurance | 10,000 | | Cycles/Byte | MIL-STD-883, Test Method 1033 | | T <sub>DR</sub> <sup>(1)</sup> | Data Retention | 10 | | Years | MIL-STD-883, Test Method 1008 | | V <sub>ZAP</sub> (1) | ESD Susceptibility | 2000 | | Volts | MIL-STD-883, Test Method 3015 | | I <sub>LTH</sub> (1)(4) | Latch-Up | 100 | | mA | JEDEC Standard 17 | ### D.C. OPERATING CHARACTERISTICS $V_{CC} = +5V \pm 10\%$ , unless otherwise specified. | | | | Limits | | | | |-----------------|------------------------------------|------|--------|------|------|-------------------------------------------------------------| | Symbol | Parameter | Min. | Тур. | Max. | Unit | Conditions | | Icc | Current Consumption<br>(Operating) | | | 40 | mA | All Inputs = 5.5V<br>T <sub>A</sub> = 0°C<br>All I/O's Open | | I <sub>SB</sub> | Current Consumption<br>(Standby) | | | 30 | μА | CS = V <sub>CC</sub><br>All I/O's Open | | lu | Input Current | | | 10 | μА | $0 \le V_{IN} \le 5.5V$ | | ILO | Output Leakage Current | | | 10 | μА | 0 ≤ V <sub>OUT</sub> ≤ 5.5V | | ViH | High Level Input Voltage | 2 | | Vcc | V | | | VIL | Low Level Input Voltage | 0 | | 0.8 | V | | | Voh | High Level Output Voltage | 2.4 | | | V | I <sub>OH</sub> = -2mA | | VoL | Low Level Output Voltage | | | 0.4 | V | I <sub>OL</sub> = 4.2mA | | V <sub>DH</sub> | RAM Data Holding Voltage | 1.5 | | 5.5 | ٧ | Vcc | # CAPACITANCE $T_A = 25^{\circ}C$ , f = 1.0 MHz, $V_{CC} = 5V$ | Symbol | Parameter | Max. | Unit | Conditions | |--------------------------------|--------------------------|------|------|-----------------------| | C <sub>I/O</sub> (1) | Input/Output Capacitance | 10 | pF | V <sub>I/O</sub> = 0V | | C <sub>IN</sub> <sup>(1)</sup> | Input Capacitance | 6 | pF | V <sub>IN</sub> = 0V | ### Note: - (1) This parameter is tested initially and after a design or process change that affects the parameter. - (2) The minimum DC input voltage is -0.5V. During transitions, inputs may undershoot to -2.0V for periods of less than 20 ns. Maximum DC voltage on output pins is V<sub>CC</sub> +0.5V, which may overshoot to V<sub>CC</sub> +2.0V for periods of less than 20 ns. - (3) Output shorted for no more than one second. No more than one output shorted at a time. - (4) Latch-up protection is provided for stresses up to 100 mA on address and data pins from -1V to V<sub>CC</sub> +1V. # A.C. CHARACTERISTICS, Write Cycle $V_{CC} = +5V \pm 10\%$ , unless otherwise specified. | | | 22C10-20 | | 22C10-30 | | | | |--------------------|----------------------|----------|------|----------|------|------|------------------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Unit | Conditions | | twc | Write Cycle Time | 200 | | 300 | | ns | | | tcw | CS Write Pulse Width | 150 | | 150 | | ns | | | tas | Address Setup Time | 50 | | 50 | | ns | $C_L = 100pF$ | | twe | Write Pulse Width | 150 | | 150 | | ns | +1TTL gate | | twn | Write Recovery Time | 25 | | 25 | | ns | $V_{OH} = 2.2V$ | | t <sub>DW</sub> | Data Valid Time | 100 | | 100 | | ns | $V_{OL} = 0.65V$ | | tрн | Data Hold Time | 0 | | 0 | | ns | $V_{IH} = 2.2V$ | | twz <sup>(1)</sup> | Output Disable Time | | 100 | | 100 | ns | $V_{IL} = 0.65V$ | | tow | Output Enable Time | 0 | | 0 | | ns | | A.C. CHARACTERISTICS, Read Cycle V<sub>CC</sub> = +5V ±10%, unless otherwise specified. | ĺ | | 22C10-20 | | 22C10-30 | | | | |---------------------|-----------------------|----------|------|----------|------|------|------------------------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Unit | Conditions | | t <sub>RC</sub> | Read Cycle Time | 200 | | 300 | | ns | C <sub>L</sub> = 100pF | | taa | Address Access Time | | 200 | | 300 | ns | +1TTL gate | | tco | CS Access Time | | 200 | | 300 | ns | $V_{OH} = 2.2V$ | | tон | Output Data Hold Time | 0 | | 0 | _ | ns | $V_{OL} = 0.65V$ | | tLZ <sup>(1)</sup> | CS Enable Time | 0 | | 0 | | ns | $V_{IH} = 2.2V$ | | t <sub>HZ</sub> (1) | CS Disable Time | | 100 | | 100 | ns | $V_{1L} = 0.65V$ | <sup>(1)</sup> This parameter is tested initially and after a design or process change that affects the parameter. # A.C. CHARACTERISTICS, Store Cycle $V_{CC}$ = +5V ±10%, unless otherwise specified. | | | Limits | | | | |---------------------|--------------------|--------|------|-------|------------------------------------| | Symbol | Parameter | Min. | Max. | Units | Conditions | | tsrc | Store Time | | 10 | ms | | | tstp | Store Pulse Width | 200 | | ns | C <sub>L</sub> = 100pF + 1TTL gate | | tstz <sup>(1)</sup> | Store Disable Time | | 100 | ns | $V_{OH} = 2.2V, V_{OL} = 0.65V$ | | tost <sup>(1)</sup> | Store Enable Time | 0 | | ns | $V_{IH} = 2.2V, V_{IL} = 0.65V$ | # A.C. CHARACTERISTICS, Recall Cycle $V_{CC}$ = +5V ±10%, unless otherwise specified. | | | Lim | nits | | | | |------------------|-------------------------|------|------|-------|------------------------------------|--| | Symbol | Parameter | Min. | Max. | Units | Conditions | | | tRCC | Recall Cycle Time | 1.4 | | μs | | | | tRCP | Recall Pulse Width | 300 | | ns | C <sub>L</sub> = 100pF + 1TTL gate | | | t <sub>RCZ</sub> | Recall Disable Time | | 100 | ns | $V_{OH} = 2.2V, V_{OL} = 0.65V$ | | | torc | Recall Enable Time | 0 | | ns | $V_{IH} = 2.2V, V_{IL} = 0.65V$ | | | tarc | Recall Data Access Time | | 1.1 | μs | | | ### Note <sup>(1)</sup> This parameter is tested initially and after a design or process change that affects the parameter. # **DEVICE OPERATION** The configuration of the CAT22C10 allows a common address bus to be directly connected to the address inputs. Additionally, the Input/Output (I/O) pins can be directly connected to a common I/O bus if the bus has less than 1 TTL load and 100pF capacitance. If not, the I/O path should be buffered. When the chip select $(\overline{CS})$ pin goes low, the device is activated. When $\overline{CS}$ is forced high, the device goes into the standby mode and consumes very little current. With the nonvolatile functions inhibited, the device operates like a Static RAM. The Write Enable $(\overline{WE})$ pin selects a write operation when $\overline{WE}$ is low and a read operation when $\overline{WE}$ is high. In either of these modes, an array byte (4 bits) can be addressed uniquely by using the address lines $(A_0-A_5)$ , and that byte will be read or written to through the Input/Output pins $(I/O_0-I/O_3)$ . The nonvolatile functions are inhibited by holding the STORE input and the RECALL input high. When the RECALL input is taken low, it initiates a recall operation which transfers the contents of the entire E<sup>2</sup>PROM array into the Static RAM. When the STORE input is taken low, it initiates a store operation which transfers the entire Static RAM array contents into the E<sup>2</sup>PROM array. ### Standby Mode The chip select $(\overline{CS})$ input controls all of the functions of the CAT22C10. When a high level is supplied to the $\overline{CS}$ pin, the device goes into the standby mode where the outputs are put into a high impendance state and the power consumption is drastically reduced. With IsB less than $100\mu A$ in standby mode, the designer has the flexibility to use this part in battery operated systems. ### Read When the chip is enabled $(\overline{CS} = low)$ , the nonvolatile functions are inhibited $(\overline{STORE} = high)$ and $\overline{RECALL} = high)$ . With the Write Enable $(\overline{WE})$ pin held high, the data in the Static RAM array may be accessed by selecting an address with input pins $A_0-A_5$ . This will occur when the outputs are connected to a bus which is loaded by no more than 100pF and 1 TTL gate. If the loading is greater than this, some additional buffering circuitry is recommended. Figure 1. Read Cycle Timing 5153 FHD F06 ## Write With the chip enabled and the nonvolatile functions inhibited, the Write Enable (WE) pin will select the write mode when driven to a low level. In this mode, the address must be supplied for the byte being written. After the set-up time (tas), the input data must be supplied to pins I/O<sub>0</sub>-I/O<sub>3</sub>. When these conditions, in- cluding the write pulse width time ( $t_{WP}$ ) are met, the data will be written to the specified location in the Static RAM. A write function $\underline{may}$ also be initiated from the standby mode by driving $\overline{WE}$ low, inhibiting the nonvolatile functions, supplying valid addresses, and then taking $\overline{CS}$ low and supplying input data. Figure 2. Write Cycle Timing 5153 FHD F04 Figure 3. Early Write Cycle Timing 5153 FHD F05 At anytime, except during a store operation, taking the RECALL pin low will initiate a recall operation. This is independent of the state of CS, WE, or A<sub>0</sub>—A<sub>5</sub>. After the RECALL pin has been held low for the duration of the Recall Pulse Width (t<sub>RCP</sub>), the recall will continue independent of any other inputs. During the recall, the entire contents of the E<sup>2</sup>PROM array is transferred to the Static RAM array. The first byte of data may be externally accessed after the recalled data access time from end of recall (t<sub>ARC</sub>) is met. After this, any other byte may be accessed by using the normal read mode. If the RECALL pin is held low for the entire Recall Cycle time (t<sub>RCC</sub>), the contents of the Static RAM may be immediately accessed by using the normal read mode. A recall operation can be performed an unlimited number of times without affecting the integrity of the data. The outputs I/O<sub>0</sub>–I/O<sub>3</sub> will go into the high impedance state as long as the RECALL signal is held low. ### Store At any time, except during a recall operation, taking the STORE pin low will initiate a store operation. This takes place independent of the state of $\overline{CS}$ , $\overline{WE}$ or $A_0-A_5$ . The STORE pin must be held low for the duration of the Store Pulse Width ( $t_{STP}$ ) to ensure that a store operation is initiated. Once initiated, the STORE pin becomes a "Don't Care", and the store operation will complete its transfer of the entire contents of the Static RAM array into the E²PROM array within the Store Cycle time ( $t_{STC}$ ). If a store operation is initiated during a write cycle, the contents of the addressed Static RAM byte and its corresponding byte in the E²PROM array will be unknown. During the store operation, the outputs are in a high impedance state. A minimum of 10,000 store operations can be performed reliably and the data written into the E<sup>2</sup>PROM array has a minimum data retention time of 10 years. # DATA PROTECTION DURING POWER-UP AND POWER-DOWN The CAT22C10 has on-chip circuitry which will prevent a store operation from occurring when V<sub>CC</sub> falls below 3.0V typ. This function eliminates the potential hazard of spurious signals initiating a store operation when the system power is below 3.0V typ. Figure 4. Recall Cycle Timing Figure 5. Store Cycle Timing 5153 FHD F07 # C # **ORDERING INFORMATION** 22C10 F08 Notes: (1) The device used in the above example is a 22C10JI-20TE7 (SOIC, Industrial Temperature, 200ns Access Time, Tape & Reel)