# Military 64K x 16 CMOS EPROM #### **KEY FEATURES** - Ultra-High Performance - -- 120 ns Access Time - DESC SMD No. 5962-86805 - EPI Processing - --- Latch-Up Immunity to 200 mA - ESD Protection Exceeds 2000 Volts - JEDEC Standard Pin Configuration - 40 Pin CERDIP Package - 44 Pin Leadless Chip Carrier (CLLCC) - 44 Pin Leaded Chip Carrier (CLDCC) ### GENERAL DESCRIPTION The WS27C210L is a performance oriented 1 Meg UV Erasable Electrically Programmable Read Only Memory organized as 64K words x 16 bits/word. It is manufactured using an advanced CMOS technology which enables it to operate at speeds up to 120 nsecs. The memory was designed utilizing WSI's patented self-aligned split gate EPROM cell, resulting in a low power device with a very cost effective die size. The WS27C210L 1 Meg EPROM provides extensive 16 bit wide code store capacity for DSP, microprocessor, and microcontroller-based systems. Its 120 nsec access time over the full Military temperature range provides the potential of no-wait state operation. And where this parameter is important, the WS27C210L provides the user with a very fast 35 nsec $T_{OF}$ output enable time. The WS27C210L is offered in a 40 pin 600 mil CERDIP, and both a Leaded and Leadless 44 pad Ceramic Chip Carrier (CLDCC and CLLCC respectively) for surface mount applications. All packages incorporate the standard JEDEC X16 EPROM pinout. #### PIN CONFIGURATION #### PRODUCT SELECTION GUIDE | PARAMETER | WS27C210L-12 | WS27C210L-15 | WS27C210L-20 | |---------------------------|--------------|--------------|--------------| | Address Access Time (Max) | 120 ns | 150 ns | 200 ns | | Chip Select Time (Max) | 120 ns | 150 ns | 200 ns | | Output Enable Time (Max) | 35 ns | 40 ns | 40 ns | ## ABSOLUTE MAXIMUM RATINGS\* | Storage Temperature | 65° to + 150°C | |----------------------------------------|----------------| | Voltage on any Pin with | | | Respect to Ground | 0.6V to +7V | | V <sub>PP</sub> with Respect to Ground | 0.6V to + 14V | | V <sub>CC</sub> Supply Voltage with | | | Respect to Ground | 0.6V to +7V | | ESD Protection | >2000V | ### \*NOTICE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect device reliability. ## OPERATING RANGE | RANGE | TEMPERATURE | v <sub>cc</sub> | |----------|-----------------|-----------------| | Military | -55°C to +125°C | +5V ± 10% | # DC READ CHARACTERISTICS Over Operating Range. (See Above) | SYMBOL | PARAMETER | TEST COND | MIN | MAX | UNITS | | |------------------|----------------------------------------|--------------------------------------------------|--------------------------|---------------------|-------|----| | V <sub>IL</sub> | Input Low Voltage | | | -0.5 | 0.8 | ٧ | | V <sub>IH</sub> | Input High Voltage | | 2.0 | V <sub>CC</sub> + 1 | ٧ | | | V <sub>OL</sub> | Output Low Voltage | I <sub>OL</sub> = 2.1 mA | I <sub>OL</sub> = 2.1 mA | | | ٧ | | V <sub>OH</sub> | Output High Voltage | I <sub>OH</sub> = -400 μA | 3.5 | | ٧ | | | I <sub>SB1</sub> | V <sub>CC</sub> Standby Current (CMOS) | $\overline{CE} = V_{CC} \pm 0.3 \text{ V (Not)}$ | | 100 | μA | | | I <sub>SB2</sub> | V <sub>CC</sub> Standby Current | CE = V <sub>IH</sub> | | 1 | mA | | | 1 | V <sub>CC</sub> Active Current (TTL) | CE = OE = V <sub>IL</sub> | F = 5 MHz | | 60 | mA | | Icc | V <sub>CC</sub> Active Outlett (1 TL) | (Note 1) | F = 8 MHz | | 70 | mA | | I <sub>PP</sub> | V <sub>PP</sub> Supply Current | $V_{PP} = V_{CC}$ | | | 100 | μA | | $V_{PP}$ | V <sub>PP</sub> Read Voltage | | V <sub>CC</sub> -0.4 | V <sub>cc</sub> | ٧ | | | I <sub>Li</sub> | Input Leakage Current | V <sub>IN</sub> = 5.5 V or Gnd | | -10 | 10 | μA | | I <sub>LO</sub> | Output Leakage Current | $V_{OUT} = 5.5 \text{ V or Gnd}$ | | -10 | 10 | μA | NOTES: 1. The supply current is the sum of $I_{CC}$ and $I_{PP}$ . The maximum current value is with Outputs $O_0$ to $O_7$ unloaded. 2. CMOS inputs: $V_{IL}$ = GND $\pm$ 0.3V, $V_{IP}$ = $V_{CC}$ $\pm$ 0.3 V. # AC READ CHARACTERISTICS Over Operating Range (See Above) | SYMBOL | PARAMETER | WS27C | WS27C210L-12 | | WS27C210L-15 | | WS27C210L-20 | | |------------------|-------------------------------------------------------------------------------|-------|--------------|-----|--------------|-----|--------------|-------| | STIVIBOL | PARAMETER | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | | t <sub>ACC</sub> | Address to Output Delay | | 120 | | 150 | | 200 | | | t <sub>CE</sub> | CE to Output Delay | | 120 | | 150 | | 200 | | | t <sub>OE</sub> | OE to Output Delay | | 35 | | 40 | | 40 | | | t <sub>DF</sub> | Output Disable to Output Float (Note 3) | | 35 | | 40 | - | 40 | ns | | tон | Output Hold From Addresses,<br>CE or OE, Whichever Occurred<br>First (Note 3) | 0 | | 0 | | 0 | | | NOTE: 3. This parameter is only sampled and is not 100% tested. Output Float is defined as the point where data is no longer driven - see timing #### AC READ TIMING DIAGRAM **NOTE**: 4. $\overline{OE}$ may be delayed up to $t_{CE} - t_{OE}$ after the falling edge of $\overline{CE}$ without impact on $t_{CE}$ . # CAPACITANCE(5) T<sub>A</sub> = 25°C, f = 1 MHz | SYMBOL | PARAMETER | CONDITIONS | TYP(6) | MAX | UNITS | |------------------|-----------------------------|-----------------------|--------|-----|-------| | C <sub>IN</sub> | Input Capacitance | V <sub>IN</sub> = 0V | 4 | 6 | pF | | C <sub>OUT</sub> | Output Capacitance | V <sub>OUT</sub> = 0V | 8 | 12 | pF | | C <sub>VPP</sub> | V <sub>PP</sub> Capacitance | V <sub>PP</sub> = 0 V | 18 | 25 | pF | NOTES: 5. This parameter is only sampled and is not 100% tested. 6. Typical values are for T<sub>A</sub> = 25°C and nominal supply voltages # TEST LOAD (High Impedance Test Systems) # A.C. TESTING INPUT/OUTPUT WAVEFORM NOTE: 7. Provide adequate decoupling capacitance as close as possible to this device to achieve the published A.C. and D.C. parameters. A 0.1 microfarad capacitor in parallel with a 0.01 microfarad capacitor connected between V<sub>CC</sub> and ground is recommended. Inadequate decoupling may result in access time degradation or other transient performance failures. ## PROGRAMMING INFORMATION **DC CHARACTERISTICS** ( $T_A = 25 \pm 5$ °C, $V_{CC} = 6.25 \pm 0.25$ V, $V_{PP} = 12.75 \pm 0.25$ V. See Notes 8, 9 and 10) | SYMBOLS | PARAMETER | MIN | MAX | UNITS | |-----------------|-------------------------------------------------------------------------------------------|------|-----------------------|-------| | ILI | Input Leakage Current (V <sub>IN</sub> = V <sub>CC</sub> or Gnd) | -10 | 10 | μA | | <b>I</b> PP | V <sub>PP</sub> Supply Current During<br>Programming Pulse (ČE =: PGM = V <sub>IL</sub> ) | | 60 | mA | | I <sub>cc</sub> | V <sub>CC</sub> Supply Current | | 50 | mA | | V <sub>IL</sub> | Input Low Voltage | -0.1 | 0.8 | ٧ | | V <sub>IH</sub> | Input High Voltage | 2.0 | V <sub>CC</sub> + 0.3 | ٧ | | V <sub>OL</sub> | Output Low Voltage During Verify (I <sub>OL</sub> = 2.1 mA) | | 0.4 | ٧ | | V <sub>OH</sub> | Output High Voltage During Verify $(I_{OH} = -400 \mu A)$ | 3.5 | | ٧ | NOTES: 8. V<sub>CC</sub> must be applied either coincidentally or before V<sub>PP</sub> and removed either coincidentally or after V<sub>PP</sub>. 9. V<sub>PP</sub> must not be greater than 14 volts including overshoot. During CE = PGM = V<sub>IL</sub>, V<sub>PP</sub> must not be switched from 5 volts During power up the PGM pin must be brought high (≥ V<sub>IH</sub>) either coincident with or before power is applied to V<sub>PP</sub>. # **AC CHARACTERISTICS** $(T_A = 25 \pm 5^{\circ}C, V_{CC} = 6.25 \pm 0.25 \text{ V}, V_{PP} = 12.75 \pm 0.25 \text{ V})$ | SYMBOLS | PARAMETER | MIN | TYP | MAX | UNITS | |-----------------------------------|------------------------------------------|-----|-----|-----|-------| | t <sub>AS</sub> | Address Setup Time | 2 | | | μs | | t <sub>OES</sub> | Output Enable Setup Time | 2 | _ | | μs | | tos | Data Setup Time | 2 | | | μs | | t <sub>AH</sub> | Address Hold Time | 0 | | | μs | | t <sub>OH</sub> | Data Hold Time | 2 | | | μs | | t <sub>DF</sub> | Chip Disable to Output Float Delay | 0 | | 55 | ns | | t <sub>OE</sub> | Data Valid From Output Enable | | | 55 | ns | | t <sub>VS</sub> /t <sub>CES</sub> | V <sub>PP</sub> Setup Time/CE Setup Time | 2 | | | μs | | t <sub>PW</sub> | PGM Pulse Width | 0.1 | | 4 | ms | #### PROGRAMMING WAVEFORM ## **MODE SELECTION** The modes of operation of the WS27C210L are listed below. A single 5 V power supply is required in the read mode. All inputs are TTL levels except for $V_{PP}$ and $A_9$ for device signature. | MODE PINS | | CE | ŌĒ | PGM | A <sub>9</sub> | A <sub>0</sub> | V <sub>PP</sub> | v <sub>cc</sub> | OUTPUTS | |--------------|------------------------|-----------------|-----------------|-------------------|--------------------------------|-----------------|-----------------|-----------------|------------------| | Read | | V <sub>IL</sub> | V <sub>IL</sub> | X <sup>(11)</sup> | Х | × | × | 5.0 V | D <sub>out</sub> | | Output Disab | ole | × | V <sub>IH</sub> | х | Х | Х | X | 5.0 V | High Z | | Standby | | VIH | Х | Х | Х | Х | Х | 5.0 V | High Z | | Programming | 3 | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | Х | Х | V <sub>PP</sub> | 6.2 V | D <sub>IN</sub> | | Program Ver | ify | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>iH</sub> | Х | Х | V <sub>PP</sub> | 6.2 V | D <sub>OUT</sub> | | Program Inhi | bit | V <sub>IH</sub> | Х | Х | Х | Х | V <sub>PP</sub> | 6.2 V | High Z | | Signature | Manufacturer(13) | V <sub>IL</sub> | V <sub>IL</sub> | Х | V <sub>H</sub> <sup>(12)</sup> | V <sub>IL</sub> | Х | 5.0 V | 23 H | | Gigilatule | Device <sup>(13)</sup> | VIL | V <sub>IL</sub> | Х | V <sub>H</sub> <sup>(12)</sup> | V <sub>IH</sub> | Х | 5.0 V | C9 H | NOTES: 11. X can be VIL or VIH. 12. $V_H = V_{PP} = 12.75 \pm 0.25 V$ . 13. $A_1 - A_8$ , $A_{10} - A_{15} = V_{IL}$ . ## **ORDERING INFORMATION** | PART NUMBER | SPEED<br>(ns) | PACKAGE<br>TYPE | PACKAGE<br>DRAWING | OPERATING<br>TEMPERATURE<br>RANGE | WSI<br>MANUFACTURING<br>PROCEDURE | |------------------|---------------|---------------------|--------------------|-----------------------------------|-----------------------------------| | WS27C210L-12CMB* | 120 | 44 Pad CLLCC | СЗ | Military | MIL-STD-883C | | WS27C210L-12DMB* | 120 | 40 Pin CERDIP, 0.6" | D3 | Military | MIL-STD-883C | | WS27C210L-15CMB* | 150 | 44 Pad CLLCC | C3 | Military | MIL-STD-883C | | WS27C210L-15DMB* | 150 | 40 Pin CERDIP, 0.6" | D3 | Military | MIL-STD-883C | | WS27C210L-15LMB | 150 | 44 Pin CLDCC | L4 | Military | MIL-STD-883C | | WS27C210L-17CMB* | 170 | 44 Pad CLLCC | C3 | Military | MIL-STD-883C | | WS27C210L-17DMB* | 170 | 40 Pin CERDIP, 0.6" | D3 | Military | MIL-STD-883C | NOTE: 14. The actual part marking will not include the initials "WS." # PROGRAMMING/ALGORITHMS/ERASURE/PROGRAMMERS REFER TO PAGE 6-1 The WS27C210L is programmed using Algorithm E shown on page 6-11. (This product can also be programmed by using National Semiconductor's 27C210 Programming Algorithm.) <sup>\*</sup>SMD product. See page 5-2 for SMD numbers.