# **ATT3000 Series Field-Programmable Gate Arrays** #### **Features** - High performance: - Up to 270 MHz toggle rates - 4-input LUT delays <2.7 ns - User-programmable gate arrays - Unlimited reprogrammability - Easy design iteration through in-system logic changes - Flexible array architecture: - Compatible arrays ranging from 1500 to 6000 gate logic complexity - Extensive register, combinatorial, and I/O capabilities - Low-skew clock nets - High fan-out signal distribution - Internal 3-state bus capabilities - TTL or CMOS input thresholds - On-chip oscillator amplifier - Standard product availability: - Low-power 0.55 μm CMOS, static memory technology - Pin-for-pin compatible with Xilinx\* XC3000\* and XC3100\* families - Cost-effective for volume production - 100% factory pretested - Selectable configuration modes - ORCA<sup>TM</sup> Foundry for ATT3000 Development System support - All FPGAs processed on a QML-certified line - Extensive packaging options ## **Description** The CMOS ATT3000 Series Field-Programmable Gate Array (FPGA) family provides a group of high-density, digital integrated circuits. Their regular, extendable, flexible, user-programmable array architecture is composed of a configuration program store plus three types of configurable elements: a perimeter of I/O blocks, a core array of logic blocks, and resources for interconnection. The general structure of an FPGA is shown in Figure 1. The ORCA Foundry for ATT3000 Development System provides automatic place and route of netlists. Logic and timing simulation are available as design verification alternatives. The design editor is used for interactive design optimization and to compile the data pattern that represents the configuration program. The FPGA's user-logic functions and interconnections are determined by the configuration program data stored in internal static memory cells. The program can be loaded in any of several modes to accommodate various system requirements. The program data resides externally in an EEPROM, EPROM, or ROM on the application circuit board, or on a floppy disk or hard disk. On-chip initialization logic provides for optional automatic loading of program data at powerup. A serial configuration PROM can provide a very simple serial configuration program storage. Xilinx, XC3000, and XC3100 are registered trademarks of Xilinx, Inc. Table 1. ATT3000 Series FPGAs | FPGA | Max<br>Logic<br>Gates | Typical Gate<br>Range | Configurable<br>Logic<br>Blocks | Array | User I/Os<br>Max | Flip-<br>Flops | Horizontal<br>Long Lines | Configuration<br>Data Bits | |---------|-----------------------|-----------------------|---------------------------------|---------|------------------|----------------|--------------------------|----------------------------| | ATT3020 | 1,500 | 1,0001,500 | 64 | 8 x 8 | 64 | 256 | 16 | 14,779 | | ATT3030 | 2,000 | 1,500-2,000 | 100 | 10 x 10 | 80 | 360 | 20 | 22,176 | | ATT3042 | 3,000 | 2,000-3,000 | 144 | 12 x 12 | 96 | 480 | 24 | 30,784 | | ATT3064 | 4,500 | 3,500-4,500 | 224 | 16 x 14 | 120 | 688 | 32 | 46,064 | | ATT3090 | 6,000 | 5,000-6,000 | 320 | 20 x 16 | 144 | 928 | 40 | 64,160 | # **Table of Contents** | Contents | Page | Contents | Page | |---------------------------------|------|---------------------------------|------| | eatures | 1 | Performance | 29 | | Description | 1 | Device Performance | 29 | | Architecture | 3 | Logic Block Performance | 30 | | Configuration Memory | 4 | Interconnect Performance | 30 | | /O Block | | Power | 32 | | Summary of I/O Options | 6 | Power Distribution | | | Configurable Logic Block | 7 | Power Dissipation | 33 | | Programmable Interconnect | 9 | Pin Information | | | General-Purpose Interconnect | 10 | Pin Assignments | 39 | | Direct Interconnect | | Package Thermal Characteristics | 50 | | Long Lines | 13 | Package Coplanarity | 51 | | Internal Buses | | Package Parasitics | 51 | | Crystal Oscillator | | Absolute Maximum Ratings | 53 | | Configuration | | Electrical Characteristics | 54 | | Initialization Phase | | Outline Diagrams | 68 | | Configuration Data | 19 | Terms and Definitions | 68 | | Configuration Modes | 22 | 44-Pin PLCC | | | Master Mode | | 68-Pin PLCC | 69 | | Peripheral Mode | | 84-Pin PLCC | 70 | | Slave Mode | | 100-Pin QFP | 71 | | Daisy Chain | | 100-Pin TQFP | 72 | | Special Configuration Functions | 27 | 132-Pin PPGA | 73 | | Input Thresholds | 27 | 144-Pin TQFP | 74 | | Readback | 27 | 160-Pin QFP | 75 | | Reprogram | | 175-Pin PPGA | 76 | | DONE Pull-Up | 28 | 208-Pin SQFP | | | DONE Timing | 28 | Ordering Information | 78 | | RESET Timing | 28 | - | | | Crystal Oscillator Division | 28 | | | #### **Architecture** The perimeter of configurable I/O blocks (IOBs) provides a programmable interface between the internal logic array and the device package pins. The array of configurable logic blocks (CLBs) performs userspecified logic functions. The interconnect resources are programmed to form networks, carrying logic signals among blocks, analogous to printed-circuit board traces connecting MSI/SSI packages. The blocks' logic functions are implemented by programmed look-up tables. Functional options are implemented by program-controlled multiplexers. Interconnecting networks between blocks are implemented with metal segments joined by program-controlled pass transistors. These functions of the FPGA are established by a configuration program which is loaded into an internal, distributed array of configuration memory cells. The configuration program is loaded into the FPGA at powerup and may be reloaded on command. The FPGA includes logic and control signals to implement automatic or passive configuration. Program data may be either bit serial or byte parallel. The *ORCA* Foundry for ATT3000 Development System generates the configuration program bit stream used to configure the FPGA. The memory loading process is independent of the user logic functions. Figure 1. Field-Programmable Gate Array Structure ## **Configuration Memory** The static memory cell used for the configuration memory in the FPGA has been designed specifically for high reliability and noise immunity. Integrity of the FPGA configuration memory based on this design is ensured even under various adverse conditions. Compared with other programming alternatives, static memory is believed to provide the best combination of high density, high performance, high reliability, and comprehensive testability. As shown in Figure 2, the basic memory cell consists of two CMOS inverters plus a pass transistor used for writing and reading cell data. The cell is only written to during configuration and only read from during readback. During normal operation, the cell provides continuous control and the pass transistor is off and does not affect cell stability. This is quite different from the operation of conventional memory devices, in which the cells are frequently read and rewritten. The memory cell outputs Q and $\overline{Q}$ use full ground and Vcc levels and provide continuous, direct control. The additional capacitive load and the absence of address decoding and sense amplifiers provide high stability to the cell. Due to their structure, the configuration memory cells are not affected by extreme power supply excursions or very high levels of alpha particle radiation. Soft errors have not been observed in reliability testing. Two methods of loading configuration data use serial data, while three use byte-wide data. The internal configuration logic utilizes framing information, embedded in the program data by the *ORCA* Foundry Development System, to direct memory cell loading. The serial data framing and length count preamble provide programming compatibility for mixes of various Lucent programmable gate arrays in a synchronous, serial, daisychain fashion. Figure 2. Static Configuration Memory Cell #### I/O Block Each user-configurable I/O block (IOB), shown in Figure 3, provides an interface between the external package pin of the device and the internal user logic. Each IOB includes both registered and direct input paths and a programmable 3-state output buffer which may be driven by a registered or direct output signal. Configuration options allow each IOB an inversion, a controlled slew rate, and a high-impedance pull-up. Each input circuit also provides input clamping diodes to provide electrostatic protection and circuits to inhibit latch-up produced by input currents. The input buffer portion of each IOB provides threshold detection to translate external signals applied to the package pin to internal logic levels. The global inputbuffer threshold of the IOB can be programmed to be compatible with either TTL or CMOS levels. The buffered input signal drives the data input of a storage element which may be configured as a positive-edge triggered D flip-flop or a low-level transparent latch. The sense of the clock can be inverted (negative edge/high transparent) as long as all IOBs on the same clock net use the same clock sense. Clock/load signals (IOB pins .ik and .ok) can be selected from either of two die edge metal lines. I/O storage elements are reset during configuration or by the active-low chip RESET input. Both direct input (from IOB pin .i) and registered input (from IOB pin .q) signals are available for interconnect. Figure 3. Input/Output Block #### I/O Block (continued) For reliable operation, inputs should have transition times of less than 100 ns and should not be left floating. Floating CMOS input-pin circuits might be at threshold and produce oscillations. This can produce additional power dissipation and system noise. A typical hysteresis of about 300 mV reduces sensitivity to input noise. Each user IOB includes a programmable high-impedance pull-up resistor which is selected by the program to provide a constant high for otherwise undriven package pins. Normal CMOS handling precautions should be observed. Flip-flop loop delays for the IOB and logic block flip-flops are approximately 3 ns. This short delay provides good performance under asynchronous clock and data conditions. Short loop delays minimize the probability of a metastable condition which can result from assertion of the clock during data transitions. Because of the short loop delay characteristic in the FPGA, the IOB flip-flops can be used to synchronize external signals applied to the device. When synchronized in the IOB, the signals can be used internally without further consideration of their clock relative timing, except as it applies to the internal logic and routing path delays. Output buffers of the IOBs provide CMOS-compatible 4 mA source-or-sink drive for high fan-out CMOS or TTL compatible signal levels. The network driving IOB pin .o becomes the registered or direct data source for the output buffer. The 3-state control signal (IOB pin .t) can control output activity. An open-drain type output may be obtained by using the same signal for driving the output and 3-state signal nets so that the buffer output is enabled only for a LOW. Configuration program bits for each IOB control features such as optional output register, logical signal inversion, and 3-state and slew rate control of the output. The program-controlled memory cells in Figure 3 control the following options: - Logical inversion of the output is controlled by one configuration program bit per IOB. - Logical 3-state control of each IOB output buffer is determined by the states of configuration program bits which turn the buffer on or off or select the output buffer 3-state control interconnection (IOB pin .t). When this IOB output control signal is high, a logic 1, the buffer is disabled and the package pin is high impedance. When this IOB output control signal is low, a logic 0, the buffer is enabled and the package pin is active. Inversion of the buffer 3-state control logic sense (output enable) is controlled by an additional configuration program bit. - Direct or registered output is selectable for each IOB. The register uses a positive-edge, clocked flip-flop. The clock source may be supplied (IOB pin .ok) by either of two metal lines available along each die edge. Each of these lines is driven by an invertible buffer. - Increased output transition speed can be selected to improve critical timing. Slower transitions reduce capacitive load peak currents of noncritical outputs and minimize system noise. - A high-impedance pull-up resistor may be used to prevent unused inputs from floating. ## Summary of I/O Options - Inputs - -Direct - -Flip-flop/latch - -CMOS/TTL threshold (chip inputs) - --Pull-up resistor/open circuit - Outputs - -Direct/registered - -Inverted/not - -3-state/on/off - -Full speed/slew limited - -3-state/output enable (inverse) ## **Configurable Logic Block** The array of configurable logic blocks (CLBs) provides the functional elements from which the user's logic is constructed. The logic blocks are arranged in a matrix within the perimeter of IOBs. The ATT3020 has 64 such blocks arranged in eight rows and eight columns. The ORCA Foundry Development System is used to compile the configuration data for loading into the internal configuration memory to define the operation and interconnection of each block. User definition of CLBs and their interconnecting networks may be done by automatic translation from a schematic capture logic diagram or optionally by installing library or user macros. Each CLB has a combinatorial logic section, two flip-flops, and an internal control section; see Figure 4 below. There are five logic inputs (.a, .b, .c, .d, and .e); a common clock input (.k); an asynchronous direct reset input (.rd); and an enable clock (.ec). All may be driven from the interconnect resources adjacent to the blocks. Each CLB also has two outputs (.x and .y) which may drive interconnect networks. Data input for either flip-flop within a CLB is supplied from the function F or G outputs of the combinatorial logic, or the block input, data-in (.di). Both flip-flops in each CLB share the asynchronous reset (.rd) which, when enabled and high, is dominant over clocked inputs. All flip-flops are reset by the active-low chip input, RESET, or during the configuration process. The flip-flops share the enable clock (.ec) which, when low, recirculates the flip-flops' present states and inhibits response to the data-in or combinatorial function inputs on a CLB. The user may enable these control inputs and select their sources. The user may also select the clock net input (.k), as well as its active sense within each logic block. This programmable inversion eliminates the need to route both phases of a clock signal throughout the device. Flexible routing allows use of common or individual CLB clocking. The combinatorial logic portion of the logic block uses a 32 x 1 look-up table to implement Boolean functions. Variables selected from the five logic inputs and the two internal block flip-flops are used as table address inputs. The combinatorial propagation delay through the network is independent of the logic function generated and is spike-free for single-input variable changes. This technique can generate two independent logic functions of up to four variables each as shown in Figure 5A, or a single function of five variables as shown in Figure 5B, or some functions of seven variables as shown in Figure 5C. Figure 4. Configurable Logic Block 5-3103(F) ## Configurable Logic Block (continued) - 5A. Combinatorial Logic Option 1 generates two functions of four variables each. One variable, A, must be common to both functions. The second and third variables can be any choice among B, C, Qx, and Qy. The fourth variable can be either D or E. - 5B. Combinatorial Logic Option 2 generates any function of five variables: A, D, E, and two choices among B, C, Qx, Qy. - 5C. Combinatorial Logic Option 3 allows variable E to select between two functions of four variables: both have common inputs, A and D, and any choice among B, C, Qx, and Qy for the remaining two variables. Option 3 can then implement some functions of six or seven variables. Figure 5. Combinatorial Logic Diagram Figure 6 shows a modulo 8 binary counter with parallel enable. It uses one CLB of each type. The partial functions of six or seven variables are implemented by using the input variable (.e) to dynamically select between two functions of four different variables. For the two functions of four variables each, the independent results (F and G) may be used as data inputs to either flip-flop or logic block output. For the single function of five variables and merged functions of six or seven variables, the F and G outputs are identical. Symmetry of the F and G functions and the flip-flops allows the interchange of CLB outputs to optimize routing efficiencies of the networks interconnecting the logic and IOBs. Figure 6. C8BCP Macro ## **Programmable Interconnect** Programmable interconnection resources in the FPGA provide routing paths to connect inputs and outputs of the IOBs and logic blocks into logical networks. Interconnections between blocks are composed from a two-layer grid of metal segments. Specially designed pass transistors, each controlled by a configuration bit, form programmable interconnect points (PIPs) and switching matrices used to implement the necessary connections between selected metal segments and block pins. Figure 7 is an example of a routed net. The *ORCA*Foundry Development System provides automatic routing of these interconnections. Interactive routing is also available for design optimization. The inputs of the logic or IOBs are multiplexers which can be programmed to select an input network from the adjacent interconnect segments. Since the switch connections to block inputs are unidirectional (as are block outputs), they are usable only for block input connection and not routing. Figure 8 illustrates routing access to logic block input variables, control inputs, and block outputs. Three types of metal resources are provided to accommodate various network interconnect requirements: - General-purpose interconnect - Direct connection - Long lines (multiplexed buses and wide-AND gates) Figure 7. Example of Routing Resources Figure 8. CLB Input and Output Routing ## General-Purpose Interconnect General-purpose interconnect, as shown in Figure 9, consists of a grid of five horizontal and five vertical metal segments located between the rows and columns of logic and IOBs. Each segment is the height or width of a logic block. Switching matrices join the ends of these segments and allow programmed interconnections between the metal grid segments of adjoining rows and columns. The switches of an unprogrammed device are all nonconducting. The connections through the switch matrix may be established by automatic or interactive routing by selecting the desired pairs of matrix pins to be connected or disconnected. The legitimate switching matrix combinations for each pin are indicated in Figure 10. Special buffers within the general interconnect areas provide periodic signal isolation and restoration for improved performance of lengthy nets. The interconnect buffers are available to propagate signals in either direction on a given general interconnect segment. These bidirectional (bidi) buffers are found adjacent to the switching matrices, above and to the right. The other PIPs adjacent to the matrices are accessed to or from long lines. The development system automatically defines the buffer direction based on the location of the interconnection network source. The delay calculator in the ORCA Foundry Development System automatically calculates and displays the block, interconnect, and buffer delays for any paths selected. Generation of the simulation netlist with a worst-case delay model is also provided by the development system. Some of the interconnect PIPs are directional, as indicated below: - ND is a nondirectional interconnection. - D:H->V is a PIP which drives from a horizontal to a vertical line. - D:V->H is a PIP which drives from a vertical to a horizontal line. - D:C->T is a T-PIP which drives from a cross of a T to the tail. - D:CW is a corner PIP which drives in the clockwise direction. - P0 indicates the PIP is nonconducting; P1 is on. Figure 9. FPGA General-Purpose Interconnect Figure 10. Switch Matrix Interconnection Options #### **Direct Interconnect** Direct interconnect (shown in Figure 11) provides the most efficient implementation of networks between adjacent logic or IOBs. Signals routed from block to block using the direct interconnect exhibit minimum interconnect propagation and use no general interconnect resources. For each CLB, the .x output may be connected directly to the .b input of the CLB immediately to its right and to the .c input of the CLB to its left. The .y output can use direct interconnect to drive the .d input of the block immediately above, and the .a input of the block below. Direct interconnect should be used to maximize the speed of high-performance portions of logic. Where logic blocks are adjacent to IOBs, direct connect is provided alternately to the IOB inputs (.i) and outputs (.o) on all four edges of the die. The right edge provides additional direct connects from CLB outputs to adjacent IOBs. Direct interconnections of IOBs with CLBs are shown in Figure 12. Figure 11. Direct Interconnect Figure 12. ATT3020 Die Edge I/O Blocks with Direct Access to Adjacent CLB ## **Long Lines** The long lines bypass the switch matrices and are intended primarily for signals which must travel a long distance, or must have minimum skew among multiple destinations. Long lines, shown in Figure 13, run vertically and horizontally the height or width of the interconnect area. Each interconnection column has three vertical long lines, and each interconnection row has two horizontal long lines. Additionally, two long lines are located adjacent to the outer sets of switching matrices. Two vertical long lines in each column are connectable half-length lines, except on the ATT3020, where only the outer long lines serve that function. Long lines can be driven by a logic block or IOB output on a column-by-column basis. This capability provides a common low-skew control or clock line within each column of logic blocks. Interconnections of these long lines are shown in Figure 14. Isolation buffers are provided at each input to a long line and are enabled automatically by the development system when a connection is made. Figure 13, Horizontal and Vertical Long Lines in the FPGA A buffer in the upper left corner of the FPGA chip drives a global net which is available to all .k inputs of logic blocks. Using the global buffer for a clock signal provides a skew-free, high fan-out, synchronized clock for use at any or all of the I/O and logic blocks. Configuration bits for the .k input to each logic block can select this global line, or another routing resource, as the clock source for its flip-flops. This net may also be programmed to drive the die edge clock lines for IOB use. An enhanced speed, CMOS threshold, offers direct access to this buffer and is available at the second pad from the top of the left die edge. A buffer in the lower right corner of the array drives a horizontal long line that can drive programmed connections to a vertical long line in each interconnection column. This alternate buffer also has low skew and high fan-out. The network formed by this alternate buffer's long lines can be selected to drive the .k inputs of the logic blocks. CMOS threshold, high-speed access to this buffer is available from the third pad from the bottom of the right die edge. #### Internal Buses A pair of 3-state buffers is located adjacent to each CLB. These buffers allow logic to drive the horizontal long lines. Logical operation of the 3-state buffer controls allows them to implement wide multiplexing functions. Any 3-state buffer input can be selected as drive for the horizontal long line bus by applying a low logic level on its 3-state control line (see Figure 15A). The user is required to avoid contention that can result from multiple drivers with opposing logic levels. Control of the 3-state input by the same signal that drives the buffer input creates an open-drain wired-AND function. A logical high on both buffer inputs creates a high impedance which represents no contention. A logical low enables the buffer to drive the long line low (see Figure 15B). Pull-up resistors are available at each end of the long line to provide a high output when all connected buffers are nonconducting. This forms fast, wide gating functions. When data drives the inputs and separate signals drive the 3-state control lines, these buffers form multiplexers (3-state buses). In this case, care must be used to prevent contention through multiple active buffers of conflicting levels on a common line. Figure 16 shows 3-state buffers, long lines, and pull-up resistors. Figure 14. Programmable Interconnection of Long Lines Figure 15A. 3-State Buffers Implement a Wired-AND Function Figure 15B. 3-State Buffers Implement a Multiplexer Figure 16. Lower-Right Corner of ATT3020 ## **Crystal Oscillator** Figure 16 shows the location of an internal high-speed inverting amplifier which may be used to implement an on-chip crystal oscillator. It is associated with the auxiliary buffer in the lower right corner of the die. When the oscillator is configured and connected as a signal source, two special user IOBs are also configured to connect the oscillator amplifier with external crystal oscillator components as shown in Figure 17. A divide-by-two option is available to ensure symmetry. The oscillator circuit becomes active before configuration is complete in order to allow the oscillator to stabilize. Actual internal connection is delayed until completion of configuration. In Figure 17, the feedback resistor, R1, between output and input biases the amplifier at threshold. The value should be as large as is practical to minimize loading of the crystal. The inversion of the amplifier, together with the R-C networks and an AT cut series resonant crystal, produces the 360° phase shift of the Pierce oscillator. A series resistor, R2, may be included to add to the amplifier output impedance when needed for phase shift control or crystal resistance matching, or to limit the amplifier input swing to control clipping at large amplitudes. Excess feedback voltage may be corrected by the ratio of C2/C1. The amplifier is designed to be used from 1 MHz to one-half the specified CLB toggle frequency. Use at frequencies below 1 MHz may require individual characterization with respect to a series resistance. Crystal oscillators above 20 MHz generally require a crystal which operates in a third overtone mode, where the fundamental frequency must be suppressed by an inductor across C2. When the oscillator inverter is not used, these IOBs and their package pins are available for general user I/O. Suggested component values: R1-0.5 M $\Omega$ to 1 M $\Omega$ R2—0 k $\Omega$ to 1 k $\Omega$ (may be required for low frequency, phase shift, and/or compensation level for Crystal Q) C1, C2-10 pF to 40 pF Y1-1 MHz to 20 MHz AT cut series resonant | Die | 44-Pin<br>PLCC | 68-Pin<br>PLCC | 84-Pin<br>PLCC | 100-Pin | | 132-Pin | 144-Pin | 160-Pin | 175-Pin | 208-Pin | |-------------|----------------|----------------|----------------|---------|------|---------|---------|---------|---------|---------| | Pin | | | | QFP | TQFP | PPGA | TQFP | QFP | PPGA | SQFP | | XTAL1 (OUT) | 30 | 47 | 57 | 82 | 79 | P13 | 75 | 82 | T14 | 110 | | XTAL2 (IN) | 26 | 43 | 53 | 76 | 73 | M13 | 69 | 76 | P15 | 100 | Figure 17. Crystal Oscillator Inverter ## Configuration #### Initialization Phase An internal power-on-reset circuit is triggered when power is applied. When VCC reaches the voltage where portions of the FPGA begin to operate (2.5 V to 3 V), the programmable I/O output buffers are disabled and a high-impedance pull-up resistor is provided for the user I/O pins. A time-out delay is initiated to allow the power supply voltage to stabilize. During this time, the power-down mode is inhibited. The initialization state time-out (about 11 ms to 33 ms) is determined by a 14-bit counter driven by a self-generated, internal timer. This nominal 1 MHz timer is subject to variations with process, temperature, and power supply over the range of 0.5 MHz to 1.5 MHz. As shown in Table 2, five configuration mode choices are available, as determined by the input levels of three mode pins: M0, M1, and M2. **Table 2. Configuration Modes** | МО | M1 | M2 | Clock | Mode | Data | |----|----|----|---------|------------|---------------------------------------| | 0 | 0 | 0 | Active | Master | Bit Serial | | 0 | 0 | 1 | Active | Master | Byte Wide<br>(Address = 0000<br>up) | | 0 | 1 | 0 | | Reserved | | | 0 | 1 | 1 | Active | Master | Byte Wide<br>(Address = FFFF<br>down) | | 1 | 0 | 0 | | Reserved | | | 1 | 0 | 1 | Active | Peripheral | Byte Wide | | 1 | 1 | 0 | | Reserved | | | 1 | 1 | 1 | Passive | Slave | Bit Serial | In master configuration mode, the FPGA becomes the source of configuration clock (CCLK). Beginning configuration of devices using peripheral or slave modes must be delayed long enough for their initialization to be completed. An FPGA with mode lines selecting a master configuration mode extends its initialization state using four times the delay (43 ms to 130 ms) to ensure that all daisy-chained slave devices it may be driving will be ready, even if the master is very fast and the slave(s), very slow (see Figure 18). At the end of initialization, the FPGA enters the clear state where it clears configuration memory. The active-low, opendrain initialization signal INIT indicates when the initialization and clear states are complete. The FPGA tests for the absence of an external active-low RESET before it makes a final sample of the mode lines and enters the configuration state. An external wired-AND of one or more INIT pins can be used to control configuration by the assertion of the active-low RESET of a master mode device or to signal a processor that the FPGAs are not yet initialized. If a configuration has begun, a reassertion of RESET for a minimum of three internal timer cycles will be recognized and the FPGA will initiate an abort, returning to the clear state to clear the partially loaded configuration memory words. The FPGA will then resample RESET and the mode lines before reentering the configuration state. A reprogram is initiated when a configured FPGA senses a high-to-low transition on the DONE/PROG package pin. The FPGA returns to the clear state where configuration memory is cleared and mode lines resampled, as for an aborted configuration. The complete configuration program is cleared and loaded during each configuration program cycle. Figure 18. State Diagram of Configuration Process for Powerup and Reprogram Length count control allows a system of multiple FPGAs in assorted sizes to begin operation in a synchronized fashion. The configuration program generated by the ORCA Foundry Development System begins with a preamble of 111111110010 (binary), followed by a 24-bit length count representing the total number of configuration clocks needed to complete loading of the configuration program(s). The data framing is shown in Figure 19. All FPGAs connected in series read and shift preamble and length count in (on positive) and out (on negative) CCLK edges. An FPGA which has received the preamble and length count then presents a HIGH data out until it has intercepted the appropriate number of data frames. When the configuration program memory of an FPGA is full and the length count does not compare, the FPGA shifts any additional data through, as it did for preamble and length count. When the FPGA configuration memory is full and the length count compares, the FPGA will execute a synchronous start-up sequence and become operational (see Figure 20 on page 20). Two CCLK cycles after the completion of loading configuration data, the user I/O pins are enabled as configured. As selected in ORCA Foundry, the internal user-logic reset is released either one clock cycle before or after the I/O pins become active. A similar timing selection is programmable for the DONE/PROG output signal. DONE/PROG may also be programmed to be an open drain or include a pull-up resistor to accommodate wired-ANDing. The high during configuration (HDC) and low during configuration (LDC) are two user I/O pins which are driven active when an FPGA is in initialization, clear, or configure states. These signals and DONE/PROG provide for control of external logic signals such as reset, bus enable, or PROM enable during configuration. For parallel master configuration modes, these signals provide PROM enable control and allow the data pins to be shared with user logic signals. User I/O inputs can be programmed to be either TTL or CMOS compatible thresholds. At powerup, all inputs have TTL thresholds and can change to CMOS thresholds at the completion of configuration, if the user has selected CMOS thresholds. The threshold of PWRDWN and the direct clock inputs are fixed at a CMOS level. If the crystal oscillator is used, it will begin operation before configuration is complete to allow time for stabilization before it is connected to the internal circuitry. #### **Configuration Data** Configuration data to define the function and interconnection within an FPGA are loaded from an external storage at powerup and on a reprogram signal. Several methods of automatic and controlled loading of the required data are available. Logic levels applied to mode selection pins at the start of configuration time determine the method to be used (see Table 2). The data may be either bit-serial or byte-parallel, depending on the configuration mode. Various Lucent programmable gate arrays have different sizes and numbers of data frames. For the ATT3020, configuration requires 14779 bits for each device, arranged in 197 data frames. An additional 40 bits are used in the header (see Figure 20). <sup>\*</sup> The FPGA devices require four dummy bits minimum. Figure 19. Internal Configuration Data Structure **Table 3. ATT3000 Device Configuration Data** | Device | ATT3020 | ATT3030 | ATT3042 | ATT3064 | ATT3090 | |----------------------------------------------------|---------------|------------------|------------------|------------------|------------------| | Gates | 1500 | 2000 | 3000 | 4500 | 6000 | | CLBs<br>(row x column) | 64<br>(8 x 8) | 100<br>(10 x 10) | 144<br>(12 x 12) | 224<br>(16 x 14) | 320<br>(20 x 16) | | IOBs | 64 | 80 | 96 | 120 | 144 | | Flip-flops | 256 | 360 | 480 | 688 | 928 | | Bits-per-frame<br>(with 1 start/3 stop) | 75 | 92 | 108 | 140 | 172 | | Frames | 197 | 241 | 285 | 329 | 373 | | Program Data = Bits • Frames + 4 (excludes header) | 14779 | 22176 | 30784 | 46064 | 64160 | | PROM Size (bits) = Program Data + 40-bit Headers | 14819 | 22216 | 30824 | 46104 | 64200 | Note: The length count produced by the bit stream generation program = [(40-bit preamble + sum of program data + 1 per daisy-chain device) rounded up to a multiple of 8] − (2 ≤ K ≤ 4), where K is a function of DONE and RESET timing selected. An additional 8 is added if the roundup increment is less than K. K additional clocks are needed to complete start-up after length count is reached. <sup>\*</sup> The configuration data consists of a composite 40-bit preamble/length count, followed by one or more concatenated FPGA programs, separated by 4-bit postambles. An additional final postamble bit is added for each slave device, and the result rounded up to byte boundary. The length count is two less than the number of resulting bits. Timing of the assertion of DONE and termination of the internal RESET may each be programmed to occur one cycle before or after the I/O outputs become active. Figure 20. FPGA Configuration and Start-Up The specific data format for each device is produced by the bit stream generation program, and one or more of these files can then be combined and appended to a length count preamble and be transformed into a PROM format file by the PROM generation program of the *ORCA* Foundry Development System. The tie option of the bit stream generation program defines output levels of unused blocks of a design and connects these to unused routing resources. This prevents indeterminate levels which might produce parasitic supply currents. This tie option can be omitted for quick breadboard iterations where a few additional mA of ICC are acceptable. The configuration bit stream begins with high preamble bits, a 4-bit preamble code, and a 24-bit length count. When configuration is initiated, a counter in the FPGA is set to 0 and begins to count the total number of configuration clock cycles applied to the device. As each configuration data frame is supplied to the FPGA, it is internally assembled into a data word. As each data word is completely assembled, it is loaded in parallel into one word of the internal configuration memory array. The configuration loading process is complete when the current length count equals the loaded length count and the required configuration program data frames have been written. Internal user flip-flops are held reset during configuration. Two user-programmable pins are defined in the unconfigured FPGA: high during configuration (HDC) and low during configuration (LDC), and DONE/PROG may be used as external control signals during configuration. In master mode configurations, it is convenient to use LDC as an active-low EPROM chip enable. After the last configuration data bit is loaded and the length count compares, the user I/O pins become active. Options in the bit stream generation program allow timing choices of one clock earlier or later for the timing of the end of the internal logic reset and the assertion of the DONE signal. The open-drain DONE/PROG output can be AND-tied with multiple FPGAs and used as an activehigh READY, an active-low PROM enable, or a RESET to other portions of the system. The state diagram of Figure 18 illustrates the configuration process. ## **Configuration Modes** #### **Master Mode** In master mode, the FPGA automatically loads configuration data from an external memory device. There are three master modes which use the internal timing source to supply the configuration clock (CCLK) to time the incoming data. Serial master mode uses serial configuration data supplied to data-in (DIN) from a synchronous serial source such as the serial configuration PROM shown in Figure 21. Parallel master low and master high modes automatically use parallel data supplied to the D[7:0] pins in response to the 16-bit address generated by the FPGA. Figure 22 shows an example of the parallel master mode connections required. The FPGA HEX starting address is 0000 and increments for master low mode, and it is FFFF and decrements for master high mode. These two modes provide address compatibility with microprocessors which begin execution from opposite ends of memory. For master high or low, data bytes are read in parallel by each read clock (RCLK) and internally serialized by the configuration clock. As each data byte is read, the least significant bit of the next byte, D0, becomes the next bit in the internal serial configuration word. One master mode FPGA can be used to interface the configuration program-store, and pass additional concatenated configuration data to additional FPGAs in a serial daisy-chain fashion. CCLK is provided for the slaved devices, and their serialized data is supplied from DOUT to DIN, DOUT to DIN, etc. Note: The serial configuration PROM supports automatic loading of configuration programs up to 36/64/128 Kbits. Multiple devices can be cascaded to support additional FPGAs. An early DONE inhibits the data output one CCLK cycle before the FPGA I/O becomes active. Figure 21. Master Serial Mode Figure 22. Master Parallel Mode #### **Peripheral Mode** Peripheral mode provides a simplified interface through which the device may be loaded byte-wide, as a processor peripheral. Figure 23 shows the peripheral mode connections. Processor write cycles are decoded from the common assertion of the active-low write strobe (WS), and two active-low and one active-high chip selects (CSO, CS1, CS2). If all of these signals are not available, the unused inputs should be driven to their respective active levels. The FPGA will accept 1 byte of configuration data on the D[7:0] inputs for each selected processor write cycle. Each byte of data is loaded into a buffer register. The FPGA generates a CCLK from the internal timing generator and serializes the parallel input data for internal framing or for succeeding slaves on data out (DOUT). An output HIGH on READY/BUSY pin indicates the completion of loading for each byte when the input register is ready for a new byte. As with master modes, peripheral mode may also be used as a lead device for a daisy-chain of slave devices. Figure 23. Peripheral Mode 5-3114(F) #### **Slave Mode** Slave mode provides a simple interface for loading the FPGA configuration as shown in Figure 24. Serial data is supplied in conjunction with a synchronizing input clock. Most slave mode applications are in daisy-chain configurations in which the data input is supplied by the previous FPGA's data out, while the clock is supplied by a lead device in master or peripheral mode. Data may also be supplied by a processor or other special circuits. Figure 24. Slave Mode #### **Daisy Chain** The ORCA Foundry for ATT3000 Development System is used to create a composite configuration bit stream for selected FPGAs including a preamble, a length count for the total bit stream, multiple concatenated data programs, a postamble, plus an additional fill bit per device in the serial chain. After loading and passing on the preamble and length count to a possible daisy chain, a lead device will load its configuration data frames while providing a high DOUT to possible downstream devices as shown in Figure 25. Loading continues while the lead device has received its configuration program and the current length count has not reached the full value. Additional data is passed through the lead device and appears on the data out (DOUT) pin in serial form. The lead device also generates the CCLK to synchronize the serial output data and data in of downstream FPGAs. Data is read in on DIN of slave devices by the positive edge of CCLK and shifted out the DOUT on the negative edge of CCLK. A parallel master mode device uses its internal timing generator to produce an internal CCLK of eight times its EPROM address rate, while a peripheral mode device produces a burst of eight CCLKs for each chip select and writestrobe cycle. The internal timing generator continues to operate for general timing and synchronization of inputs in all modes. Figure 25. Master Mode with Daisy-Chained Slave Mode Devices ## **Special Configuration Functions** The configuration data includes control over several special functions in addition to the normal user logic functions and interconnects: - Input thresholds - Readback enable - DONE pull-up resistor - DONE timing - RESET timing - Oscillator frequency divided by two Each of these functions is controlled by configuration data bits which are selected as part of the normal development system bit stream generation process. #### **Input Thresholds** Prior to the completion of configuration, all FPGA input thresholds are TTL compatible. Upon completion of configuration, the input thresholds become either TTL or CMOS compatible as programmed. The use of the TTL threshold option requires some additional supply current for threshold shifting. The exception is the threshold of the PWRDWN input and direct clocks which always have a CMOS input. Prior to the completion of configuration, the user I/O pins each have a high-impedance pull-up. The configuration program can be used to enable the IOB pull-up resistors in the operational mode to act either as an input load or to avoid a floating input on an otherwise unused pin. #### Readback The contents of an FPGA may be read back if it has been programmed with a bit stream in which the read-back option has been enabled. Readback may be used for verification of configuration and as a method for determining the state of internal logic nodes. There are three options in generating the configuration bit stream: - Never will inhibit the readback capability. - One-time will inhibit readback after one readback has been executed to verify the configuration. - On-command will allow unrestricted use of readback. Readback is accomplished without the use of any of the user I/O pins; only M0, M1, and CCLK are used. The initiation of readback is produced by a low-to-high transition of the MO/RTRIG (read trigger) pin. Once the readback command has been given, the input CCLK is driven by external logic to read back each data bit in a format similar to loading. After two dummy bits, the first data frame is shifted out on the M1/RDATA (read data) pin. The logic polarity of the readback data is always inverted, such that a zero in configuration becomes a one in readback and vice versa. Each readback frame has one start bit and one stop bit per frame (configuration writes at least 3 stop bits per frame). All data frames must be read back to complete the process and return the mode select and CCLK pins to their normal functions. The readback data includes the current state of each internal logic block storage element, and the state of the input (.i and .ri) connection pins on each IOB. The data is imbedded into unused configuration bit positions during readback. This state information is used by the FPGA development system in-circuit verifier to provide visibility into the internal operation of the logic while the system is operating. To read back a uniform time sample of all storage elements, it may be necessary to inhibit the system clock. # **Special Configuration Functions** (continued) #### Reprogram The FPGA configuration memory can be rewritten while the device is operating in the user's system. To initiate a reprogramming cycle, the dual-function package pin DONE/PROG must be given a high-to-low transition. To reduce sensitivity to noise, the input signal is filtered for two cycles of the FPGA's internal timing generator. When reprogram begins, the user-programmable I/O output buffers are disabled and high-impedance pull-ups are provided for the package pins. The device returns to the clear state and clears the configuration memory before it prompts INITIALIZED. Since this clear operation uses chip-individual internal timing, the master might complete the clear operation and then start configuration before the slave has completed the clear operation. To avoid this, wire-AND the slave INIT pins and use them to force a RESET on the master (see Figure 25). Reprogram control is often implemented by using an external open-collector driver which pulls DONE/PROG low. Once it recognizes a stable request. the FPGA will hold a low until the new configuration has been completed. Even if the reprogram request is externally held low beyond the configuration period, the FPGA will begin operation upon completion of configuration. #### **DONE Pull-Up** DONE/PROG is an open-drain I/O pin that indicates the FPGA is in the operational state. An optional internal pull-up resistor can be enabled by the user of the development system when the bit stream generation program is executed. The DONE/PROG pins of multiple FPGAs in a daisy chain may be connected together to indicate that all are DONE or to direct them all to reprogram. #### **DONE Timing** The timing of the DONE status signal can be controlled by a selection in the bit stream generation program to occur a CCLK cycle before, or after, the timing of outputs being activated (see Figure 20). This facilitates control of external functions, such as a PROM enable or holding a system in a wait-state. #### **RESET Timing** As with DONE timing, the timing of the release of the internal RESET can be controlled by a selection in the bit stream generation program to occur a CCLK cycle before, or after, the timing of outputs being enabled (see Figure 20). This reset maintains all user-programmable flip-flops and latches in a zero state during configuration. #### **Crystal Oscillator Division** A selection in the bit stream generation program allows the user to incorporate a dedicated divide-by-two flip-flop in the crystal oscillator function. This provides higher assurance of a symmetrical timing signal. Although the frequency stability of crystal oscillators is high, the symmetry of the waveform can be affected by bias or feedback drive. #### **Performance** #### **Device Performance** The high performance of the FPGA is due in part to the manufacturing process, which is similar to that used for high-speed CMOS static memories. Performance can be measured in terms of minimum propagation times for logic elements. The parameter which traditionally describes the overall performance of a gate array is the toggle frequency of a flip-flop. The configuration for determining the toggle performance of the FPGA is shown in Figure 26. The flip-flop output Q is fed back through the combinatorial logic as Q to form the toggle flip-flop. Figure 26. Toggle Flip-Flop FPGA performance is determined by the timing of critical paths, including both the fixed timing for the logic and storage elements in that path, and the timing associated with the routing of the network. Examples of internal worst-case timing are included in the performance data to allow the user to make the best use of the capabilities of the device. The *ORCA* Foundry Development System timing calculator or *ORCA* Foundry-generated simulation models should be used to calculate worst-case paths by using actual impedance and loading information. Figure 27 shows a variety of elements which are involved in determining system performance. Table 20 gives the parameter values for the different speed grades. Actual measurement of internal timing is not practical, and often only the sum of component timing is relevant as in the case of input to output. The relationship between input and output timing is arbitrary, and only the total determines performance. Timing components of internal functions may be determined by the measurement of differences at the pins of the package. A synchronous logic function which involves a clock to block-output and a block-input to clock setup is capable of higher-speed operation than a logic configuration of two synchronous blocks with an extra combinatorial block level between them. System clock rates to 60% of the toggle frequency are practical for logic in which an extra combinatorial level is located between synchronized blocks. This allows implementation of functions of up to 25 variables. The use of the wired-AND is also available for wide, high-speed functions. Figure 27. Examples of Primary Block Speed Factors 5-3118(F) #### Performance (continued) ## **Logic Block Performance** Logic block performance is expressed as the propagation time from the interconnect point at the input of the combinatorial logic to the output of the block in the interconnect area. Combinatorial performance is independent of the specific logic function because of the table look-up based implementation. Timing is different when the combinatorial logic is used in conjunction with the storage element. For the combinatorial logic function driving the data input of the storage element, the critical timing is data setup relative to the clock edge provided to the flip-flop element. The delay from the clock source to the output of the logic block is critical in the timing of signals produced by storage elements. Loading of a logic block output is limited only by the resulting propagation delay of the larger interconnect network. Speed performance of the logic block is a function of supply voltage and temperature (see Figures 28 and 29). #### Interconnect Performance Interconnect performance depends on the routing resource used to implement the signal path. As discussed earlier, direct interconnect from block to block provides a fast path for a signal. The single metal segment used for long lines exhibits low resistance from end to end, but relatively high capacitance. Signals driven through a programmable switch will have the additional impedance of the switch added to their normal drive impedance. General-purpose interconnect performance depends on the number of switches and segments used, the presence of the bidirectional repowering buffers, and the overall loading on the signal path at all points along the path. In calculating the worst-case timing for a general interconnect path, the timing calculator portion of the *ORCA* Foundry Development System accounts for all of these elements. As an approximation, interconnect timing is proportional to the summation of totals of local metal segments beyond each programmable switch. In effect, the time is a sum of R-C time each approximated by an R times the total C it drives. The R of the switch and the C of the interconnect are functions of the particular device performance grade. For a string of three local interconnects, the approximate time at the first segment after the first switch resistance would be three units—an additional two units after the next switch plus an additional unit after the last switch in the chain. The interconnect R-C chain terminates at each repowering buffer. The capacitance of the actual block inputs is not significant; the capacitance is in the interconnect metal and switches. Figure 30 illustrates this. ## Performance (continued) Figure 28. Change in Speed Performance Figure 29. Speed Performance of a CMOS Device Figure 30. Interconnection Timing Example #### **Power** #### **Power Distribution** Power for the FPGA is distributed through a grid to achieve high noise immunity and isolation between logic and I/O. Inside the FPGA, a dedicated Vcc and ground ring surrounding the logic array provides power to the I/O drivers (see Figure 31 below). An independent matrix of Vcc and ground lines supplies the interior logic of the device. This power distribution grid provides a stable supply and ground for all internal logic, provided that the external package power pins are all connected and appropriately decoupled. Typically, a 0.1 $\mu$ F capacitor connected near the Vcc and ground pins of the package will provide adequate decoupling. Output buffers which drive the specified 4 mA loads under worst-case conditions may drive 25 to 30 times this amount under best-case process conditions. Noise can be reduced by minimizing external load capacitance and reducing simultaneous output transitions in the same direction. It may also be beneficial to locate heavily loaded output buffers near the ground pads. The IOB output buffers have a slew-limited mode which should be used where output rise and fall times are not speed critical. Slew-limited outputs maintain their dc drive capability but generate less external reflections and internal noise. More than 32 fast outputs should not be switching in the same direction simultaneously. Figure 31. FPGA Power Distribution #### Power (continued) #### **Power Dissipation** The FPGA exhibits the low power consumption characteristic of CMOS ICs. The configuration option of TTL chip input threshold requires power for the threshold reference. The power required by the static memory cells that hold the configuration data is very low and may be maintained in a powerdown mode. Typically, most of the power dissipation is produced by external capacitive loads on the output buffers. This load and frequency dependent power is 25 $\mu$ W/pF/MHz per output. Another component of I/O power is the dc loading on each output pin by devices driven by the FPGA. Internal power dissipation is a function of the number and size of the nodes, and the frequency at which they change. In an FPGA, the fraction of nodes changing on a given clock is typically low (10% to 20%). For example, in a large binary counter, the average clock cycle produces changes equal to one CLB output at the clock frequency. Typical global clock buffer power is between 1.7 mW/MHz for the ATT3020 and 3.5 mW/MHz for the ATT3090. The internal capacitive load is more a function of interconnect than fan-out. With a typical load of three general interconnect segments, each configurable logic block output requires about 0.22 mW/MHz of its output frequency: Total Power = Vcc + Icco + External (dc + Capacitive) + Internal (CLB + IOB + Long Line + Pull-up) Because the control storage of the FPGA is CMOS static memory, its cells require a very low standby current for data retention. In some systems, this low data retention current characteristic can be used as a method of preserving configurations in the event of a primary power loss. The FPGA has built-in powerdown logic which, when activated, will disable normal operation of the device and retain only the configuration data. All internal operation is suspended and output buffers are placed in their high-impedance state with no pullups. Powerdown data retention is possible with a simple battery backup circuit, because the power requirement is extremely low. For retention at 2.4 V, the required current is typically on the order of 50 nA. To force the FPGA into the powerdown state, the user must pull the PWRDWN pin low and continue to supply a retention voltage to the VCC pins of the package. When normal power is restored, VCC is elevated to its normal operating voltage and PWRDWN is returned to a high. The FPGA resumes operation with the same internal sequence that occurs at the conclusion of configuration. Internal I/O and logic block storage elements will be reset, the outputs will become enabled, and the DONE/PROG pin will be released. No configuration programming is involved. When the power supply is removed from a CMOS device, it is possible to supply some power from an input signal. The conventional electrostatic input protection is implemented with diodes to the supply and ground. A positive voltage applied to an I/O will cause the positive protection diode to conduct and drive the power pin. This condition can produce invalid power conditions and should be avoided. A large series resistor might be used to limit the current or a bipolar buffer may be used to isolate the input signal. ## **Pin Information** **Table 4. Permanently Dedicated Pins** | Symbol | Name/Description | |---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Vcc | Two to eight (depending on package type) connections to the nominal +5 V supply voltage. All must be connected. | | GND | Two to eight (depending on package type) connections to ground. All must be connected. | | PWRDWN | A low on this CMOS compatible input stops all internal activity to minimize Vcc power, and puts all output buffers in a high-impedance state; configuration is retained. When the PWRDWN pin returns high, the device returns to operation with the same sequence of buffer enable and DONE/PROG as at the completion of configuration. All internal storage elements are reset. If not used, PWRDWN must be tied to Vcc. | | RESET | This is an active-low input which has three functions: | | | ■ Prior to the start of configuration, a low input will delay the start of the configuration process. An internal circuit senses the application of power and begins a minimal time-out cycle. When the time-out and RESET are complete, the levels of the M lines are sampled and configuration begins. | | | If RESET is asserted during a configuration, the FPGA is reinitialized and will restart the configuration at the termination of RESET. | | | If RESET is asserted after configuration is complete, it will provide an asynchronous reset of all<br>IOB and CLB storage elements of the FPGA. | | CCLK | Configuration Clock. During configuration, this is an output of an FPGA in master mode or peripheral mode. FPGAs in slave mode use it as a clock input. During a readback operation, it is a clock input for the configuration data being filtered out. | | DONE/<br>PROG | <b>DONE Output</b> . Configurable as open drain with or without an internal pull-up resistor. At the completion of configuration, the circuitry of the FPGA becomes active in a synchronous order, and DONE may be programmed to occur one cycle before or after that occurs. Once configuration is done, a high-to-low transition of this pin will cause an initialization of the FPGA and start a reconfiguration. | | Mo/RTRIG | <b>Mode 0</b> . This input, M1, and M2 are sampled before the start of configuration to establish the configuration mode to be used. After configuration is complete, a low-to-high transition acts as a read trigger to initiate a readback of configuration and storage-element data clocked by CCLK. | | M1/RDATA | <b>Mode 1</b> . This input, M0, and M2 are sampled before the start of configuration to establish the configuration mode to be used. After configuration is complete, this pin is the active-low output of the readback data. | # Pin Information (continued) Table 5. I/O Pins with Special Functions | Symbol | Name/Description | |----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | M2 | <b>Mode 2.</b> This input has a passive pull-up during configuration. Together with M0 and M1, it is sampled before the start of configuration to establish the configuration mode to be used. After configuration, this pin becomes a user-programmable I/O pin. | | HDC | <b>High During Configuration</b> . HDC is held at a high level by the FPGA until after configuration. It is available as a control output indicating that configuration is not yet completed. After configuration, this pin is a user I/O pin. | | LDC | <b>Low During Configuration</b> . This active-low signal is held at a low level by the FPGA until after configuration. It is available as a control output indicating that configuration is not yet completed. It is particularly useful in master mode as a low enable for an EPROM. After configuration, this pin is a user I/O pin. If used as a low EPROM enable, it must be programmed as a high after configuration. | | INIT | This is an active-low, open-drain output which is held low during the power stabilization and internal clearing of the configuration memory. It can be used to indicate status to a configuring microprocessor or, as a wired-AND of several slave mode devices, a hold-off signal for a master mode device. After configuration, this pin becomes a user-programmable I/O pin. | | BCLKIN | This is a direct CMOS level input to the alternate clock buffer (auxiliary buffer) in the lower right corner. | | XTL1 | This user I/O pin can be used to operate as the output of an amplifier driving an external crystal and bias circuitry. | | XTL2 | This user I/O pin can be used as the input of an amplifier connected to an external crystal and bias circuitry. The I/O block is left unconfigured. The oscillator configuration is activated by routing a net from the oscillator buffer symbol output and by the <i>ORCA</i> Foundry bit stream generation program. | | CS0, CS1,<br>CS2, WS | These four inputs represent a set of signals, three active-low and one active-high, which are used in the peripheral mode to control configuration data entry. The assertion of all four generates a write to the internal data buffer. The removal of any assertion clocks in the D[7:0] data present. In the master parallel mode, WS and CS2 are the A0 and A1 outputs. After configuration, the pins are user-programmable I/O pins. | # Pin Information (continued) Table 5. I/O Pins with Special Functions (continued) | Symbol | Name/Description | |----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RCLK | During master parallel mode configuration, RCLK represents a read of an external dynamic memory device (normally not used). | | RDY/BUSY | During peripheral parallel mode configuration, this pin indicates when the chip is ready for another byte of data to be written to it. After configuration is complete, this pin becomes a user-programmed I/O pin. | | D[7:0] | This set of eight pins represents the parallel configuration byte for the parallel master and peripheral modes. After configuration is complete, they are user-programmed I/O pins. | | A[15:0] | This set of 16 pins presents an address output for a configuration EPROM during master parallel mode. After configuration is complete, they are user-programmed I/O pins. | | DIN | This user I/O pin is used as serial data input during slave or master serial configuration. This pin is data zero input in master or peripheral configuration mode. | | DOUT | This user I/O pin is used during configuration to output serial configuration data for daisy-chained slaves' data in. | | TCLKIN | This is a direct CMOS level input to the global clock buffer. | | I/O | Input/Output (Unrestricted). May be programmed by the user to be input and/or output pin following configuration. Some of these pins present a high-impedance pull-up (see next page) or perform other functions before configuration is complete (see above). | # Pin Information (continued) Table 6A. ATT3000 Family Configuration (44, 68, and 84 PLCC; 100 QFP; and 100 TQFP) | Configuration Mode (M2:M1:M0) | | | | | | 68 | 04 | 100 | 400 | Heen | |-------------------------------|--------------------------|-----------------------|------------------------|-----------------------|-------------|------|-------------------------|------------|-------------|-------------------| | Slave<br>(1:1:1) | Master-Serial<br>(0:0:0) | Peripheral<br>(1:0:1) | Master-High<br>(1:1:0) | Master-Low<br>(1:0:0) | 44<br>PLCC* | PLCC | 84<br>PLCC <sup>†</sup> | 100<br>QFP | 100<br>TQFP | User<br>Operation | | PWRDWN | PWRDWN | PWRDWN | PWRDWN | PWRDWN | 7 | 10 | 12 | 29 | 26 | PWRDWN | | VCC | VCC | VCC | VCC | Vcc | 12 | 18 | 22 | 41 | 38 | Vcc | | M1 (High) | M1 (Low) | M1 (Low) | M1 (High) | M1 (Low) | 16 | 25 | 31 | 52 | 49 | RDATA | | M0 (High) | M0 (Low) | M0 (Low) | M0 (High) | M0 (Low) | 17 | 26 | 32 | 54 | 51 | RTRIG | | M2 (High) | M2 (Low) | M2 (High) | M2 (High) | M2 (Low) | 18 | 27 | 33 | 56 | 53 | 1/0 | | HDC (High) | HDC (High) | HDC (High) | HDC (High) | HDC (High) | 19 | 28 | 34 | 57 | 54 | 1/0 | | LDC (Low) | LDC (Low) | LDC (Low) | LDC (Low) | LDC (Low) | 20 | 30 | 36 | 59 | 56 | 1/0 | | INIT‡ | INIT‡ | INIT‡ | INIT# | INIT‡ | 22 | 34 | 42 | 65 | 62 | 1/0 | | GND | GND | GND | GND | GND | 23 | 35 | 43 | 66 | 63 | GND | | | | | | | 26 | 43 | 53 | 76 | 73 | XTL2-I/O | | RESET | RESET | RESET | RESET | RESET | 27 | 44 | 54 | 78 | 75 | RESET | | DONE | DONE | DONE | DONE | DONE | 28 | 45 | 55 | 80 | 77 | PROG | | | | D7 | D7 | D7 | | 46 | 56 | 81 | 78 | 1/0 | | | | | | | 30 | 47 | 57 | 82 | 79 | XTL1-I/O | | | | D6 | D6 | D6 | | 48 | 58 | 83 | 80 | 1/0 | | | | D5 | D5 | <b>D</b> 5 | | 49 | 60 | 87 | 84 | 1/0 | | | | CS6 | - | _ | | 50 | 61 | 88 | 85 | 1/0 | | | | D4 | D4 | D4 | _ | 51 | 62 | 89 | 86 | 1/0 | | Vcc | VCC | VCC | Vcc | Vcc | 34 | 52 | 64 | 91 | 88 | Vcc | | | | D3 | D3 | D3 | _ | 53 | 65 | 92 | 89 | 1/0 | | | | CST | - | - | | 54 | 66 | 93 | 90 | 1/0 | | | | D2 | D2 | D2 | | 55 | 67 | 94 | 91 | 1/0 | | | | D1 | D1 | D1 | | 56 | 70 | 98 | 95 | 1/0 | | | | RDY/BUSY | RCLK | RCLK | | 57 | 71 | 99 | 96 | 1/0 | | DIN | DIN | D0 | D0 | D0 | 38 | 58 | 72 | 100 | 97 | 1/0 | | DOUT | DOUT | DOUT | DOUT | DOUT | 39 | 59 | 73 | 1 | 98 | 1/0 | | CCLK | CCLK | CCLK | CCLK | CCLK | 40 | 60 | 74 | 2 | 99 | CCLK | | | | WS | <b>A</b> 0 | <b>A</b> 0 | | 61 | 75 | 5 | 2 | 1/0 | | | | CS2 | A1 | A1 | | 62 | 76 | 6 | 3 | 1/0 | | | | | A2 | A2 | _ | 63 | 77 | 8 | 5 | 1/0 | | | | | A3 | A3 | _ | 64 | 78 | 9 | 6 | 1/0 | | | | | A15 | A15 | | 65 | 81 | 12 | 9 | 1/0 | | | | | A4 | A4 | | 66 | 82 | 13 | 10 | 1/0 | | | | | A14 | A14 | | 67 | 83 | 14 | 11 | 1/0 | | | | | <b>A</b> 5 | A5 | _ | 68 | 84 | 15 | 12 | 1/0 | | GND | GND | GND | GND | GND | 1 | 1 | 1 | 16 | 13 | GND | | | | | A13 | A13 | | 2 | 2 | 17 | 14 | 1/0 | | | | | <b>A</b> 6 | A6 | | 3 | 3 | 18 | 15 | 1/0 | | | | | A12 | A12 | | 4 | 4 | 19 | 16 | 1/0 | | | | | A7 | A7 | _ | 5 | 5 | 20 | 17 | 1/0 | | | | | A11 | A11 | _ | 6 | 8 | 23 | 20 | 1/0 | | | | | A8 | A8 | _ | 7 | 9 | 24 | 21 | 1/0 | | | | | A10 | A10 | _ | 8 | 10 | 25 | 22 | 1/0 | | | | | A9 | A9 | | 9 | 11 | 26 | 23 | 1/0 | Represents a 50 kΩ to 100 kΩ pull-up. Peripheral mode and master parallel mode are not supported in the 44-pin PLCC package; see Table 7. <sup>†</sup> Pin assignments for the ATT3064/ATT3090 differ from those shown; see page 42. <sup>‡</sup> INIT is an open-drain output during configuration. # Pin Information (continued) Table 6B. ATT3000 Family Configuration (132 PPGA, 144 TQFP, 160 QFP, 175 PPGA, 208 SQFP) | Configuration Mode (M2:M1:M0) | | | | | | 144 | 400 | 475 | | ( | |-------------------------------|--------------------------|-----------------------|------------------------|-----------------------|-------------|------|------------|-------------|-------------|-------------------| | Slave<br>(1:1:1) | Master-Serial<br>(0:0:0) | Peripheral<br>(1:0:1) | Master-High<br>(1:1:0) | Master-Low<br>(1:0:0) | 132<br>PPGA | TQFP | 160<br>QFP | 175<br>PPGA | 208<br>SQFP | User<br>Operation | | PWRDWN | PWRDWN | PWRDWN | PWRDWN | PWRDWN | A1 | 1 | 159 | B2 | 3 | PWRDWN | | VCC | Vcc | Vcc | VCC | VCC | C8 | 19 | 20 | D9 | 26 | VCC | | M1 (High) | M1 (Low) | M1 (Low) | M1 (High) | M1 (Low) | B13 | 36 | 40 | B14 | 48 | ROATA | | M0 (High) | M0 (Low) | M0 (Low) | M0 (High) | M0 (Low) | A14 | 38 | 42 | B15 | 50 | RTRIG | | M2 (High) | M2 (Low) | M2 (High) | M2 (High) | M2 (Low) | C13 | 40 | 44 | C15 | 56 | 1/0 | | HDC (High) | HDC (High) | HDC (High) | HDC (High) | HDC (High) | B14 | 41 | 45 | E14 | 57 | 1/0 | | LDC (Low) | LDC (Low) | LDC (Low) | LDC (Low) | LDC (Low) | D14 | 45 | 49 | D16 | 61 | 1/0 | | INIT* | INIT* | INIT* | INIT* | INIT* | G14 | 53 | 59 | H15 | 77 | 1/0 | | GND | GND | GND | GND | GND | H12 | 55 | 19 | J14 | 25 | GND | | | | | | | M13 | 69 | 76 | P15 | 100 | XTL2-1/O | | RESET | RESET | RESET | RESET | RESET | P14 | 71 | 78 | R15 | 102 | RESET | | DONE | DONE | DONE | DONE | DONE | N13 | 73 | 80 | R14 | 107 | PROG | | | | D7 | D7 | D7 | M12 | 74 | 81 | N13 | 109 | 1/0 | | | | | | | P13 | 75 | 82 | T14 | 110 | XTL1-I/O | | | | D6 | D6 | D6 | N11 | 78 | 86 | P12 | 115 | 1/0 | | | | D5 | D5 | D5 | M9 | 84 | 92 | T11 | 122 | 1/0 | | | | ČS0 | _ | | N9 | 85 | 93 | R10 | 123 | 1/0 | | | | D4 | D4 | D4 | N8 | 88 | 98 | R9 | 128 | 1/0 | | Vcc | Vcc | Vcc | Vcc | Vcc | M8 | 90 | 100 | N9 | 130 | Vcc | | | | D3 | D3 | D3 | N7 | 92 | 102 | P8 | 132 | 1/0 | | | | CST | - | - | P6 | 93 | 103 | R8 | 133 | 1/0 | | | | D2 | D2 | D2 | M6 | 96 | 108 | R7 | 138 | 1/0 | | | | D1 | D1 | D1 | M5 | 102 | 114 | R5 | 145 | 1/0 | | | | RDY/BUSY | ACLK | RCLK | N4 | 103 | 115 | P5 | 146 | 1/0 | | DIN | DIN | D0 | DO. | D0 | N2 | 106 | 119 | R3 | 151 | 1/0 | | DOUT | DOUT | DOUT | DOUT | DOUT | МЗ | 107 | 120 | N4 | 152 | 1/0 | | CCLK | CCLK | CCLK | CCLK | CCLK | P1 | 108 | 121 | R2 | 153 | CCLK | | | | WS | A0 | A0 | M2 | 111 | 124 | P2 | 161 | 1/0 | | | | CS2 | A1 | A1 | N1 | 112 | 125 | МЗ | 162 | 1/0 | | | • | | A2 | A2 | L2 | 115 | 128 | P1 | 165 | 1/0 | | 315 71 71 | | | A3 | A3 | L1 | 116 | 129 | N1 | 166 | 1/0 | | | | | A15 | A15 | K1 | 119 | 132 | M1 | 172 | 1/0 | | | | | A4 | A4 | J2 | 120 | 133 | L2 | 173 | 1/0 | | | | | A14 | A14 | H1 | 123 | 136 | K2 | 178 | 1/0 | | | | | A5 | A5 | H2 | 124 | 137 | K1 | 179 | 1/0 | | GND | GND | GND | GND | GND | НЗ | 126 | 139 | J3 | 182 | GND | | | | | A13 | A13 | G2 | 128 | 141 | H2 | 184 | 1/0 | | | | | A6 | A6 | G1 | 129 | 142 | H1 | 185 | 1/0 | | | | | A12 | A12 | F2 | 133 | 147 | F2 | 192 | 1/0 | | | | | A7 | A7 | E1 | 134 | 148 | E1 | 193 | 1/0 | | | | | A11 | A11 | D1 | 137 | 151 | D1 | 199 | 1/0 | | | | | A8 | A8 | D2 | 138 | 152 | C1 | 200 | 1/0 | | | | | A10 | A10 | B1 | 141 | 155 | E3 | 203 | 1/0 | | | | | A9 | A9 | C2 | 142 | 156 | C2 | 204 | 1/0 | Represents a 50 kΩ to 100 kΩ pull-up. <sup>\*</sup> INIT is an open-drain output during configuration. # **Pin Assignments** Table 7. ATT3030 44-Pin PLCC Pinout | Pin No. | Function | Pin No. | Function | | |---------|------------|---------|-----------------|--| | 1 | GND | 23 | GND | | | 2 | I/O | 24 | 1/0 | | | 3 | I/O | 25 | 1/0 | | | 4 | 1/0 | 26 | XTL2-1/O | | | 5 | I/O | 27 | RESET | | | 6 | I/O | 28 | DONE-PROG | | | 7 | PWRDWN | 29 | 1/0 | | | 8 | TCLKIN-I/O | 30 | XTL1-BCLKIN-I/O | | | 9 | I/O | 31 | 1/0 | | | 10 | 1/0 | 32 | 1/0 | | | 11 | 1/0 | 33 | 1/0 | | | 12 | Vcc | 34 | Vcc | | | 13 | 1/0 | 35 | 1/0 | | | 14 | 1/0 | 36 | I/O | | | 15 | 1/0 | 37 | 1/0 | | | 16 | M1-RDATA | 38 | DIN-I/O | | | 17 | M0-RTRIG | 39 | DOUT-I/O | | | 18 | M2-I/O | 40 | CCLK | | | 19 | HDC-I/O | 41 | 1/0 | | | 20 | LDC-I/O | 42 | I/O | | | 21 | 1/0 | 43 | I/O | | | 22 | INIT-I/O | 44 | 1/0 | | Notes: Peripheral mode and master parallel mode are not supported in the M44 package. Parallel address and data pins are not assigned. Table 8. ATT3020, ATT3030, and ATT3042; 68-Pin PLCC and 84-Pin PLCC Pinout | Pin Numbers | | | Pin Nu | mbers | | |-------------|---------|------------------|----------|---------|-------------------| | 68 PLCC | 84 PLCC | Function | 68 PLCC | 84 PLCC | Function | | 10 | 12 | PWRDWN | 38 | 46 | I/O | | 11 | 13 | TCLKIN-I/O | 39 | 47 | 1/0 | | | 14 | 1/0† | 40 | 48 | 1/0 | | 12 | 15 | I/O | 41 | 49 | 1/0 | | 13 | 16 | 1/0 | | 50 | I/O† | | | 17 | 1/0 | _ | 51 | 1/0† | | 14 | 18 | 1/0 | 42 | 52 | 1/0 | | 15 | 19 | I/O | 43 | 53 | XTL2-I/O | | 16 | 20 | 1/0 | 44 | 54 | RESET | | 17 | 21 | !/0 | 45 | 55 | DONE-PROG | | 18 | 22 | Vcc | 46 | 56 | D7-I/O | | 19 | 23 | 1/0 | 47 | 57 | XTL1-BCLKIN-I/O | | | 24 | 1/0 | 48 | 58 | D6-I/O | | 20 | 25 | I/O | | 59 | 1/0 | | 21 | 26 | 1/0 | 49 | 60 | D5-I/O | | 22 | 27 | I/O | 50 | 61 | CS0-1/O | | | 28 | 1/0 | 51 | 62 | D4-I/O | | 23 | 29 | 1/0 | _ | 63 | 1/0 | | 24 | 30 | 1/0 | 52 | 64 | Vcc | | 25 | 31 | M1-RDATA | 53 | 65 | D3-I/O | | 26 | 32 | MO-RTRIG | 54 | 66 | CS1-I/O | | 27 | 33 | M2-I/O | 55 | 67 | D2-I/O | | 28 | 34 | HDC-I/O | | 68 | 1/0 | | 29 | 35 | 1/0 | | 69 | I/O <sup>†</sup> | | 30 | 36 | LDC-I/O | 56 | 70 | D1-I/O | | 31 | 37 | I/O | 57 | 71 | RDY/BUSY-RCLK-I/O | | | 38 | I/O <sup>†</sup> | 58 | 72 | D0-DIN-I/O | | 32 | 39 | 1/0 | 59 | 73 | DOUT-I/O | | 33 | 40 | 1/0 | 60 | 74 | CCLK | | | 41 | I/O <sup>†</sup> | 61 | 75 | A0-WS-I/O | | 34 | 42 | INIT-I/O | 62 | 76 | A1-CS2-I/O | | 35 | 43 | GND | 63 | 77 | A2-I/O | | 36 | 44 | 1/0 | 64 | 78 | A3-I/O | | 37 | 45 | 1/0 | <u> </u> | 79 | I/O <sup>†</sup> | <sup>\*</sup> Unprogrammed IOBs have a default pull-up; this prevents an undefined pad level for unbonded or unused IOBs. Programmed outputs are default slew-limited. <sup>†</sup> Indicates unconnected package pins for the ATT3020. Table 8. ATT3020, ATT3030, and ATT3042; 68-Pin PLCC and 84-Pin PLCC Pinout (continued) | Pin Nu | ımbers | Euration | Pin Nu | ımbers | | |---------|---------|------------------|---------|---------|----------| | 68 PLCC | 84 PLCC | Function | 68 PLCC | 84 PLCC | Function | | | 80 | I/O <sup>†</sup> | 4 | 4 | A12-I/O | | 65 | 81 | A15-I/O | 5 | 5 | A7-I/O | | 66 | 82 | A4-I/O | _ | 6 | I/O† | | 67 | 83 | A14-I/O | _ | 7 | I/O† | | 68 | 84 | A5-I/O | 6 | 8 | A11-I/O | | 1 | 1 | GND | 7 | 9 | A8-I/O | | 2 | 2 | A13-I/O | 8 | 10 | A10-I/O | | 3 | 3 | A6-I/O | 9 | 11 | A9-I/O | <sup>\*</sup> Unprogrammed IOBs have a default pull-up; this prevents an undefined pad level for unbonded or unused IOBs. Programmed outputs are default slew-limited. Note: Table 8 describes the pin assignments for three different chips in two different packages. The function column lists 84 of the 118 pads on the ATT3042 and 84 of the 98 pads on the ATT3030. Ten pads [indicated with a dagger (†)] do not exist on the ATT3020, which has 74 pads; therefore, the corresponding pins on the 84-pin packages have no connections to an ATT3020. <sup>†</sup> Indicates unconnected package pins for the ATT3020. Table 9. ATT3064 and ATT3090 84-Pin PLCC Pinout | 84<br>PLCC | Function | 84<br>PLCC | Function | 84<br>PLCC | Function | |------------|------------|------------|-----------------|------------|-------------------| | 12 | PWRDWN | 40 | 1/0 | 68 | D2-I/O* | | 13 | TCLKIN-I/O | 41 | ĪNĪT-I/O* | 69 | 1/0 | | 14 | 1/0 | 42 | Vcc* | 70 | D1-I/O | | 15 | 1/0 | 43 | GND | 71 | RDY/BUSY-RCLK-I/O | | 16 | 1/0 | 44 | 1/0 | 72 | D0-DIN-I/O | | 17 | 1/0 | 45 | 1/0 | 73 | DOUT-I/O | | 18 | 1/0 | 46 | 1/0 | 74 | CCLK | | 19 | 1/0 | 47 | 1/0 | 75 | A0-WS-I/O | | 20 | 1/0 | 48 | 1/0 | 76 | A1-CS2-I/O | | 21 | GND* | 49 | 1/0 | 77 | A2-I/O | | 22 | Vcc | 50 | I/O | 78 | A3-I/O | | 23 | 1/0 | 51 | 1/0 | 79 | I/O* | | 24 | 1/0 | 52 | 1/0 | 80 | 1/0* | | 25 | 1/0 | 53 | XTL2-1/O | 81 | A15-I/O | | 26 | 1/0 | 54 | RESET | 82 | A4-I/O | | 27 | 1/0 | 55 | DONE-PROG | 83 | A14-I/O | | 28 | 1/0 | 56 | D7-I/O | 84 | A5-I/O | | 29 | 1/0 | 57 | XTL1-BCLKIN-I/O | 1 | GND | | 30 | 1/0 | 58 | D6-I/O | 2 | Vcc* | | 31 | M1-RDATA | 59 | 1/0 | 3 | A13-I/O* | | 32 | M0-RTRIG | 60 | D5-I/O | 4 | A6-I/O* | | 33 | M2-I/O | 61 | CS0-I/O | 5 | A12-I/O* | | 34 | HDC-I/O | 62 | D4-I/O | 6 | A7-I/O* | | 35 | 1/0 | 63 | 1/0 | 7 | I/O | | 36 | LDC-I/O | 64 | Vcc | 8 | A11-I/O | | 37 | 1/0 | 65 | GND* | 9 | A8-I/O | | 38 | 1/0 | 66 | D3-I/O* | 10 | A10-I/O | | 39 | 1/0 | 67 | C\$1-I/O* | 11 | A9-I/O | <sup>\*</sup> Different pin definition than ATT3020/ATT3030/ATT3042 PC84 package. Table 10. ATT3020, ATT3030, and ATT3042 100-Pin QFP Pinout | 100<br>QFP | Function | 100<br>QFP | Function | 100<br>QFP | Function | |------------|------------|------------|-----------------|------------|-------------------| | 16 | GND | 50 | I/O* | 84 | I/O* | | 17 | A13-I/O | 51 | 1/0* | 85 | I/O* | | 18 | A6-I/O | 52 | M1-RDATA | 86 | 1/0 | | 19 | A12-I/O | 53 | GND* | 87 | D5-I/O | | 20 | A7-I/O | 54 | M0-RTRIG | 88 | <u>CS0</u> -I/O | | 21 | I/O* | 55 | Vcc* | 89 | D4-I/O | | 22 | I/O* | 56 | M2-I/O | 90 | 1/0 | | 23 | A11-I/O | 57 | HDC-I/O | 91 | Vcc | | 24 | A8I/O | 58 | 1/0 | 92 | D3-I/O | | 25 | A10-I/O | 59 | LDC-I/O | 93 | CS1-I/O | | 26 | A9I/O | 60 | I/O* | 94 | D2-I/O | | 27* | Vcc | 61 | I/O* | 95 | 1/0 | | 28* | GND | 62 | 1/0 | 96 | 1/0* | | 29 | PWRDWN | 63 | 1/0 | 97 | I/O* | | 30 | TCLKIN-I/O | 64 | 1/0 | 98 | D1-I/O | | 31 | 1/0** | 65 | ĪNĪT—I/O | 99 | RCLK-RDY/BUSY-I/O | | 32 | I/O* | 66 | GND | 100 | D0-DIN-I/O | | 33 | I/O* | 67 | 1/0 | 1 | DOUT-I/O | | 34 | I/O | 68 | 1/0 | 2 | CCLK | | 35 | 1/0 | 69 | 1/0 | 3 | Vcc* | | 36 | I/O | 70 | 1/0 | 4 | GND* | | 37 | 1/0 | 71 | 1/0 | 5 | A0-WS-I/O | | 38 | 1/0 | 72 | 1/0 | 6 | A1-CS2-I/O | | 39 | 1/0 | 73 | 1/0 | 7 | I/O** | | 40 | 1/O | 74 | 1/0* | 8 | A2-I/O | | 41 | Vcc | 75 | I/O* | 9 | A3-I/O | | 42 | 1/0 | 76 | XTL2-I/O | 10 | 1/0* | | 43 | 1/0 | 77* | GND | 11 | I/O* | | 44 | 1/0 | 78 | RESET | 12 | A15-I/O | | 45 | I/O | 79 | Vcc* | 13 | A4-I/O | | 46 | 1/0 | 80 | DONE-PROG | 14 | A14-I/O | | 47 | I/O | 81 | D7-1/O | 15 | A5-I/O | | 48 | 1/0 | 82 | XTL1-BCLKIN-I/O | | | | 49 | 1/0 | 83 | D6-I/O | | _ | <sup>\*</sup> Only 100 of the 118 pads on the ATT3042 are connected to the 100 package pins. Two pads, indicated by double asterisks, do not exist on the ATT3030, which has 98 pads; therefore, the corresponding pins have no connections. Twenty-six pads, indicated by single or double asterisks, do not exist on the ATT3020, which has 74 pads; therefore, the corresponding pins have no connections. Table 11. ATT3030, ATT3042, and ATT3064 100-Pin TQFP Pinout | 100<br>TQFP | Function | 100<br>TQFP | Function | 100<br>TQFP | Function | |-------------|------------|-------------|-----------------|-------------|-------------------| | 13 | GND | 47 | 1/0 | 81 | 1/0 | | 14 | A13-I/O | 48 | 1/0 | 82 | 1/0 | | 15 | A6-I/O | 49 | M1-RDATA | 83 | 1/0 | | 16 | A12-I/O | 50 | GND | 84 | D5-I/O | | 17 | A7-I/O | 51 | M0-RTRIG | 85 | CS0-I/O | | 18 | 1/0 | 52 | Vcc | 86 | D4-I/O | | 19 | 1/0 | 53 | M2-I/O | 87 | 1/0 | | 20 | A11-I/O | 54 | HDC-I/O | 88 | Vcc | | 21 | A8-I/O | 55 | 1/0 | 89 | D3-I/O | | 22 | A10-I/O | 56 | LDC-I/O | 90 | CS1-I/O | | 23 | A9-I/O | 57 | 1/0 | 91 | D2-I/O | | 24 | Vcc | 58 | 1/0 | 92 | I/O | | 25 | GND | 59 | 1/0 | 93 | 1/0 | | 26 | PWRDWN | 60 | 1/0 | 94 | 1/0 | | 27 | TCLKIN-I/O | 61 | 1/0 | 95 | D1-I/O | | 28 | 1/0* | 62 | ĪNĪT-I/O | 96 | RCLK-RDY/BUSY-I/O | | 29 | 1/0 | 63 | GND | 97 | D0-DIN-I/O | | 30 | 1/0 | 64 | 1/0 | 98 | DOUT-I/O | | 31 | 1/0 | 65 | 1/0 | 99 | CCLK | | 32 | 1/0 | 66 | 1/0 | 100 | Vcc | | 33 | 1/0 | 67 | 1/0 | 1 | GND | | 34 | 1/0 | 68 | I/O | 2 | A0-WS-I/O | | 35 | 1/0 | 69 | 1/0 | 3 | A1-CS2-I/O | | 36 | 1/0 | 70 | 1/0 | 4 | I/O* | | 37 | 1/0 | 71 | 1/0 | 5 | A2-I/O | | 38 | Vcc | 72 | 1/0 | 6 | A3-I/O | | 39 | 1/0 | 73 | XTL2-I/O | 7 | I/O | | 40 | 1/0 | 74 | GND | 8 | 1/0 | | 41 | 1/0 | 75 | RESET | 9 | A15-I/O | | 42 | 1/0 | 76 | Vcc | 10 | A4-I/O | | 43 | 1/0 | 77 | DONE-PROG | 11 | A14-I/O | | 44 | I/O | 78 | D7-I/O | 12 | A5-I/O | | 45 | 1/0 | 79 | XTL1-BCLKIN-I/O | | | | 46 | I/O | 80 | D6-I/O | _ | | <sup>\*</sup> Indicates unconnected package pins for the ATT3030. Table 12. ATT3042 and ATT3064 132-Pin PPGA Pinout | 132<br>PPGA | Function | 132<br>PPGA | Function | 132<br>PPGA | Function | | |-------------|------------|-------------|-----------------|-------------|-------------------|--| | C4 | GND | F12 | 1/0 | N6 | 1/0* | | | A1 | PWRDWN | E14 | 1/0 | P5 | 1/0* | | | СЗ | TCLKIN-I/O | F13 | 1/0 | M6 | D2-I/O | | | B2 | 1/0 | F14 | 1/0 | N5 | I/O | | | B3 | I/O | G13 | 1/0 | P4 | I/O | | | A2 | I/O* | G14 | ĪNĪT-I/O | P3 | 1/0 | | | B4 | 1/0 | G12 | VCC | M5 | D1-I/O | | | C5 | I/O | H12 | GND | N4 | RCLK-RDY/BUSY-I/O | | | A3 | I/O* | H14 | I/O | P2 | I/O | | | A4 | 1/0 | H13 | I/O | N3 | 1/0 | | | B5 | 1/0 | J14 | I/O | N2 | D0-DIN-I/O | | | C6 | I/O | J13 | 1/0 | МЗ | DOUT-I/O | | | A5 | I/O | K14 | I/O | P1 | CCLK | | | B6 | I/O | J12 | I/O | M4 | Vcc | | | A6 | 1/0 | K13 | 1/0 | L3 | GND | | | B7 | 1/0 | L14 | I/O* | M2 | A0-WS-I/O | | | C7 | GND | L13 | 1/0 | N1 | A1-CS2-I/O | | | C8 | VCC | K12 | 1/0 | M1 | 1/0 | | | A7 | I/O | M14 | 1/0 | K3 | 1/0 | | | B8 | I/O | N14 | 1/0 | L2 | A2-I/O | | | A8 | I/O | M13 | XTL2-1/O | L1 | A3-I/O | | | A9 | I/O | L12 | GND | K2 | 1/0 | | | B9 | 1/0 | P14 | RESET | J3 | 1/0 | | | C9 | 1/0 | M11 | VCC | K1 | A15-I/O | | | A10 | 1/0 | N13 | DONE-PROG | J2 | A4-I/O | | | B10 | 1/0 | M12 | D7-I/O | J1 | 1/0* | | | A11 | 1/0* | P13 | XTL1-BCLKIN-I/O | H1 | A14-I/O | | | C10 | 1/0 | N12 | 1/0 | H2 | A5-I/O | | | B11 | 1/0 | P12 | 1/0 | H3 | GND | | | A12 | 1/0* | N11 | D6-I/O | G3 | Vcc | | | B12 | 1/0 | M10 | 1/O | G2 | A13-I/O | | | A13 | 1/0* | P11 | I/O* | G1 | A6-I/O | | | C12 | 1/0 | N10 | 1/0 | F1 | 1/0* | | | B13 | M1-RDATA | P10 | 1/0 | F2 | A12-I/O | | | C11 | GND | M9 | D5-I/O | E1 | A7-I/O | | | A14 | M0-RTRIG | N9 | CS0-I/O | F3 | | | | D12 | Vcc | P9 | I/O* | E2 | 1/0 | | | C13 | M2-1/O | P8 | I/O* | D1 | A11-I/O | | | B14 | HDCI/O | N8 | D4-I/O | D2 | A8-I/O | | | C14 | 1/0 | P7 | 1/0 | E3 | 1/0 | | | E12 | 1/0 | M8 | Vcc | C1 | 1/0 | | | D13 | 1/0 | M7 | GND | B1 | A10-I/O | | | D14 | LDC-I/O | N7 | D3-I/O | C2 | A9-I/O | | | E13 | | P6 | CS1-I/O | D3 | VCC | | <sup>\*</sup> Indicates unconnected package pins for the ATT3030. Table 13. ATT3042 and ATT3064 144-Pin TQFP Pinout | 144<br>TQFP | Function | 144<br>TQFP | Function | 144<br>TQFP | Function | 144<br>TQFP | Function | |-------------|------------|-------------|----------|-------------|-------------------|-------------|------------| | 1 | PWRDWN | 37 | GND | 73 | DONE-PROG | 109 | Vcc | | 2 | TCLKIN-I/O | 38 | M0-RTRIG | 74 | D7-I/O | 110 | GND | | 3 | I/O* | 39 | Vcc | 75 | XTL1-BCLKIN-I/O | 111 | A0-WS-I/O | | 4 | 1/0 | 40 | M2-I/O | 76 | 1/0 | 112 | A1-CS2-I/O | | 5 | 1/0 | 41 | HDC-I/O | 77 | 1/0 | 113 | 1/0 | | 6 | 1/0* | 42 | 1/0 | 78 | D6-1/O | 114 | 1/0 | | 7 | I/O | 43 | 1/0 | 79 | 1/0 | 115 | A2-I/O | | 8 | 1/0 | 44 | 1/0 | 80 | I/O* | 116 | A3-I/O | | 9 | 1/0* | 45 | LDC-I/O | 81 | I/O | 117 | 1/0 | | 10 | 1/0 | 46 | 1/0* | 82 | 1/0 | 118 | 1/0 | | 11 | 1/0 | 47 | 1/0 | 83 | 1/0* | 119 | A15-I/O | | 12 | 1/0 | 48 | 1/0 | 84 | D5-I/O | 120 | A4-I/O | | 13 | 1/0 | 49 | 1/0 | 85 | CS0-I/O | 121 | 1/0* | | 14 | 1/0 | 50 | 1/0* | 86 | 1/0* | 122 | 1/0* | | 15 | 1/0* | 51 | 1/0 | 87 | 1/0* | 123 | A14-I/O | | 16 | 1/0 | 52 | 1/0 | 88 | D4-I/O | 124 | A5-I/O | | 17 | I/O | 53 | INIT-I/O | 89 | 1/0 | 125 | | | 18 | GND | 54 | Vcc | 90 | Vcc | 126 | GND | | 19 | Vcc | 55 | GND | 91 | GND | 127 | Vcc | | 20 | 1/0 | 56 | 1/0 | 92 | D3—I/O | 128 | A13-I/O | | 21 | 1/0 | 57 | 1/0 | 93 | CS1I/O | 129 | A6-I/O | | 22 | 1/0 | 58 | 1/0 | 94 | 1/0* | 130 | I/O* | | 23 | 1/0 | 59 | 1/0 | 95 | 1/0* | 131 | | | 24 | 1/0 | 60 | 1/0 | 96 | D2—I/O | 132 | 1/0* | | 25 | 1/0 | 61 | 1/0 | 97 | 1/0 | 133 | A12-I/O | | 26 | 1/0 | 62 | 1/0 | 98 | 1/0 | 134 | A7-I/O | | 27 | 1/0 | 63 | 1/0* | 99 | 1/0* | 135 | 1/0 | | 28 | 1/0* | 64 | 1/0* | 100 | 1/0 | 136 | 1/0 | | 29 | 1/0 | 65 | 1/0 | 101 | I/O* | 137 | A11-I/O | | 30 | 1/0 | 66 | 1/0 | 102 | D1—I/O | 138 | A8-I/O | | 31 | 1/0* | 67 | 1/0 | 103 | RCLK-BUSY/RDY-I/O | 139 | 1/0 | | 32 | 1/0* | 68 | 1/0 | 104 | 1/0 | 140 | 1/0 | | 33 | 1/0 | 69 | XTL2—I/O | 105 | 1/0 | 141 | A10-I/O | | 34 | 1/0* | 70 | GND | 106 | D0DINI/O | 142 | A9I/O | | 35 | I/O | 71 | RESET | 107 | DOUT-I/O | 143 | Vcc | | 36 | M1-RDATA | 72 | Vcc | 108 | CCLK | 144 | GND | <sup>\*</sup> Indicates unconnected package pins for the ATT3042. Table 14. ATT3064 and ATT3090 160-Pin QFP Pinout | 160<br>QFP | Function | 160<br>QFP | Function | 160<br>QFP | Function | 160<br>QFP | Function | |------------|----------|------------|-----------|------------|-------------------|------------|------------| | 1 | I/O* | 41 | GND | 81 | D7-I/O | 121 | CCLK | | 2 | 1/0* | 42 | M0-RTRIG | 82 | XTL1-BCLKIN-I/O | 122 | Vcc | | 3 | 1/0* | 43 | Vcc | 83 | 1/0* | 123 | GND | | 4 | 1/0 | 44 | M2-I/O | 84 | 1/0 | 124 | A0-WS-I/O | | 5 | 1/0 | 45 | HDC-I/O | 85 | I/O | 125 | A1-CS2-I/O | | 6 | 1/0 | 46 | 1/0 | 86 | D6-I/O | 126 | 1/0 | | 7 | 1/0 | 47 | 1/0 | 87 | 1/0 | 127 | 1/0 | | 8 | 1/0 | 48 | I/O | 88 | 1/0 | 128 | A2-I/O | | 9 | I/O | 49 | LDC-I/O | 89 | 1/0 | 129 | A3-I/O | | 10 | I/O | 50 | I/O* | 90 | 1/0 | 130 | 1/0 | | 11 | 1/0 | 51 | I/O* | 91 | 1/0 | 131 | I/O | | 12 | 1/0 | 52 | 1/0 | 92 | D5-1/O | 132 | A15-I/O | | 13 | 1/0 | 53 | 1/0 | 93 | <u>CS0</u> – I/O | 133 | A4-I/O | | 14 | 1/0 | 54 | 1/0 | 94 | I/O* | 134 | 1/0 | | 15 | 1/0 | 55 | 1/0 | 95 | I/O* | 135 | 1/0 | | 16 | I/O | 56 | 1/0 | 96 | 1/0 | 136 | A14-I/O | | 17 | 1/0 | 57 | 1/0 | 97 | 1/0 | 137 | A5-I/O | | 18 | 1/0 | 58 | 1/0 | 98 | D4-I/O | 138 | I/O* | | 19 | GND | 59 | INIT-I/O | 99 | 1/0 | 139 | GND | | 20 | Vcc | 60 | Vcc | 100 | Vcc | 140 | Vcc | | 21 | 1/0* | 61 | GND | 101 | GND | 141 | A13-I/O | | 22 | 1/0 | 62 | 1/0 | 102 | D3-I/O | 142 | A6-I/O | | 23 | 1/0 | 63 | 1/0 | 103 | CST-I/O | 143 | 1/0* | | 24 | 1/0 | 64 | 1/0 | 104 | 1/0 | 144 | 1/0* | | 25 | 1/0 | 65 | 1/0 | 105 | 1/0 | 145 | 1/0 | | 26 | 1/0 | 66 | I/O | 106 | I/O* | 146 | 1/0 | | 27 | 1/0 | 67 | I/O | 107 | I/O* | 147 | A12-I/O | | 28 | 1/0 | 68 | 1/0 | 108 | D2-I/O | 148 | A7-I/O | | 29 | 1/0 | 69 | I/O | 109 | 1/0 | 149 | 1/0 | | 30 | 1/0 | 70 | 1/0 | 110 | 1/0 | 150 | 1/0 | | 31 | 1/0 | 71 | 1/0 | 111 | 1/0 | 151 | A11-I/O | | 32 | 1/0 | 72 | 1/0 | 112 | 1/0 | 152 | A8-I/O | | 33 | 1/0 | 73 | 1/0 | 113 | 1/0 | 153 | 1/0 | | 34 | 1/0 | 74 | 1/0 | 114 | D1-I/O | 154 | 1/0 | | 35 | 1/0 | 75 | 1/0* | 115 | RCLK-RDY/BUSY-I/O | 155 | A10-I/O | | 36 | 1/0 | 76 | XTL2-1/O | 116 | 1/0 | 156 | A9-I/O | | 37 | 1/0 | 77 | GND | 117 | 1/0 | 157 | Vcc | | 38 | 1/0* | 78 | RESET | 118 | I/O+ | 158 | GND | | 39 | 1/0* | 79 | Vcc | 119 | D0-DIN-I/O | 159 | PWRDWN | | 40 | M1-RDATA | 80 | DONE-PROG | 120 | DOUT-I/O | 160 | TCLKIN-I/O | <sup>\*</sup> Indicates unconnected package pins for the ATT3064. Table 15. ATT3000 Family 175-Pin PPGA Pinout | 175<br>PPGA | Function | 175<br>PPGA | Function | 175<br>PPGA | Function | 175<br>PPGA | Function | |-------------|------------|-------------|----------|-------------|-------------------|-------------|------------| | B2 | PWRDWN | D13 | 1/0 | R14 | DONE-PROG | R3 | D0-DIN-I/O | | D4 | TCLKIN-I/O | B14 | M1-RDATA | N13 | D7-I/O | N4 | DOUT-I/O | | В3 | I/O | C14 | GND | T14 | XTL1-BCLKIN-I/O | R2 | CCLK | | C4 | I/O | B15 | M0-RTRIG | P13 | 1/0 | P3 | Vcc | | B4 | 1/0 | D14 | Vcc | R13 | I/O | N3 | GND | | A4 | 1/0 | C15 | M2-I/O | T13 | 1/0 | P2 | A0-WS-I/O | | D5 | 1/0 | E14 | HDC-I/O | N12 | 1/0 | МЗ | A1-CS2-I/O | | C5 | 1/0 | B16 | 1/0 | P12 | D6-I/O | R1 | 1/0 | | <b>B</b> 5 | 1/0 | D15 | 1/0 | R12 | 1/0 | N2 | 1/0 | | <b>A</b> 5 | 1/0 | C16 | 1/0 | T12 | 1/0 | P1 | A2-1/O | | C6 | 1/0 | D16 | LDC-I/O | P11 | 1/0 | N1 | A3-I/O | | D6 | 1/0 | F14 | 1/0 | N11 | 1/0 | L3 | 1/0 | | B6 | 1/0 | E15 | 1/0 | R11 | 1/0 | M2 | 1/0 | | A6 | 1/0 | E16 | 1/0 | T11 | D5-I/O | M1 | A15-I/O | | B7 | 1/0 | F15 | 1/0 | R10 | CS0-I/O | L2 | A4-I/O | | C7 | 1/0 | F16 | 1/0 | P10 | 1/0 | L1 | I/O | | D7 | 1/0 | G14 | I/O | N10 | 1/0 | КЗ | 1/0 | | A7 | 1/0 | G15 | I/O | T10 | I/O | K2 | A14-I/O | | A8 | I/O | G16 | 1/0 | T9 | 1/0 | K1 | A5-1/O | | B8 | I/O | H16 | I/O | R9 | D4-I/O | J1 | 1/0 | | C8 | 1/0 | H15 | INIT-I/O | P9 | I/O | J2 | 1/0 | | D8 | GND | H14 | VCC | N9 | Vcc | J3 | GND | | D9 | Vcc | J14 | GND | N8 | GND | НЗ | Vcc | | C9 | 1/0 | J15 | 1/0 | P8 | D3-I/O | H2 | A13-I/O | | B9 | 1/0 | J16 | 1/0 | R8 | CS1-I/O | H1 | A6-I/O | | A9 | 1/0 | K16 | 1/0 | T8 | I/O | G1 | 1/0 | | A10 | 1/0 | K15 | 1/0 | T7 | 1/0 | G2 | 1/0 | | D10 | 1/0 | K14 | 1/0 | N7 | 1/0 | G3 | I/O | | C10 | 1/0 | L16 | 1/0 | P7 | 1/0 | F1 | I/O | | B10 | 1/0 | L15 | 1/0 | R7 | D2-I/O | F2 | A12-I/O | | A11 | 1/0 | M16 | 1/0 | T6 | 1/0 | E1 | A7-I/O | | B11 | 1/0 | M15 | I/O | R6 | 1/0 | E2 | I/O | | D11 | 1/0 | L14 | 1/0 | N6 | 1/0 | F3 | I/O | | C11 | 1/0 | N16 | 1/0 | P6 | 1/0 | D1 | A11-I/O | | A12 | 1/0 | P16 | 1/0 | T5 | 1/0 | C1 | A8-1/O | | B12 | 1/0 | N15 | I/O | R5 | D1-I/O | D2 | 1/0 | | C12 | 1/0 | R16 | I/O | P5 | RDY/BUSY-RCLK-I/O | B1 | 1/0 | | D12 | 1/0 | M14 | 1/0 | N5 | 1/0 | E3 | A10-I/O | | A13 | 1/0 | P15 | XTL2-I/O | T4 | 1/0 | C2 | A9-I/O | | B13 | 1/0 | N14 | GND | R4 | 1/0 | D3 | Vcc | | C13 | 1/0 | R15 | RESET | P4 | 1/0 | СЗ | GND | | A14 | 1/0 | P14 | Vcc | - | and an analysis | | | Note: Unprogrammed IOBs have a default pull-up; this prevents an undefined pad level for unbonded or unused IOBs. Programmed outputs are default slew-limited. Pins A2, A3, A15, A16, T1, T2, T3, T15, and T16 are not connected. Pin A1 does not exist. Table 16. ATT3000 Family 208-Pin SQFP Pinout | 1 | 208<br>SQFP | Function | 208<br>SQFP | Function | 208<br>SQFP | Function | 208<br>SQFP | Function | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|------------|-------------|-----------|-------------|-------------------|-------------|-------------| | 3 | | | 53 | | 105 | | 157 | | | TCLKIN-I/O 56 M2-I/O 108 D7-I/O 161 A0-WS-I/O | | | | - | 106 | VCC | 158 | | | 5 | | | | | 107 | DONE-PROG | 159 | _ | | 6 | | TCLKIN-I/O | | | | | 160 | GND | | 7 I/O 59 I/O 111 I/O 163 I/O 8 I/O 60 I/O 112 I/O 184 I/O 9 I/O 61 LDC-I/O 113 I/O 165 A2-I/O 10 I/O 62 I/O 114 I/O 166 A3-I/O 11 I/O 63 I/O 116 DD-I/O 167 I/O 12 I/O 64 — 116 I/O 168 I/O 13 I/O 65 — 117 I/O 168 I/O 14 I/O 66 — 118 I/O 177 — 15 I/O 67 — 119 — 171 — 16 I/O 68 I/O 120 I/O 172 A15-I/O 17 I/O 69 I/O 121 I/O 173 A4-I/O < | 5 | | | | 109 | | 161 | A0-WS-I/O | | B | 6 | | 1 | | 110 | XTL1-BCLKIN-I/O | 162 | A1-CS2-I/O | | 9 | 7 | | 59 | | 111 | 1/0 | 163 | 1/0 | | 10 | 8 | | 60 | | 112 | 1/0 | 164 | 1/0 | | 11 | | | 61 | LDC - I/O | 113 | 1/0 | 165 | A2-I/O | | 12 | 10 | 1/0 | 62 | 1/0 | 114 | 1/0 | 166 | A3-I/O | | 13 | 11 | 1/0 | 63 | 1/0 | 115 | D6-I/O | 167 | 1/0 | | 14 | 12 | | 64 | | 116 | 1/0 | 168 | 1/0 | | 15 | 13 | I/O | 65 | | 117 | 1/0 | 169 | | | 16 | 14 | 1/0 | 66 | | 118 | 1/0 | 170 | | | 17 | 15 | I/O | 67 | | 119 | | 171 | | | 18 | 16 | 1/0 | 68 | 1/0 | 120 | I/O | 172 | A15-I/O | | 18 | 17 | 1/0 | 69 | 1/0 | 121 | 1/0 | 173 | A4-I/O | | 19 | 18 | 1/0 | 70 | I/O | 122 | D5-I/O | + | | | 20 | 19 | 1/0 | 71 | 1/0 | 123 | CS0-I/O | 175 | | | 22 | 20 | 1/0 | 72 | _ | 124 | 1/0 | | | | 23 | 21 | 1/0 | 73 | | 125 | 1/0 | 177 | | | 23 | 22 | 1/0 | 74 | 1/0 | 126 | 1/0 | 178 | A14-I/O | | 25 | 23 | 1/0 | 75 | 1/0 | 127 | 1/0 | 179 | | | 25 GND | 24 | 1/0 | 76 | 1/0 | 128 | D4-I/O | | | | 26 | 25 | GND | 77 | INIT-I/O | 129 | 1/0 | 181 | | | 27 | 26 | VCC | 78 | VCC | 130 | VCC | | | | 28 | 27 | I/O | 79 | GND | 131 | GND | 183 | | | 30 | 28 | 1/0 | 80 | 1/0 | 132 | D3-I/O | 184 | A13-I/O | | 31 | 29 | 1/0 | 81 | 1/0 | 133 | C\$1-I/O | 185 | A6-I/O | | 32 | 30 | 1/0 | 82 | 1/0 | 134 | 1/0 | 186 | 1/0 | | 32 | 31 | I/O | 83 | | 135 | 1/0 | 187 | 1/0 | | 34 | 32 | 1/0 | 84 | | 136 | 1/0 | 188 | <del></del> | | 35 | 33 | I/O | 85 | I/O | 137 | 1/0 | 189 | | | 36 I/O 88 I/O 140 I/O 192 A12-I/O 37 — 89 I/O 141 I/O 193 A7-I/O 38 I/O 90 — 142 — 194 — 39 I/O 91 — 143 I/O 195 — 40 I/O 92 — 144 I/O 196 — 41 I/O 93 I/O 145 D1-I/O 197 I/O 42 I/O 94 I/O 146 RDY/BUSY-RCLK-I/O 198 I/O 43 I/O 95 I/O 147 I/O 199 A11-I/O 44 I/O 96 I/O 148 I/O 200 A8-I/O 45 I/O 97 I/O 149 I/O 201 I/O 46 I/O 98 I/O 150 I/O 202 I/O | 34 | 1/0 | 86 | 1/0 | 138 | D2-I/O | 190 | I/O | | 37 | 35 | 1/0 | 87 | 1/0 | 139 | 1/0 | 191 | 1/0 | | 38 | 36 | I/O | 88 | 1/0 | 140 | 1/0 | 192 | A12-I/O | | 39 | 37 | | 89 | 1/0 | 141 | 1/0 | 193 | A7-I/O | | 40 I/O 92 — 144 I/O 196 — 41 I/O 93 I/O 145 D1-I/O 197 I/O 42 I/O 94 I/O 146 RDY/BUSY-RCLK-I/O 198 I/O 43 I/O 95 I/O 147 I/O 199 A11-I/O 44 I/O 96 I/O 148 I/O 200 A8-I/O 45 I/O 97 I/O 149 I/O 201 I/O 46 I/O 98 I/O 150 I/O 202 I/O 47 I/O 99 I/O 151 D0-DIN-I/O 203 A10-I/O 48 M1-RDATA 100 XTL2-I/O 152 DOUT-I/O 204 A9-I/O 49 GND 101 GND 153 CCLK 205 VCC 50 M0-RTRIG 102 RESET 154 VCC | 38 | 1/0 | 90 | | 142 | | 194 | | | 41 I/O 93 I/O 145 D1-I/O 197 I/O 42 I/O 94 I/O 146 RDY/BUSY-RCLK-I/O 198 I/O 43 I/O 95 I/O 147 I/O 199 A11-I/O 44 I/O 96 I/O 148 I/O 200 A8-I/O 45 I/O 97 I/O 149 I/O 201 I/O 46 I/O 98 I/O 150 I/O 202 I/O 47 I/O 99 I/O 151 D0-DIN-I/O 203 A10-I/O 48 M1-RDATA 100 XTL2-I/O 152 DOUT-I/O 204 A9-I/O 49 GND 101 GND 153 CCLK 205 VCC 50 M0-RTRIG 102 RESET 154 VCC 206 — 51 — 103 — 155 — | | 1/0 | 91 | | 143 | 1/0 | 195 | | | 42 I/O 94 I/O 146 RDY/BUSY-RCLK-I/O 198 I/O 43 I/O 95 I/O 147 I/O 199 A11-I/O 44 I/O 96 I/O 148 I/O 200 A8-I/O 45 I/O 97 I/O 149 I/O 201 I/O 46 I/O 98 I/O 150 I/O 202 I/O 47 I/O 99 I/O 151 D0-DIN-I/O 203 A10-I/O 48 M1-RDATA 100 XTL2-I/O 152 DOUT-I/O 204 A9-I/O 49 GND 101 GND 153 CCLK 205 VCC 50 M0-RTRIG 102 RESET 154 VCC 206 51 - 103 - 155 - 207 - | 40 | 1/0 | 92 | | 144 | 1/0 | 196 | | | 43 I/O 95 I/O 147 I/O 199 A11-I/O 44 I/O 96 I/O 148 I/O 200 A8-I/O 45 I/O 97 I/O 149 I/O 201 I/O 46 I/O 98 I/O 150 I/O 202 I/O 47 I/O 99 I/O 151 D0-DIN-I/O 203 A10-I/O 48 M1-RDATA 100 XTL2-I/O 152 DOUT-I/O 204 A9-I/O 49 GND 101 GND 153 CCLK 205 VCC 50 M0-RTRIG 102 RESET 154 VCC 206 51 - 103 - 155 - 207 - | 41 | 1/0 | 93 | 1/0 | 145 | D1-I/O | 197 | 1/0 | | 43 I/O 95 I/O 147 I/O 199 A11-I/O 44 I/O 96 I/O 148 I/O 200 A8-I/O 45 I/O 97 I/O 149 I/O 201 I/O 46 I/O 98 I/O 150 I/O 202 I/O 47 I/O 99 I/O 151 D0-DIN-I/O 203 A10-I/O 48 M1-RDATA 100 XTL2-I/O 152 DOUT-I/O 204 A9-I/O 49 GND 101 GND 153 CCLK 205 VCC 50 M0-RTRIG 102 RESET 154 VCC 206 51 - 103 - 155 - 207 - | 42 | 1/0 | 94 | 1/0 | 146 | RDY/BUSY-RCLK-I/O | 198 | 1/0 | | 45 I/O 97 I/O 149 I/O 201 I/O 46 I/O 98 I/O 150 I/O 202 I/O 47 I/O 99 I/O 151 D0-DIN-I/O 203 A10-I/O 48 M1-RDATA 100 XTL2-I/O 152 DOUT-I/O 204 A9-I/O 49 GND 101 GND 153 CCLK 205 VCC 50 M0-RTRIG 102 RESET 154 VCC 206 51 - 103 - 155 - 207 - | 43 | l/O | 95 | I/O | 147 | 1/0 | 199 | A11-I/O | | 45 I/O 97 I/O 149 I/O 201 I/O 46 I/O 98 I/O 150 I/O 202 I/O 47 I/O 99 I/O 151 D0-DIN-I/O 203 A10-I/O 48 M1-RDATA 100 XTL2-I/O 152 DOUT-I/O 204 A9-I/O 49 GND 101 GND 153 CCLK 205 VCC 50 M0-RTRIG 102 RESET 154 VCC 206 51 - 103 - 155 - 207 - | 44 | 1/0 | 96 | 1/0 | 148 | 1/0 | 200 | A8-I/O | | 46 I/O 98 I/O 150 I/O 202 I/O 47 I/O 99 I/O 151 D0-DIN-I/O 203 A10-I/O 48 M1-RDATA 100 XTL2-I/O 152 DOUT-I/O 204 A9-I/O 49 GND 101 GND 153 CCLK 205 VCC 50 M0-RTRIG 102 RESET 154 VCC 206 51 - 103 155 207 | | | 97 | 1/0 | 149 | 1/0 | 201 | 1/0 | | 47 I/O 99 I/O 151 D0-DIN-I/O 203 A10-I/O 48 M1-RDATA 100 XTL2-I/O 152 DOUT-I/O 204 A9-I/O 49 GND 101 GND 153 CCLK 205 VCC 50 M0-RTRIG 102 RESET 154 VCC 206 — 51 — 103 — 155 — 207 — | 46 | 1/0 | 98 | 1/0 | 150 | I/O | 202 | 1/0 | | 48 M1-RDATA 100 XTL2-I/O 152 DOUT-I/O 204 A9-I/O 49 GND 101 GND 153 CCLK 205 VCC 50 M0-RTRIG 102 RESET 154 VCC 206 — 51 — 103 — 155 — 207 — | | 1/0 | 99 | 1/0 | 151 | D0-DIN-I/O | 203 | A10-I/O | | 49 GND 101 GND 153 CCLK 205 VCC 50 M0-RTRIG 102 RESET 154 VCC 206 — 51 — 103 — 155 — 207 — | 48 | M1-RDATA | 100 | XTL2-1/0 | 152 | DOUT-I/O | 204 | A9-I/O | | 50 M0-RTRIG 102 RESET 154 VCC 206 — 51 — 103 — 155 — 207 — | 49 | | | | 153 | CCLK | 205 | VCC | | 51 — 103 — 155 — 207 — | | | 102 | RESET | 154 | VCC | 206 | | | | 51 | | 103 | | 155 | | 207 | | | | | | | | 156 | <del></del> | 208 | | ### **Package Thermal Characteristics** When silicon die junction temperature is below the recommended junction temperature of 125 °C, the temperature-activated failure mechanisms are minimized. There are four major factors that affect the thermal resistance value: silicon device size/paddle size, board-mounting configuration (board density, multilayer nature of board), package type and size, and system airflow over the package. The values in the table below reflect the capability of the various package types to dissipate heat at given airflow rates. The numbers represent the delta °C/W between the ambient temperature and the device junction temperature. To test package thermal characteristics, a single package containing a 0.269 in. sq. test IC of each configuration is mounted at the center of a printed-circuit board (PCB) measuring 8 in. x 13 in. x 0.062 in. The assembled PCB is mounted vertically in the center of the rectangular test section of a wind tunnel. The walls of the wind tunnel simulate adjacent boards in the electronic rack and can be adjusted to study the effects of PCB spacing. Forced air at room temperature is supplied by a pair of push-pull blowers which can be regulated to supply the desired air velocities. The air velocity is measured with a hot-wire anemometer at the center of the channel, 3 in. upstream from the package. A typical test consists of regulating the wind tunnel blowers to obtain the desired air velocity and applying power to the test IC. The power to the IC is adjusted until the maximum junction temperature (as measured by its diodes) reaches 115 °C to 120 °C. The thermal resistance OJA (°C/W) is computed by using the power supplied to the IC, junction temperature, ambient temperature, and air velocity: $$\Theta JA = \frac{TJ - TA}{QC}$$ where: T<sub>J</sub> = peak temperature on the active surface of the IC TA = ambient air temperature Qc = IC power The tests are repeated at several velocities from 0 fpm (feet per minute) to 1000 fpm. The definition of the junction to case thermal resistance Ouc is: $$\Theta JC = \frac{TJ - TC}{QC}$$ where: Tc = temperature measured to the thermocouple at the top dead center of the package The actual OJC measurement performed at Lucent, OJ-TDC, uses a different package mounting arrangement than the one defined for OJC in MIL-STD-883D and SEMI standards. Please contact Lucent for a diagram. The maximum power dissipation for a package is calculated from the maximum junction temperature, maximum operating temperature, and the junction to ambient characteristic $\Theta_{JA}$ . The maximum power dissipation for commercial grade ICs is calculated as follows: max power (watts) = (125 °C - 70 °C) x (1/ $\Theta_{JA}$ ), where 125 °C is the maximum junction temperature. Table 17 lists the ATT3000 plastic package thermal characteristics. ### Package Thermal Characteristics (continued) Table 17. ATT3000 Plastic Package Thermal Characteristics | Deelsens | | QJA (°C/W) | | QJC | Max Power | |--------------|-------|------------|---------|--------|--------------| | Package | 0 fpm | 200 fpm | 400 fpm | (°C/W) | (70 °C0 fpm) | | 44-Pin PLCC | 49 | 43 | 40 | | 1.12 W | | 68-Pin PLCC | 43 | 38 | 35 | 11 | 1.28 W | | 84-Pin PLCC | 40 | 35 | 32 | 9 | 1.38 W | | 100-Pin QFP | 81 | 67 | 64 | 11 | 0.68 W | | 100-Pin TQFP | 61 | 49 | 46 | 6 | 0.90 W | | 132-Pin PPGA | 22 | 18 | 16 | | 2.50 W | | 144-Pin TQFP | 52 | 39 | 36 | 4 | 1.06 W | | 160-Pin QFP | 40 | 36 | 32 | 8 | 1.38 W | | 175-Pin PPGA | 23 | 20 | 17 | | 2.39 W | | 208-Pin SQFP | 37 | 33 | 29 | 8 | 1.49 W | ### **Package Coplanarity** The coplanarity of Lucent Technologies postmolded packages is 4 mils. The coplanarity of the SQFP and TQFP packages is 3.15 mils. ## **Package Parasitics** The electrical performance of an IC package, such as signal quality and noise sensitivity, is directly affected by the package parasitics. Table 18 lists eight parasitics associated with the ATT3000 packages. These parasitics represent the contributions of all components of a package, which include the bond wires, all internal package routing, and the external leads. Four inductances in nH are listed: Lw and LL, the self-inductance of the lead; and Lmw and LmL, the mutual inductance to the nearest neighbor lead. These parameters are important in determining ground bounce noise and inductive crosstalk noise. Three capacitances in pF are listed: CM, the mutual capacitance of the lead to the nearest neighbor lead; and C1 and C2, the total capacitance of the lead to all other leads (all other leads are assumed to be grounded). These parameters are important in determining capacitive crosstalk and the capacitive loading effect of the lead. The parasitic values in Table 18 are for the circuit model of bond wire and package lead parasitics. If the mutual capacitance value is not used in the designer's model, then the value listed as mutual capacitance should be added to each of the C1 and C2 capacitors. The PGAs contain power and ground planes that will make the inductance value for power and ground leads the minimum value listed. The PGAs also have a significant range of parasitic values. This is due to the large variation in internal trace lengths and is also due to two signal metal layers that are separated from the ground plane by different distances. The upper signal layer is more inductive but less capacitive than the closer, lower signal layer. # Package Parasitics (continued) **Table 18. Package Parasitics** | Package Type | Lw | Mw | Rw | <b>C</b> 1 | <b>C</b> 2 | См | LL | ML | |--------------|----|-----|-----|------------|------------|------|-------|-------| | 44-Pin PLCC | 3 | 1 | 140 | 0.5 | 0.5 | 0.3 | 56 | 2-2.5 | | 68-Pin PLCC | 3 | 1 | 140 | 0.5 | 0.5 | 0.4 | 69 | 3-4 | | 84-Pin PLCC | 3 | 1 | 140 | 1 | 1 | 0.5 | 7—11 | 36 | | 100-Pin QFP | 3 | 1 | 160 | 1 | 1 | 0.5 | 7-9 | 45 | | 100-Pin TQFP | 3 | 1 | 150 | 0.5 | 0.5 | 0.4 | 46 | 2—3 | | 132-Pin PPGA | 3 | 1 | 150 | 1 | 1 | 0.25 | 4—10 | 0.5—1 | | 144-Pin TQFP | 3 | 1 | 140 | 1 | 1 | 0.6 | 46 | 2-2.5 | | 160-Pin QFP | 4 | 1.5 | 180 | 1.5 | 1.5 | 1 | 10—13 | 68 | | 175-Pin PPGA | 3 | 1 | 150 | 1 | 1 | 0.3 | 5—11 | 11.5 | | 208-Pin SQFP | 4 | 2 | 200 | 1 | 1 | 1 | 7—10 | 46 | <sup>\*</sup> Leads designated as ground (power) can be connected to the ground plane, reducing the trace inductance to the minimum value listed. Figure 32. Package Parasitics 5-3862(C) # **Absolute Maximum Ratings** Stresses in excess of the absolute maximum ratings can cause permanent damage to the device. These are absolute stress ratings only. Functional operation of the device is not implied at these or any other conditions in excess of those given in the operational sections of the data sheet. Exposure to absolute maximum ratings for extended periods can adversely affect device reliability. | Parameter | Symbol | Min | Max | Unit | |--------------------------------------------------------|--------|------|-----|------| | Supply Voltage Relative to GND | Vcc | -0.5 | 7.0 | V | | Input Voltage Relative to GND | Vin | -0.5 | 0.5 | V | | Voltage Applied to 3-state Output | VTS | -0.5 | 0.5 | V | | Storage Temperature (ambient) | Tstg | -65 | 150 | °C | | Maximum Soldering Temperature (10 seconds at 1/16 in.) | TsoL | | 260 | °C | | Junction Temperature | TJ | | 125 | °C | #### **Electrical Characteristics** Table 19. dc Electrical Characteristics Over Operating Conditions Commercial: $VCC = 5.0 \text{ V} \pm 5\%$ ; $0 \text{ °C} \le \text{TA} \le 70 \text{ °C}$ ; Industrial: $VCC = 5.0 \pm 10\%$ , $-40 \text{ °C} \le \text{TA} \le +85 \text{ °C}$ . | Parameter/Conditions | Symbol | -50, -70, -10 | 00, and -125 | -3, -4, | and -5 | 11 | |------------------------------------|--------|---------------|--------------------------------------------------|-------------|--------------|------| | Parameter/Conditions | Symbol | Min | Max | Min | Max | Unit | | High-level Input Voltage | | | | | | | | CMOS Level | VIHC | 70% | 100% | 70% | 100% | V | | TTL Level | VIHT | 2.0 | Vcc | 2.0 | Vcc | ( V | | Low-level Input Voltage | | | | | | | | CMOS Level | VILC | 0 | 20% | 0 | 20% | V | | TTL Level | VILT | 0 | 0.8 | 0 | 0.8 | V | | Output Voltage | | | | | | | | High | | | ] | | | | | (IOH = -4 mA) | Voн | 3.86 | | | _ | V | | (IOH = -8 mA) | Voh | <b>)</b> — | | 3.86 | <del>-</del> | V | | Low | | | 1 | | | | | (IOL = 4 mA) | VOL | | 0.40 | | _ | V | | (IOL = 8 mA) | VOL | | - | | 0.40 | V | | Input Signal Transition Time | TIN | + | 250 | | 250 | ns | | Powerdown Supply Current | ICCPD | <del> </del> | <del> </del> | | | | | ATT3020 | | | 50 | | 50 | μА | | ATT3030 | 1 | | 80 | <del></del> | 80 | μΑ | | ATT3042 | | _ | 120 | | 120 | μΑ | | ATT3064 | | | 170 | | 170 | μΑ | | ATT3090 | | | 250 | | 250 | μΑ | | Quiescent FPGA Supply Current | Icco | | | | | | | (in addition to ICCPD) | | • | | | | | | CMOS Inputs | | | 1 | | 10 | mA | | ATT3020 | | | 500 | | 500 | μΑ | | ATT3030 | | _ | 500 | | 500 | μΑ | | ATT3042 | - | _ | 500 | | 500 | μΑ | | ATT3064 | Ì | <u> </u> | 500 | | 500 | μA | | ATT3090 | | <u> </u> | 500 | | 500 | μΑ | | TTL Inputs | | <b> </b> | 10 | | 20 | mA | | Leakage Current | liL | -10 | 10 | -10 | 10 | μА | | Input Capacitance* | CIN | | | - | | | | All Packages Except 175-PGA: | | | | | | | | All Pins Except XTL1/XTL2 | | | 10 | | 10 | pF | | XTL1 and XTL2 | | | 15 | | 15 | pF | | 175-PGA Package: | | | | | { | 1 | | All Pins Except XTL1/XTL2 | | | 15 | | 15 | pF | | XTL1 and XTL2 | | | 20 | | 20 | pF | | Pad Pull-up* (when selected) | IRIN | 0.02 | 0.17 | 0.02 | 0.17 | mA | | (at VIN = 0 V) | | 0.02 | 0.17 | 5.02 | ļ | | | Horizontal Long-line Pull-up (when | IRLL | 0.2 | 2.5 | 0.2 | 2.8 | mA | | selected) at Logic LOW | | | | | <u> </u> | | <sup>\*</sup> Sample tested. Note: With no output current loads, no active input or long-line pull-up resistors, all package pins at VCC or GND, and the FPGA configured with a bit stream generation program tie option. Table 20. CLB Switching Characteristics (-50, -70, -100, and -125) Commercial: $Vcc = 5.0 \text{ V} \pm 5\%$ , $0 \text{ °C} \le TA \le 70 \text{ °C}$ ; Industrial: $Vcc = 5.0 \pm 10\%$ , $-40 \text{ °C} \le TA \le +85 \text{ °C}$ . | Description | c. | /mbol | | 50 | -7 | 70 | -1 | 00 | -1 | 25 | I Jania | |------------------------------------------------------------------------------------------------------------------------------------------|---------------|---------------------------------|----------------------------|--------------|--------------------------|-------------|--------------------------|-------------|--------------------------|------------|-----------------| | Description | 3 | ymboi | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | Combinatorial Delay | 1 | TILO | _ | 14.0 | | 9.0 | | 7.0 | _ | 5.5 | ns | | Sequential Delay Clock K to Outputs x or y Clock K to Outputs x or y when Q Returned Through Function Generators F or G to Drives x or y | 8 — | TCKO<br>TQLO | | 12.0<br>23.0 | | 6.0<br>13.0 | | 5.0<br>10.0 | | 4.5<br>8.0 | ns<br>ns | | Setup Time Logic Variables Data In Enable Clock Reset Direct Active | 2<br>4<br>6 | TICK<br>TDICK<br>TECCK<br>TRDCK | 12.0<br>8.0<br>10.0<br>1.0 | | 8.0<br>5.0<br>7.0<br>1.0 | | 7.0<br>4.0<br>5.0<br>1.0 | | 5.5<br>3.0<br>4.5<br>1.0 | | ns<br>ns<br>ns | | Hold Time Logic Variables Data In Enable Clock | 3<br>5<br>7 | TCKI<br>TCKDI<br>TCKEC | 1.0<br>6.0<br>0 | | 0<br>4.0<br>0 | | 0<br>2.0<br>0 | | 0<br>1.5<br>0 | _ | ns<br>ns<br>ns | | Clock High Time* Low Time* Flip-Flop Toggle Rate* | 11<br>12<br>— | TCH<br>TCL<br>FCLK | 9.0<br>9.0<br>50 | | 5.0<br>5.0<br>70 | | 4.0<br>4.0<br>100 | | 3.0<br>3.0<br>125 | | ns<br>ns<br>MHz | | Reset Direct (rd) rd Width Delay from rd to Outputs x, y | 13<br>9 | TRPW<br>TRIO | 12.0 | <br>12.0 | 8.0 | 8.0 | 7.0<br>— | <br>7.0 | 6.0 | 6.0 | ns<br>ns | | Master Reset (MR) MR Width Delay from MR to Outputs x, y | _ | TMRW<br>TMRQ | 30<br>— | <br>27 | 25<br>— | <br>23 | 21<br>— | _<br>19 | 20<br>— | <br>17 | ns<br>ns | <sup>\*</sup> These parameters are for clock pulses within an FPGA device. For externally applied clock, increase values by 20%. Note: The CLB K to Q output delay (TCKO—#8) of any CLB, plus the shortest possible interconnect delay, is always longer than the data in hold time requirement (TCKDI—#5) of any CLB on the same die. Table 21. CLB Switching Characteristics (-3, -4, and -5) Commercial: $Vcc = 5.0 \text{ V} \pm 5\%$ ; $0 ^{\circ}\text{C} \le \text{Ta} \le 70 ^{\circ}\text{C}$ ; Industrial: $Vcc = 5.0 \pm 10\%$ , $-40 ^{\circ}\text{C} \le \text{Ta} \le +85 ^{\circ}\text{C}$ . | | | Name to a 1 | | 5 | -4 | 1 | | 3 | Unit | |------------------------------------------------------------------------------------------------------------------------------------------|---------------|---------------------------------|--------------------------|-------------|--------------------------|------------|--------------------------|------------|----------------------| | Description | " | Symbol | Min | Max | Min | Max | Min | Max | Onn | | Combinatorial Delay | 1 | TILO | 1 | 4.1 | | 3.3 | | 2.7 | ns | | Sequential Delay Clock K to Outputs x or y Clock K to Outputs x or y when Q Returned Through Function Generators F or G to Drives x or y | 8 | TCKO<br>TQLO | 1 | 3.1<br>6.3 | - | 2.5<br>5.2 | _ | 2.1<br>4.3 | ns<br>ns | | Setup Time Logic Variables Data In Enable Clock Reset Direct Active | 2 4 6 | TICK<br>TDICK<br>TECCK<br>TRDCK | 3.1<br>2.0<br>3.8<br>1.0 | | 2.5<br>1.6<br>3.2<br>1.0 | - | 2.1<br>1.4<br>2.7<br>1.0 | | ns<br>ns<br>ns<br>ns | | Hold Time Logic Variables Data In Enable Clock | 3<br>5<br>7 | TCKI<br>TCKDI<br>TCKEC | 0<br>1.2<br>1.0 | _<br>_<br>_ | 0<br>1.0<br>0.8 | - | 0<br>0.9<br>0.7 | _ | ns<br>ns<br>ns | | Clock High Time* Low Time* Flip-Flop Toggle Rate* | 11<br>12<br>— | TCH<br>TCL<br>FCLK | 2.4<br>2.4<br>190 | | 2.0<br>2.0<br>230 | | 1.6<br>1.6<br>270 | | ns<br>ns<br>MHz | | Reset Direct (rd) rd Width Delay from rd to Outputs x, y | 13<br>9 | TRPW<br>TRIO | 3.8 | 4.4 | 3.2 | 3.7 | 2.7 | 3.1 | ns<br>ns | | Master Reset (MR) MR Width Delay from MR to Outputs x, y | -<br> - | TMRW<br>TMRQ | 18.0 | 17.0 | 15.0 | 14.0 | 13.0 | 12.0 | ns<br>ns | <sup>\*</sup>These parameters are for clock pulses within an FPGA device. For externally applied clock, increase values by 20%. Note: The CLB K to Q output delay (TCKO—#8) of any CLB, plus the shortest possible interconnect delay, is always longer than the data in hold time requirement (TCKDI—#5) of any CLB on the same die. Figure 33. CLB Switching Characteristics Table 22. IOB Switching Characteristics (-50, -70, -100, and -125) Commercial: $Vcc = 5.0 \text{ V} \pm 5\%$ ; $0 ^{\circ}\text{C} \le \text{TA} \le 70 ^{\circ}\text{C}$ ; Industrial: $Vcc = 5.0 \pm 10\%$ , $-40 ^{\circ}\text{C} \le \text{TA} \le +85 ^{\circ}\text{C}$ . | Description | | Symbol | | 50 | -7 | 70 | -1 | 00 | -1 | 25 | · | |----------------------------|----|--------|----------|----------|------|----------|------|----------|------|------|------| | Description | • | Symbol | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | Input Delays | | | | | | | | ļ — | | | | | Pad to Direct In | 3 | TPID | <u> </u> | 9.0 | | 6.0 | | 4.0 | | 3.0 | ns | | Pad to Registered In | - | TPTG | - | 34.0 | - | 21.0 | | 17.0 | _ | 16.0 | ns | | Clock to Registered In | 4 | TIKRI | | 11.0 | | 5.5 | | 4.0 | | 3.0 | ns | | Setup Time (Input): | | | | | | | | | | | | | Clock Setup Time | 1 | TPICK | 30.0 | - | 20.0 | | 17.0 | | 16.0 | | ns | | Output Delays | | | | | ĺ | | | | | | | | Clock to Pad | | | | 1 | | | | | | ł | | | Fast | 7 | TOKPO | | 18.0 | | 13.0 | | 10.0 | | 9.0 | ns | | Slew-rate Limited | 7 | TOKPO | | 43.0 | | 33.0 | _ | 27.0 | | 24.0 | ns | | Output to Pad | | | | ļ | | | | | | | | | Fast | 10 | TOPF | | 15.0 | | 9.0 | | 6.0 | | 5.0 | ns | | Slew-rate Limited | 10 | TOPS | | 40.0 | | 29.0 | | 23.0 | | 20.0 | ns | | 3-state to Pad Hi-Z | | | i<br>i | ļ | | | | | | | | | Fast | 9 | TTSHZ | | 10.0 | | 8.0 | _ | 8.0 | | 7.0 | ns | | Slew-rate Limited | 9 | TTSHZ | | 37.0 | | 28.0 | _ | 25.0 | | 24.0 | ns | | 3-state to Pad Valid | 1 | | | | | | | | | | | | Fast | 8 | TTSON | | 20.0 | | 14.0 | | 12.0 | | 11.0 | ns | | Slew-rate Limited | 8 | TTSON | _ | 45.0 | | 34.0 | | 29.0 | _ | 27.0 | ns | | Setup and Hold Times (out- | | | | | | | | | | | | | put) | ' | | | | | | | | | | ļ | | Clock Setup Time | 5 | TOCK | 15.0 | | 10.0 | <b> </b> | 9.0 | <b>-</b> | 8.0 | | ns | | Clock Hold Time | 6 | TOKO | 0 | <b> </b> | 0 | | 0 | | 0 | | ns | | Clock | | · ···· | - | | | | | | | | | | High Time* | 11 | TCH | 9.0 | | 5.0 | | 4.0 | | 3.0 | | ns | | Low Time* | 12 | TCL | 9.0 | | 5.0 | | 4.0 | _ | 3.0 | | ns | | Max. Flip-Flop Toggle* | - | FCLK | | 50 | - | 70 | | 100 | | 125 | MHz | | Master Reset Delays | | | | | | | | | | | | | RESET to: | | | | | | | | | | | | | Registered In | 13 | TRRI | | 35 | _ | 25 | | 24 | | 23 | ns | | Output Pad (fast) | 15 | TRPO | | 50 | _ | 35 | | 33 | | 29 | ns | | Output Pad (slew- | 15 | TRPO | | 68 | | 53 | | 45 | | 42 | ns | | rate limited) | | | | ) | | | | | | | ) | <sup>\*</sup>These parameters are for clock pulses within an FPGA device. For externally applied clock, increase values by 20%. #### Notes Timing is measured at pin threshold with 50 pF external capacitive loads (including test fixture). Typical fast mode output rise/fall times are 2 ns and will increase approximately 2%/pF of additional load. Typical slew-rate limited output rise/fall times are approximately 4 times longer. A maximum total external capacitive load for simultaneous fast mode switching in the same direction is 200 pF per power/ground pin pair. For slew-rate limited outputs, this total is 4 times larger. Exceeding this maximum capacitive load can result in ground bounce of >1.5 V amplitude and <5 ns duration, which may cause problems when the FPGA drives clocks and other asynchronous signals. Voltage levels of unused (bonded and unbonded) pads must be valid logic levels. Each can be configured with the internal pull-up resistor or alternatively configured as a driven output or driven from an external source. Input pad setup time is specified with respect to the internal clock (ik). To calculate system setup time, subtract clock delay (pad to ik) from the input pad setup time value. Input pad hold time with respect to the internal clock (ik) is negative. This means that pad levels changed immediately before the internal clock edge (ik) will not be recognized. Table 23. IOB Switching Characteristics (-3, -4, and -5) Commercial: $Vcc = 5.0 \text{ V} \pm 5\%$ ; $0 \text{ °C} \le TA \le 70 \text{ °C}$ ; Industrial: $Vcc = 5.0 \pm 10\%$ , $-40 \text{ °C} \le TA \le +85 \text{ °C}$ . | Description | | Symbol | | 5 | - | 4 | - | 3 | | |-----------------------------------------------------------------------------------------------|----------------|-----------------------|-------------------|--------------------|-------------------|--------------------|-------------------|--------------------|-----------------| | Description | | Syllibol | Min | Max | Min | Max | Min | Max | Unit | | Input Delays Pad to Direct In Pad to Registered In Clock to Registered In | 3 - 4 | TPID<br>TPTG<br>TIKRI | | 2.8<br>16.0<br>2.8 | _<br>_<br>_ | 2.5<br>15.0<br>2.5 | _ | 2.2<br>13.0<br>2.2 | ns<br>ns<br>ns | | Setup Time (Input):<br>Clock Setup Time | 1 | TPICK | 15.0 | | 14.0 | | 12.0 | | ns | | Output Delays Clock to Pad Fast Slew-rate Limited | 7 7 | ТОКРО<br>ТОКРО | | 5.5<br>14.0 | | 5.0<br>12.0 | | 4.4<br>10.0 | ns<br>ns | | Output to Pad Fast Slew-rate Limited 3-state to Pad Hi-Z | 10<br>10 | TOPF<br>TOPS | | 4.1<br>13.0 | | 3.7<br>11.0 | | 3.3<br>9.0 | ns<br>ns | | Fast Slew-rate Limited 3-state to Pad Valid | 9 | TTSHZ | _ | 6.9<br>21.0 | _ | 6.2<br>19.0 | _ | 5.5<br>17.0 | ns<br>ns | | Fast<br>Slew-rate Limited | 8<br>8 | TTSON<br>TTSON | | 12.0<br>20.0 | | 10.0<br>17.0 | | 9.0<br>15.0 | ns<br>ns | | Setup and Hold Times<br>(output)<br>Clock Setup Time<br>Clock Hold Time | 5 6 | TOCK<br>TOKO | 6.2<br>0 | <del>-</del> | 5.6<br>0 | _ | 5.0<br>0 | | ns<br>ns | | Clock High Time* Low Time* Max. Flip-Flop Toggle* | 11<br>12<br>— | TCH<br>TCL<br>FCLK | 2.4<br>2.4<br>190 | | 2.0<br>2.0<br>230 | | 1.6<br>1.6<br>270 | | ns<br>ns<br>MHz | | Master Reset Delays RESET to: Registered In Output Pad (fast) Output Pad (slew- rate limited) | 13<br>15<br>15 | TRRI<br>TRPO<br>TRPO | <u></u> | 18<br>24<br>32 | <br> | 15<br>20<br>27 | <br><br> | 13<br>17<br>23 | ns<br>ns<br>ns | <sup>\*</sup> These parameters are for clock pulses within an FPGA device. For externally applied clock, increase values by 20%. #### Notes Timing is measured at pin threshold with 50 pF external capacitive loads (including test fixture). Typical fast mode output rise/fall times are 2 ns and will increase approximately 2%/pF of additional load. Typical slew-rate limited output rise/fall times are approximately 4 times longer. A maximum total external capacitive load for simultaneous fast mode switching in the same direction is 200 pF per power/ground pin pair. For slew-rate limited outputs, this total is 4 times larger. Exceeding this maximum capacitive load can result in ground bounce of >1.5 V amplitude and <5 ns duration, which may cause problems when the FPGA drives clocks and other asynchronous signals. Voltage levels of unused (bonded and unbonded) pads must be valid logic levels. Each can be configured with the internal pull-up resistor or alternatively configured as a driven output or driven from an external source. Input pad setup time is specified with respect to the internal clock (ik). To calculate system setup time, subtract clock delay (pad to ik) from the input pad setup time value. Input pad hold time with respect to the internal clock (ik) is negative. This means that pad levels changed immediately before the internal clock edge (ik) will not be recognized. Figure 34. IOB Switching Characteristics Table 24. Buffer (Internal) Switching Characteristics Commercial: $Vcc = 5.0 \text{ V} \pm 5\%$ ; $0 \text{ °C} \le TA \le 70 \text{ °C}$ ; Industrial: $Vcc = 5.0 \pm 10\%$ , $-40 \text{ °C} \le TA \le +85 \text{ °C}$ . | Description | Symbol | -50 | -70 | -100 | -125 | -5 | -4 | -3 | Unit | |--------------------------------------------|--------|------|------|------|------|------|------|------|------| | Description | Symbol | Max Onn | | Global and Alternate Clock Distribution*: | | | | | | | | | | | Either Normal IOB Input Pad to | TPID | 10.0 | 8.0 | 7.5 | 7.0 | 6.8 | 6.5 | 5.6 | ns | | Clock Buffer Input or | | | | | | | | | | | Fast (CMOS only) Input Pad to | TPIDC | 8.0 | 6.5 | 6.0 | 5.7 | 5.4 | 5.1 | 4.3 | ns | | Clock Buffer Input | | | | | i | | | | | | TBUF Driving a Horizontal Long Line (LL)*: | | | | | | | | | - | | I to LL While T Is Low (buffer active) | Tio | 8.0 | 5.0 | 4.7 | 4.5 | 4.1 | 3.7 | 3.1 | ns | | T↓ to LL Active and Valid with | Ton | 12.0 | 11.0 | 10.0 | 9.0 | 5.6 | 5.0 | 4.2 | ns | | Single Pull-up Resistor | 1 | | | | | | | | | | T↓ to LL Active and Valid with | Ton | 14.0 | 12.0 | 11.0 | 10.0 | 7.1 | 6.5 | 5.7 | ns | | Pair of Pull-up Resistors | | | | | | | | | | | T↑ to LL High with Single Pull-up | TPUS | 42.0 | 24.0 | 22.0 | 17.0 | 15.6 | 13.5 | 11.4 | ns | | Resistor | | | | | | | | | | | T1 to LL High with Pair of Pull-up | TPUF | 22.0 | 17.0 | 15.0 | 12.0 | 12.0 | 10.5 | 8.8 | ns | | Resistors | | | | | | | | | | | Bidirectional Buffer Delay | TBIDI | 6.0 | 2.0 | 1.8 | 1.7 | 1.4 | 1.2 | 1.0 | ns | <sup>\*</sup> Timing is based on the ATT3042; for other devices, see timing calculator in ORCA Foundry. <sup>\*</sup> At powerup, VCC must rise from 2 V to VCC minimum in less than 25 ms. If this is not possible, configuration can be delayed by holding RESET low until VCC has reached 4 V. A very long VCC rise time of >100 ms or a nonmonotonically rising VCC may require a >1 μs high level on RESET, followed by a >6 μs low level on RESET and DONE/PROG after VCC has reached 4 V. Figure 35. General FPGA Switching Characteristics Testing of the switching characteristics is modeled after testing specified by MIL-M-38510/605. Devices are 100% functionally tested. Actual worst-case timing is provided by the timing calculator or simulation. **Table 25. General FPGA Switching Characteristics** | Signal | Description | Symbol | Min | Max | Unit | |-----------|-----------------------------------------------------------------------------------------------|--------------------------------|---------------|-----|----------------| | RESET* | M0, M1, and M2 Setup Time<br>M0, M1, and M2 Hold Time<br>RESET Width (LOW) Required for Abort | TMR (2)<br>TRM (3)<br>TMRW (4) | 1<br>4.5<br>6 | | μs<br>μs<br>μs | | DONE/PROG | Width Low Required for Reconfiguration INIT Response After DONE/PROG is Pulled Low | TPGW (5)<br>TPGI (6) | 6 | 7 | μs<br>μs | | Vcc† | Powerdown Vcc (commercial/industrial) | VCCPD | 2.3 | | V | <sup>\*</sup> RESET timing relative to valid mode lines (M0, M1, M2) is relevant when RESET is used to delay configuration. <sup>†</sup> PWRDWN transitions must occur while VCC > 4 V. Figure 36. Master Serial Mode Switching Characteristics **Table 26. Master Serial Mode Switching Characteristics** | Signal | Description | Description Symbol | | | Max | Unit | |--------|-------------------------------|--------------------|----------------|---------|-----|----------| | CCLK | Data-in Setup<br>Data-in Hold | 1 2 | TDSCK<br>TCKDS | 60<br>0 | _ | ns<br>ns | #### Notes: At powerup, VCC must rise from 2.0 V to VCC minimum in less than 25 ms. If this is not possible, configuration can be delayed by holding RESET low until VCC has reached 4.0 V. A very long VCC rise time of >100 ms, or a nonmonotonically rising VCC may require a >1 $\mu$ s high level on RESET, followed by >6 $\mu$ s low level on RESET and D/P after VCC has reached 4.0 V. Configuration can be controlled by holding RESET low with or until after the INIT of all daisy-chain slave mode devices is high. Master serial mode timing is based on slave mode testing. Note: The EPROM requirements in this timing diagram are extremely relaxed; EPROM access time can be longer than 4000 ns. EPROM data output has no hold time requirements. Figure 37. Master Parallel Mode Switching Characteristics **Table 27. Master Parallel Mode Switching Characteristics** | Signal | Description | | Symbol | Min | Max | Unit | |--------|------------------|---|--------|-----|-----|------| | RCLK | To Address Valid | 1 | TRAC | 0 | 200 | ns | | ] | To Data Setup | 2 | TDRC | 60 | _ | ns | | | To Data Hold | 3 | TRCD | О | _ | ns | | | RCLK High | | TRCH | 600 | _ | ns | | | RCLK Low | _ | TRCL | 4.0 | | μs | Notes: At powerup, VCC must rise from 2.0 V to VCC minimum in less than 25 ms. If this is not possible, configuration can be delayed by holding RESET low until VCC has reached 4.0 V. A very long VCC rise time of >100 ms, or a nonmonotonically rising VCC may require a >1 µs high level on RESET, followed by >6 µs low level on RESET and D/P after VCC has reached 4.0 V. Configuration can be controlled by holding RESET low with or until after the INIT of all daisy-chain slave mode devices is high. # CS1/CS0 CS2 WS 2)Tpc (5) TRBWT (3)Tcb D[7:0] VALID GROUP OF CCLK 8 CCLKs TWTRB (4) (6)TBUSY RDY/BUSY DOUT 5-3129(F) ### **Electrical Characteristics** (continued) Note: The requirements in this timing diagram are extremely relaxed; data need not be held beyond the rising edge of WS. BUSY will go active within 60 ns after the end of WS. BUSY will stay active for several microseconds. WS may be asserted immediately after the end of BUSY. Figure 38. Peripheral Mode Switching Characteristics **Table 28. Peripheral Mode Switching Characteristics** | Signal | Description Effective Write Time Required (Assertion of CSO, CS1, CS2, WS) | | Symbol | Min | Max | Unit | |--------------|-------------------------------------------------------------------------------------------|-------------|-------------------------|----------|--------------|------------------| | Write Signal | | | TCA | 100 | _ | ns | | D[7:0] | DIN Setup Time Required DIN Hold Time Required | 2 | TDC<br>TCD | 60<br>0 | _ | ns<br>ns | | RDY/BUSY | RDY/BUSY Delay after End of WS Earliest Next WS after End of BUSY BUSY Low Time Generated | 4<br>5<br>6 | TWTRB<br>TRBWT<br>TBUSY | 0<br>2.5 | 60<br>—<br>9 | ns<br>ns<br>CCLK | | | | | | | | Periods | #### Notes: At powerup, VCC must rise from 2.0 V to VCC minimum in less than 25 ms. If this is not possible, configuration can be delayed by holding RESET low until VCC has reached 4.0 V. A very long VCC rise time of >100 ms, or a nonmonotonically rising VCC may require a >1 $\mu$ s high level on RESET, followed by >6 $\mu$ s low level on RESET and D/P after VCC has reached 4.0 V. Configuration must be delayed until the INIT of all FPGAs is high. Time from end of WS to CCLK cycle for the new byte of data depends on completion of previous byte processing and the phase of the internal timing generator for CCLK. CCLK and DOUT timing is tested in slave mode. TBUSY indicates that the double-buffered parallel-to-serial converter is not yet ready to receive new data. The shortest TBUSY occurs when a byte is loaded into an empty parallel-to-serial converter. The longest TBUSY occurs when a new word is loaded into the input register before the second-level buffer has started shifting out data. Figure 39. Slave Mode Switching Characteristics #### **Table 29. Slave Mode Switching Characteristics** Commercial: $Vcc = 5.0 \text{ V} \pm 5\%$ ; $0 \text{ °C} \le Ta \le 70 \text{ °C}$ ; Industrial: $Vcc = 5.0 \pm 10\%$ , $-40 \text{ °C} \le Ta \le +85 \text{ °C}$ . | Signal CCLK | Description | \$ | Symbol | Min | Max | Unit | | |-------------|-------------|-----|--------|------|------|------|--| | | To DOUT | 3 | Toco | | 100 | ns | | | | DIN Setup | 1 1 | TDCC | 60 | | ns | | | | DIN Hold | 2 | TCCD | 0 | | ns | | | | HIGH Time | 4 | Тссн | 0.05 | | μs | | | | LOW Time | 5 | TCCL | 0.05 | 5.0 | μs | | | | Frequency | | Fcc | | 10.0 | MHz | | #### Notes: The maximum limit of CCLK LOW time is caused by dynamic circuitry inside the FPGA device. Configuration must be delayed until the iNIT of all FPGAs is high. At powerup, VCC must rise from 2.0 V to VCC minimum in less than 25 ms. If this is not possible, configuration can be delayed by holding RESET low until VCC has reached 4.0 V. A very long VCC rise time of >100 ms, or a nonmonotonically rising VCC, may require a >1 µs high level on RESET, followed by >6 µs low level on RESET and D/P after VCC has reached 4.0 V. Figure 40. Program Readback Switching Characteristics **Table 30. Program Readback Switching Characteristics** Commercial: $Vcc = 5.0 \text{ V} \pm 5\%$ ; $0 \text{ °C} \le Ta \le 70 \text{ °C}$ ; Industrial: $Vcc = 5.0 \pm 10\%$ , $-40 \text{ °C} \le Ta \le +85 \text{ °C}$ . | Signal | Description | | Symbol | Min | Max | Unit | | |--------|-------------|-----|----------------|------------|---------|----------|--| | RTRIG | RTRIG HIGH | 1 | Тятн | 250 | | ns | | | CCLK | RTRIG Setup | 2 3 | TRTCC<br>TCCRD | 200 | 100 | ns<br>ns | | | | HIGH Time | 5 4 | TCCH<br>TCCL | 0.5<br>0.5 | <br>5.0 | μs<br>μs | | Notes: During readback, CCLK frequency may not exceed 1 MHz. RTRIG (M0 positive transition) must not be done until after one clock following active I/O pins. Readback should not be initiated until after configuration is complete. # **Outline Diagrams** #### **Terms and Definitions** Basic Size (BSC): The basic size of a dimension is the size from which the limits for that dimension are derived by the application of the allowance and the tolerance. Design Size: The design size of a dimension is the actual size of the design, including an allowance for fit and tolerance. Typical (TYP): When specified after a dimension, indicates the repeated design size if a tolerance is speci- fied or repeated basic size if a tolerance is not specified. Reference (REF): The reference dimension is an untoleranced dimension used for informational purposes only. It is a repeated dimension or one that can be derived from other values in the drawing. Minimum (MIN) or Maximum (MAX): Indicates the minimum or maximum allowable size of a dimension. #### 44-Pin PLCC Dimensions are in millimeters. 5-2506r7(C) ### 68-Pin PLCC ### 84-Pin PLCC #### 100-Pin QFP #### 100-Pin TQFP Dimensions are in millimeters. 5-2146r14(C) #### 132-Pin PPGA Dimensions are in millimeters. 5-2115(C) #### 144-Pin TQFP Dimensions are in millimeters. 5-3815r5(C) #### 160-Pin QFP #### 175-Pin PPGA Dimensions are in inches. 5-2116(C) #### 208-Pin SQFP ### **Ordering Information** The ATT3000 Series includes standard and high-performance FPGAs. The part nomenclature uses two different suffixes for speed designation. The lower-speed ATT3000 Series devices use a flip-flop toggle rate (-50, -70, -100, -125), which corresponds to *XC3000* Series nomenclature. The ATT3000 Series High-Performance FPGAs use a suffix which is an approximation of the look-up table delay (-5, -4, and -3), which corresponds to *XC3100* nomenclature. For packaging options, burn-in diagrams, and/or package assembly information, call 1-800-EASY-FPG(A) or 1-800-327-9374. Example: ATT3020, 100 MHz, 68-Lead PLCC, Industrial Temperature **Table 31. FPGA Temperature Options** | Symbol | Description | Temperature 0 °C to 70 °C | | | |---------|-------------|---------------------------|--|--| | (Blank) | Commercial | | | | | 1 | Industrial | -40 °C to +85 °C | | | **Table 32. FPGA Package Options** | Symbol | Description | | |--------|-----------------------------|--| | Н | Plastic Pin Grid Array | | | j | Quad Flat Pack | | | М | Plastic Leaded Chip Carrier | | | S | Shrink Quad Flat Pack | | | Т | Thin Quad Flat Pack | | # Ordering Information (continued) Table 33. ATT3000 Series Package Matrix | | | 44-Pin | 68-Pin | 84-Pin | 100- | -Pin | 132-Pin | 144-Pin | 160-Pin | 175-Pin | 208-Pin | |-----------------------------------------|-------|--------|----------|--------|-------------|------|---------|--------------------------------------------------|---------|------------------------------|---------| | Device | Speed | PLCC | PLCC | PLCC | QFP | TQFP | PPGA | TQFP | QFP | PPGA | SQFP | | | | M44 | M68 | M84 | J100 | T100 | H132 | T144 | J160 | H175 | S208 | | | -70 | | CI | CI | CI | | - | - | | _ | _ | | | -100 | 1 | CI | CI | C | + | - | _ | | - | | | ATTOOOO | -125 | 1 | CI | CI | ō | | - | _ | - | QFP PPGA J160 H175 — — — — | _ | | ATT3030 | -5 | _ | CI | CI | ō | 1 | _ | ***** | | | | | | -4 | _ | С | C | O | - | | | | | | | | -3 | | С | C | O | - | _ | | | | _ | | | -70 | CI | CI | CI | ច | ਹ | - | - | - | | — | | | -100 | CI | CI | CI | C | C | - | _ | _ | _ | _ | | ATTOOOO | -125 | CI | Cl | CI | ō | C | - | | _ | _ | _ | | A113030 | -5 | CI | CI | CI | ō | C | | | | | | | | -4 | С | С | С | С | С | | | | | | | | -3 | С | С | С | С | С | _ | _ | | H175 | _ | | | -70 | | | CI | CI | Cl | CI | CI | _ | | | | | -100 | | - | CI | CI | CI | CI | CI | | | | | 4770040 | -125 | | - | CI | CI | CI | CI | CI | | - | | | AI 13042 | -5 | | _ | CI | CI | Cl | CI | CI | _ | | | | | -4 | | | С | С | С | С | С | _ | | | | | -3 | | _ | С | С | С | С | С | | | | | | -70 | - | _ | CI | - | CI | CI | CI | CI | | | | | -100 | _ | | CI | - | CI | CI | CI | CI | _ | - | | | -125 | — | | CI | _ | CI | CI | CI | CI | _ | — | | ATT3064 | -5 | | | CI | | CI | CI | CI | CI | | | | | -4 | | | С | <del></del> | С | С | С | С | | | | | -3 | | _ | С | | С | С | С | С | | | | | -70 | - | - | CI | - | | | 10 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | CI | CI | CI | | | -100 | - | | CI | | | - | - | CI | CI | CI | | | -125 | - | <b>—</b> | CI | - | | - | - | CI | CI | CI | | ATT3020 ATT3030 ATT3042 ATT3064 ATT3090 | -5 | | _ | CI | | | | | CI | CI | CI | | | -4 | | - | С | | | | _ | С | С | С | | | -3 | | _ | С | | | | <del> </del> | С | С | С | Key: C = commercial, I = industrial. For FPGA technical applications support, please call 1-800-327-9374. Outside the U.S.A., please call 1-610-712-4331. For additional information, contact your Microelectronics Group Account Manager or the following: INTERNET: http://www.lucent.com/micro/fpga U.S.A.: Microelectronics Group, Lucent Technologies Inc., 555 Union Boulevard, Room 30L-15P-BA, Allentown, PA 18103 1-800-372-2447, FAX 1-610-712-4106 (In CANADA: 1-800-553-2448, FAX 1-610-712-4106), e-mail docmaster@micro.lucent.com 1-800-372-2447, FAX 1-610-712-4106 (In CANADA: 1-800-553-2448, FAX 1-610-712-4106), e-mail docmaster@micro.lucent.com ASIA PACIFIC: Microelectronics Group, Lucent Technologies Singapore Pte. Ltd., 77 Science Park Drive, #03-18 Cintech III, Singapore 118256 Tel. (65) 778 8833, FAX (65) 777 7495 JAPAN: Microelectronics Group, Lucent Technologies Semiconductor Marketing Ltd., 2-7-18, Higashi-Gotanda, Shinagawa-ku, Tokyo 141, Japan Tel. (81) 3 5421 1770, FAX (81) 3 5421 1785 For data requests in Europe: MICROELECTRONICS GROUP DATALINE: Tel. (44) 1734 324 299, FAX (44) 1734 328 148 For technical inquiries in Europe: CENTRAL EUROPE: (49) 89 95086 0 (Munich), NORTHERN EUROPE: (44) 1344 865 900 (Bracknell UK), FRANCE: (33) 1 41 45 77 00 (Paris), SOUTHERN EUROPE: (39) 2 6601 1800 (Milan) or (34) 1 807 1700 (Madrid) Lucent Technologies Inc. reserves the right to make changes to the product(s) or information contained herein without notice. No liability is assumed as a result of their use or application. No rights under any patent accompany the sale of any such product(s) or information. ORCA is a trademark of Lucent Technologies Inc. Foundry is a trademark of Xilinx, Inc. Copyright © 1997 Lucent Technologies Inc. All Rights Reserved Printed in U.S.A. > Printed On Recycled Paper microelectronics group