# P4C168, P4C169, P4C170 ULTRA HIGH SPEED 4K x 4 STATIC CMOS RAMS (SCRAMS) ### FEATURES - # Full CMOS, 6T Cell - High Speed (Equal Access and Cycle Times) - 12/15/20/25ns (Commercial) - Low Power Operation (Commercial) - -715 mW Active - 193 mW Standby (TTL Input) P4C168 - 83 mW Standby (CMOS Input) P4C168 - Single 5V±10% Power Supply - Fully TTL Compatible, Common I/O Ports - Three Options - P4C168 Low Power Standby Mode - P4C169 Fast Chip Select Control - P4C170 Fast Chip Select, Output Enable Controls - Produced with PACE Technology™ - Standard Pinout (JEDEC Approved) - 20-Pin and 22-Pin (P4C170) 300 mli DIP - 20-Pin 300 mll SOIC (P4C168 only) #### DESCRIPTION The P4C168, P4C169 and P4C170 are a family of 16,384-bit ultra high-speed static RAMs organized as 4K x 4. All three devices have common input/output ports. The P4C168 enters the standby mode when the chip enable $(\overline{CE})$ control goes high; with CMOS input levels, power consumption is only 83mW in this mode. Both the P4C169 and the P4C170 offer a fast chip select access time that is only 67% of the address access time. In addition, the P4C170 includes an output enable $(\overline{OE})$ control to eliminate data bus contention. The RAMs operate from a single 5V $\pm$ 10% tolerance power supply. Access times as fast as 12 nanoseconds are available, permitting greatly enhanced system operating speeds. CMOS is used to reduce power consumption to a low 715 mW active, 193 mW standby. The P4C168, P4C169 and P4C170 are manufactured using PACE Technology and are members of a family of PACE RAM™ products offering super fast access times never before available at these complexity levels in TTL-compatible bipolar or CMOS technologies. The P4C168 and P4C169 are available in 20-pin (P4C170 in 22-pin) 300 mil DIP packages providing excellent board level densities. The P4C168 is also available in 20-pin 300 mil SOIC packages. ### **FUNCTIONAL BLOCK DIAGRAM** #### PIN CONFIGURATIONS PERFORMANCE SEMICONDUCTOR CORPORATION Means Quality, Service and Speed #### MAXIMUM RATINGS(1) | Symbol | Parameter | Value | Unit | |-------------------|---------------------------------------------------------|--------------------------------|------| | V <sub>∞</sub> | Power Supply Pin with Respect to GND | 0.5 to +7 | ٧ | | V <sub>TERM</sub> | Terminal Voltage with<br>Respect to GND<br>(up to 7.0V) | -0.5 to<br>V <sub>∞</sub> +0.5 | ٧ | | T | Operating Temperature | -55 to +125 | °C | | Symbol | Parameter | Value | Unit | |------------------|---------------------------|-------------|------| | TBIAS | Temperature Under<br>Bias | -55 to +125 | °C | | T <sub>STG</sub> | Storage Temperature | -65 to +150 | °C | | P <sub>T</sub> | Power Dissipation | 1.0 | W | | l <sub>out</sub> | DC Output Current | 50 | mA | 1524 Tbl 02 # RECOMMENDED OPERATING TEMPERATURE AND SUPPLY VOLTAGE | Grade <sup>(2)</sup> | Ambient<br>Temperature | GND | | |----------------------|------------------------|-----|------------| | Commercial | 0°C to +70°C | OV | 5.0V ± 10% | 1524 Tbl 04 #### DC ELECTRICAL CHARACTERISTICS Over recommended operating temperature and supply voltage(2) | | | | P4C168/169/170 | | | |------------------|------------------------------------|--------------------------------------------------------------------------------|----------------------|----------------------|------| | Symbol | Parameter | Test Conditions | Min | Max | Unit | | V <sub>IH</sub> | Input High Voltage | | 2.2 | V <sub>cc</sub> +0.5 | ٧ | | V <sub>IL</sub> | Input Low Voltage | | -0.5 <sup>(3)</sup> | 0.8 | ٧ | | V <sub>HC</sub> | CMOS Input High Voltage | | V <sub>∞</sub> -0.2 | V <sub>cc</sub> +0.5 | ٧ | | V <sub>LC</sub> | CMOS Input Low Voltage | | -0.5 <sup>(3)</sup> | 0.2 | ٧ | | V <sub>CD</sub> | Input Clamp Diode Voltage | V <sub>cc</sub> = Min., I <sub>IN</sub> = -18 mA | | -1.2 | ٧ | | V <sub>OL</sub> | Output Low Voltage<br>(TTL Load) | $I_{OL} = +8 \text{ mA}, V_{CC} = \text{Min}.$ | | 0.4 | V | | V <sub>OLC</sub> | Output Low Voltage<br>(CMOS Load) | $I_{OLC} = +100 \mu A, V_{CC} = Min.$ | | 0.2 | V | | V <sub>OH</sub> | Output High Voltage<br>(TTL Load) | $l_{OH} = -4 \text{ mA}, V_{CC} = \text{Min}.$ | 2.4 | | V | | V <sub>OHC</sub> | Output High Voltage<br>(CMOS Load) | $I_{OHC} = -100 \mu\text{A}, V_{CC} = \text{Min}.$ | V <sub>cc</sub> -0.2 | | V | | I <sub>LI</sub> | Input Leakage Current | $V_{cc} = Max.$ $V_{in} = GND \text{ to } V_{cc}$ | -5 | +5 | μА | | I <sub>LO</sub> | Output Leakage Current | $V_{CC} = Max., \overline{CE} = V_{IH},$<br>$V_{OUT} = GND \text{ to } V_{CC}$ | 5 | +5 | μА | #### CAPACITANCES(4) Notes: $(V_{CC} = 5.0V, T_A = 25^{\circ}C, f = 1.0MHz)$ SymbolParameterConditionsTyp.Unit $C_{IN}$ Input Capacitance $V_{IN} = 0V$ 5pF 1524 Tbl 06 Stresses greater than those listed under MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to MAXIMUM rating conditions for extended periods may affect reliability. | Symbol | Parameter | Conditions | Тур. | Unit | |------------------|--------------------|-----------------------|------|------| | C <sub>OUT</sub> | Output Capacitance | V <sub>OUT</sub> ≈ 0V | 7 | pF | 1524 Tbl 05 1524 Tbl 07 - Extended temperature operation guaranteed with 400 linear feet per minute of air flow. - Transient inputs with V<sub>IL</sub> and I<sub>IL</sub> not more negative than -3.0V and -100mA, respectively, are permissible for pulse widths up to 20 ns. - 4. This parameter is sampled and not 100% tested. 4/6/92 4-62 ### 1 ### **POWER DISSIPATION CHARACTERISTICS** Over recommended operating temperature and supply voltage<sup>(2)</sup> | | _ | | P4C | 168 | P4C169<br>P4C170 | | | |-----------------|--------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|-----|-----|------------------|-----|------| | Symbol | Parameter | Test Conditions | Min | Max | Min | Max | Unit | | l <sub>cc</sub> | Dynamic Operating<br>Current | V <sub>cc</sub> = Max., f = Max.,<br>Outputs Open | _ | 130 | _ | 130 | mA | | I <sub>SB</sub> | Standby Power Supply<br>Current (TTL Input Levels) | CE <sub>1</sub> ≥ V <sub>H</sub><br>V <sub>cc</sub> = Max.,<br>f = Max., Outputs Open | _ | 35 | - | n/a | mA | | SB1 | Standby Power Supply<br>Current<br>(CMOS Input Levels) | $\overline{CE}_1 \ge V_{HC}$ $V_{CC} = Max.,$ $f = 0$ , Outputs Open, $V_{IN} \le V_{IC}$ or $V_{IN} \ge V_{HC}$ | _ | 15 | | n/a | mA | n/a = Not Applicable 1524 TH 0 ### AC CHARACTERISTICS—READ CYCLE (V<sub>cc</sub> = 5V ± 10%, All Temperature Ranges)(2) | Sym | Doromaio | -1 | 2 | -1 | 5 | -2 | 20 | -2 | 25 | Unit | |--------------------|---------------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|------| | Sym | Parameter | Min | Max | Min | Max | Min | Max | Min | Max | | | t <sub>BC</sub> | Read Cycle Time | 12 | | 15 | | 20 | | 25 | | ns | | t <sub>AA</sub> | Address Access<br>Time | | 12 | | 15 | | 20 | | 25 | ns | | t <sub>AC</sub> \$ | Chip Enable<br>Access Time | | 12 | | 15 | | 20 | | 25 | ns | | t <sub>AC</sub> ‡ | Chip Select<br>Access Time | | 8 | | 9 | | 12 | | 15 | ns | | t <sub>oн</sub> | Output Hold from<br>Address Change | 2 | | 3 | | 3 | | 3 | | ns | | t <sub>LZ</sub> ‡ | Chip Enable to<br>Output in Low Z | 2 | | 3 | | 3 | | 3 | | ns | | t <sub>HZ</sub> † | Chip Disable to<br>Output in High Z | | 6 | | 7 | | 9 | | 10 | ns | | t <sub>oe</sub> † | Output Enable to<br>Data Valid | | 8 | | 10 | | 12 | | 15 | ns | | touzt | Output Enable to<br>Output in Low Z | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>oHZ</sub> † | Output Disable to<br>Output in High Z | | 6 | | 7 | | 9 | | 11 | ns | | t <sub>RCS</sub> | Read Command<br>Setup Time | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>RCH</sub> | Read Command<br>Hold Time | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>PU</sub> § | Chip Enable to<br>Power Up Time | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>PD</sub> \$ | Chip Disable to<br>Power Down Time | | 12 | | 15 | | 20 | | 25 | ns | <sup>§</sup> P4C168 only 1524 TH 10 ## TIMING WAVEFORM OF READ CYCLE NO. 1 (ADDRESS CONTROLLED) (5,6) 5. WE is HIGH for READ cycle. 6. CE/CS and OE are LOW for READ cycle. 4-64 4/6/92 <sup>†</sup> P4C170 only ‡ Chip Select/Deselect for P4C169 and P4C170 ### TIMING WAVEFORM OF READ CYCLE NO. 2 (CE/CS CONTROLLED) (6,7) READ CYCLE WAVEFORM NO. 2 (CS Controlled)<sup>(5,7)</sup> #### TIMING WAVEFORM OF READ CYCLE NO. 3—P4C170 ONLY (OE CONTROLLED) (5) #### Notes: - 7. ADDRESS must be valid prior to, or coincident with $\overline{\text{CE}}/\overline{\text{CS}}$ transition low. For Fast $\overline{CS}$ , $t_A$ must still be met. 8. Transition is measured ±200mV from steady state voltage prior to - change, with loading as specified in Figure 1. - 9. Read Cycle Time is measured from the last valid address to the first transitioning address. #### AC ELECTRICAL CHARACTERISTICS—WRITE CYCLE $(V_{cc} = 5V \pm 10\%, All Temperature Ranges)^{(2)}$ | Sym | Parameter | -1 | 2 | -1 | 5 | -2 | 20 | -2 | 25 | Unit | |-----------------|-------------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|------| | Sym | raiailleter | Min | Max | Min | Max | Min | Max | Min | Max | Olik | | twc | Write Cycle Time | 12 | | 15 | | 18 | | 20 | | ns | | t <sub>cw</sub> | Chip Enable Time to End of Write | 12 | | 15 | | 18 | | 20 | | ns | | t <sub>AW</sub> | Address Valid to<br>End of Write | 12 | | 15 | | 18 | | 20 | | ns | | tas | Address Set-up Time | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>wp</sub> | Write Pulse Width | 12 | | 15 | | 18 | | 20 | | ns | | t <sub>AH</sub> | Address Hold Time | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>DW</sub> | Data Valid to End of Write | 7 | | 8 | | 10 | | 10 | | ns | | t <sub>DH</sub> | Data Hold Time | 0 | | 0 | | 0 | | 0 | | ns | | t <sub>wz</sub> | Write Enable to<br>Output in High Z | | 4 | | 5 | | 7 | | 7 | ns | | tow | Output Active from<br>End of Write | 0 | | 0 | | 0 | | 0 | | ns | 1524 TH 11 #### TIMING WAVEFORM OF WRITE CYCLE NO. 1 (WE CONTROLLED) (10) - TO. CE/CS and WE must be LOW for WRITE cycle. If CE/CS goes HIGH simultaneously with WE HIGH, the output remains in a high impedance state. - 12. Write Cycle Time is measured from the last valid address to the first transitioning address. #### TIMING WAVEFORM OF WRITE CYCLE NO. 2 (CE/CS CONTROLLED) (10) #### **TRUTH TABLES** P4C168 (P4C169) | Mode | CE (CS) | WE | Output | |--------------------|---------|----|------------------| | Standby (Deselect) | Н | Х | High Z | | Read | L | Н | D <sub>out</sub> | | Write | L | L | High Z | ### **AC TEST CONDITIONS** 1524 Tb: 12 | Input Pulse Levels | GND to 3.0V | |-------------------------------|---------------------| | Input Rise and Fall Times | 3ns | | Input Timing Reference Level | 1.5V | | Output Timing Reference Level | 1.5V | | Output Load | See Figures 1 and 2 | | | 1524 Tbl | #### P4C170 | Mode | CE | WE | ŌĒ | Output | |----------------|----|----|----|------------------| | Deselect | Н | X | Х | High Z | | Read | L | H | Ł | D <sub>out</sub> | | Output Inhibit | L | Н | Н | High Z | | Write | L | L | X | High Z | 1524 Tbl 13 Figure 1. Output Load #### Note: Because of the ultra-high speed of the P4C168, P4C169 AND P4C170 care must be taken when testing these devices; an inadequate setup can cause a normal functioning part to be rejected as faulty. Long high-inductance leads that cause supply bounce must be avoided by bringing the $V_{\rm cc}$ and ground planes directly up to the contactor fingers. A 0.01 $\mu{\rm F}$ high frequency capacitor is also Figure 2. Thevenin Equivalent required between $V_{cc}$ and ground. To avoid signal reflections, proper termination must be used; for example, a $50\Omega$ test environment should be terminated into a $50\Omega$ load with 1.73V (Thevenin Voltage) at the comparator input, and a $116\Omega$ resistor must be used in series with $D_{\text{DUT}}$ to match $166\Omega$ (Thevenin Resistance). <sup>\*</sup> including scope and test fixture. #### ORDERING INFORMATION ss = Speed (access/cycle time in ns), e.g., 15, 20 p = Package code, i.e., P, S,D. = Temperature range, i.e., C, M, MB. 1524 11 #### **PACKAGE SUFFIX** | Package<br>Suffix | Description | |-------------------|-------------------------------------| | P | Plastic DIP, 300 mil wide standard | | s | Plastic SOIC, 300 mil wide standard | | D | CERDIP, 300 mil wide standard | 1524 TH 15 #### **TEMPERATURE RANGE SUFFIX** | Temperature<br>Range Suffix | Description | |-----------------------------|----------------------------------------------------| | С | Commercial Temperature Range,<br>0°C - +70°C. | | М | Military Temperature Range,<br>-55°C - +125°C. | | МВ | Mil. Temp. with MIL-STD-883D<br>Class B compliance | 1524 TH 16 #### **SELECTION GUIDE** The P4C168, P4C169 and P4C170 are available in the following temperature, speed and package options. | Temperature<br>Range | Speed (ns) Package | 12 | 15 | 20 | 25 | |------------------------|----------------------------------------------------|-------------------------|-------------------------|-------------------------|-------------------------| | Commercial | Plastic DIP<br>Plastic SOIC <sup>†</sup><br>CERDIP | -12PC<br>-12SC<br>-12DC | -15PC<br>-15SC<br>-15DC | -20PC<br>-20SC<br>-20DC | -25PC<br>-25SC<br>-25DC | | Military Temp. | CERDIP | N/A | N/A | N/A | N/A | | Military<br>Processed* | CERDIP | N/A | N/A | N/A | N/A | † P4C168 only \* Military temperature range with MIL-STD-883 Revision D, Class B processing, N/A = Not available 1524 TH 17 4-68 4/6/92