# **TDA9109A** # LOW-COST I<sup>2</sup>C CONTROLLED DEFLECTION PROCESSOR FOR MULTISYNC MONITOR #### **FEATURES** #### General - SYNC PROCESSOR - 12V SUPPLY VOLTAGE - 8V REFERENCE VOLTAGE - HORIZONTAL LOCK/UNLOCK OUTPUT - READ/WRITE I<sup>2</sup>C INTERFACE - VERTICAL MOIRE - B+ REGULATOR - Internal PWM generator for B+ current mode step-up converter - Switchable to step-down converter - I<sup>2</sup>C adjustable B+ reference voltage - Output Pulses Synchronized on Horizontal Frequency - Internal Maximum Current Limitation #### Horizontal - Self-adaptative - Dual PLL concept - 150kHz maximum frequency - X-ray protection input - I<sup>2</sup>C controls: Horizontal duty-cycle, H-position #### Vertical - Vertical ramp generator - 50 to 185Hz AGC loop - Geometry tracking with Vpos & Vamp - I<sup>2</sup>C controls: Vamp, Vpos, S-corr, C-corr - DC breathing compensation ## I<sup>2</sup>C Geometry corrections - Vertical parabola generator (Pin Cushion - E/W, Keystone, Corner Correction) - Horizontal dynamic phase (Side Pin Balance & Parallelogram) - Horizontal and vertical dynamic focus (Horizontal focus amplitude, Horizontal focus symmetry, Vertical focus amplitude) #### **DESCRIPTION** The TDA9109A is a monolithic integrated circuit assembled in a 32-pin shrink dual in line plastic package. This IC controls all the functions related to the horizontal and vertical deflection in multimode or multi-frequency computer display monitors. The internal sync processor, combined with the very powerful geometry correction block, make the TDA9109A suitable for very high performance monitors, using very few external components. The horizontal jitter level is very low. It is particularly well-suited to high-end 15" and 17" monitors. Combined with the ST7275 Microcontroller family, TDA9206 (Video preamplifier) and STV942x (On-Screen Display controller), the TDA9109A allows fully I<sup>2</sup>C bus-controlled computer display monitors to be built with a reduced number of external components. #### **ORDERING INFORMATION** | Ordering code | Package | |---------------|---------------------| | TDA9109A | Shrink 32 (plastic) | September 2003 1/47 # TABLE OF CONTENTS | PIN CONNECTIONS | 4 | |------------------------------------------|----| | PIN CONNECTIONS | 5 | | QUICK REFERENCE DATA | 6 | | BLOCK DIAGRAM | 8 | | ABSOLUTE MAXIMUM RATINGS | 9 | | THERMAL DATA | 9 | | I2C READ/WRITE | 10 | | SYNC PROCESSOR | 10 | | HORIZONTAL SECTION | 11 | | VERTICAL SECTION | 13 | | DYNAMIC FOCUS SECTION | 15 | | GEOMETRY CONTROL SECTION | 16 | | B+ SECTION | 18 | | TYPICAL OUTPUT WAVEFORMS | 20 | | I <sup>2</sup> C BUS ADDRESS TABLE | 24 | | I <sup>2</sup> C BUS ADDRESS TABLE | 25 | | OPERATING DESCRIPTION | 27 | | 1 GENERAL CONSIDERATIONS | 27 | | 1.1Power Supply | 27 | | 1.2I <sup>2</sup> C Control | 27 | | 1.3Write Mode | 27 | | 1.4Read Mode | 27 | | 1.5Sync Processor | 27 | | 1.6Sync Identification Status | 28 | | 1.7IC status | 28 | | 1.8Sync Inputs | 28 | | 1.9Sync Processor Output | 28 | | 2 HORIZONTAL PART | 28 | | 2.1Internal Input Conditions | 28 | | 2.2PLL1 | 29 | | 2.3PLL2 | 31 | | 2.4Output Section | 32 | | 2.5X-RAY Protection | | | 2.6Horizontal and Vertical Dynamic Focus | | | 3 VERTICAL PART | | | 3.1Function | | | 3.2I2C Control Adjustments | | | 3.3Vertical Moiré | | | 3.4Basic Equations | | | 3.5E/W | | | 3.6Dynamic Horizontal Phase Control | 36 | # TABLE OF CONTENTS | 4 DC/DC CONVERTER PART | 37 | |------------------------------------------|----| | 4.1Step-up Mode | 37 | | 4.2Step-down Mode | 37 | | 4.3Step-up and Step-down Mode Comparison | 37 | | INTERNAL SCHEMATICS | 39 | | PACKAGE MECHANICAL DATA | 46 | 477 ## **PIN CONNECTIONS** # **PIN CONNECTIONS** | Pin | Name | Function | |-----|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | H/HVIN | TTL compatible Horizontal sync Input (separate or composite) | | 2 | VSYNCIN | TTL compatible Vertical sync Input (for separated H&V) | | 3 | HLOCKOUT | First PLL Lock/Unlock Output (0 V: Unlocked - 5 V: Locked) | | 4 | PLL2C | Second PLL Loop Filter | | 5 | C0 | Horizontal Oscillator Capacitor | | 6 | R0 | Horizontal Oscillator Resistor | | 7 | PLL1F | First PLL Loop Filter | | 8 | HPOSITION | Horizontal Position Filter (capacitor to be connected to HGND) | | 9 | HFOCUSCAP | Horizontal Dynamic Focus Oscillator Capacitor | | 10 | FOCUS OUT | Mixed Horizontal and Vertical Dynamic Focus Output | | 11 | HGND | Horizontal Section Ground | | 12 | HFLY | Horizontal Flyback Input (positive polarity) | | 13 | HREF | Horizontal Section Reference Voltage (to be filtered) | | 14 | COMP | B+ Error Amplifier Output for frequency compensation and gain setting | | 15 | REGIN | Regulation Input of B+ control loop | | 16 | I <sub>SENSE</sub> | Sensing of external B+ switching transistor current,or switch for step-down converter | | 17 | B+GND | Ground (related to B+ reference adjustment) | | 18 | BREATH | DC Breathing Input Control (compensation of vertical amplitude against EHV variation) | | 19 | VGND | Vertical Section Ground | | 20 | VAGCCAP | Memory Capacitor for Automatic Gain Control Loop in Vertical Ramp Generator | | 21 | V <sub>REF</sub> | Vertical Section Reference Voltage (to be filtered) | | 22 | VCAP | Vertical Sawtooth Generator Capacitor | | 23 | VOUT | Vertical Ramp Output (with frequency independant amplitude and S or C Corrections if any). It is mixed with vertical position voltage and vertical moiré. | | 24 | EWOUT | Pin Cushion - E/W Correction Parabola Output | | 25 | XRAY | X-RAY protection input (with internal latch function) | | 26 | HOUT | Horizontal Drive Output (NPN open collector) | | 27 | GND | General Ground (referenced to V <sub>CC</sub> ) | | 28 | BOUT | B+ PWM Regulator Output | | 29 | V <sub>CC</sub> | Supply Voltage(12V typ) | | 30 | SCL | I <sup>2</sup> C Clock Input | | 31 | SDA | I <sup>2</sup> C Data Input | | 32 | 5V | Supply Voltage (5V typ.) | # **QUICK REFERENCE DATA** | Parameter | Value | Unit | |-----------------------------------------------------------------------------------|-------------|------| | Horizontal Frequency | 15 to 150 | kHz | | Autosynch Frequency (for given R0 and C0. Can be easily increased by application) | 1 to 4.5 f0 | | | ± Horizontal Sync Polarity Input | YES | | | Polarity Detection (on both Horizontal and Vertical Sections) | YES | | | TTL Composite Sync | YES | | | Lock/Unlock Identification (on both Horizontal 1st PLL and Vertical Section) | YES | | | I <sup>2</sup> C Control for H-Position | ±10 | % | | XRAY Protection | YES | | | I <sup>2</sup> C Horizontal Duty Cycle Adjustment | 30 to 65 | % | | I <sup>2</sup> C Free Running Frequency Adjustment | NO | | | Stand-by Function | YES | | | Dual Polarity H-Drive Outputs | NO | | | Supply Voltage Monitoring | YES | | | PLL1 Inhibition Possibility | NO | | | Blanking Outputs | NO | | | Vertical Frequency | 35 to 200 | Hz | | Vertical Autosync (for 150nF on Pin 22 and 470nF on Pin 20) | 50 to 185 | Hz | | Vertical S-Correction (optimized for super flat tube) | YES | | | Vertical C-Correction | YES | | | Vertical Amplitude Adjustment | YES | | | DC Breathing Control on Vertical Amplitude | YES | | | Vertical Position Adjustment | YES | | | East/West (E/W) Parabola Output (also known as Pin Cushion Output) | YES | | | E/W Correction Amplitude Adjustment | YES | | | Keystone Adjustment | YES | | | Corner Correction with Amplitude Adjustment | YES | | | Internal Dynamic Horizontal Phase Control | YES | | | Side Pin Balance Amplitude Adjustment | YES | | | Parallelogram Adjustment | YES | | | Tracking of Geometric Corrections with Vertical Amplitude and Position | YES | | | Reference Voltage (both on Horizontal and Vertical) | YES | | | Dynamic Focus (both Horizontal and Vertical) | YES | | | I <sup>2</sup> C Horizontal Dynamic Focus Amplitude Adjustment | YES | | | I <sup>2</sup> C Horizontal Dynamic Focus Symmetry Adjustment | YES | | | I <sup>2</sup> C Vertical Dynamic Focus Amplitude Adjustment | YES | | | Parameter | Value | Unit | |------------------------------------------------|-------|------| | Detection of Input Sync (biased from 5V alone) | YES | | | Vertical Moiré | YES | | | Controlled V-Moiré Amplitude | YES | | | Frequency Generator for Burn-in | NO | | | Fast I <sup>2</sup> C Read/Write | 400 | kHz | | B+ Regulation adjustable by I <sup>2</sup> C | YES | | | Horizontal Size Control | NO | | # **ABSOLUTE MAXIMUM RATINGS** | Symbol | | Parameter | Value | Unit | |-------------------|----------------------|----------------------------------------------|-----------------|------| | V <sub>CC</sub> | Supply Voltage (Pi | า 29) | 13.5 | V | | $V_{DD}$ | Supply Voltage (Pi | า 32) | 5.7 | V | | | Max Voltage on | Pin 4 | 4.0 | V | | | | Pin 9 | 5.5 | V | | \/ | | Pin 5 | 6.4 | V | | $V_{IN}$ | | Pins 6, 7, 8, 14, 15, 16, 20, 22 | 8.0 | V | | | | Pins 10, 18, 23, 24, 25, 26, 28 | $V_{CC}$ | V | | | | Pins 1, 2, 3, 30, 31 | V <sub>DD</sub> | V | | | ESD susceptibility | Human Body Model, 100pF Discharge | | | | VESD | through | 1.5kΩ | 2 | kV | | | | EIAJ Norm, 200pF Discharge through $0\Omega$ | 300 | V | | $T_{stg}$ | Storage Temperatu | Storage Temperature | | °C | | Tj | Junction Temperature | | +150 | °C | | T <sub>oper</sub> | Operating Tempera | ature | 0, +70 | °C | # THERMAL DATA | Symbol | Parameter | Value | Unit | |---------------|------------------------------------------|-------|------| | $R_{th(j-a)}$ | Max. Junction-Ambient Thermal Resistance | 65 | °C/W | # I<sup>2</sup>C READ/WRITE Electrical Characteristics ( $V_{DD} = 5V$ , $T_{amb} = 25$ °C) | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Units | | |------------------------------------------------|-------------------------------------------------------|------------------------------------------|------|------|------|-------|--| | I <sup>2</sup> C PROCESSOR (See <sup>1</sup> ) | | | | | | | | | Fscl | Maximum Clock Frequency | Pin 30 | | | 400 | kHz | | | Tlow | Low period of the SCL Clock | Pin 30 | 1.3 | | | μs | | | Thigh | High period of the SCL Clock | Pin 30 | 0.6 | | | μs | | | Vinth | SDA and SCL Input Threshold | Pins 30, 31 | | 2.2 | | V | | | VACK | Acknowledge Output Voltage on SDA input with 3mA | Pin 31 | | | 0.4 | V | | | I <sup>2</sup> C leak | Leakage current into SDA and SCL with no logic supply | V <sub>DD</sub> = 0<br>Pins 30, 31 = 5 V | | | 20 | μΑ | | **Note:** 1 See also I<sup>2</sup>C Bus Address Table. ## **SYNC PROCESSOR** **Operating Conditions** ( $V_{DD} = 5V$ , $T_{amb} = 25$ °C) | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Units | |--------|-------------------------------------------------|-----------------|------|------|------|-------| | HsVR | Voltage on H/HVIN Input | Pin 1 | 0 | | 5 | V | | MinD | Minimum Horizontal Input Pulses Duration | Pin 1 | 0.7 | | | μs | | Mduty | Maximum Horizontal Input Signal Duty<br>Cycle | Pin 1 | | | 25 | % | | VsVR | Voltage on VSYNCIN | Pin 2 | 0 | | 5 | V | | VSW | Minimum Vertical Sync Pulse Width | Pin 2 | 5 | | | μs | | VSmD | Maximum Vertical Sync Input Duty Cycle | Pin 2 | | | 15 | % | | VextM | Maximum Vertical Sync Width on TTL H/Vcomposite | Pin 1 | | | 750 | μs | # **Electrical Characteristics** $(V_{DD} = 5V, T_{amb} = 25^{\circ}C)$ | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Units | |--------|----------------------------------------------------------------------------------------------|-------------------------|------|------|------|-------| | VINTH | Horizontal and Vertical Input Logic Level (Pins 1, 2) | High Level<br>Low Level | 2.2 | | 0.8 | V | | RIN | Horizontal and Vertical Pull-Up Resistor | Pins 1, 2 | | 250 | | kΩ | | VoutT | Extracted Vsync Integration Time (% of T <sub>H</sub> ) on H/V Composite (see <sup>2</sup> ) | C0 = 820pF | 26 | 35 | | % | $\textbf{Note:} \ \ \textbf{2} \quad \textbf{T}_{\textbf{H}} \ \text{is the Horizontal period}.$ # **HORIZONTAL SECTION** # **Operating Conditions** | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Units | |-------------------|-----------------------------------------|----------------------|------|------|------|-------| | vco | | | | | | | | I <sub>0max</sub> | Max Current from Pin 6 | Pin 6 | | | 1.5 | mA | | F(max.) | Maximum Oscillator Frequency | | | | 150 | kHz | | OUTPUT SE | CTION | | 1 | | | | | l12m | Maximum Input Peak Current | Pin 12 | | | 5 | mA | | НОІ | Horizontal Drive Output Maximum Current | Pin 26, Sunk current | | | 30 | mA | # Electrical Characteristics (V<sub>DD</sub> = 12V, T<sub>amb</sub> = 25°C)) | Symbol | Parameter | Min. | Тур. | Max. | Units | | |------------------------|------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|----------|-------------------|-------|------------| | SUPPLY AN | ID REFERENCE VOLTAGES | | <u>'</u> | | | <u>'</u> | | V <sub>CC</sub> | Supply Voltage | Pin 29 | 10.8 | 12 | 13.2 | V | | $V_{DD}$ | Supply Voltage | Pin 32 | 4.5 | 5 | 5.5 | V | | Icc | Supply Current | Pin 29 | | 50 | | mA | | I <sub>DD</sub> | Supply Current | Pin 32 | | 5 | | mA | | V <sub>REF-H</sub> | Horizontal Reference Voltage | Pin 13, I = -2mA | 7.6 | 8.2 | 8.8 | V | | $V_{REF-V}$ | Vertical Reference Voltage | Pin 21, I = -2mA | 7.6 | 8.2 | 8.8 | V | | I <sub>REF-H</sub> | Max. Sourced Current on V <sub>REF-H</sub> | Pin 13 | | | 5 | mA | | I <sub>REF-V</sub> | Max. Sourced Current on V <sub>REF-V</sub> | Pin 21 | | | 5 | mA | | 1st PLL SEC | CTION | | | · | | | | HpoIT | Delay Time for detecting polarity change (see <sup>3</sup> ) | Pin 1 | 0.75 | | | ms | | Vvco | VCO Control Voltage (Pin 7) $ V_{REF-H} = 8.2V \qquad f_{o} $ $f_{H}(Max.)$ | | | | | V | | Vcog | VCO Gain (Pin 7) $ \begin{array}{c} R_0 = 6.49 k \Omega, \\ C_0 = 820 pF \end{array} $ | | | | | kHz/V | | Hph | Horizontal Phase Adjustment (see <sup>4</sup> ) | % of Horizontal<br>Period | | ±10 | | % | | Vbmi<br>Vbtyp<br>Vbmax | Horizontal Phase Setting Value (Pin 8) (see <sup>4</sup> ) Minimum Value Typical Value Maximum Value | Sub-Address 01 Byte x1111111 Byte x1000000 Byte x0000000 | | 2.9<br>3.5<br>4.2 | | V<br>V | | IPII1U<br>IPII1L | PLL1 Filter Current Charge | PLL1 is Unlocked<br>PLL1 is Locked | | ±140<br>±1 | | μA<br>mA | | f <sub>o</sub> | Free Running Frequency | $R_0 = 6.49k\Omega$ ,<br>$C_0 = 820pF$ | | 22.8 | | kHz | | dfo/dT | Free Running Frequency Thermal Drift (No drift on external components) (see <sup>5</sup> ) | | | -150 | | ppm/<br>C | | CR | PLL1 Capture Range | _1 Capture Range fH(Min.) fH(Max.) (See Note 6) | | | | kHz<br>kHz | | HUnlock | DC level pin 3 when PLL1 is locked | | | 5 | | V | | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Units | | | |-----------------------------------------------|-----------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|------|------------|------|--------|--|--| | 2nd PLL SECTION AND HORIZONTAL OUTPUT SECTION | | | | | | | | | | FBth | Flyback Input Threshold Voltage (Pin 12) | | 0.65 | 0.75 | | V | | | | Hjit | Horizontal Jitter (See <sup>7</sup> ) | At 31.4kHz | | 70 | | ppm | | | | HDmin<br>HDmax | Horizontal Drive Output Duty-Cycle (Pin 26) (see <sup>8</sup> ) | Sub-Address 00<br>Byte x1111111<br>Byte x0000000 (see <sup>9</sup> ) | | 30<br>65 | | %<br>% | | | | XRAYth | X-RAY Protection Input Threshold Voltage, | Pin 25, see Figure 14 | 7.6 | 8.2 | 8.8 | V | | | | Vphi2 | Internal Clamping Levels on 2nd PLL Loop Filter (Pin 4) | Low Level<br>High Level | | 1.6<br>4.2 | | V | | | | VSCinh | Threshold Voltage to Stop H-Out, V-Out, B-Out and Reset XRAY when V <sub>CC</sub> < VSCinh (see Figure14) | Pin 29 | | 7.5 | | V | | | | HDvd | Horizontal Drive Output (low level) | Pin 26, I <sub>OUT</sub> = 30mA | | | 0.4 | V | | | **Note: 3** This delay is mandatory to avoid a wrong detection of polarity change in the case of a composite sync. Note: 4 See Figure 10 for explanation of reference phase. Note: 5 These parameters are not tested on each unit. They are measured during our internal qualification. Note: 6 A larger range may be obtained by application. **Note:** 7 Hjit = $10^6$ x (Standard deviation/Horizontal period) **Note: 8** Duty Cycle is the ratio between the output transistor OFF time and the period. The power transistor is controlled OFF when the output transistor is OFF. Note: 9 Initial Condition for Safe Operation Start Up. # **VERTICAL SECTION** # **Operating Conditions** | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Units | |-------------------|--------------------------------------------------------|-----------------|------|------|------|-------| | OUTPUTS S | ECTION | | | | | | | R <sub>LOAD</sub> | Minimum Load for less than 1% Vertical Amplitude Drift | Pin 20 | 65 | | | МΩ | # **Electrical Characteristics** ( $V_{CC} = 12V$ , $T_{amb} = 25$ °C) | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Units | |------------|-------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|------|--------------------|------|-------------| | VERTICAL I | RAMP SECTION | | | | | | | VRB | Voltage at Ramp Bottom Point | Pin 22 | | 2.1 | | V | | VRT | Voltage at Ramp Top Point (with Sync) | Pin 22 | | 5.1 | | V | | VRTF | Voltage at Ramp Top Point (without Sync) | Pin 22 | | VRT-<br>0.1 | | V | | VSTD | Vertical Sawtooth Discharge Time | Pin 22, C <sub>22</sub> = 150nF | | 70 | | μs | | VFRF | Vertical Free Running Frequency (See <sup>11</sup> ) | C <sub>22</sub> = 150nF | | 100 | | Hz | | ASFR | AUTO-SYNC Frequency (See <sup>12</sup> ) | C <sub>22</sub> = 150nF ±5% | 50 | | 185 | Hz | | RAFD | Ramp Amplitude Drift Versus<br>Frequency at Maximum Vertical<br>Amplitude (see <sup>10</sup> ) | C <sub>22</sub> = 150nF<br>50Hz< f < 185Hz | | 200 | | ppm/<br>Hz | | Rlin | Ramp Linearity on Pin 22 (See <sup>11</sup> ) | 2.5V < V <sub>27</sub> < 4.5V | | 0.5 | | % | | VPOS | Vertical Position Adjustment Voltage<br>(Pin 23 - VOUT mean value) | Sub Address 06 Byte 00000000 Byte 01000000 Byte 01111111 | | 3.2<br>3.6<br>4.0 | | < < < | | VOR | Vertical Output Voltage<br>(peak-to-peak on Pin 23) | Sub Address 05 Byte 10000000 Byte 11000000 Byte 11111111 | | 2.15<br>3.0<br>3.9 | | V<br>V | | VOI | Vertical Output Maximum Current (Pin 23) | | | ±5 | | mA | | dVS | Max Vertical S-Correction Amplitude (See <sup>13</sup> ) 0xxxxxxx inhibits S-CORR 11111111 gives max S-CORR | Sub Address 07 Byte 11111111 ΔV/V <sub>PP</sub> at TV/4 ΔV/V <sub>PP</sub> at 3TV/4 | | -3.5<br>3.5 | | %<br>% | | Ccorr | Vertical C-Corr Amplitude 0xxxxxxx inhibits C-CORR | Sub Address 08<br>ΔV/V <sub>PP</sub> at TV/2<br>Byte 10000000<br>Byte 11000000<br>Byte 11111111 | | -3<br>0<br>3 | | %<br>%<br>% | | VMOIRE | Vertical Moiré | Sub Address 0C<br>Byte 01X11111 | | 6 | | mV | | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Units | |-----------|-------------------------------------------------------------------|--------------------------------------------------|------|-----------|------|------------| | BREATHING | COMPENSATION | | | | | | | BRRANG | DC Breathing Voltage Range (See <sup>14</sup> ) | V <sub>18</sub> | 1 | | 12 | V | | BRADj | Vertical Output Variation versus DC<br>Breathing Control (Pin 23) | $V_{18} \ge V_{REF-V}$ $1V < V_{18} < V_{REF-V}$ | | 0<br>-2.5 | | %/V<br>%/V | Note: 10 These parameters are not tested on each unit. They are measured during our internal qualification procedure. **Note:** 11 With Register 07 at Byte 0xxxxxxx (S correction is inhibited) and Register 08 at Byte 0xxxxxxx (C correction is inhibited), the vertical sawtooth has a linear shape. **Note:** 12 This is the frequency range for which the vertical oscillator will automatically synchronize, using a single capacitor value on Pin22 and Pin 20, and with a constant ramp amplitude. Note: 13 TV is the vertical period. Note: 14 When not used, the DC breathing control pin must be connected to 12V. ## **DYNAMIC FOCUS SECTION** **Electrical Characteristics** ( $V_{CC} = 12V$ , $T_{amb} = 25$ °C) | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Units | | | | | |------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|------|-----------------|------|-------------------------------------------------------|--|--|--|--| | HORIZONTA | HORIZONTAL DYNAMIC FOCUS FUNCTION | | | | | | | | | | | HDFst | Horizontal Dynamic Focus Sawtooth<br>Minimum Level<br>Maximum Level | Pin 9, capacitor on<br>HFOCUSCAP and<br>C0 = 820pF, T <sub>H</sub> =<br>20μs | | 2.2<br>4.9 | | V<br>V | | | | | | HDFdis | Horizontal Dynamic Focus Sawtooth Discharge Width | Start by HDFstart | | 400 | | ns | | | | | | HDFstart | Internal Fixed Phase Advance versus HFLY middle | Independent of frequency | | 1 | | μs | | | | | | HDFDC | Bottom DC Output Level | $R_{LOAD} = 10k\Omega$ , Pin 10 | | 2.1 | | V | | | | | | TDFHD | DC Output Voltage Thermal Drift (see <sup>15</sup> ) | | | 200 | | ppm/<br>C | | | | | | HDFamp | Horizontal Dynamic Focus Amplitude Min Byte xxx11111 Typ Byte xxx10000 Max Byte xxx00000 | Sub-Address 03,<br>Pin 10, fH = 50kHz,<br>Symmetric Wave<br>Form | | 1<br>1.5<br>3.5 | | V <sub>PP</sub><br>V <sub>PP</sub><br>V <sub>PP</sub> | | | | | | HDFKeyst | Horizontal Dynamic Focus Position Advance for Byte xxx11111 Delay for Byte xxx00000 | Sub-address 04 For time reference see Figure 15 | | 16<br>16 | | %<br>% | | | | | | VERTICAL I | DYNAMIC FOCUS FUNCTION (positive p | parabola) | | 1 | 1 | | | | | | | AMPVDF | Vertical Dynamic Focus Parabola (added to horizontal) Amplitude with VAMP and VPOS Typical Min. Byte xx000000 Typ. Byte xx100000 Max. Byte xx111111 | Sub-Address 0F | | 0<br>0.5<br>1 | | V <sub>PP</sub><br>V <sub>PP</sub><br>V <sub>PP</sub> | | | | | | VDFAMP | Parabola Amplitude Function of VAMP (tracking between VAMP and VDF) with VPOS Typ. (see Figure 1 and <sup>16</sup> ) | Sub-Address 05 Byte x0000000 Byte x1000000 Byte x1111111 | | 0.6<br>1<br>1.5 | | V <sub>PP</sub><br>V <sub>PP</sub><br>V <sub>PP</sub> | | | | | | VHDFKeyt | Parabola Asymmetry Function of<br>VPOS Control (tracking between<br>VPOS and VDF) with VAMP Max.<br>A/B Ratio<br>B/A Ratio | Sub-Address 06 Byte x0000000 Byte x1111111 | | 0.52<br>0.52 | | | | | | | Note: 15 These parameters are not tested on each unit. They are measured during our internal qualification. Note: 16 S and C correction are inhibited so the vertical output sawtooth has a linear shape. # **GEOMETRY CONTROL SECTION** **Electrical Characteristics** ( $V_{CC} = 12V$ , $T_{amb} = 25$ °C) | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Units | |--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|------|----------------------|------|-------------------------------------------------------| | East/West E | /W FUNCTION | <u> </u> | | l | | l | | EW <sub>DC</sub> | DC Output Voltage with: - typical VPOS - Keystone inhibited | Pin 24, see Figure 2 | | 2.5 | | V | | TDEW <sub>DC</sub> | DC Output Voltage Thermal Drift | See <sup>15</sup> | | 100 | | ppm/<br>C | | EWpara | Parabola Amplitude with: - Max. VAMP, - Typ. VPOS, - Keystone and Corner inhibited | Subaddress 0A Byte 11111111 Byte 11000000 Byte 10000000 | | 2.5<br>1.25<br>0 | | V <sub>PP</sub><br>V <sub>PP</sub> | | EWtrack | Parabola Amplitude Function of VAMP Control (tracking between VAMP and E/W) with: - Typ. VPOS, - Typ. E/W Amplitude, - Corner and Keystone inhibited (17) | Subaddress 05 Byte 10000000 Byte 11000000 Byte 11111111 | | 0.45<br>0.80<br>1.45 | | V <sub>PP</sub><br>V <sub>PP</sub><br>V <sub>PP</sub> | | KeyAdj | Keystone Adjustment Capability with: Typ. VPOS, - E/W inhibited, - Corner inhibited and - Max. Vertical Amplitude (see 17 and Figure 4) | Subaddress 09 Byte 10000000 Byte 11111111 | | 1 1 | | V <sub>PP</sub><br>V <sub>PP</sub> | | EW<br>Corner | Corner Adjustment Capability with: - Typ. VPOS, - E/W inhibited, - Keystone inhibited - Max. Vertical Amplitude | Subaddress 10 Byte 11111111 Byte 11000000 Byte 10000000 | | +3<br>0<br>-3 | | V <sub>PP</sub><br>V <sub>PP</sub><br>V <sub>PP</sub> | | KeyTrack | Intrinsic Keystone Function of VPOS Control (tracking between VPOS and E/W) with: - Max. E/W Amplitude - Max. Vertical Amplitude A/B Ratio B/A Ratio | Subaddress 06 Byte 00000000 Byte 01111111 | | 0.52<br>0.52 | | | | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Units | |------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|------|-----------------|------|-------------------------------------------------------| | INTERNAL I | DYNAMIC HORIZONTAL PHASE CONTR | OL | 1 | | 1 | | | SPBpara | Side Pin Balance Parabola Amplitude<br>(Figure 3) with:<br>- Max. VAMP,<br>- Typ. VPOS | Subaddress 0D Byte 11111111 | | +2.8 | | %T <sub>H</sub> | | | - Parallelogram inhibited (see <sup>17</sup> & <sup>19</sup> ) | Byte 10000000 | | -2.8 | | %T <sub>H</sub> | | ODDivisil | Side Pin Balance Parabola Amplitude function of VAMP Control (tracking between VAMP and SPB) with | Subaddress 05 | | | | | | SPBtrack | <ul> <li>- Max. SPB,</li> <li>- Typ. VPOS</li> <li>- Parallelogram inhibited (see <sup>17</sup> &amp; <sup>19</sup>)</li> </ul> | Byte 10000000<br>Byte 11000000<br>Byte 11111111 | | 1<br>1.8<br>2.8 | | %T <sub>H</sub><br>%T <sub>H</sub><br>%T <sub>H</sub> | | ParAdj | Parallelogram Adjustment Capability with: - Max. VAMP, - Typ. VPOS - Max. SPB (see <sup>17</sup> & <sup>19</sup> ) | Subaddress 0E Byte 11111111 Byte 11000000 | | +2.8 | | %Т <sub>Н</sub><br>%Т <sub>Н</sub> | | Partrack | Intrinsic Parallelogram Function of VPOS Control (tracking between VPOS and DHPC) with: - Max. VAMP, - Max. SPB - Parallelogram inhibited (see <sup>17</sup> & <sup>19</sup> ) A/B Ratio B/A Ratio | Subaddress 06 Byte x0000000 Byte x1111111 | | 0.52<br>0.52 | | | **Note:** 17 With Register 07 at Byte 0xxxxxxx (S correction is inhibited) and Register 08 at Byte 0xxxxxxx (C correction is inhibited), the vertical sawtooth has a linear shape. Note: 18 $T_H$ is the horizontal period. Note: 19 When not used, the DC breathing control pin must be connected to 12V. ## **B+ SECTION** ## **Operating Conditions** | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Units | |---------|---------------------------|------------------------------------|------|------|------|-------| | FeedRes | Minimum Feedback Resistor | Resistor between<br>Pins 15 and 14 | 5 | | | kΩ | **Electrical Characteristics** ( $V_{CC} = 12V$ , $T_{amb} = 25$ °C) | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Units | |---------------------|--------------------------------------------------|--------------------------------------------------------------------------------|------|------------|------|----------| | OLG | Error Amplifier Open Loop Gain | At low frequency (15) | | 85 | | dB | | UGBW | Unity Gain Bandwidth | (see <sup>15</sup> ) | | 6 | | MHz | | IRI | Regulation Input Bias Current | Current sourced by Pin 15 (PNP base) | | 0.2 | | μА | | EAOI | Error Amplifier Output Current | Current sourced by<br>Pin 14<br>Current sunk by Pin 14<br>(See <sup>20</sup> ) | 2 | 1.4 | | mA<br>mA | | CSG | Current Sense Input Voltage Gain | Pin 16 | | 3 | | | | MCEth | Max Current Sense Input Threshold Voltage | Pin 16 | | 1.3 | | V | | ISI | Current Sense Input Bias Current | Current sunk by Pin 16 (PNP base) | | 1 | | μА | | Tonmax | Maximum ON Time of the external power transistor | % of horizontal period $f_0 = 27kHz$ (See <sup>21</sup> ) | | 100 | | % | | B+OSV | B+Output Saturation Voltage | $V_{28}$ with $I_{28} = 10$ mA | | 0.25 | | V | | IV <sub>REF</sub> | Internal Reference Voltage | On error amp (+) input<br>for Subaddress OB<br>Byte 1000000 | | 5 | | V | | V <sub>REFADJ</sub> | Internal Reference Voltage Adjustment Range | Byte 01111111<br>Byte 00000000 | | +20<br>-20 | | %<br>% | | PWMSEL | Threshold for step-up/step-down selection Pin 16 | | | 6 | | V | | t <sub>FB+</sub> | Fall Time | Pin 28 | | 100 | | ns | **Note: 20** 0.5mA are sunk when B+ section is disabled. the purpose is to discharge the soft-start capacitor. Note: 21 The external power transistor is OFF during 400ns of the HFOCUSCAP discharge Figure 2. E/W Output Figure 3. Dynamic Horizontal Phase Control Output Figure 4. Keystone Effect on E/W Output (PCC Inhibited) # **TYPICAL OUTPUT WAVEFORMS** | Function | Sub<br>Address | Pin | Byte | Specification | Effect on Screen | |-----------------------------------------|----------------|------------------------|---------------------------|-----------------------------------|------------------| | Variant | | | 10000000 | V <sub>OUTDC</sub> 2.15V | <u> </u> | | Vertical<br>Size | 05 | 23 | 11111111 | V <sub>outdc</sub> 3.9V | * | | Vertical<br>Position<br>DC Con-<br>trol | | | 00000000 | V <sub>OUTDC</sub> = 3.2V | | | | 06 | 06 23 01000000 | V <sub>OUTDC</sub> = 3.6V | | | | 1101 | | | 01111111 | V <sub>OUTDC</sub> = 4.0V | | | Vertical<br>S | 07 23 | 0xxxxxxx:<br>Inhibited | | V A | | | Linearity | | | 11111111 | $\frac{\Delta V}{V_{PP}} = 3.5\%$ | | | Function | Sub<br>Address | Pin | Byte | Specification | Effect on Screen | |----------------------------------------------|----------------|-----|-----------------------------------|-------------------------------------------|------------------| | | | | 0xxxxxxx :<br>Inhibited | | | | Vertical<br>C<br>Linearity | 08 | 23 | 10000000 | $V_{PP}$ $\frac{\Delta V}{V_{PP}} = -3\%$ | | | | | | 11111111 | $V_{PP}$ $\frac{\Delta V}{V_{PP}} = +3\%$ | | | Horizon- tal Dynamic Focus with: Ampli- tude | 03 | 10 | X000 0000<br>—<br>X111 1111 -<br> | 1μs<br>Flyback<br>T <sub>H</sub> | | | Horizon- tal Dynamic Focus with: Symme- try | 04 | 10 | X000 0000<br>—<br>X111 1111 -<br> | Flyback T <sub>H</sub> | | | Function | Sub<br>Address | Pin | Byte | Specification | Effect on Screen | |-----------------------------------------|----------------|----------|-------------------------------------|---------------------------|------------------| | | | | (E/W + Cor-<br>ner<br>Inhibited) | | | | Keystone<br>(Trape-<br>zoid)<br>Control | 09 | 24 | 10000000 | 0.4V EW <sub>DC</sub> | X X | | | | | 11111111 | 0.4VEW <sub>DC</sub> | | | | | | (Keystone<br>+ Corner<br>Inhibited) | | | | E/W<br>(Pin<br>Cushion)<br>Control | 0A | 24 | 10000000 | EW <sub>DC</sub> . | | | Control | | | 11111111 | EW <sub>DC</sub> 1.4V | | | | | | (Key | rstone+E/W Inhibited) | | | Corner<br>Control | 10 | 24 | 11111111 | 1.25V<br>EW <sub>DC</sub> | | | | | | 10000000 | 1.25V | | | | | | | (SPB Inhibited) | | | Parallel-<br>ogram<br>Control | 0E | Internal | 10000000 | 2.8% T <sub>H</sub> | | | OSHIO | | | 11111111 | 2.8% T <sub>H</sub> | | | Function | Sub<br>Address | Pin | Byte | Specification | Effect on Screen | | | | |---------------------------------------------------------|----------------|----------|----------------------------|------------------------|------------------|--|--|--| | | 0D | Internal | (Pai | rallelogram Inhibited) | | | | | | Side Pin<br>Balance | | | 10000000 | 2.8% T <sub>H</sub> | | | | | | Control | | | 11111111 | 2.8% T <sub>H</sub> | | | | | | Vertical<br>Dynamic<br>Focus<br>with<br>Horizon-<br>tal | 0F | 10 | X111 1111<br>—X000<br>0000 | 2.1 V | | | | | ## I<sup>2</sup>C BUS ADDRESS TABLE # Slave Address (8C): Write Mode Sub Address Definition | | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | | |----|----|----|----|----|----|----|----|----|--------------------------------------------------| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Horizontal Drive Selection/Horizontal Duty Cycle | | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | X-ray Reset/Horizontal Position | | 2 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 3 | 0 | - | - | 1 | 0 | 0 | 1 | 1 | Sync. Priority/Horizontal Focus Amplitude | | 4 | 0 | - | - | 1 | 0 | 1 | 0 | 0 | Refresh/Horizontal Focus Keystone | | 5 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | Vertical Ramp Amplitude | | 6 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | Vertical Position Adjustment | | 7 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | S Correction | | 8 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | C Correction | | 9 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | E/W Keystone | | Α | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | E/W Amplitude | | В | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | B+ Reference Adjustment | | С | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | Vertical Moiré | | D | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | Side Pin Balance | | Е | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | Parallelogram | | F | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | Vertical Dynamic Focus Amplitude | | 10 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | E/W Corner | Slave Address (8D): Read Mode No sub address needed. # I<sup>2</sup>C BUS ADDRESS TABLE | | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | | | |-----|---------------------|------------------------------------|--------------|----------------------------|----------------|--------------|----------|-----|--|--| | WRI | WRITE MODE | | | | | | | | | | | 00 | | [HDrive<br>0, off | [0] | Horizontal Duty Cycle | | | | | | | | 00 | | [1], on0] | [0] | [0] | [0] | [0] | [0] | [0] | | | | 0.4 | Xray | | , | Horizon | tal Phase Adju | istment | I | | | | | 01 | 1, reset<br>[0] | [1] | [0] | [0] | [0] | [0] | [0] | [0] | | | | 02 | | | | | | | | | | | | 03 | Sync | | | Horizontal Focus Amplitude | | | | | | | | 03 | 0, Comp<br>[1], Sep | | | [1] | [0] | [0] | [0] | [0] | | | | 0.4 | Detect | | | | Horizonta | l Focus Time | Position | | | | | 04 | Refresh<br>[0], off | | | [1] | [0] | [0] | [0] | [0] | | | | | Vramp | Vertical Ramp Amplitude Adjustment | | | | | | | | | | 05 | 0, off<br>[1], on | [1] | [0] | [0] | [0] | [0] | [0] | [0] | | | | 06 | | Vertical Position Adjustment | | | | | | | | | | 00 | | [1] | [0] | [0] | [0] | [0] | [0] | [0] | | | | 07 | S Select<br>1, on | | S Correction | | | | | | | | | 07 | [0] | | [1] | [0] | [0] | [0] | [0] | [0] | | | | 00 | C Select | | C Correction | | | | | | | | | 80 | 1, on<br>[0] | | [1] | [0] | [0] | [0] | [0] | [0] | | | | 00 | E/W Key | | E/W Keystone | | | | | | | | | 09 | 0, off<br>[1] | | [1] | [0] | [0] | [0] | [0] | [0] | | | | | E/W Sel | E/W Amplitude | | | | | | | | | | 0A | 0, off<br>[1] | [1] | [0] | [0] | [0] | [0] | [0] | [0] | | | | 0.D | Test H | | | B + Ref | ference Adjus | stment | | | | | | 0B | 1, on<br>[0], off | [1] | [0] | [0] | [0] | [0] | [0] | [0] | | | | | Test V | Moiré | | Vertical Moiré | | | | | | | | 0C | 1, on<br>[0], off | 1, on [0] | | [0] | [0] | [0] | [0] | [0] | | | | 0.0 | SPB Sel | | | I | Side Pin | Balance | I | I | | | | 0D | 0, off<br>[1] | | [1] | [0] | [0] | [0] | [0] | [0] | | | | ٥٦ | Parallelo | | | | Parallel | ogram | | | | | | 0E | 0, off<br>[1] | | [1] | [0] | [0] | [0] | [0] | [0] | | | | | l . | 1 | 1 | 1 | 1 | | 1 | 1 | | | | | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | | | |-----------|-------------------|----------------------------------|-----------------------------|-------------------------------|-----------------------------|----------------------|------------------------|----------------------|--|--| | Eq. Pulse | | Vertical Dynamic Focus Amplitude | | | | | | | | | | 0F | 1, on<br>[0], off | | [1] | [0] | [0] | [0] | [0] | [0] | | | | Corner | | | Corner Amplitude Adjustment | | | | | | | | | 10 | 10 1, on [0], off | | [1] | [0] | [0] | [0] | [0] | [0] | | | | REA | READ MODE | | | | | | | | | | | | Hlock | Vlock | Xray | Polarity [ | Detection | S | ync Detection | n | | | | | 0, on<br>[1], no | 0, on<br>[1], no | 1, on<br>[0], off | H/V pol<br>[1], nega-<br>tive | V pol<br>[1], nega-<br>tive | Vext det [0], no det | H/V det<br>[0], no det | V det<br>[0], no det | | | [x] Initial value Data is transferred with vertical sawtooth retrace. We recommend setting the unspecified bit to [0] in order to ensure compatibility with future devices. #### OPERATING DESCRIPTION #### 1 GENERAL CONSIDERATIONS #### 1.1 Power Supply The typical values of the power supply voltages $V_{CC}$ and $V_{DD}$ are 12 V and 5 V respectively. Optimum operation is obtained for $V_{CC}$ between 10.8 and 13.2 V and $V_{DD}$ between 4.5 and 5.5 V. In order to avoid erratic operation of the circuit during the transient phase of VCC switching on, or off, the value of $V_{CC}$ is monitored: if $V_{CC}$ is less than 7.5 V typ., the outputs of the circuit are inhibited. Similarly, before V<sub>DD</sub> reaches 4 V, all the I<sup>2</sup>C register are reset to their default value (see I<sup>2</sup>C Control Table). In order to have very good power supply rejection, the circuit is internally supplied by several voltage references (typ. value: 8.2 V). Two of these voltage references are externally accessible, one for the vertical and one for the horizontal part. They can be used to bias external circuitry (if $\rm I_{LOAD}$ is less than 5 mA). It is necessary to filter the voltage references by external capacitors connected to ground, in order to minimize the noise and consequently the "jitter" on vertical and horizontal output signals. #### 1.2 I<sup>2</sup>C Control TDA9109A belongs to the I<sup>2</sup>C controlled device family. Instead of being controlled by DC voltages on dedicated control pins, each adjustment can be done via the I<sup>2</sup>C Interface. The I<sup>2</sup>C bus is a serial bus with a clock and a data input. The general function and the bus protocol are specified in the Philips-bus data sheets. The interface (Data and Clock) is a comparator whose threshold is 2.2 V with a 5 V supply. Spikes of up to 50 ns are filtered by an integrator and the maximum clock speed is limited to 400 kHz. The data line (SDA) can be used bidirectionally. In read-mode the IC sends reply information (1 byte) to the micro-processor. The bus protocol prescribes a full-byte transmission in all cases. The first byte after the start condition is used to transmit the IC-address (hexa 8C for write, 8D for read). #### 1.3 Write Mode In write mode the second byte sent contains the subaddress of the selected function to adjust (or controls to affect) and the third byte the corresponding data byte. It is possible to send more than one data byte to the IC. If after the third byte no stop or start condition is detected, the circuit increments automatically by one the momentary subaddress in the subaddress counter (auto-increment mode). So it is possible to transmit immediately the following data bytes without sending the IC address or subaddress. This can be useful to reinitialize all the controls very quickly (flash manner). This procedure can be finished by a stop condition. The circuit has 18 adjustment capabilities: 3 for the horizontal part, 4 for the vertical, 3 for the E/W correction, 2 for the dynamic horizontal phase control, 2 for the vertical and horizontal Moiré options, 3 for the horizontal and the vertical dynamic focus and 1 for the B+ reference adjustment. 18 bits are also dedicated to several controls (ON/ OFF, Horizontal Forced Frequency, Sync Priority, Detection Refresh and XRAY reset). #### 1.4 Read Mode During the read mode the second byte transmits the reply information. The reply byte contains the horizontal and vertical lock/unlock status, the XRAY activation status and, the horizontal and vertical polarity detection. It also contains the sync detection status which is used by the MCU to assign the sync priority. A stop condition always stops all the activities of the bus decoder and switches to high impedance both the data and clock line (SDA and SCL). See I<sup>2</sup>C subaddress and control tables. #### 1.5 Sync Processor The internal sync processor allows the TDA9109A to accept: - separated horizontal & vertical TTLcompatible sync signal - composite horizontal & vertical TTLcompatible sync signal #### 1.6 Sync Identification Status The MCU can read (address read mode: 8D) the status register via the I<sup>2</sup>C bus, and then select the sync priority depending on this status. Among other data this register indicates the presence of sync pulses on H/HVIN, VSYNCIN and (when 12 V is supplied) whether a Vext has been extracted from H/HVIN. Both horizontal and vertical sync are detected even if only 5 V is supplied. In order to choose the right sync priority the MCU may proceed as follows (see I<sup>2</sup>C Address Table): - refresh the status register - wait at least for 20ms (Max. vertical period) - · read this status register Sync priority choice should be: | Vextd<br>et | HV<br>det | V<br>det | Sync<br>priority<br>Subaddress<br>03 (D8) | Comment<br>Sync type | |-------------|-----------|----------|-------------------------------------------|----------------------| | No | Yes | Yes | 1 | Separated H&V | | Yes | Yes | No | 0 | Composite TTL H&V | Of course, when the choice is made, we can refresh the sync detections and verify that the extracted Vsync is present and that no sync type change has occurred. The sync processor also gives sync polarity information. #### 1.7 IC status The IC can inform the MCU about the 1st horizontal PLL and vertical section status (locked or not) and about the XRAY protection (activated or not). Resetting the XRAY internal latch can be done either by decreasing the $V_{CC}$ supply or directly resetting it via the $I^2C$ interface. #### 1.8 Sync Inputs Both H/HVIN and VSYNCIN inputs are TTL compatible triggers with hysteresis to avoid erratic detection. Both inputs include a pull up resistor connected to $V_{\rm DD}$ . #### 1.9 Sync Processor Output The sync processor indicates on the D8 bit of the status register whether 1st PLL is locked to an incoming horizontal sync. Its level goes to low when locked. This information is also available on pin 3 when sub-address 02 D8 is equal to 1. When PLL1 is unlocked, pin 3 output voltage goes to 5V. #### 2 HORIZONTAL PART #### 2.1 Internal Input Conditions A digital signal (horizontal sync pulse or TTL composite) is sent by the sync processor to the horizontal input. It may be positive or negative (see Figure 5). Using internal integration, both signals are recognized if Z/T < 25%. Synchronization occurs on the leading edge of the internal sync signal. The minimum value of Z is 0.7 μs. Another integration is able to extract the vertical pulse from composite sync if the duty cycle is higher than 25% (typically d = 35%), (see Figure 6). Figure 5. Figure 6. The last feature performed is the removal of equalization pulses to avoid parasitic pulses on the phase comparator (which would be disturbed by missing or extraneous pulses). This last feature is switched on/off by sub-address 0F D8. By default [0], equalization pulses will not be removed. #### 2.2 PLL1 The PLL1 consists of a phase comparator, an external filter and a voltage-controlled oscillator (VCO). The phase comparator is a "phase frequency" type designed in CMOS technology. This kind of phase detector avoids locking on wrong frequencies. It is followed by a "charge pump", composed of two current sources : sunk and sourced (typically I =1 mA when locked and I = 140 $\mu\text{A}$ when unlocked). This difference between lock/unlock allows smooth catching of the horizontal frequency by PLL1. This effect is reinforced by an internal original slow down system when PLL1 is locked, avoiding the horizontal frequency changing too quickly. The dynamic behavior of PLL1 is fixed by an external filter which integrates the current of the charge pump. A "CRC" filter is generally used (see Figure 7) Figure 7. The PLL1 is internally inhibited during extracted vertical sync (if any) to avoid taking in account missing pulses or wrong pulses on phase comparator. Inhibition is obtained by stopping high and low signals at the entry of the charge pump block (see Figure 8). Figure 8. Figure 9. The VCO uses an external RC network. It delivers a linear sawtooth obtained by the charge and the discharge of the capacitor, with a current proportional to the current in the resistor. The typical thresholds of the sawtooth are 1.6 V and 6.4 V. The control voltage of the VCO is between 1.4 V and 6.4 V (see Figure 9). The theoretical frequency range of this VCO is in the ratio of 1 to 4.5. The effective frequency range has to be smaller (1 to 4.2) due to clamp intervention on the filter lowest value. The sync frequency must always be higher than the free running frequency. For example, when using a sync range between 24.8 kHz and 100 kHz, the suggested free running frequency is 23 kHz. PLL1 ensures the coincidence between the leading edge of the sync signal and a phase reference obtained by comparison between the sawtooth of the VCO and an internal DC voltage which is $I^2C$ adjustable between 2.9 V and 4.2 V (corresponding to $\pm 10$ %) (see Figure 10). The TDA9109A also includes a Lock/Unlock identification block which senses in real time whether PLL1 is locked or not on the incoming horizontal sync signal. The lock/unlock information is available through the I<sup>2</sup>C read and the pin 3 voltage level #### PLL1 Timing Diagram Figure 10. Phase REF1 is obtained by comparison between the sawtooth and a DC voltage adjustable between 2.9 V and 4.2 V. The PLL1 ensures the exact coincidence between the signal phase REF and HSYNC. A $\pm 10\%$ T<sub>H</sub> phase adjustment is possible around the 3.4V point. #### 2.3 PLL2 PLL2 ensures a constant position of the shaped flyback signal in comparison with the sawtooth of the VCO, taking into account the saturation time Ts (see Figure 11) Figure 11. PLL2 Timing Diagram The phase comparator of PLL2 (phase type comparator) is followed by a charge pump (typical output current: 0.5 mA). The flyback input consists of an NPN transistor. This input must be current driven. The maximum recommended input current is 5 mA (see Figure 12). Figure 12. Flyback Input Electrical Diagram The duty cycle is adjustable through I<sup>2</sup>C from 30 % to 65 %. For a safe start-up operation, the initial duty cycle (after power-on reset) is 65% in order to avoid having too long a conduction period of the horizontal scanning transistor. The maximum storage time (Ts Max.) is (0.44 $T_{H^-}$ $T_{FLY}/2$ ). Typically, $T_{FLY}/T_{H}$ is around 20 % which means that Ts max is around 34 % of $T_{H}$ . #### 2.4 Output Section The H-drive signal is sent to the output through a shaping stage which also controls the H-drive duty cycle (I<sup>2</sup>C adjustable) (see Figure 11). In order to secure the scanning power part operation, the output is inhibited in the following cases: - when V<sub>CC</sub> or V<sub>DD</sub> are too low - when the XRAY protection is activated - during the Horizontal flyback - when the HDrive I<sup>2</sup>C bit control is off The output stage consists of a NPN bipolar transistor. Only the collector is accessible (see Figure 13). Figure 13. This output stage is intended for "reverse" base control, where setting the output NPN in off-state will control the power scanning transistor in off-state. The maximum output current is 30mA, and the corresponding voltage drop of the output V<sub>CEsat</sub> is 0.4V Max. Obviously the power scanning transistor cannot be directly driven by the integrated circuit. An interface has to be added between the circuit and the power transistor either of bipolar or MOS type. #### 2.5 X-RAY Protection The X-Ray protection is activated by application of a high level on the X-Ray input (8.2V on Pin 25). It inhibits the H-Drive and B+ outputs. This activation is internally delayed by 2 lines to avoid erratic detection (short parasitics). This protection is latched; it may be reset either by $V_{CC}$ switch off or by $I^2C$ (see Figure 14). ### 2.6 Horizontal and Vertical Dynamic Focus The TDA9109A delivers a horizontal parabola which is added on a vertical parabola waveform on Pin 10. This horizontal parabola comes from a sawtooth in phase advance with flyback pulse middle. The time advance versus horizontal flyback middle is kept constant versus frequency (about $1\mu s$ ). Symmetry and amplitude are I<sup>2</sup>C adjustable (see Figure 15). The vertical dynamic focus is tracked with VPOS and VAMP. Its amplitude can be adjusted. It is also affected by S and C corrections. This positive signal once amplified is to be sent to the CRT focusing grids. Figure 15. Phase of HFocus Parabola #### **3 VERTICAL PART** #### 3.1 Function When the synchronization pulse is not present, an internal current source sets the free running frequency. For an external capacitor, $C_{OSC} = 150$ nF, the typical free running frequency is 100Hz. The typical free running frequency can be calculated by: fo(Hz) = $$1.5 \cdot 10^{-5} \cdot \frac{1}{C_{OSC}}$$ A negative or positive TTL level pulse applied on Pin 2 (VSYNC) as well as a TTL composite sync on Pin 1 can synchronize the ramp in the range [fmin, fmax] (See Figure 16). This frequency range depends on the external capacitor connected on Pin 22. A 150nF ( $\pm$ 5%) capacitor is recommended for 50Hz to 185Hz applications. If a synchronization pulse is applied, the internal oscillator is synchronized immediately but with wrong amplitude. An internal correction then adjusts it in less than half a second. The top value of the ramp (Pin 22) is sampled on the AGC capacitor (Pin 20) at each clock pulse and a transconductance amplifier modifies the charge current of the capacitor in such a way to make the amplitude constant again. The read status register provides the vertical Lock-Unlock and the vertical sync polarity information. We recommend the use of an AGC capacitor with low leakage current. A value lower than 100nA is mandatory. A good stability of the internal closed loop is reached by a 470nF $\pm$ 5% capacitor value on Pin 20 (VAGC). ### 3.2 I<sup>2</sup>C Control Adjustments S and C correction shapes can then be added to this ramp. These frequency-independent S and C corrections are generated internally. Their amplitudes are adjustable by their respective I<sup>2</sup>C registers. They can also be inhibited by their "select" bits Finally, the amplitude of this S and C corrected ramp can be adjusted by the vertical ramp amplitude control register. The adjusted ramp is available on Pin 23 (V<sub>OUT</sub>) to drive an external power stage. The gain of this stage can be adjusted ( $\pm$ 25%) depending on its register value. The mean value of this ramp is driven by its own $I^2C$ register (vertical position). Its value is VPOS = $7/16 \cdot V_{RFF-V} \pm 400 \text{mV}$ . Usually $V_{OUT}$ is sent through a resistive divider to the inverting input of the booster. Since VPOS derives from $V_{REF-V}$ , the bias voltage sent to the non-inverting input of the booster should also derive from $V_{REF-V}$ to optimize the accuracy (see Application Diagram). #### 3.3 Vertical Moiré By using the vertical moiré, VPOS can be modulated from frame to frame. This function is intended to cancel the fringes which appear when the line to line interval is very close to the CRT vertical pitch. The amplitude of the modulation is controlled by register VMOIRE on sub-address 0C and can be switched-off via the control bit D8. #### Figure 16. AGC Loop Block Diagram #### 3.4 Basic Equations In first approximation, the amplitude of the ramp on Pin 23 (VOUT) is: $V_{OUT}$ - VPOS = $(V_{OSC}$ - $V_{DCMID})$ · $(1 + 0.3 (V_{AMP}))$ where: $V_{DCMID}$ = 7/16 $V_{REF}$ (middle value of the ramp on Pin 22, typically 3.6V) $V_{OSC} = V_{22}$ (ramp with fixed amplitude) V<sub>AMP</sub> = -1 for minimum vertical amplitude register value and +1 for maximum VPOS is calculated by: $VPOS = V_{DCMID} + 0.4 V_{P}$ where $V_P = -1$ for minimum vertical position register value and +1 for maximum. The current available on Pin 22 is: $$I_{OSC} = \frac{3}{8} \cdot V_{REF} \cdot C_{OSC} \cdot f$$ where $C_{OSC}$ = capacitor connected on Pin 22 and f = synchronization frequency. Geometric Corrections The principle is represented in Figure 17. Starting from the vertical ramp, a parabola-shaped current is generated for E/W correction (also known as Pin Cushion correction), dynamic horizontal phase control correction, and vertical dynamic focus correction. The parabola generator is made by an analog multiplier, the output current of which is equal to: $$\Delta I = k \cdot (V_{OUT} - V_{DCMID})^2$$ where $V_{OUT}$ is the vertical output ramp (typically between 2 and 5V) and $V_{DCMID}$ is 3.6V (for $V_{REF-V}$ = 8.2V). The VOUT sawtooth is typically centered on 3.6V. By changing the vertical position, the sawtooth shifts by $\pm 0.4$ V. To provide good screen geometry for any end user adjustment, the TDA9109A has the "geometry tracking" feature which allows generation of a dissymetric parabola depending on the vertical position. Due to the large output stage voltage range (E/W Pin Cushion, Keystone, E/W Corner), the combination of the tracking function, maximum vertical amplitude, maximum or minimum vertical position and maximum gain on the DAC control may lead to output stage saturation. This must be avoided by limiting the output voltage with appropriate I<sup>2</sup>C register values. For the E/W part and the dynamic horizontal phase control part, a sawtooth-shaped differential current in the following form is generated: $$\Delta I' = k' \cdot (V_{OUT} - V_{DCMID})$$ Then $\Delta I$ and $\Delta I'$ are added and converted into voltage for the E/W part. Each of the two E/W components or the two dynamic horizontal phase control components may be inhibited by their own I<sup>2</sup>C select bit. The E/W parabola is available on Pin 24 via an emitter follower output stage which has to be biased by an external resistor ( $10k\Omega$ to ground). Since stable in temperature, the device can be DC coupled with external circuitry. The vertical dynamic focus is combined with the horizontal focus on Pin 10. The dynamic horizontal phase control drives internally the H-position, moving the HFLY position on the horizontal sawtooth in the range of $\pm$ 2.8 %T<sub>H</sub> both for side pin balance and parallelogram. Figure 17. Geometric Corrections Principle #### 3.5 E/W $$\begin{split} & \text{EWOUT} = \text{EW}_{\text{DC}} + \text{K1} \; (\text{V}_{\text{OUT}} - \text{V}_{\text{DCMID}}) + \\ & \text{K2} \; (\text{V}_{\text{OUT}} - \text{V}_{\text{DCMID}})^2 + \; \text{K3} \; (\text{V}_{\text{OUT}} - \text{V}_{\text{DCMID}})^4 \\ & \text{K1 is adjustable by the keystone I}^2 \text{C register.} \\ & \text{K2 is adjustable by the E/W amplitude I}^2 \text{C register.} \\ & \text{K3 is adjustable by the E/W corner I}^2 \text{C register.} \end{split}$$ #### 3.6 Dynamic Horizontal Phase Control $I_{OUT}$ = K4 ( $V_{OUT}$ - $V_{DCMID}$ ) + K5 ( $V_{OUT}$ - $V_{DCMID}$ )<sup>2</sup> K4 is adjustable by the parallelogram $I^2C$ register. K5 is adjustable by the side pin balance $I^2C$ register. #### 4 DC/DC CONVERTER PART This unit controls the switch-mode DC/DC converter. It converts a DC constant voltage into the B+ voltage (roughly proportional to the horizontal frequency) necessary for the horizontal scanning. This DC/DC converter can be configured either in step-up or step-down mode. In both cases it operates very similarly to the well known UC3842. #### 4.1 Step-up Mode ### **Operating Description** - The power MOS is switched-on during the flyback (at the beginning of the positive slope of the horizontal focus sawtooth). - The power MOS is switched-off when its current reaches a predetermined value. For this purpose, a sense resistor is inserted in its source. The voltage on this resistor is sent to Pin16 (I<sub>SENSE</sub>). - The feedback (coming either from the EHV or from the flyback) is divided to a voltage close to 5.0V and compared to the internal 5.0V reference (I<sub>VREF</sub>). The difference is amplified by an error amplifier, the output of which controls the power MOS switch-off current. #### **Main Features** - Switching synchronized on the horizontal frequency - B+ voltage always higher than the DC source - Current limited on a pulse-by-pulse basis The DC/DC converter is disabled: - when V<sub>CC</sub> or V<sub>DD</sub> are too low - when X-Ray protection is latched - directly through I<sup>2</sup>C bus When disabled, BOUT is driven to GND by a 0.5mA current source. This feature allows to implement externally a soft start circuit. #### 4.2 Step-down Mode In step-down mode, the $I_{SENSE}$ information is not used any more and therefore not sent to the Pin16. This mode is selected by connecting Pin16 to a DC voltage higher than 6V (for example $V_{REF-V}$ ). #### **Operating Description** - The power MOS is switched-on as for the step-up mode - The feedback to the error amplifier is done as for the step-up mode - The power MOS is switched-off when the HFOCUSCAP voltage get higher than the error amplifier output voltage #### **Main Features** - Switching synchronized on the horizontal frequency - B+ voltage always lower than the DC source - No current limitation #### 4.3 Step-up and Step-down Mode Comparison In step-down mode the control signal is inverted compared with the step-up mode. The reason for this, is the following: - In step-up mode, the switch is a N-channel MOS referenced to ground and made conductive by a high level on its gate. - In step-down, a high-side switch is necessary. It can be either a P- or a N-channel MOS. - For a P-channel MOS, the gate is controlled directly from Pin 28 through a capacitor (this allows to spare a Transformer). In this case, a negative-going pulse is needed to make the MOS conductive. Therefore it is necessary to invert the control signal. - For a N-channel MOS, a transformer is needed to control the gate. The polarity of the transformer can be easily adapted to the negative-going control pulse. Figure 18. DC/DC Convertor # **INTERNAL SCHEMATICS** Figure 19. Figure 22. Figure 20. Figure 23. Figure 21. Figure 24. Figure 25. Figure 26. Figure 27. Figure 28. Figure 29. Figure 30. Figure 31. Figure 34. Figure 32. Figure 35. Figure 33. Figure 36. Figure 37. Figure 38. Figure 39. Figure 40. Demonstration Board Figure 41. PCB Layout Figure 42. Components Layout ## **PACKAGE MECHANICAL DATA** # 32 PINS - PLASTIC SHRINK | Dimensions | | Millimeters | | Inches | | | | |------------|-------|-------------|-------|--------|-------|-------|--| | | Min. | Тур. | Max. | Min. | Тур. | Max. | | | А | 3.556 | 3.759 | 5.080 | 0.140 | 0.148 | 0.200 | | | A1 | 0.508 | | | 0.020 | | | | | A2 | 3.048 | 3.556 | 4.572 | 0.120 | 0.140 | 0.180 | | | В | 0.356 | 0.457 | 0.584 | 0.014 | 0.018 | 0.023 | | | B1 | 0.762 | 1.016 | 1.397 | 0.030 | 0.040 | 0.055 | | | С | .203 | 0.254 | 0.356 | 0.008 | 0.010 | 0.014 | | | D | 27.43 | 27.94 | 28.45 | 1.080 | 1.100 | 1.120 | | | E | 9.906 | 10.41 | 11.05 | 0.390 | 0.410 | 0.435 | | | E1 | 7.620 | 8.890 | 9.398 | 0.300 | 0.350 | 0.370 | | | е | | 1.778 | | | 0.070 | | | | eA | | 10.16 | | | 0.400 | | | | eB | | | 12.70 | | | 0.500 | | | L | 2.540 | 3.048 | 3.810 | 0.100 | 0.120 | 0.150 | | Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics. The ST logo is a registered trademark of STMicroelectronics © 2003 STMicroelectronics - All Rights Reserved STMicroelectronics GROUP OF COMPANIES Australia - Brazil - Canada - China - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - U.S.A. www.st.com