# 36Mb SYNCBURST<sup>™</sup> SRAM MT58L2MY18D, MT58V2MV18D, MT58L1MY32D, MT58V1MV32D, MT58L1MY36D, MT58V1MV36D 3.3V VDD, 3.3V or 2.5V I/O; 2.5V VDD, 2.5V I/O ### **Features** - Fast clock and OE# access times - Single 3.3V ±5 percent or 2.5V ±5 percent power supply - Separate 3.3V ±5 percent or 2.5V ±5 percent isolated output buffer supply (VDDQ) - SNOOZE MODE for reduced-power standby - Common data inputs and data outputs - Individual byte Write control and GLOBAL WRITE - Three chip enables for simple depth expansion and address pipelining TOED - Clock-controlled and registered addresses, data I/Os, and control signals - Internally self-timed WRITE cycle - Automatic power-down - Burst control (interleaved or linear burst) - Low capacitive bus loading | 0 | ptions | Marking | |---|-------------------------------------------------------|-------------| | • | Timing (Access/Cycle/MHz) | | | | 3.1ns/5ns/200 MHz | -5 | | | 3.5ns/6ns/166 MHz | -6 | | | 4.2ns/7.5ns/133 MHz | -7.5 | | | 5ns/10ns/100 MHz | -10 | | • | Configurations | | | | 3.3V VDD, 3.3V or 2.5V I/O | | | | 2 Meg x 18 | MT58L2MY18D | | | 1 Meg x 32 | MT58L1MY32D | | | 1 Meg x 36 | MT58L1MY36D | | | 2.5V Vdd, 2.5V I/O | | | | 2 Meg x 18 | MT58V2MV18D | | | 1 Meg x 32 | MT58V1MV32D | | | 1 Meg x 36 | MT58V1MV36D | | • | Packages | | | | 100-pin, 16mm x 22.1mm TQFP | T | | | 165-ball, 13mm x 15mm FBGA | $F^1$ | | • | Operating Temperature Range | | | | Commercial $(0^{\circ}C \le T_A \le +70^{\circ}C$ | None | | | Industrial (-40°C $\leq$ T <sub>A</sub> $\leq$ +85°C) | $IT^2$ | ### NOTE: - A Part Marking Guide for the FBGA devices can be found on Micron's Web site—http://www.micron.com/numberguide. - 2. Contact factory for availability of Industrial Temperature devices. Part Number Example: MT58L1MY36DT-10 ### **General Description** The Micron® SyncBurst™ SRAM family employs high-speed, low-power CMOS designs that are fabricated using an advanced CMOS process. Micron's 36Mb SyncBurst SRAMs integrate a 2 Meg x 18, 1 Meg x 32, or 1 Meg x 36 SRAM core with advanced synchronous peripheral circuitry and a 2-bit burst counter. All synchronous inputs pass through registers controlled by a positive-edge-triggered single-clock input (CLK). The synchronous inputs include all addresses, all data inputs, active LOW chip enable (CE#), two additional chip enables for easy depth expansion (CE2, CE2#), burst control inputs (ADSC#, ADSP#, ADV#), byte write enables (BWx#), and global write (GW#). Asynchronous inputs include the output enable (OE#), clock (CLK) and snooze enable (ZZ). There is also a burst mode input (MODE) that selects between interleaved and linear burst modes. The data-out (Q), enabled by OE#, is also asynchronous. WRITE cycles can be from one to two bytes wide (x18) or from one to four bytes wide (x32/x36), as controlled by the write control inputs. Burst operation can be initiated with either address status processor (ADSP#) or address status controller (ADSC#) inputs. Subsequent burst addresses can be internally generated as controlled by the burst advance input (ADV#). Address and write control are registered on-chip to simplify WRITE cycles. This allows self-timed write cycles. Individual byte enables allow individual bytes to be written. During WRITE cycles on the x18 device, BWa# controls DQa pins/balls and DQPa; BWb# controls DQb pins/balls and DQPb. During WRITE cycles on the x32 and x36 devices, BWa# controls DQa pins/balls and DQPa; BWb# controls DQb pins/balls and DQPb; BWc# controls DQc pins/balls and DQPc; BWd# controls DQd pins/balls and DQPd. GW# LOW causes all bytes to be written. Parity bits are only available on the x18 and x36 versions. This device incorporates an additional pipelined enable register which delays turning off the output buffer an additional cycle when a deselect is executed. This feature allows depth expansion without penalizing system performance. Micron's 36Mb SyncBurst SRAMs operate from a 3.3V or 2.5V VDD power supply, and all inputs and outputs are LVTTL-compatible. Users can use either a 3.3V or 2.5V I/O, depending on the VDD voltage. The device is ideally suited for Pentium<sup>®</sup> and PowerPC pipelined systems and systems that benefit from a very wide, high-speed data bus. The device is also ideal in generic 16-, 18-, 32-, 36-, 64-, and 72-bit-wide applications. Please refer to Micron's Web site (www.micron.com/sramds) for the latest data sheet. ### **Dual Voltage I/O** The $3.3V\ VDD$ device is tested for $3.3V\ and\ 2.5V\ I/O$ function. The $2.5V\ VDD$ device is tested for only $2.5V\ I/O$ function. Figure 3: Functional Block Diagram 2 Meg x 18 Figure 4: Functional Block Diagram 1 Meg x 32/36 ### NOTE: Functional block diagrams illustrate simplified device operation. See truth tables, pin/ball descriptions, and timing diagrams for detailed information. ## Figure 5: Pin Layout (Top View) 100-Pin TOFP - 1. No Function (NF) is used on the x32 version. Parity (DQPx) is used on the x36 version. - 2. Pin 38 is reserved for 72Mb address expansion. ## **Table 1: TQFP Pin Descriptions** | SYMBOL | TYPE | DESCRIPTION | |------------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ADV# | Input | Synchronous Address Advance: This active LOW input is used to advance the internal burst counter, controlling burst access after the external address is loaded. A HIGH on this pin effectively causes wait states to be generated (no address advance). To ensure use of correct address during a WRITE cycle, ADV# must be HIGH at the rising edge of the first clock after an ADSP# cycle is initiated. | | ADSP# | Input | Synchronous Address Status Processor: This active LOW input interrupts any ongoing burst, causing a new external address to be registered. A READ is performed using the new address, independent of the byte write enables and ADSC#, but dependent upon CE#, CE2, and CE2#. ADSP# is ignored if CE# is HIGH. Power-down state is entered if CE2 is LOW or CE2# is HIGH. | | ADSC# | Input | Synchronous Address Status Controller: This active LOW input interrupts any ongoing burst, causing a new external address to be registered. A READ or WRITE is performed using the new address if CE# is LOW. ADSC# is also used to place the chip into power-down state when CE# is HIGH. | | BWa#<br>BWb#<br>BWc#<br>BWd# | Input | Synchronous Byte Write Enables: These active LOW inputs allow individual bytes to be written and must meet the setup and hold times around the rising edge of CLK. A byte write enable is LOW for a WRITE cycle and HIGH for a READ cycle. For the x18 version, BWa# controls DQa pins and DQPa; BWb# controls DQb pins and DQPb. For the x32 and x36 versions, BWa# controls DQa pins and DQPa; BWb# controls DQb pins and DQPb; BWc# controls DQc pins and DQPc; BWd# controls DQd pins and DQPd. Parity is only available on the x18 and x36 versions. | | BWE# | Input | Byte Write Enable: This active LOW input permits BYTE WRITE operations and must meet the setup and hold times around the rising edge of CLK. | | CE# | Input | Synchronous Chip Enable: This active LOW input is used to enable the device and conditions the internal use of ADSP#. CE# is sampled only when a new external address is loaded. | | CE2# | Input | Synchronous Chip Enable: This active LOW input is used to enable the device and is sampled only when a new external address is loaded. | | CE2 | Input | Synchronous Chip Enable: This active HIGH input is used to enable the device and is sampled only when a new external address is loaded. | | CLK | Input | Clock: This signal registers the address, data, chip enable, byte write enables, and burst control inputs on its rising edge. All synchronous inputs must meet setup and hold times around the clock's rising edge. | | GW# | Input | Global Write: This active LOW input allows a full 18-, 32-, or 36-bit WRITE to occur independent of the BWE# and BWx# lines and must meet the setup and hold times around the rising edge of CLK. | | MODE<br>(LBO#) | Input | Mode: This input selects the burst sequence. A LOW on this pin selects "linear burst." NC or HIGH on this pin selects "interleaved burst." Do not alter input state while device is operating. LBO# is the JEDEC-standard term for MODE. | | OE# (G#) | Input | Output Enable: This active LOW, asynchronous input enables the data I/O output drivers. G# is the JEDEC-standard term for OE#. | | SA0<br>SA1<br>SA | Input | Synchronous Address Inputs: These inputs are registered and must meet the setup and hold times around the rising edge of CLK. | | ZZ | Input | Snooze Enable: This active HIGH, asynchronous input causes the device to enter a low-power standby mode in which all data in the memory array is retained. When ZZ is active, all other inputs are ignored. This pin has an internal pull-down and can be left unconnected. | | DQa<br>DQb<br>DQc<br>DQd | Input/<br>Output | SRAM Data I/Os: For the x18 version, byte "a" is associated with DQa pins; byte "b" is associated with DQb pins. For the x32 and x36 versions, byte "a" is associated with DQa pins; byte "b" is associated with DQb pins; byte "c" is associated with DQc pins; byte "d" is associated with DQd pins. Input data must meet setup and hold times around the rising edge of CLK. | ## **Table 1: TQFP Pin Descriptions (continued)** | SYMBOL | TYPE | DESCRIPTION | |---------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NF/DQPa | NF | No Function/Parity Data I/Os: On the x32 version, these pins are No Function (NF). On the x18 | | NF/DQPb | I/O | version, byte "a" parity is DQPa; byte "b" parity is DQPb. On the x36 version, byte "a" parity | | NF/DQPc | | is DQPa; byte "b" parity is DQPb; byte "c" parity is DQPc; byte "d" parity is DQPd. No | | NF/DQPd | | Function pins are internally connected to the die and have the capacitance of an input pin. It is allowable to leave these pins unconnected or driven by signals. | | VDD | Supply | Power Supply: See DC Electrical Characteristics and Operating Conditions for range. | | VDDQ | Supply | Isolated Output Buffer Supply: See DC Electrical Characteristics and Operating Conditions for | | | | range. | | Vss | Supply | Ground: GND. | | DNU | _ | Do Not Use: These signals may either be unconnected or wired to GND to improve package | | | | heat dissipation. | | NC | - | No Connect: These signals are not internally connected and may be connected to ground to improve package heat dissipation. | **x18** # 36Mb: 2 MEG x 18, 1 MEG x 32/36 PIPELINED, DCD SYNCBURST SRAM x32/x36 ## Figure 6: Ball Layout (Top View) 165-Ball FBGA 9 10 11 11 10 BWc# BWb# BWE# CE2# CE# BWb# ADSC# ADV# CE2# BWE# В BWd# BWa# GW# OE# (G#) ADSP# CE2 BWa# OE# (G#) ADSP# c c NF/DQPc1 NC VDDQVss Vss VDDQNC NF/DQPb1 VDDQ Vss Vss Vss VDDQ D DQc DQc $\mathsf{V}\mathsf{D}\mathsf{D}\mathsf{Q}$ VDD Vss VDD VDDQ DQb DQb NC VDDQ VDD VDDQ Vss VDD Ε DQc VDDQ VDD Vss Vss VDD VDDQDQb DQb NC DQb VDDQVDD VDD VDDQ Vss Vss VDDQ VDDQ DQc VDD VDD DQb VDD VDDQ VDDQ VDD G G Vss DQc DQc VDDQ VDD VDDQDQb DQb Н VDD Vss Vss VDD Vss VDD VDDQ VDD Κ Vss Vss VDDQ DQb VDDQ VDD VDD VDDQ DQa L DQd VDDQVDD М DOd VDDQ VDD VDDQDQa VDD VDD DQd DQa DQPb NC VDDQ VDDQ NC NC NF/DQPa IF/DQPd1 VDDO Vss NC2 NC MODE (LBO#) TD1 SA1 **TOP VIEW** TD0 ### NOTE: NC NC2 - 1. No Function (NF) is used on the x32 version. Parity (DQPx) is used on the x36 version. - 2. Ball 2P is reserved for 72Mb address expansion. TOP VIEW TD1 TD0 ## **Table 2: FBGA Ball Descriptions** | SYMBOL | TYPE | DESCRIPTION | |------------------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ADV# | Input | Synchronous Address Advance: This active LOW input is used to advance the internal burst counter, controlling burst access after the external address is loaded. A HIGH on ADV# effectively causes wait states to be generated (no address advance). To ensure use of correct address during a WRITE cycle, ADV# must be HIGH at the rising edge of the first clock after an ADSP# cycle is initiated. | | ADSP# | Input | Synchronous Address Status Processor: This active LOW input interrupts any ongoing burst, causing a new external address to be registered. A READ is performed using the new address, independent of the byte write enables and ADSC#, but dependent upon CE#, CE2, and CE2#. ADSP# is ignored if CE# is HIGH. Power-down state is entered if CE2 is LOW or CE2# is HIGH. | | ADSC# | Input | Synchronous Address Status Controller: This active LOW input interrupts any ongoing burst, causing a new external address to be registered. A READ or WRITE is performed using the new address if CE# is LOW. ADSC# is also used to place the chip into power-down state when CE# is HIGH. | | BWa#<br>BWb#<br>BWc#<br>BWd# | Input | Synchronous Byte Write Enables: These active LOW inputs allow individual bytes to be written and must meet the setup and hold times around the rising edge of CLK. A byte write enable is LOW for a WRITE cycle and HIGH for a READ cycle. For the x18 version, BWa# controls DQa balls and DQPa; BWb# controls DQb balls and DQPb. For the x32 and x36 versions, BWa# controls DQa balls and DQPa; BWb# controls DQb balls and DQPb; BWc# controls DQc balls and DQPc; BWd# controls DQd balls and DQPd. Parity is only available on the x18 and x36 versions. | | BWE# | Input | Byte Write Enable: This active LOW input permits byte write operations and must meet the setup and hold times around the rising edge of CLK. | | CE# | Input | Synchronous Chip Enable: This active LOW input is used to enable the device and conditions the internal use of ADSP#. CE# is sampled only when a new external address is loaded. | | CE2# | Input | Synchronous Chip Enable: This active LOW input is used to enable the device and is sampled only when a new external address is loaded. | | CLK | Input | Clock: This signal registers the address, data, chip enable, byte write enables, and burst control inputs on its rising edge. All synchronous inputs must meet setup and hold times around the clock's rising edge. | | CLK | Input | Clock: This signal registers the address, data, chip enable, byte write enables, and burst control inputs on its rising edge. All synchronous inputs must meet setup and hold times around the clock's rising edge. | | GW# | Input | Global Write: This active LOW input allows a full 18-, 32- or 36-bit WRITE to occur independent of the BWE# and BWx# lines and must meet the setup and hold times around the rising edge of CLK. | | MODE (LB0#) | Input | Mode: This input selects the burst sequence. A low on this ball selects "linear burst." NC or HIGH on this input selects "interleaved burst." Do not alter input state while device is operating. LBO# is the JEDEC-standard term for MODE. | | OE# (G#) | Input | Output Enable: This active LOW, asynchronous input enables the data I/O output drivers. G# is the JEDEC-standard term for OE#. | | SA0<br>SA1<br>SA | Input | Synchronous Address Inputs: These inputs are registered and must meet the setup and hold times around the rising edge of CLK. | | TMS<br>TDI<br>TCK | Input | IEEE 1149.1 Test Inputs: JEDEC-standard 2.5V I/O levels. These balls may be left as No Connects if the JTAG function is not used in the circuit. | | ZZ | Input | Snooze Enable: This active HIGH, asynchronous input causes the device to enter a low-power standby mode in which all data in the memory array is retained. When ZZ is active, all other inputs are ignored. This ball has an internal pull-down and can be left unconnected. | ## **Table 2: FBGA Ball Descriptions (continued)** | SYMBOL | TYPE | DESCRIPTION | |---------|--------|--------------------------------------------------------------------------------------------------| | DQa | Input/ | SRAM Data I/Os: For the x18 version, byte "a" is associated DQa balls; byte "b" is associated | | DQb | Output | with DQb balls. For the x32 and x36 versions, byte "a" is associated with DQa balls; byte "b" | | DQc | | is associated with DQbs; byte "c" is associated with DQc balls; byte "d" is associated with DQd | | DQd | | balls. Input data must meet setup and hold times around the rising edge of CLK. | | NF/DQPa | NF | No Function/Parity Data I/Os: On the x32 version, these are No Function (NF). On the x18 | | NF/DQPb | I/O | version, byte "a" parity is DQPa; byte "b" parity is DQPb. On the x36 version, byte "a" parity | | NF/DQPc | | is DQPa; byte "b" parity is DQPb; byte "c" parity is DQPc; byte "d" parity is DQPd. No | | NF/DQPd | | Function balls are internally connected to the die and have the capacitance of an input ball. It | | | | is allowable to leave these balls unconnected or driven by signals. | | TDO | Output | IEEE 1149.1 Test Output: JEDEC-standard 2.5V I/O level. | | VDD | Supply | Power Supply: See DC Electrical Characteristics and Operating Conditions for range. | | VddQ | Supply | Isolated Output Buffer Supply: See DC Electrical Characteristics and Operating Conditions for | | | | range. | | Vss | Supply | Ground: GND. | | NC | _ | No Connect: These signals are not internally connected and may be connected to ground to | | | | improve package heat dissipation. | Table 3: Interleaved Burst Address Table (Mode = NC or HIGH) | FIRST ADDRESS<br>(EXTERNAL) | SECOND ADDRESS<br>(INTERNAL) | THIRD ADDRESS<br>(INTERNAL) | FOURTH ADDRESS<br>(INTERNAL) | |-----------------------------|------------------------------|-----------------------------|------------------------------| | XX00 | XX01 | XX10 | XX11 | | XX01 | XX00 | XX11 | XX10 | | XX10 | XX11 | XX00 | XX01 | | XX11 | XX10 | XX01 | XX00 | **Table 4: Linear Burst Address Table (Mode = LOW)** | FIRST ADDRESS<br>(EXTERNAL) | SECOND ADDRESS<br>(INTERNAL) | THIRD ADDRESS<br>(INTERNAL) | FOURTH ADDRESS<br>(INTERNAL) | |-----------------------------|------------------------------|-----------------------------|------------------------------| | XX00 | XX01 | XX10 | XX11 | | XX01 | XX10 | XX11 | XX00 | | XX10 | XX11 | XX00 | XX01 | | XX11 | XX00 | XX01 | XX10 | **Table 5: Partial Truth Table for WRITE Commands (x18)** | FUNCTION | GW# | BWE# | BWa# | BWb# | |-----------------|-----|------|------|------| | READ | Н | Н | Х | Х | | READ | Н | L | Н | Н | | WRITE Byte "a" | Н | L | L | Н | | WRITE Byte "b" | Н | L | Н | L | | WRITE All Bytes | Н | L | L | L | | WRITE All Bytes | L | Х | Х | Х | NOTE: Using BWE# and BWa# through BWd#, any one or more bytes may be written. **Table 6: Partial Truth Table for WRITE Commands (x32/x36)** | FUNCTION | GW# | BWE# | BWa# | BWb# | BWc# | BWd# | |-----------------|-----|------|------|------|------|------| | READ | Н | Н | Х | Х | Х | Х | | READ | Н | L | Н | Н | Н | Н | | WRITE Byte "a" | Н | L | L | Н | Н | Н | | WRITE All Bytes | Н | L | L | L | L | L | | WRITE All Bytes | L | Х | Х | Х | Х | Х | NOTE: Using BWE# and BWa# through BWd#, any one or more bytes may be written. ## **Table 7: Truth Table** Notes 1-8 | OPERATION | ADDRESS<br>USED | CE# | CE2# | CE2 | ZZ | ADSP# | ADSC# | ADV# | WRITE# | OE# | CLK | DQ | |--------------------------------|-----------------|-----|------|-----|----|-------|-------|------|--------|-----|-----|--------| | DESELECT Cycle,<br>Power-Down | None | Н | Х | Х | L | Х | L | Х | Х | Х | L-H | High-Z | | DESELECT Cycle,<br>Power-Down | None | L | Х | L | L | L | Х | Х | Х | Х | L-H | High-Z | | DESELECT Cycle,<br>Power-Down | None | L | Н | Х | L | L | Х | Х | Х | Х | L-H | High-Z | | DESELECT Cycle,<br>Power-Down | None | L | Х | L | L | Н | L | Х | Х | Х | L-H | High-Z | | DESELECT Cycle,<br>Power-Down | None | L | Н | Х | L | Н | L | X | Х | Х | L-H | High-Z | | SNOOZE MODE,<br>Power-Down | None | Х | Х | Х | Η | Х | Х | Х | Х | Х | Х | High-Z | | READ Cycle, Begin Burst | External | L | L | Н | L | L | X | X | Х | L | L-H | Q | | READ Cycle, Begin Burst | External | L | L | Н | L | L | X | Х | Х | Н | L-H | High-Z | | WRITE Cycle, Begin Burst | External | L | L | Н | L | Н | L | Х | L | Χ | L-H | D | | READ Cycle, Begin Burst | External | L | L | Н | L | Н | L | Х | Н | L | L-H | Q | | READ Cycle, Begin Burst | External | L | L | Н | L | Н | L | Х | Н | Н | L-H | High-Z | | READ Cycle, Continue Burst | Next | Х | Х | Χ | L | Н | Н | L | Н | L | L-H | Q | | READ Cycle, Continue Burst | Next | Х | Х | Χ | L | Н | Н | L | Н | Н | L-H | High-Z | | READ Cycle, Continue Burst | Next | Н | Х | Χ | L | Х | Н | L | Н | L | L-H | Q | | READ Cycle, Continue Burst | Next | Н | Х | Χ | L | Х | Н | L | Н | Н | L-H | High-Z | | WRITE Cycle,<br>Continue Burst | Next | Х | Х | X | L | Н | Н | L | L | Х | L-H | О | | WRITE Cycle,<br>Continue Burst | Next | Н | Х | Х | L | Х | Н | L | L | Х | L-H | D | | READ Cycle, Suspend Burst | Current | Х | Х | Х | L | Н | Н | Н | Н | L | L-H | Q | | READ Cycle, Suspend Burst | Current | Х | Х | Х | L | Н | Н | Н | Н | Н | L-H | High-Z | | READ Cycle, Suspend Burst | Current | Н | Х | Х | L | Х | Н | Н | Н | L | L-H | Q | | READ Cycle, Suspend Burst | Current | Н | Х | Х | L | Х | Н | Н | Н | Н | L-H | High-Z | | WRITE Cycle, Suspend Burst | Current | Х | Х | Х | L | Н | Н | Н | L | Х | L-H | D | | WRITE Cycle, Suspend Burst | Current | Н | Х | Х | L | Х | Н | Н | L | Х | L-H | D | - 1. X means "Don't Care." # means active LOW. H means logic HIGH. L means logic LOW. - 2. For WRITE#, L means any one or more byte write enable signals (BWa#, BWb#, BWc#, or BWd#), and BWE# are LOW or GW# is LOW. WRITE# = H for all BWx#, BWE#, GW# HIGH. - 3. BWa# enables writes to DQa pins/balls and DQPa. BWb# enables writes to DQb pins/balls and DQPb. BWc# enables writes to DQc pins/balls and DQPc. BWd# enables writes to DQd pins/balls and DQPd are only available on the x18 and x36 versions. DQPc and DQPd are only available on the x36 version. - 4. All inputs except OE# and ZZ must meet setup and hold times around the rising edge (LOW to HIGH) of CLK. - 5. Wait states are inserted by suspending burst. - 6. For a WRITE operation following a READ operation, OE# must be HIGH before the input data setup time and held HIGH throughout the input data hold time. - 7. This device contains circuitry that will ensure the outputs will be in High-Z during power-up. - 8. ADSP# LOW always initiates an internal READ at the L-H edge of CLK. A WRITE is performed by setting one or more byte write enable signals and BWE# LOW or GW# LOW for the subsequent L-H edge of CLK. Refer to WRITE timing diagram for clarification. ## Absolute Maximum Ratings 3.3V VDD | Voltage on VDD Supply | | |------------------------------|---------------------| | Relative to Vss | 0.5V to +4.6V | | Voltage on VDDQ Supply | | | Relative to Vss | 0.5V to +4.6V | | VIN (DQx) | 0.5V to VDDQ + 0.5V | | VIN (inputs) | 0.5V to VDD + 0.5V | | Storage Temperature (TQFP) | 55°C to +150°C | | Storage Temperature (FBGA) | 55°C to +125°C | | Junction Temperature | +150°C | | Short Circuit Output Current | 100mA | | | | Stresses greater than those listed may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. Maximum Junction Temperature depends upon package type, cycle time, loading, ambient temperature, and airflow. See Micron Technical Note TN-05-14 for more information. ### **2.5V VDD** ## Table 8: 3.3V VDD, 3.3V I/O DC Electrical Characteristics and Operating Conditions Notes appear following parameter tables on page 17; $0^{\circ}C \le T_{A} \le +70^{\circ}C$ ; VDD and VDDQ = 3.3V $\pm 0.165$ V unless otherwise noted | DESCRIPTION | CONDITIONS | SYMBOL | MIN | MAX | UNITS | NOTES | |-------------------------------|---------------------------------------------|--------|-------|-----------|-------|-------| | Input High (Logic 1) Voltage | | ViH | 2.0 | VDD + 0.3 | V | 1, 2 | | Input Low (Logic 0) Voltage | | VIL | -0.3 | 0.8 | V | 1, 2 | | Input Leakage Current | $0V \le VIN \le VDD$ | ILı | -1.0 | 1.0 | μΑ | 4 | | Output Leakage Current | Output(s) disabled,<br>$0V \le VIN \le VDD$ | ILo | -1.0 | 1.0 | μΑ | | | Output High Voltage | Iон = -4.0mA | Voн | 2.4 | - | V | 1, 5 | | Output Low Voltage | IOL = 8.0mA | Vol | _ | 0.4 | V | 1, 5 | | Supply Voltage | | Vdd | 3.135 | 3.465 | V | 1 | | Isolated Output Buffer Supply | | VddQ | 3.135 | VDD | V | 1, 6 | ## Table 9: 3.3V VDD, 2.5V I/O DC Electrical Characteristics and Operating Conditions Notes appear following parameter tables on page 17; $0^{\circ}C \le T_A \le +70^{\circ}C$ ; VDD = 3.3V $\pm 0.165$ V and VDDQ = 2.5V $\pm 0.125$ V unless otherwise noted | DESCRIPTION | CONDITIONS | SYMBOL | MIN | MAX | UNITS | NOTES | |-------------------------------|----------------------------------------------------|--------|-------|------------|-------|-------| | Input High (Logic 1) Voltage | Data bus (DQx) | ViHQ | 1.7 | VDDQ + 0.3 | V | 1, 2 | | | Inputs | VIH | 1.7 | VDD + 0.3 | V | 1, 2 | | Input Low (Logic 0) Voltage | | VIL | -0.3 | 0.7 | V | 1, 2 | | Input Leakage Current | $0V \le VIN \le VDD$ | ILı | -1.0 | 1.0 | μΑ | 4 | | Output Leakage Current | Output(s) disabled,<br>$0V \le VIN \le VDDQ (DQx)$ | ILo | -1.0 | 1.0 | μΑ | | | Output High Voltage | Iон = -2.0mA | Voн | 1.7 | _ | V | 1, 5 | | | Iон = -1.0mA | Voн | 2.0 | _ | V | 1, 5 | | Output Low Voltage | IoL = 2.0mA | Vol | _ | 0.7 | V | 1, 5 | | | IOL = 1.0mA | Vol | _ | 0.4 | V | 1, 5 | | Supply Voltage | | VDD | 3.135 | 3.465 | V | 1 | | Isolated Output Buffer Supply | | VddQ | 2.375 | 2.625 | V | 1, 6 | ## Table 10: 2.5V VDD, 2.5V I/O DC Electrical Characteristics and Operating Conditions Notes appear following parameter tables on page 17; $0^{\circ}C \le T_{A} \le +70^{\circ}C$ ; VDD and VDDQ = 2.5V $\pm 0.125$ V unless otherwise noted | DESCRIPTION | CONDITIONS | SYMBOL | MIN | MAX | UNITS | NOTES | |-------------------------------|----------------------------------------------------|--------|-------|------------|-------|-------| | Input High (Logic 1) Voltage | Data bus (DQx) | VIHQ | 1.7 | VDDQ + 0.3 | V | 1, 3 | | | Inputs | ViH | 1.7 | VDD + 0.3 | V | 1, 3 | | Input Low (Logic 0) Voltage | | VIL | -0.3 | 0.7 | V | 1, 3 | | Input Leakage Current | $0V \le VIN \le VDD$ | ILı | -1.0 | 1.0 | μΑ | 4 | | Output Leakage Current | Output(s) disabled,<br>$0V \le Vin \le VddQ (DQx)$ | ILO | -1.0 | 1.0 | μΑ | | | Output High Voltage | Iон = -2.0mA | Voн | 1.7 | _ | V | 1, 5 | | | Iон = -1.0mA | Voн | 2.0 | - | V | 1, 5 | | Output Low Voltage | IoL = 2.0mA | Vol | - | 0.7 | V | 1, 5 | | | IoL = 1.0mA | Vol | _ | 0.4 | V | 1, 5 | | Supply Voltage | | VDD | 2.375 | 2.625 | V | 1 | | Isolated Output Buffer Supply | | VddQ | 2.375 | 2.625 | V | 1, 6 | ## **Table 11: TQFP Capacitance** Note 7; notes appear following parameter tables on page 17 | DESCRIPTION | CONDITIONS | SYMBOL | TYP | MAX | UNITS | |-------------------------------|---------------------------------|--------|-----|-----|-------| | Control Input Capacitance | | Cı | 4.2 | 5 | pF | | Input/Output Capacitance (DQ) | $T_A = 25^{\circ}C; f = 1 MHz;$ | Co | 3.5 | 4 | pF | | Address Capacitance | VDD = 3.3V | CA | 4 | 5 | pF | | Clock Capacitance | | Сск | 4.2 | 5 | pF | ## **Table 12: FBGA Capacitance** Note 7; notes appear following parameter tables on page 17 | DESCRIPTION | CONDITIONS | SYMBOL | TYP | MAX | UNITS | |-----------------------------------|------------------------------------------------------|--------|-----|-----|-------| | Address/Control Input Capacitance | | Cı | 4 | 5 | pF | | Output Capacitance (Q) | $T_{\Delta} = 25^{\circ}\text{C}; f = 1 \text{ MHz}$ | Co | 4 | 4.5 | pF | | Clock Capacitance | 1A = 23 G, 1 = 1 1 1 1 1 1 | C17 | 5 | 5.5 | pF | ### **Table 13: TQFP Thermal Resistance** Note 7; notes appear following parameter tables on page 17 | DESCRIPTION | CONDITIONS | SYMBOL | TYP | UNITS | |-------------------------------------------------|---------------------------------------------------------------------------|-------------------|-----|-------| | Thermal Resistance<br>(Junction to Ambient) | Test conditions follow standard test methods and procedures for measuring | $\theta_{JA}$ | TBD | °C/W | | Thermal Resistance<br>(Junction to Top of Case) | thermal impedance, per EIA/JESD51. | $\theta_{\sf JC}$ | TBD | °C/W | ### **Table 14: FBGA Thermal Resistance** Note 7; notes appear following parameter tables on page 17 | DESCRIPTION | CONDITIONS | SYMBOL | TYP | UNITS | |----------------------------|----------------------------------------------------------------------------|-----------------|-----|-------| | Junction to Ambient | | $\theta_{JA}$ | TBD | °C/W | | (Airflow of 1m/s) | Test conditions follow standard test | | | | | Junction to Case (Top) | methods and procedures for measuring<br>thermal impedance, per EIA/JESD51. | θ <sub>JC</sub> | TBD | °C/W | | Junction to Balls (Bottom) | thermal impedance, per Elizabeth. | $\theta_{JB}$ | TBD | °C/W | # Table 15: 3.3V VDD, IDD Operating Conditions and Maximum Limits (2 Meg x 18 and 1 Meg x 32/36) Notes appear following parameter tables on page 17; $0^{\circ}C \le T_{A} \le +70^{\circ}C$ ; VDD 3.3V $\pm 0.165V$ and VDDQ = 3.3V $\pm 0.165V$ or 2.5V $\pm 0.125V$ unless otherwise noted | | | | | | M | AX | | | | |---------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----|-----|-----|------|-----|-------|----------| | DESCRIPTION | CONDITIONS | SYMBOL | TYP | -5 | -6 | -7.5 | -10 | UNITS | NOTES | | Power Supply<br>Current:<br>Operating | Device selected; All inputs ≤ VIL or<br>≥ VIH; Cycle time ≥ <sup>t</sup> KC (MIN);<br>VDD = MAX; Outputs open | ldd | TBD | 460 | 410 | 340 | 280 | mA | 8, 9, 10 | | Power Supply<br>Current: Idle | Device selected; VDD = MAX;<br>ADSC#, ADSP#, ADV#, GW#,<br>BWx# ≥ VIH; All inputs ≤ Vss + 0.2<br>or ≥ VDD - 0.2; Cycle time ≥<br><sup>t</sup> KC (MIN); Outputs open | lDD1 | TBD | 255 | 220 | 195 | 175 | mA | 8, 9, 10 | | CMOS Standby | Device deselected; VDD = MAX;<br>All inputs ≤ Vss + 0.2 or<br>≥ VDD - 0.2; All inputs static;<br>CLK frequency = 0 | ISB2 | TBD | 30 | 30 | 30 | 30 | mA | 9, 10 | | Clock Running | Device deselected; VDD = MAX;<br>ADSC#, ADSP#, ADV#, GW#,<br>BWx# $\geq$ VIH; All inputs $\leq$ Vss + 0.2<br>or $\geq$ VDD - 0.2;<br>Cycle time $\geq$ <sup>t</sup> KC (MIN) | ISB4 | TBD | 255 | 220 | 195 | 175 | mA | 9, 10 | | Snooze Mode | ZZ ≥ VIH | ISB2Z | TBD | 30 | 30 | 30 | 30 | mA | 10 | # Table 16: 2.5 VDD IDD Operating Conditions and Maximum Limits (2 Meg x 18 and 1 Meg x 32/36) Notes appear following parameter tables on page 17; $0^{\circ}C \le T_{A} \le +70^{\circ}C$ ; VDD 3.3V $\pm 0.165V$ and VDDQ = 3.3V $\pm 0.165V$ or 2.5V $\pm 0.125V$ unless otherwise noted | | | | | | M | AX | | | | |---------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----|-----|-----|------|-----|-------|----------| | DESCRIPTION | CONDITIONS | SYMBOL | TYP | -5 | -6 | -7.5 | -10 | UNITS | NOTES | | Power Supply<br>Current:<br>Operating | Device selected; All inputs ≤ VIL<br>or ≥ VIH; Cycle time ≥ <sup>t</sup> KC (MIN);<br>VDD = MAX; Outputs open | ldd | TBD | 435 | 375 | 315 | 255 | mA | 8, 9, 11 | | Power Supply<br>Current: Idle | Device selected; VDD = MAX;<br>ADSC#, ADSP#, ADV#, GW#,<br>BWx# ≥ VIH; All inputs ≤ Vss + 0.2<br>or ≥ VDD - 0.2; Cycle time ≥<br><sup>t</sup> KC (MIN); Outputs open | lDD1 | TBD | 230 | 200 | 170 | 145 | mA | 8, 9, 11 | | CMOS Standby | Device deselected; VDD = MAX;<br>All inputs ≤ Vss + 0.2<br>or ≥ VDD - 0.2; All inputs static;<br>CLK frequency = 0 | ISB2 | TBD | 30 | 30 | 30 | 30 | mA | 9, 11 | | Clock Running | Device deselected; VDD = MAX;<br>ADSC#, ADSP#, ADV#, GW#,<br>BWx# $\geq$ VIH; All inputs $\leq$ VSS + 0.2<br>or $\geq$ VDD - 0.2;<br>Cycle time $\geq$ <sup>t</sup> KC (MIN) | ISB4 | TBD | 230 | 200 | 170 | 145 | mA | 9, 11 | | Snooze Mode | ZZ ≥ VIH | ISB2Z | TBD | 30 | 30 | 30 | 30 | mA | 11 | # Table 17: AC Electrical Characteristics and Recommended Operating Conditions Note 12; notes appear following parameter tables on page 17; $0^{\circ}\text{C} \le \text{T}_{A} \le +70^{\circ}\text{C}$ ; VDD = 3.3V ±0.165V unless otherwise noted | | | - | 5 | - | 6 | -7 | <b>'.</b> 5 | | 10 | | | |-----------------------------------------|---------------------------------------|-----|-----|-----|-----|-----|-------------|-----|-----|-------|---------------| | DESCRIPTION | SYM | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | NOTES | | Clock | | | | | | | | | | | | | Clock cycle time | <sup>t</sup> KC | 5.0 | | 6.0 | | 7.5 | | 10 | | ns | | | Clock frequency | fKF | | 200 | | 166 | | 133 | | 100 | MHz | | | Clock HIGH time | <sup>t</sup> KH | 2.0 | | 2.3 | | 2.5 | | 3.0 | | ns | 13 | | Clock LOW time | <sup>t</sup> KL | 2.0 | | 2.3 | | 2.5 | | 3.0 | | ns | 13 | | Output Times | • | · | • | | | · | | | | | | | Clock to output valid | <sup>t</sup> KQ | | 3.1 | | 3.5 | | 4.0 | | 5.0 | ns | | | Clock to output invalid | <sup>t</sup> KQX | 1.0 | | 1.5 | | 1.5 | | 1.5 | | ns | 14 | | Clock to output in Low-Z | <sup>t</sup> KQLZ | 0 | | 0 | | 0 | | 0 | | ns | 7, 14,<br>15, | | Clock to output in High-Z | tKQHZ | | 3.1 | | 3.5 | | 4.2 | | 5.0 | ns | 7, 14,<br>15 | | OE# to output valid | <sup>t</sup> OEQ | | 3.1 | | 3.5 | | 4.0 | | 5.0 | ns | 16 | | OE# to output in Low-Z | <sup>t</sup> OELZ | 0 | | 0 | | 0 | | 0 | | ns | 7, 14,<br>15 | | OE# to output in High-Z | tOEHZ | | 3.0 | | 3.0 | | 3.5 | | 4.5 | ns | 7, 14,<br>15 | | Setup Times | 1 | I. | • | I. | | I. | | | | • | | | Address | <sup>t</sup> AS | 1.4 | | 1.5 | | 1.5 | | 2.0 | | ns | 17, 18 | | Address status<br>(ADSC#, ADSP#) | <sup>t</sup> ADSS | 1.4 | | 1.5 | | 1.5 | | 2.0 | | ns | 17, 18 | | Address advance (ADV#) | <sup>t</sup> AAS | 1.4 | | 1.5 | | 1.5 | | 2.0 | | ns | 17, 18 | | Write signals<br>(BWa#-BWd#, GW#, BWE#) | tWS | 1.4 | | 1.5 | | 1.5 | | 2.0 | | ns | 17, 18 | | Data-in | <sup>t</sup> DS | 1.4 | | 1.5 | | 1.5 | | 2.0 | | ns | 17, 18 | | Chip enable (CE#) | tCES | 1.4 | | 1.5 | | 1.5 | | 2.0 | | ns | 17, 18 | | Hold Times | · · · · · · · · · · · · · · · · · · · | I | | I | | I | | | | | | | Address | <sup>t</sup> AH | 0.4 | | 0.5 | | 0.5 | | 0.5 | | ns | 17, 18 | | Address status (ADSC#, ADSP#) | <sup>t</sup> ADSH | 0.4 | | 0.5 | | 0.5 | | 0.5 | | ns | 17, 18 | | Address advance (ADV#) | <sup>t</sup> AAH | 0.4 | | 0.5 | | 0.5 | | 0.5 | | ns | 17, 18 | | Write signals<br>(BWa#-BWd#, GW#, BWE#) | tWH | 0.4 | | 0.5 | | 0.5 | | 0.5 | | ns | 17, 18 | | Data-in | <sup>t</sup> DH | 0.4 | | 0.5 | | 0.5 | | 0.5 | | ns | 17, 18 | | Chip enable (CE#) | tCEH | 0.4 | | 0.5 | | 0.5 | | 0.5 | | ns | 17, 18 | #### Notes - 1. All voltages referenced to Vss (GND). - 2. For 3.3V VDD: $\begin{array}{ll} Overshoot: & VIH \leq +4.6V \ for \ t \leq {}^tKC/2 \ for \ I \leq 20mA \\ Undershoot: VIL \geq -0.7V \ for \ t \leq {}^tKC/2 \ for \ I \leq 20mA \\ Power-up: & VIH \leq +3.6V \ and \ VDD \leq 3.135V \ for \ t \leq 200ms \end{array}$ 3. For 2.5V VDD: Overshoot: VIH $\leq$ +3.6V for t $\leq$ <sup>t</sup>KC/2 for I $\leq$ 20mA Undershoot: VIL $\geq$ -0.5V for t $\leq$ <sup>t</sup>KC/2 for I $\leq$ 20mA Power-up: VIH $\leq$ +2.65V and VDD $\leq$ 2.375V for t $\leq$ 200ms - 4. The MODE pin/ball has an internal pull-up, and input leakage = $\pm 10\mu A$ . - 5. The load used for VOH, VOL testing is shown in Figures 11 and 12 for 3.3V I/O, and Figures 13 and 14 for 2.5V I/O. AC load current is higher than the stated DC values. AC I/O curves are available upon request. - 6. VDDQ should never exceed VDD. VDD and VDDQ can be connected together. - 7. This parameter is sampled. - 8. IDD is specified with no output current and increases with faster cycle times. IDDQ increases with faster cycle times and greater output loading. - 9. "Device deselected" means device is in power-down mode as defined in the truth table. "Device selected" means device is active (not in power-down mode). - 10. Typical values are measured at 3.3V, 25°C, and 10ns cycle time. - 11. Typical values are measured at 2.5V, 25°C, and 10ns cycle time. - 12. Test conditions as specified with the output loading shown in Figures 11 and 12 for 3.3V I/O, and Figures 13 and 14 for 2.5V I/O unless otherwise noted. - 13. Measured as HIGH above VIH and LOW below VIL. - 14. This parameter is measured with the output loading shown in Figure 12 for 3.3V I/O and Figure 14 for 2.5V I/O. - 15. Refer to Technical Note TN-58-09, "Synchronous SRAM Bus Contention Design Considerations," for a more thorough discussion of these parameters. - 16. OE# can be considered a "Don't Care" during WRITEs; however, controlling OE# can help finetune a system for turnaround timing. - 17. A WRITE cycle is defined by R/W# LOW, having been registered into the device at ADV/LD# LOW. A READ cycle is defined by R/W# HIGH with ADV/LD# LOW. Both cases must meet setup and hold times. - 18. This is a synchronous device. All addresses must meet the specified setup and hold times with stable logic levels for all rising edges of CLK when the chip is enabled. To remain enabled, chip enable must be valid at each rising edge of CLK when ADV/LD# is LOW. # Figure 7: READ Timing ### DON'T CARE UNDEFINED - 1. Q(A2) refers to output from address A2. Q(A2 + 1) refers to output from the next internal burst address following A2. - 2. CE2# and CE2 have timing identical to CE#. On this diagram, when CE# is LOW, CE2# is LOW and CE2 is HIGH. When CE# is HIGH, CE2# is HIGH and CE2 is LOW. - 3. Timing is shown assuming that the device was not enabled before entering into this sequence. OE# does not cause Q to be driven until after the following clock rising edge. (This note applies to whole diagram.) - 4. Outputs are disabled two clock cycles after deselect. # Figure 8: WRITE Timing - 1. D(A2) refers to output from address A2. D(A2 + 1) refers to output from the next internal burst address following A2. - 2. CE2# and CE2 have timing identical to CE#. On this diagram, when CE# is LOW, CE2# is LOW and CE2 is HIGH. When CE# is HIGH, CE2# is HIGH and CE2 is LOW. - 3. OE# must be HIGH before the input data setup and held HIGH throughout the data hold time. This prevents input/output data contention for the time period prior to the byte write enable inputs being sampled. - 4. ADV# must be HIGH to permit a WRITE to the loaded address. - 5. Full-width WRITE can be initiated by GW# LOW; or GW# HIGH and BWE#, BWa# and BWb# LOW for x18 device; or GW# HIGH and BWE#, BWa#-BWd# LOW for x32 and x36 devices. # Figure 9: READ/WRITE Timing - 1. Q(A4) refers to output from address A4. Q(A4 + 1) refers to output from the next internal burst address following A4. - 2. CE2# and CE2 have timing identical to CE#. On this diagram, when CE# is LOW, CE2# is LOW and CE2 is HIGH. When CE# is HIGH, CE2# is HIGH and CE2 is LOW. - 3. The data bus (Q) remains in High-Z following a WRITE cycle unless an ADSP#, ADSC#, or ADV# cycle is performed. (This note applies to whole diagram.) - 4. GW# is HIGH. - 5. Back-to-back READs may be controlled by either ADSP# or ADSC#. - 6. This undefined Read will follow any WRITE cycle which is transitioned to a Read, Deselect, or Snooze. ### **SNOOZE MODE** SNOOZE MODE is a low-current, power-down mode in which the device is deselected and current is reduced to ISB2Z. The duration of SNOOZE MODE is dictated by the length of time ZZ is in a HIGH state. After the device enters SNOOZE MODE, all inputs except ZZ become gated inputs and are ignored. ZZ is an asynchronous, active HIGH input that causes the device to enter SNOOZE MODE. When ZZ becomes a logic HIGH, ISB2Z is guaranteed after the setup time <sup>t</sup>ZZ is met. Any READ or WRITE operation pending when the device enters SNOOZE MODE is not guaranteed to complete successfully. Therefore, SNOOZE MODE must not be initiated until valid pending operations are completed. **Table 18: SNOOZE MODE Electrical Characteristics** | DESCRIPTION | CONDITIONS | SYMBOL | MIN | MAX | UNITS | NOTES | |------------------------------------|------------|-------------------|---------------------------------|---------------------------------|-------|-------| | Current during SNOOZE MODE | ZZ ≥ VIH | Isb2z | | 30 | mA | | | ZZ active to input ignored | | <sup>t</sup> ZZ | | <sup>2</sup> ( <sup>t</sup> KC) | ns | 1 | | ZZ inactive to input sampled | | <sup>t</sup> RZZ | <sup>2</sup> ( <sup>t</sup> KC) | | ns | 1 | | ZZ active to snooze current | | <sup>t</sup> ZZI | | <sup>2</sup> ( <sup>t</sup> KC) | ns | 1 | | ZZ inactive to exit snooze current | | <sup>t</sup> RZZI | 0 | | ns | 1 | #### NOTE: 1. This parameter is sampled. Figure 10: SNOOZE MODE Waveform ### 3.3V VDD, 3.3V I/O AC Test Conditions | Input pulse levels | VIH = (VDD/2.2) + 1.5V | |-------------------------------|--------------------------| | | $VIL = (VDD/2.2) - 1.5V$ | | Input rise and fall times | 1ns | | Input timing reference levels | | | Output reference levels | VDDQ/2.2 | | Output load | See Figures 11 and 12 | ## 3.3V VDD, 2.5V I/O AC Test Conditions | Input pulse levels | VIH = (VDD/2.64) + 1.25V | |------------------------------|---------------------------| | | .VIL = (VDD/2.64) - 1.25V | | Input rise and fall times | 1ns | | Input timing reference level | ls VDD/2.64 | | Output reference levels | VDDQ/2 | | Output load | See Figures 13 and 14 | ## 2.5V VDD, 2.5V I/O AC Test Conditions | Input pulse levels | VIH = (VDD/2) + 1.25V | |-------------------------------|-----------------------| | | VIL = (VDD/2) - 1.25V | | Input rise and fall times | | | Input timing reference levels | | | Output reference levels | | | Output load | See Figures 13 and 14 | ### **Load Derating Curves** Micron 2 Meg x 18, 1 Meg x 32, and 1 Meg x 36 SyncBurst SRAM timing is dependent upon the capacitive loading on the outputs. Consult the factory for copies of I/O current versus voltage curves. # 3.3V I/O Output Load Equivalents Figure 11: ### Figure 12: # 2.5V I/O Output Load Equivalents Figure 13: ## Figure 14: ## IEEE 1149.1 SERIAL BOUNDARY SCAN (JTAG) The SRAM incorporates a serial boundary scan test access port (TAP). This port operates in accordance with IEEE Standard 1149.1-1990 but does not have the set of functions required for full 1149.1 compliance. These functions from the IEEE specification are excluded because their inclusion places an added delay in the critical speed path of the SRAM. Note that the TAP controller functions in a manner that does not conflict with the operation of other devices using 1149.1 fully compliant TAPs. The TAP operates using JEDEC-standard 2.5V I/O logic levels. The SRAM contains a TAP controller, instruction register, boundary scan register, bypass register, and ID register. ## Disabling the JTAG Feature These balls can be left floating (unconnected), if the JTAG function is not to be implemented. Upon power-up, the device will come up in a reset state which will not interfere with the operation of the device. ## Figure 15: TAP Controller State Diagram #### NOTE: The 0/1 next to each state represents the value of TMS at the rising edge of TCK. ## Test Access Port (TAP) Test Clock (TCK) The test clock is used only with the TAP controller. All inputs are captured on the rising edge of TCK. All outputs are driven from the falling edge of TCK. ### Test MODE SELECT (TMS) The TMS input is used to give commands to the TAP controller and is sampled on the rising edge of TCK. It is allowable to leave this ball unconnected if the TAP is not used. The ball is pulled up internally, resulting in a logic HIGH level. ### Test Data-In (TDI) The TDI ball is used to serially input information into the registers and can be connected to the input of any of the registers. The register between TDI and TDO is chosen by the instruction that is loaded into the TAP instruction register. For information on loading the instruction register, see Figure 15. TDI is internally pulled up and can be unconnected if the TAP is unused in an application. TDI is connected to the most significant bit (MSB) of any register. (See Figure 16.) ## Test Data-Out (TDO) The TDO output ball is used to serially clock dataout from the registers. The output is active depending upon the current state of the TAP state machine. (See Figure 15.) The output changes on the falling edge of TCK. TDO is connected to the least significant bit (LSB) of any register. (See Figure 16.) # Figure 16: TAP Controller Block Diagram ### NOTE: X = 75 for all configurations. ## Performing a TAP Reset A reset is performed by forcing TMS HIGH (VDD) for five rising edges of TCK. This RESET does not affect the operation of the SRAM and may be performed while the SRAM is operating. At power-up, the TAP is reset internally to ensure that TDO comes up in a High-Z state. ### **TAP Registers** Registers are connected between the TDI and TDO balls and allow data to be scanned into and out of the SRAM test circuitry. Only one register can be selected at a time through the instruction register. Data is serially loaded into the TDI ball on the rising edge of TCK. Data is output on the TDO ball on the falling edge of TCK. ## **Instruction Register** Three-bit instructions can be serially loaded into the instruction register. This register is loaded when it is placed between the TDI and TDO balls as shown in Figure 16. Upon power-up, the instruction register is loaded with the IDCODE instruction. It is also loaded with the IDCODE instruction if the controller is placed in a reset state as described in the previous section. When the TAP controller is in the Capture-IR state, the two least significant bits are loaded with a binary "01" pattern to allow for fault isolation of the board-level serial test data path. ## Bypass Register To save time when serially shifting data through registers, it is sometimes advantageous to skip certain chips. The bypass register is a single-bit register that can be placed between the TDI and TDO balls. This allows data to be shifted through the SRAM with minimal delay. The bypass register is set LOW (Vss) when the BYPASS instruction is executed. ## **Boundary Scan Register** The boundary scan register is connected to all the input and bidirectional balls on the SRAM. The SRAM has a 76-bit-long register. The boundary scan register is loaded with the contents of the RAM I/O ring when the TAP controller is in the Capture-DR state and is then placed between the TDI and TDO pins/balls when the controller is moved to the Shift-DR state. The EXTEST, SAMPLE/PRELOAD and SAMPLE Z instructions can be used to capture the contents of the I/O ring. The Boundary Scan Order tables show the order in which the bits are connected. Each bit corresponds to one of the bumps on the SRAM package. The MSB of the register is connected to TDI, and the LSB is connected to TDO. ### Identification (ID) Register The ID register is loaded with a vendor-specific, 32-bit code during the Capture-DR state when the IDCODE command is loaded in the instruction register. The IDCODE is hardwired into the SRAM and can be shifted out when the TAP controller is in the Shift-DR state. The ID register has a vendor code and other information described in the Identification Register Definitions table. ## **TAP Instruction Set Overview** Eight different instructions are possible with the three-bit instruction register. All combinations are listed in the Instruction Codes table. Three of these instructions are listed as RESERVED and should not be used. The other five instructions are described in detail below. The TAP controller used in this SRAM is not fully compliant to the 1149.1 convention because some of the mandatory 1149.1 instructions are not fully implemented. The TAP controller cannot be used to load address, data or control signals into the SRAM and cannot preload the I/O buffers. The SRAM does not implement the 1149.1 commands EXTEST or INTEST or the PRELOAD portion of SAMPLE/PRELOAD; rather, it performs a capture of the I/O ring when these instructions are executed. Instructions are loaded into the TAP controller during the Shift-IR state when the instruction register is placed between TDI and TDO. During this state, instructions are shifted through the instruction register through the TDI and TDO balls. To execute the instruction once it is shifted in, the TAP controller needs to be moved into the Update-IR state. #### **EXTEST** EXTEST is a mandatory 1149.1 instruction which is to be executed whenever the instruction register is loaded with all 0s. EXTEST is not implemented in this SRAM TAP controller, and therefore this device is not compliant to 1149.1. The TAP controller does recognize an all-0 instruction. When an EXTEST instruction is loaded into the instruction register, the SRAM responds as if a SAM-PLE/PRELOAD instruction has been loaded. There is one difference between the two instructions. Unlike the SAMPLE/PRELOAD instruction, EXTEST places the SRAM outputs in a High-Z state. #### **IDCODE** The IDCODE instruction causes a vendor-specific, 32-bit code to be loaded into the instruction register. It also places the instruction register between the TDI and TDO balls and allows the IDCODE to be shifted out of the device when the TAP controller enters the Shift-DR state. The IDCODE instruction is loaded into the instruction register upon power-up or whenever the TAP controller is given a test logic reset state. ### SAMPLE Z The SAMPLE Z instruction causes the boundary scan register to be connected between the TDI and TDO balls when the TAP controller is in a Shift-DR state. It also places all SRAM outputs into a High-Z state. ### SAMPLE/PRELOAD SAMPLE/PRELOAD is a 1149.1 mandatory instruction. The PRELOAD portion of this instruction is not implemented, so the device TAP controller is not fully 1149.1-compliant. When the SAMPLE/PRELOAD instruction is loaded into the instruction register and the TAP controller is in the Capture-DR state, a snapshot of data on the inputs and bidirectional balls is captured in the boundary scan register. The user must be aware that the TAP controller clock can only operate at a frequency up to 10 MHz, while the SRAM clock operates more than an order of magnitude faster. Because there is a large difference in the clock frequencies, it is possible that during the Capture-DR state, an input or output will undergo a transition. The TAP may then try to capture a signal while in transition (metastable state). This will not harm the device, but there is no guarantee as to the value that will be captured. Repeatable results may not be possible. To guarantee that the boundary scan register will capture the correct value of a signal, the SRAM signal must be stabilized long enough to meet the TAP controller's capture setup plus hold time (tCS plus tCH). The SRAM clock input might not be captured correctly if there is no way in a design to stop (or slow) the clock during a SAMPLE/PRELOAD instruction. If this is an issue, it is still possible to capture all other signals and simply ignore the value of the CLK captured in the boundary scan register. Once the data is captured, it is possible to shift out the data by putting the TAP into the Shift-DR state. This places the boundary scan register between the TDI and TDO balls. Note that since the PRELOAD part of the command is not implemented, putting the TAP to the Update-DR state while performing a SAMPLE/PRELOAD instruction will have the same effect as the Pause-DR command. ### **BYPASS** When the BYPASS instruction is loaded in the instruction register and the TAP is placed in a Shift-DR state, the bypass register is placed between the TDI and TDO balls. The advantage of the BYPASS instruction is that it shortens the boundary scan path when multiple devices are connected together on a board. #### Reserved These instructions are not implemented but are reserved for future use. Do not use these instructions. # Figure 17: TAP Timing **Table 19: TAP AC Electrical Characteristics** Notes 1, 2; $0^{\circ}C \le T_{\Delta} \le +70^{\circ}C$ ; VDD 3.3V $\pm 0.165V$ or 2.5V $\pm 0.125V$ | DESCRIPTION | SYMBOL | MIN | MAX | UNITS | |-------------------------|-------------------|-----|-----|-------| | Clock | - | | | | | Clock cycle time | <sup>t</sup> THTH | 100 | | ns | | Clock frequency | fTF | | 10 | MHz | | Clock HIGH time | <sup>t</sup> THTL | 40 | | ns | | Clock LOW time | <sup>t</sup> TLTH | 40 | | ns | | Output Times | - | | • | | | TCK LOW to TDO unknown | <sup>t</sup> TLOX | 0 | | ns | | TCK LOW to TDO valid | <sup>t</sup> TLOV | | 20 | ns | | TDI valid to TCK HIGH | <sup>t</sup> DVTH | 10 | | ns | | TCK HIGH to TDI invalid | tTHDX | 10 | | ns | | Setup Times | <u>.</u> | 1 | • | • | | TMS setup | <sup>t</sup> MVTH | 10 | | ns | | Capture setup | <sup>t</sup> CS | 10 | | ns | | Hold Times | , | • | • | • | | TMS hold | <sup>t</sup> THMX | 10 | | ns | | Capture hold | <sup>t</sup> CH | 10 | | ns | - 1. <sup>t</sup>CS and <sup>t</sup>CH refer to the setup and hold time requirements of latching data from the boundary scan register. - 2. Test conditions are specified using the load in Figure 18. ### **TAP AC Test Conditions** | Input pulse levels | Vss to 2.5V | |--------------------------------------|-------------| | Input rise and fall times | 1ns | | Input timing reference levels | | | Output reference levels | | | Test load termination supply voltage | 1.25V | # Figure 18: TAP AC Output Load Equivalent Table 20: 3.3V VDD, TAP DC Electrical Characteristics and Operating Conditions $0^{\circ}\text{C} \le T_{A} \le +70^{\circ}\text{C}$ ; VDD = 3.3V $\pm 0.165\text{V}$ unless otherwise noted | DESCRIPTION | CONDITIONS | SYMBOL | MIN | MAX | UNITS | NOTES | |------------------------------|----------------------------------------------------|--------|------|-----------|-------|-------| | Input High (Logic 1) Voltage | | ViH | 2.0 | VDD + 0.3 | V | 1, 2 | | Input Low (Logic 0) Voltage | | VIL | -0.3 | 0.8 | V | 1, 2 | | Input Leakage Current | $0V \le VIN \le VDD$ | ILı | -5.0 | 5.0 | μΑ | | | Output Leakage Current | Output(s) disabled,<br>$0V \le VIN \le VDDQ (DQx)$ | ILo | -5.0 | 5.0 | μΑ | | | Output Low Voltage | Ιοις = 100μΑ | Vol1 | | 0.7 | V | 1 | | | IOLT = 2mA | Vol2 | | 0.8 | V | 1 | | Output High Voltage | Іонс = -100μΑ | Voн1 | 2.9 | | V | 1 | | | Iонт = -2mA | Voн2 | 2.0 | | V | 1 | ## Table 21: 2.5V VDD, TAP DC Electrical Characteristics and Operating Conditions $0^{\circ}\text{C} \le \text{T}_{A} \le +70^{\circ}\text{C}$ ; VDD = 2.5V $\pm 0.125\text{V}$ unless otherwise noted | DESCRIPTION | CONDITIONS | SYMBOL | MIN | MAX | UNITS | NOTES | |------------------------------|----------------------------------------------------|--------|------|-----------|-------|-------| | Input High (Logic 1) Voltage | | ViH | 1.7 | VDD + 0.3 | V | 1, 2 | | Input Low (Logic 0) Voltage | | VIL | -0.3 | 0.7 | V | 1, 2 | | Input Leakage Current | $0V \le VIN \le VDD$ | ILı | -5.0 | 5.0 | μΑ | | | Output Leakage Current | Output(s) disabled,<br>$0V \le VIN \le VDDQ (DQx)$ | ILo | -5.0 | 5.0 | μΑ | | | Output Low Voltage | Ιοις = 100μΑ | Vol1 | | 0.2 | V | 1 | | | IOLT = 2mA | Vol2 | | 0.7 | V | 1 | | Output High Voltage | Iонс = -100µА | Voн1 | 2.1 | | V | 1 | | | Iонт = -2mA | Voh2 | 1.7 | | V | 1 | ### NOTE: 1. All voltages referenced to Vss (GND). 2. Overshoot: VIH (AC) $\leq$ VDD + 1.5V for t $\leq$ <sup>t</sup>KHKH/2 Undershoot: VIL (AC) $\geq$ -0.5V for t $\leq$ <sup>t</sup>KHKH/2 Power-up: VIH $\leq$ +2.6V and VDD $\leq$ 2.4V and VDDQ $\leq$ 1.4V for t $\leq$ 200ms During normal operation, VDDQ must not exceed VDD. Control input signals (LD#, R/W#, etc.) may not have pulse widths less than <sup>t</sup>KHKL (MIN) or operate at frequencies exceeding <sup>f</sup>KF (MAX). ## **Table 22: Identification Register Definitions** | INSTRUCTION FIELD | BIT<br>CONFIGURATION | DESCRIPTION | |---------------------------------------|----------------------|--------------------------------------------------------------| | Revision Number<br>(31:28) | 0000 | Reserved for version number. | | Device Depth<br>(27:23) | 01000<br>00111 | Defines depth of 2Mb. Defines depth of 1Mb. | | Device Width<br>(22:18) | 00011<br>00100 | Defines width of x18 bits. Defines width of x32 or x36 bits. | | Micron Device ID<br>(17:12) | xxxxxx | Reserved for future use. | | Micron JEDEC ID Code<br>(11:1) | 00000101100 | Allows unique identification of SRAM vendor. | | ID Register Presence<br>Indicator (0) | 1 | Indicates the presence of an ID register. | ## **Table 23: Scan Register Sizes** | REGISTER NAME | BIT SIZE | |------------------------------|----------| | Instruction | 3 | | Bypass | 1 | | ID | 32 | | Boundary Scan: x18, x32, x36 | 76 | ### **Table 24: Instruction Codes** | INSTRUCTION | CODE | DESCRIPTION | | |----------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | EXTEST | 000 | Captures I/O ring contents. Places the boundary scan register between TDI and TDO. Forces all SRAM outputs to High-Z state. This instruction is not 1149.1-compliant. | | | IDCODE | 001 | oads the ID register with the vendor ID code and places the register between TDI and TDO. This operation does not affect SRAM operations. | | | SAMPLE Z | 010 | Captures I/O ring contents. Places the boundary scan register between TDI and TDO. Forces all SRAM output drivers to a High-Z state. | | | RESERVED | 011 | Do Not Use: This instruction is reserved for future use. | | | SAMPLE/PRELOAD | 100 | Captures I/O ring contents. Places the boundary scan register between TDI and TDO. Does not affect SRAM operation. This instruction does not implement 1149.1 preload function and is therefore not 1149.1-compliant. | | | RESERVED | 101 | Do Not Use: This instruction is reserved for future use. | | | RESERVED | 110 | Do Not Use: This instruction is reserved for future use. | | | BYPASS | 111 | Places the bypass register between TDI and TDO. This operation does not affect SRAM operations. | | ## **Table 25: 165-Ball FBGA Boundary Scan Order (x18)** | BIT# | SIGNAL NAME | BALL ID | |------|-------------|---------| | 1 | SA | 11P | | 2 | SA | 2R | | 3 | SA | 8R | | 4 | SA | 8P | | 5 | SA | 9R | | 6 | SA | 9P | | 7 | SA | 10R | | 8 | SA | 10P | | 9 | SA | 11R | | 10 | ZZ | 11H | | 11 | NC | 11N | | 12 | NC | 11M | | 13 | NC | 11L | | 14 | NC | 11K | | 15 | NC | 11J | | 16 | DQa | 10M | | 17 | DQa | 10L | | 18 | DQa | 10K | | 19 | DQa | 10J | | 20 | DQa | 11G | | 21 | DQa | 11F | | 22 | DQa | 11E | | 23 | DQa | 11D | | 24 | DQPa | 11C | | 25 | NC | 10G | | 26 | NC | 10F | | 27 | NC | 10E | | 28 | NC | 10D | | 29 | SA | 11A | | 30 | NC | 11B | | 31 | SA | 10B | | 32 | SA | 10A | | 33 | ADV# | 9A | | 34 | ADSP# | 9B | | 35 | ADSC# | 8A | | 36 | OE# (G#) | 8B | | 37 | BWE# | 7A | | 38 | GW# | 7B | | BIT# | SIGNAL NAME | BALL ID | |------|-------------|---------| | 39 | CLK | 6B | | 40 | CE2# | 6A | | 41 | BW1# | 5B | | 42 | NC | 5A | | 43 | BW2# | 4A | | 44 | NC | 4B | | 45 | CE2 | 3B | | 46 | CE# | 3A | | 47 | SA | 2A | | 48 | SA | 2B | | 49 | NC | 1B | | 50 | NC | 1A | | 51 | NC | 1C | | 52 | NC | 1D | | 53 | NC | 1E | | 54 | NC | 1F | | 55 | NC | 1G | | 56 | DQb | 2D | | 57 | DQb | 2E | | 58 | DQb | 2F | | 59 | DQb | 2G | | 60 | DQb | 1J | | 61 | DQb | 1K | | 62 | DQb | 1L | | 63 | DQb | 1M | | 64 | DQPb | 1N | | 65 | NC | 2J | | 66 | NC | 2K | | 67 | NC | 2L | | 68 | NC | 2M | | 69 | SA | 6N | | 70 | MODE (LBO#) | 1R | | 71 | SA | 3P | | 72 | SA | 3R | | 73 | SA | 4P | | 74 | SA | 4R | | 75 | SA1 | 6P | | 76 | SA0 | 6R | ## **Table 26: 165-Ball FBGA Boundary Scan Order (x32)** | BIT# | SIGNAL NAME | BALL ID | |------|-------------|---------| | 1 | SA | 11P | | 2 | SA | 2R | | 3 | SA | 8R | | 4 | SA | 8P | | 5 | SA | 9R | | 6 | SA | 9P | | 7 | SA | 10R | | 8 | SA | 10P | | 9 | SA | 11R | | 10 | ZZ | 11H | | 11 | NF | 11N | | 12 | DQa | 11M | | 13 | DQa | 11L | | 14 | DQa | 11K | | 15 | DQa | 11J | | 16 | DQa | 10M | | 17 | DQa | 10L | | 18 | DQa | 10K | | 19 | DQa | 10J | | 20 | DQb | 11G | | 21 | DQb | 11F | | 22 | DQb | 11E | | 23 | DQb | 11D | | 24 | DQb | 10G | | 25 | DQb | 10F | | 26 | DQb | 10E | | 27 | DQb | 10D | | 28 | NF | 11C | | 29 | NC | 11A | | 30 | NC | 11B | | 31 | SA | 10B | | 32 | SA | 10A | | 33 | ADV# | 9A | | 34 | ADSP# | 9B | | 35 | ADSC# | 8A | | 36 | OE# (G#) | 8B | | 37 | BWE# | 7A | | 38 | GW# | 7B | | BIT# | SIGNAL NAME | BALL ID | |------|-------------|------------| | 39 | CLK | 6B | | 40 | CE2# | 6A | | 41 | BW1# | 5B | | 42 | BW2# | 5A | | 43 | BW3# | 4A | | 44 | BW4# | 4B | | 45 | CE2 | 3B | | 46 | CE# | 3A | | 47 | SA | 2A | | 48 | SA | 2B | | 49 | NC | 1B | | 50 | NC | 1A | | 51 | NF | 1C | | 52 | DQc | 1D | | 53 | DQc | 1E | | 54 | DQc | 1F | | 55 | DQc | 1G | | 56 | DQc | 2D | | 57 | DQc | 2E | | 58 | DQc | 2F | | 59 | DQc | 2G | | 60 | DQd | 1J | | 61 | DQd | 1K | | 62 | DQd | 1L | | 63 | DQd | 1M | | 64 | DQd | <b>2</b> J | | 65 | DQd | 2K | | 66 | DQd | 2L | | 67 | DQd | 2M | | 68 | NF | 1N | | 69 | SA | 6N | | 70 | MODE (LBO#) | 1R | | 71 | SA | 3P | | 72 | SA | 3R | | 73 | SA | 4P | | 74 | SA | 4R | | 75 | SA1 | 6P | | 76 | SA0 | 6R | ## **Table 27: 165-Ball FBGA Boundary Scan Order (x36)** | BIT# | SIGNAL NAME | BALL ID | |------|-------------|---------| | 1 | SA | 11P | | 2 | SA | 2R | | 3 | SA | 8R | | 4 | SA | 8P | | 5 | SA | 9R | | 6 | SA | 9P | | 7 | SA | 10R | | 8 | SA | 10P | | 9 | SA | 11R | | 10 | ZZ | 11H | | 11 | DQPa | 11N | | 12 | DQa | 11M | | 13 | DQa | 11L | | 14 | DQa | 11K | | 15 | DQa | 11J | | 16 | DQa | 10M | | 17 | DQa | 10L | | 18 | DQa | 10K | | 19 | DQa | 10J | | 20 | DQb | 11G | | 21 | DQb | 11F | | 22 | DQb | 11E | | 23 | DQb | 11D | | 24 | DQb | 10G | | 25 | DQb | 10F | | 26 | DQb | 10E | | 27 | DQb | 10D | | 28 | DQPb | 11C | | 29 | NC | 11A | | 30 | NC | 11B | | 31 | SA | 10B | | 32 | SA | 10A | | 33 | ADV# | 9A | | 34 | ADSP# | 9B | | 35 | ADSC# | 8A | | 36 | OE# (G#) | 8B | | 37 | BWE# | 7A | | 38 | GW# | 7B | | BIT# | SIGNAL NAME | BALL ID | |------|-------------|---------| | 39 | CLK | 6B | | 40 | CE2# | 6A | | 41 | BW1# | 5B | | 42 | BW2# | 5A | | 43 | BW3# | 4A | | 44 | BW4# | 4B | | 45 | CE2 | 3B | | 46 | CE# | 3A | | 47 | SA | 2A | | 48 | SA | 2B | | 49 | NC | 1B | | 50 | NC | 1A | | 51 | DQPc | 1C | | 52 | DQc | 1D | | 53 | DQc | 1E | | 54 | DQc | 1F | | 55 | DQc | 1G | | 56 | DQc | 2D | | 57 | DQc | 2E | | 58 | DQc | 2F | | 59 | DQc | 2G | | 60 | DQd | 1J | | 61 | DQd | 1K | | 62 | DQd | 1L | | 63 | DQd | 1M | | 64 | DQd | 2J | | 65 | DQd | 2K | | 66 | DQd | 2L | | 67 | DQd | 2M | | 68 | DQPd | 1N | | 69 | SA | 6N | | 70 | MODE (LBO#) | 1R | | 71 | SA | 3P | | 72 | SA | 3R | | 73 | SA | 4P | | 74 | SA | 4R | | 75 | SA1 | 6P | | 76 | SA0 | 6R | # Figure 19: 100-Pin Plastic TQFP (JEDEC LQFP) - 1. All dimensions in millimeters $\frac{\text{MAX}}{\text{MIN}}$ or typical where noted. - 2. Package width and length do not include mold protrusion; allowable mold protrusion is 0.25mm per side. ## Figure 20: 165-Ball FBGA ### NOTE: 1. All dimensions in millimeters $\frac{MAX}{MIN}$ or typical where noted. ### **DATA SHEET DESIGNATION** Advance: This data sheet contains initial descriptions of products still under development. 8000 S. Federal Way, P.O. Box 6, Boise, ID 83707-0006, Tel: 208-368-3900 E-mail: prodmktg@micron.com, Internet: http://www.micron.com, Customer Comment Line: 800-932-4992 Micron, the M logo, the Micron logo, and SyncBurst are trademarks and/or service marks of Micron Technology, Inc. Pentium is a registered trademark of Intel Corporation. ## 0.13µm Process ### **ADVANCE** # 36Mb: 2 MEG x 18, 1 MEG x 32/36 PIPELINED, DCD SYNCBURST SRAM | <b>Revision History</b> | |-------------------------| |-------------------------| | | Revised FBGA dimensions for 165-ball FBGA | |---|----------------------------------------------------------------| | • | New ADVANCE data sheet for 0.13µm process: Rev. A. Pub. 11./02 |