## 16Mb Synchronous Stacked DRAM #### Features · High Performance: | | | -10<br>CL=3 | -12<br>CL=3 | Units | |-----------------|-------------------|-------------|-------------|-------| | f <sub>CK</sub> | Clock Frequency | <b>1</b> 00 | 83 | MHz | | t <sub>CK</sub> | Clock Cycle | 10 | 12 | ns | | t <sub>AC</sub> | Clock Access Time | 8 | 9 | ns | - Single Pulsed RAS Interface - · Fully Synchronous to Positive Clock Edge - · Dual Banks controlled by A11 (Bank Select) - Programmable CAS Latency: 1,2,3 - Programmable Burst Length: 1,2,4,8,full-page - Programmable Wrap Sequence: Sequential or Interleave - Multiple Burst Read with Single Write Option - · Automatic and Controlled Precharge Command - · Data Mask for Read/Write control - · Auto Refresh (CBR) and Self Refresh - · Suspend Mode and Power Down Mode - 4096 refresh cycles/64ms - · Random Column Address every CLK (1-N Rule) - Single 3.3V ± 0.3V Power Supply - · LVTTL compatible - Package: 44 pin 400 mil TSOJ-Type II -2 High ### Description The IBM03164B9C and IBM03168B9C are dual bank Synchronous DRAM's organized as 2Mbit x 4 I/O x 2 Bank and 1Mbit x 8 I/O x 2 Bank, respectively, in a 2 high stack. These synchronous devices achieve high speed data transfer rates of up to 100MHz by employing a chip architecture that prefetches multiple bits and then synchronizes the output data to a system clock. The chip is fabricated with IBM's advanced 16Mbit single transistor CMOS DRAM process technology. The device is designed to comply with all JEDEC standards set for synchronous DRAM products, both electrically and mechanically. All of the control, address and data input/output circuits are synchronized with the positive edge of an externally supplied clock. RAS, CAS, WE, and CS are pulsed signals which are examined at the positive edge of each externally applied clock (CLK). Internal chip operating modes are defined by combinations of these signals and a command decoder initiates the necessary timings for each operation. A twelve bit address bus accepts address data in the conventional RAS/CAS multiplexing style. Eleven row addresses (A0-A10) and a bank select address (A11) are strobed with $\overline{RAS}$ . Ten column addresses (A0-A9) plus a bank select address (A11) are strobed with $\overline{CAS}$ . Column address A9 is dropped on the x8 device. Access to the lower or upper DRAM in the stack is controlled by $\overline{CSO}$ and $\overline{CS1}$ . Prior to any access operation, the CAS latency, burst length, and burst sequence must be programmed into the device by address inputs A0-A9 during a mode register set cycle. In addition, it is possible to program a multiple burst sequence with single write cycle for write through cache operation. Operating the two memory banks in an interleave fashion allows random access operation to occur at a higher rate than is possible with standard DRAMs. A sequential and gapless data rate of up to 100MHz is possible depending on burst length, CAS latency, and speed grade of the device. Auto Refresh (CBR) and Self Refresh operation are supported. Refreshing both decks simultaneously is allowed during self refresh. All other operations must be performed on a single deck at a time. These devices operate with a single $3.3V \pm 0.3V$ power supply and are available in 400mil TSOJ Type II packages. ## Pin Assignments (Top View) | | | 1 | ı | | 1 | |------------|---------|-------------------|------------|---------|-------------------| | VDD [ | 1 () 44 | □ v <sub>ss</sub> | VDD 🗖 | 1 () 44 | ן ∨ <sub>SS</sub> | | NC 🛘 | 2 43 | D NC | DQ0 🗖 | 2 43 | DQ7 | | VSSQ [ | 3 42 | D VSSQ | VSSQ 🗖 | 3 42 | J VSSQ | | DQ0 🛭 | 4 41 | DQ3 | DQ1 | 4 41 | DQ6 | | VDDQ 🛭 | 5 40 | D VDDQ | VDDQ 🗖 | 5 40 | <b>J</b> VDDQ | | NC 🛭 | 6 39 | D NC | DQ2 | 6 39 | DQ5 | | VSSQ [ | 7 38 | D VSSQ | VSSQ 🛚 | 7 38 | VSSQ | | DQ1 🗖 | 8 37 | DQ2 | DQ3 🗖 | 8 37 | DQ4 | | VDDQ 🛭 | 9 36 | <b>D</b> VDDQ | VDDQ 🗖 | 9 36 | <b>)</b> VDDQ | | NC [ | 10 35 | D NC | NC 🗖 | 10 35 | NC | | NC 🛭 | 11 34 | D NC | NC 🗖 | 11 34 | NC | | WE | 12 33 | DQM | WE d | 12 33 | DQM | | CAS [ | 13 32 | D CLK | CAS [ | 13 32 | CLK | | RAS [ | 14 31 | CKE | RAS [ | 14 31 | CKE | | * CS0/NC [ | 15 30 | NC/CS1 * | * CS0/NC 🛚 | 15 30 | NC/ <u>CS1</u> * | | A11 (BS) | 16 29 | <b>A</b> 9 | A11 (BS) 🛘 | 16 29 | <b>]</b> A9 | | A10 🛘 | 17 28 | <b>□</b> A8 | A10 🗖 | 17 28 | <b>A</b> 8 | | A0 🛚 | 18 27 | <b>D</b> A7 | A0 🗖 | 18 27 | <b>]</b> A7 | | A1 [ | 19 26 | <b>□</b> A6 | A1 🗖 | 19 26 | ] A6 | | A2 🛭 | 20 25 | <b>A</b> 5 | A2 🗖 | 20 25 | <b>A</b> 5 | | А3 🛭 | 21 24 | D A4 | АЗ 🗖 | 21 24 | □ A4 | | VDD 🗖 | 22 23 | ן ∨ <sub>SS</sub> | VDD 🕻 | 22 23 | □ V <sub>SS</sub> | | | | | | | | 44-pin Plastic TSOJ(II) 400 mil (2Mbit x 4 I/O x 2 Bank) x 2 High IBM03164B9CT3 44-pin Plastic TSOJ(II) 400 mil (1Mbit x 8 I/O x 2 Bank) x 2 High IBM03168B9CT3 ## Pin Description | CLK | Clock Input | DQ0-DQ7 | Data Input/Output | |-----------|-----------------------|---------|------------------------| | CKE | Clock Enable | DQM | Data Mask | | CSO , CS1 | Chip Select | VDD | Power (+3.3V) | | RAS | Row Address Strobe | VSS | Ground | | CAS | Column Address Strobe | VDDQ | Power for DQ's (+3.3V) | | WE | Write Enable | VSSQ | Ground for DQ's | | A11 (BS) | Bank Select | NC | No Connection | | A0 - A10 | Address Inputs | — | <u> </u> | <sup>\*</sup> CS0 selects the lower DRAM in the stack. \* CS1 selects the upper DRAM in the stack. # Input/Output Functional Description | Symbol | Type | Signal | Polarity | Function | |----------------------|-----------------|--------|-----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CLK | Input | Pulse | Positive<br>Edge | The system clock input. All of the SDRAM inputs are sampled on the rising edge of the clock. | | CKE | Input | Level | Active<br>High | Activates the CLK signal when high and deactivates the CLK signal when low. By deactivating the clock, CKE low initiates the Power Down mode, Suspend mode, or the Self Refresh mode. | | CS0 , CS1 | Input | Pulse | Active Low | CS0 and CS1 enable the command decoder when low and disable the command decoder when high. When the command decoder is disabled, new commands are ignored but previous operations continue. | | RAS, CAS<br>WE | Input | Pulse | Active Low | When sampled at the positive rising edge of the clock, $\overline{CAS}$ , $\overline{RAS}$ , and $\overline{WE}$ define the operation to be executed by the SDRAM. | | A11 (BS) | Input | Level | _ | Selects which bank is to be active. A11 low selects bank A and A11 high selects bank B. | | | | | | During a Bank Activate command cycle, A0-A10 defines the row address (RA0-RA10) when sampled at the rising clock edge. | | A0 - A10 | Input | Level | — | During a Read or Write command cycle, A0-A9 defines the column address (CA0-CA9) when sampled at the rising clock edge. In addition to the column address, A10 is used to invoke autoprecharge operation at the end of the burst read or write cycle. If A10 is high, autoprecharge is selected and A11 defines the bank to be precharged (low=bank A, high=bank B). If A10 is low, autoprecharge is disabled. | | | | | | During a Precharge command cycle, A10 is used in conjunction with A11 to control which bank(s) to precharge. If A10 is high, both bank A and bank B will be precharged regardless of the state of A11. If A10 is low, then A11 is used to define which bank to precharge. | | DQ0 - DQ7 | Input<br>Output | Level | — | Data Input/Output pins operate in the same manner as on conventional DRAMs. | | DQM | Input | Pulse | Active Low | The Data Input/Output mask places the DQ buffers in a high impedance state when sampled high. In Read mode, DQM has a latency of two clock cycles and controls the output buffers like an output enable. In Write mode, DQM has a latency of zero and operates as a word mask by allowing input data to be written if it is low but blocks the write operation if DQM is high. | | VDD, V <sub>SS</sub> | Supply | | *************************************** | Power and ground for the input buffers and the core logic. | | VDDQ VSSQ | Supply | _ | — | Isolated power supply and ground for the output buffers to provide improved noise immu-<br>nity. | # **Ordering Information** | Part Number | CAS Latencies | Power<br>Supply | Clock<br>Cycle | Package | Org. | |------------------|---------------|-----------------|----------------|-------------------------------|------| | IBM03164B9CT3-10 | 1,2,3 | 3.3 <b>V</b> | 10ns | 400mil Type II TSOJ-44 2 High | x4 | | IBM03164B9CT3-12 | 1,2,3 | 3.3V | 12ns | 400mil Type II TSOJ-44 2 High | x4 | | IBM03168B9CT3-10 | 1,2,3 | 3.3 <b>V</b> | 10ns | 400mil Type II TSOJ-44 2 High | 8x | | IBM03168B9CT3-12 | 1,2,3 | 3.3V | <b>1</b> 2ns | 400mil Type II TSOJ-44 2 High | 8x | ## Block Diagram (2Mbit x 4 I/O x 2 Bank) x 2 High ### Block Diagram (1Mbit x 8 I/O x 2 Bank) x 2 High #### Power On and Initialization The default power on state of the mode register is supplier specific and may be undefined. The following power on and initialization sequence guarantees the device is preconditioned to each users specific needs. Like a conventional DRAM, the Synchronous DRAM must be powered up and initialized in a predefined manner. During power on, all VDD and VDDQ pins must be built up simultaneously to the specified voltage no later than any of the input signal voltages. The power on voltage must not exceed VDD+0.3V on any of the input pins or VDD supplies. After power on, an initial pause of 100µs is required followed by a precharge of both banks using the precharge command. In an attempt to reduce the possibility of data contention on the DQ bus during power on, it is recommended that the DQM pin(s) be held high during the initial pause period. Once both banks have been precharged, a minimum of two Auto Refresh cycles (CBR) must occur before the Mode Register can be programmed. Failure to follow these steps may lead to unpredictable start-up modes. ### Programming the Mode Register For application flexibility, $\overline{\text{CAS}}$ latency, burst length, burst sequence, and operation type are user defined variables and must be programmed into the SDRAM Mode Register with a single Mode Register Set Command. Any content of the Mode Register can be altered by re-executing the Mode Register Set Command. If the user chooses to modify only a subset of the Mode Register variables, all four variables must be redefined when the Mode Register Set Command is issued. After initial power up, the Mode Register Set Command must be issued before read or write cycles may begin. Both banks must be in a precharged state and CKE must be high at least one cycle before the Mode Register Set Command can be issued. The Mode Register Set Command is activated by the low signals of RAS, CAS, CS and WE at the positive edge of the clock. The address input data during this cycle defines the parameters to be set as shown in the Mode Register Operation table. A new command may be issued on the second clock following the mode register set command. ### **CAS** Latency The $\overline{\text{CAS}}$ latency is a parameter that is used to define the delay from when a Read Command is registered on a rising clock edge to when the data from that Read Command becomes available at the outputs. The $\overline{\text{CAS}}$ latency is expressed in terms of clock cycles and can have a value of 1, 2, or 3 cycles. The value of the $\overline{\text{CAS}}$ latency is determined by the speed grade of the device and the clock frequency that is used in the application. A table showing the relationship between the $\overline{\text{CAS}}$ latency, speed grade, and clock frequency appears in the Electrical Characteristics section of this document. Once the appropriate $\overline{\text{CAS}}$ latency has been selected it must be programmed into the mode register after power up, for an explanation of this procedure see Programming the Mode Register in the previous section. ### Mode Register Operation (Address Input For Mode Set) # **CAS** Latency | М6 | M5 | M4 | Latency | |----|----|----|---------| | 0 | 0 | 0 | Reserve | | 0 | 0 | 1 | 1 | | 0 | 1 | 0 | 2 | | 0 | 1 | 1 | 3 | | 1 | 0 | 0 | Reserve | | 1 | 0 | 1 | Reserve | | 1 | 1 | 0 | Reserve | | 1 | 1 | 1 | Reserve | ## **Burst Length** | and a second | M2 | М1 | MO | Length | | | | | |-------------------------|------|------|------|------------|------------|--|--|--| | and a second | IVIZ | IVII | IVIU | Sequential | Interleave | | | | | and a contract of | 0 | 0 | 0 | 1 | 1 | | | | | 40404040404 | 0 | 0 | 1 | 2 | 2 | | | | | A CANADA CANADA | 0 | 1 | 0 | 4 | 4 | | | | | and a contract of | 0 | 1 | 1 | 8 | 8 | | | | | A CANADA CANADA | 1 | 0 | 0 | Reserve | Reserve | | | | | Section of the second | 1 | 0 | 1 | Reserve | Reserve | | | | | Carle Carle Carle | 1 | 1 | 0 | Reserve | Reserve | | | | | and a later and a later | 1 | 1 | 1 | Full Page | Reserve | | | | ## Burst Mode Operation Burst mode operation is used to provide a constant flow of data to memory locations (write cycle), or from memory locations (read cycle). There are three parameters that define how the burst mode will operate. These parameters include burst sequence, burst length, and operation mode. The burst sequence and burst length are programmable, and are determined by address bits A0 - A3 during the Mode Register Set command. Operation mode is also programmable and is set by address bits A7 - A10 and BS. The burst type is used to define the order in which the burst data will be delivered or stored to the SDRAM. Two types of burst sequences are supported, sequential and interleaved. See Table. The burst length controls the number of bits that will be output after a Read Command, or the number of bits to be input after a Write Command. The burst length can be programmed to have values of 1, 2, 4, 8 or full page (actual page length is dependent on organization: x4 or x8). Full page burst operation is only possible using the sequential burst type. Burst operation mode can be normal operation or multiple burst with single write operation. Normal operation implies that the device will perform burst operations on both read and write cycles until the desired burst length is satisfied. Multiple burst with single write operation was added to support Write Through Cache operation. Here, the programmed burst length only applies to read cycles. All write cycles are single write operations when this mode is selected. #### **Burst Length and Sequence** | Burst Length | Starting Address (A2 A1 A0) | Sequential Addressing (decimal) | Interleave Addressing (decimal) | |------------------|-----------------------------|---------------------------------|---------------------------------| | 2 | x x 0 | 0, 1 | 0, 1 | | ۷ | x x 1 | <b>1</b> , 0 | 1, 0 | | | x 0 0 | 0, <b>1</b> , 2, 3 | 0, 1, 2, 3 | | 4 | x 0 1 | 1, 2, 3, 0 | 1, 0, 3, 2 | | 4 | x 1 0 | 2, 3, 0, 1 | 2, 3, 0, 1 | | | x 1 1 | 3, 0, 1, 2 | 3, 2, 1, 0 | | | 000 | 0, 1, 2, 3, 4, 5, 6, 7 | 0, 1, 2, 3, 4, 5, 6, 7 | | | 001 | 1, 2, 3, 4, 5, 6, 7, 0 | 1, 0, 3, 2, 5, 4, 7, 6 | | | 010 | 2, 3, 4, 5, 6, 7, 0, <b>1</b> | 2, 3, 0, 1, 6, 7, 4, 5 | | 8 | 011 | 3, 4, 5, 6, 7, 0, 1, 2 | 3, 2, 1, 0, 7, 6, 5, 4 | | 0 | 100 | 4, 5, 6, 7, 0, <b>1</b> , 2, 3 | 4, 5, 6, 7, 0, 1, 2, 3 | | | 101 | 5, 6, 7, 0, 1, 2, 3, 4 | 5, 4, 7, 6, 1, 0, 3, 2 | | | 110 | 6, 7, 0, 1, 2, 3, 4, 5 | 6, 7, 4, 5, 2, 3, 0, <b>1</b> | | | 111 | 7, 0, 1, 2, 3, 4, 5, 6 | 7, 6, 5, 4, 3, 2, 1, 0 | | Full Page (Note) | nnn | Cn, Cn+1, Cn+2, | Not Supported | Note: Page length is a function of I/O organization and column addressing. X4 organization (CA0-CA9); Page Length = 1024 bits X8 organization (CA0-CA8); Page Length = 512 bits #### **Bank Activate Command** In relation to the operation of a fast page mode DRAM, the Bank Activate command corresponds to a falling RAS signal. The Bank Activate command is issued by holding CAS and WE high with CS and RAS low at the rising edge of the clock. The bank select address, A11 (sometimes referred to as BS), is used to select the desired bank. If BS is low then bank A is activated, if BS is high then bank B is activated. The row address A0 - A10 is used to determine which row to activate in the selected bank. Only banks A and B within a single deck can be accessed. Operation of both decks at once is not allowed, except during Self Refresh. The Bank Activate command must be applied before any Read or Write operation can be executed. The delay from when the Bank Activate command is applied to when the first read or write operation can begin must meet or exceed the RAS to CAS delay time (t<sub>RCD</sub>). Once a bank has been activated it must be precharged before another Bank Activate command can be applied to the same bank. The minimum time interval between successive Bank Activate commands to the same bank is determined by the RAS cycle time of the device (t<sub>RC</sub>). The minimum time interval between interleaved Bank Activate commands (Bank A to Bank B and vice versa) is the Bank to Bank delay time (t<sub>RRD</sub>). #### Read and Write Access Modes After a bank has been activated, a read or write cycle can be executed. This is accomplished by setting RAS high and CAS low at the clock's rising edge after the necessary RAS to CAS delay (t<sub>RCD</sub>). WE must also be defined at this time to determine whether the access cycle is a read operation (WE high), or a write operation (WE low). The SDRAM provides a wide variety of fast access modes. A single Read or Write Command will initiate a serial read or write operation on successive clock cycles at data rates of up to 100MHz. The number of serial data bits for each access is equal to the burst length, which is programmed into the Mode Register. Although the burst length is user programmable, the boundary of the burst cycle is restricted to specific segments of the page length. For example, the 2Mbit x 4 I/O x 2 Bank device has a page length of 1024 bits (defined by CA0-CA9). If a burst length of 4 is programmed into the Mode Register, then 256 boundary segments (4-bits each) are addressable. The first access will begin at the column address supplied to the device during the READ or Write Command (CA0-CA9). However, the second access is not necessarily the next higher order column address. The second access is a function of the starting address, the burst sequence, and burst boundary. Restated, the burst sequence is contained to four bits associated with one of the 256 possible boundary segments. The actual boundary segment (1 of 256) is determined by the eight higher order column addresses (CA2-CA9). The first access within this boundary segment is determined by the two low order column addresses (CA0-CA1) and the following three accesses are determined by the burst sequence. The above discussion does not apply when full page burst is programmed into the Mode Register. Full page burst length works only with the sequential burst sequence and has no address boundaries. The SDRAM device will continue bursting data even after the entire page burst length has been satisfied. The burst sequence will start at the column address defined during the read or write cycle and will increment sequentially until the highest order column address has been reached. At this point, the burst counter will reset to address 0 and continue to perform burst read or burst write operations sequentially until either a Burst Stop Command is issued, a Precharge Command is issued to the bursting bank, or until a new Read or Write Command is issued which will interrupt the existing burst and begin a new burst at the new starting column address. Similar to Page Mode of conventional DRAM's, a read or write cycle can not begin until the sense amplifiers latch the selected row address information. The refresh period (t<sub>REF</sub>) is what limits the number of random column accesses to an activated bank. A new burst access can be done even before the previous burst ends. The ability to interrupt a burst operation at every clock cycle is supported, this is referred to as the 1-N rule. When the previous burst is interrupted by another Read or Write Command, the remaining addresses are overridden by the new address once the CAS Latency has been satisfied. Precharging an active bank after each read or write operation is not necessary providing the same row is to be accessed again. To perform a read or write cycle to a different row within an activated bank, the bank must be precharged and a new Bank Activate command must be issued. When both Bank A and Bank B are activated, interleaved (ping pong) bank Read or Write operations are possible. By using the programmed burst length and alternating the access and precharge operations between the two banks, fast and seamless data access operation among many different pages can be realized. When the two banks are activated, column to column interleave operation can be done between two different pages. Finally, Read or Write Commands can be issued to the same bank or between active banks on every clock cycle. #### **Burst Read Command** The Burst Read command is initiated by having $\overline{\text{CS}}$ and $\overline{\text{CAS}}$ low while holding $\overline{\text{RAS}}$ and $\overline{\text{WE}}$ high at the rising edge of the clock. The address inputs determine the starting column address for the burst, the Mode Register sets type of burst (sequential or interleave) and the burst length (1, 2, 4, 8, full page). The delay from the start of the command to when the data from the first cell appears on the outputs is equal to the value of the $\overline{\text{CAS}}$ latency that is set in the Mode Register. Т6 T7 Т8 ### Read Interrupted by a Read A Burst Read may be interrupted before completion of the burst by another Read Command, with the only restriction being that the interval that separates the commands must be at least one clock cycle. When the previous burst is interrupted, the remaining addresses are overridden by the new address with the full burst length. The data from the first Read Command continues to appear on the outputs until the $\overline{\text{CAS}}$ latency from the interrupting Read Command is satisfied, at this point the data from the interrupting Read Command appears. ### Read Interrupted by a Write Dependent upon CAS Latency and burst length, there exist two methods in which a burst read operation can be interrupted by a Write Command and one situation in which a burst read operation can not be interrupted by a Write Command. To interrupt a burst read with a Write Command, DQM must be used to avoid data contention on the I/O bus by placing the DQ's (output drivers) in a high impedance state at least one clock cycle before the Write Command is initiated. To insure the DQ's are tri-stated one cycle before the write operation begins, DQM must be activated at least 3 clock cycles before the Write Command and be deactivated in the same clock cycle as the Write Command. #### Method 1: CAS latency = 1 or 2, Burst Length = Any When the $\overline{\text{CAS}}$ latency is 1 or 2, the minimum interval between the Read and Write commands is one clock cycle. : "H" or "L" ## Non-minimum Read to Write Interval: Burst Length = 4, CAS latency = 1, 2 : "H" or "L" #### Method 2: CAS latency = 3, Burst Length = 1, 2, 4, or 8 If the $\overline{\text{CAS}}$ latency is 3 and the burst length is not full page, then a Burst Read operation can be interrupted by a Write command provided that the Write command occurs after a minimum interval of [burst length +1] cycles. If the CAS latency is 3 and the burst length is full page, then a Burst Read operation can never be interrupted by a Write command. In this situation, the Burst Read operation must be interrupted by a Burst Stop Command before a Write operation can be issued to the open bank. #### **Burst Write Command** The Burst Write command is initiated by having $\overline{CS}$ , $\overline{CAS}$ and $\overline{WE}$ low while holding $\overline{RAS}$ high at the rising edge of the clock. The address inputs determine the starting column address. There is no $\overline{CAS}$ latency required for burst write cycles. Data for the first burst write cycle must be applied on the DQ pins on the same clock cycle that the Write Command is issued. The remaining data inputs must be supplied on each subsequent rising clock edge until the burst length is completed. When the burst has finished, any additional data supplied to the DQ pins will be ignored. #### Write Interrupted by a Write A burst write may be interrupted before completion of the burst by another Write Command. When the previous burst is interrupted, the remaining addresses are overridden by the new address and data will be written into the device until the programmed burst length is satisfied. #### (Burst Length = 4, $\overline{CAS}$ latency = 1, 2, or 3) #### Write Interrupted by a Read A Read Command will interrupt a burst write operation on the same clock cycle that the Read Command is registered. The DQ's must be in the high impedance state at least one cycle before the interrupting read data appears on the outputs to avoid data contention. When the Read Command is registered, any residual data from the burst write cycle will be ignored. Data that is presented on the DQ pins before the Read Command is initiated will actually be written to the memory. #### **Burst Stop Command** Once a burst read or write operation has been initiated, there exist several methods in which to terminate the burst operation prematurely. These methods include using another Read or Write Command to interrupt an existing burst operation, use a Precharge Command to interrupt a burst cycle and close the active bank, or using the Burst Stop Command to terminate the existing burst operation but leave the bank open for future Read or Write Commands to the same page of the active bank. When interrupting a burst with another Read or Write Command care must be taken to avoid DQ contention. The Burst Stop Command, however, has the fewest restrictions making it the easiest method to use when terminating a burst operation before it has been completed. The Burst Stop Command is defined by having RAS and CAS high with CS and WE low at the rising edge of the clock. When using the Burst Stop Command during a burst read cycle, the data DQ's go to a high impedance state after a delay which is equal to the $\overline{CAS}$ Latency set in the Mode Register. ## Termination of a Burst Read Operation (Burst Length > 4, CAS latency = 1, 2, 3) If a Burst Stop Command is issued during a burst write operation, then any residual data from the burst write cycle will be ignored. Data that is presented on the DQ pins before the Burst Stop Command is registered will be written to the memory. #### Termination of a Burst Write Operation (Burst Length = X, CAS latency = 1,2,3) Input data for the Write is masked. #### Auto-Precharge Operation Before a new row in an active bank can be opened, the active bank must be precharged using either the Precharge Command or the auto-precharge function. When a Read or a Write Command is given to the SDRAM, the $\overline{CAS}$ timing accepts one extra address, column address A10, to allow the active bank to automatically begin precharge at the earliest possible moment during the burst read or write cycle. If A10 is low when the READ or WRITE Command is issued, then normal Read or Write burst operation is executed and the bank remains active at the completion of the burst sequence. If A10 is high when the Read or Write Command is issued, then the auto-precharge function is engaged. During autoprecharge, a Read Command will execute as normal with the exception that the active bank will begin to precharge before all burst read cycles have been completed. This feature allows the precharge operation to be partially or completely hidden during the burst read cycles (dependent upon burst length) thus improving system performance for random data access. Auto-precharge can also be implemented during Write commands although precharge can not begin any sooner than is possible by issuing the Precharge Command directly to the device. A Read or Write Command without auto-precharge can be terminated in the midst of a burst operation. However, a Read or Write Command with auto-precharge can not be interrupted before the entire burst operation is completed. Therefore use of a Read, Write, Precharge, or Burst Stop Command is prohibited during a read or write cycle with auto-precharge. If A10 is high when a Read Command is issued, the Read with Auto-Precharge function is initiated. The SDRAM automatically enters the precharge operation one clock after the Read Command is registered for CAS latencies of 1 and 2, and two clocks after the Read Command is registered for CAS latency of 3. Once the precharge operation has started the bank cannot be reactivated until the Precharge time (t<sub>RP</sub>) has been satisfied. It should be noted that the device will not respond to the Auto-Precharge command if the device is programmed for full page burst read or write cycles, or full page burst read cycles with single write operation. #### Burst Read with Autoprecharge (Burst Length = 4, CAS latency = 1, 2, 3) If A10 is high when a Write Command is issued, the Write with Auto-Precharge function is initiated. The SDRAM automatically enters the precharge operation one clock delay from the last burst write cycle for CASL = 1,2 or two clocks for CASL=3. This delay is referred to as $t_{DPL}$ . The bank undergoing auto-precharge can not be reactivated until $t_{DPL}$ and $t_{RP}$ are satisfied. This is referred to as $t_{DAL}$ , Data-in to Active delay ( $t_{DAL} = t_{DPL} + t_{RP}$ ). ### Precharge Command The Precharge Command is used to precharge or close a bank that has been activated. The Precharge Command is triggered when $\overline{CS}$ , $\overline{RAS}$ and $\overline{WE}$ are low and $\overline{CAS}$ is high at the rising edge of the clock. The Precharge Command can be used to precharge each bank separately or both banks simultaneously. Two address bits A10 and A11 (BS) are used to define which bank(s) is to be precharged when the command is issued. | <b>Bank Selection</b> | for Precharge by | √ Address Bits | |-----------------------|------------------|----------------| |-----------------------|------------------|----------------| | A10 | BS(A11) | Precharged Bank(s) | |------|------------|--------------------| | LOW | LOW | Bank A only | | LOW | HIGH | Bank B only | | HIGH | DON'T CARE | Both Banks A and B | For read cycles when $\overline{CAS}$ latency = 1, the Precharge Command may be applied coincident with the last clock of the burst read cycle. For Read cycles when $\overline{CAS}$ latency = 2 or 3, the Precharge Command may be applied coincident with the second to last clock of the burst read cycle. For write cycles, however, a delay must be satisfied from the start of the last burst write cycle until the Precharge Command can be issued. This delay is known as t<sub>DPL</sub>, Data-in to Precharge delay. After the Precharge Command is issued, the precharged bank must be reactivated before a new read or write access can be executed. The delay between the Precharge Command and the Activate Command must be greater than or equal to the Precharge time ( $t_{\rm RP}$ ). #### Burst Read followed by the Precharge Command (Burst Length = 4, $\overline{CAS}$ latency = 2) ### Burst Write followed by the Precharge Command (Burst Length = 2, CAS latency = 2) ### Precharge Termination The Precharge Command may be used to terminate either a burst read or burst write operation. When the Precharge command is issued, the burst operation is terminated and bank precharge begins. For burst read operations, valid data will continue to appear on the data bus as a function of $\overline{\text{CAS}}$ Latency. In addition, invalid data may also appear on the data bus for one or two subsequent clock cycles again as a function of $\overline{\text{CAS}}$ Latency. It is recommended that the DQM input(s) be asserted to mask this invalid data. (See "Burst Read Interrupted by Precharge" timing diagrams below.) ### Burst Read Interrupted by Precharge (Burst Length = 8, CAS latency = 1) #### Burst Read Interrupted by Precharge (Burst Length = 8, CAS latency = 2) Burst is terminated two clocks after the Precharge command. Invalid data may appear on the output pins on the second and third clock cycles following the Precharge command. Burst write operations will be terminated by the Precharge command. However, write data written to the device during the Precharge command or prior to the Precharge command may be stored incorrectly and is a function of CAS latency. When $\overline{\text{CAS}}$ latency is set to equal 1 or 2, the last write data that will be properly stored in the device is that write data that is presented to the device on the clock cycle prior to the Precharge command. The write data presented during the Precharge command may be stored incorrectly. To prevent from writing invalid data to the device, DQM must be asserted high during the same clock cycle as the Precharge command to mask the invalid write data. #### Precharge Termination of a Burst Write (Burst Length = 8, CAS Latency = 1) When $\overline{\text{CAS}}$ latency is set to equal 3, the last write data that will be properly stored in the device is that write data that is presented to the device two clocks prior to the Precharge command. The write data presented during the Precharge command and the clock cycle prior to the Precharge command may be stored incorrectly. To prevent from writing invalid data to the device, DQM must be asserted high one clock cycle prior to the Precharge command and on the same clock cycle as the Precharge command to mask the invalid write data. ## Automatic Refresh Command (CAS Before RAS Refresh) When $\overline{\text{CS}}$ , $\overline{\text{RAS}}$ and $\overline{\text{CAS}}$ are held low with CKE and $\overline{\text{WE}}$ high at the rising edge of the clock, the chip enters the Automatic Refresh mode (CBR). Both banks of the SDRAM must be precharged and idle for a minimum of the Precharge time (t<sub>RP</sub>) before the Auto Refresh Command (CBR) can be applied. Only one deck at a time can be refreshed using Automatic Refresh mode. An address counter, internal to the device, decrements the word and bank address during the refresh cycle. No control of the external address pins is required once this cycle has started. When the refresh cycle has completed, both banks of the SDRAM will be in the precharged (idle) state. A delay between the Auto Refresh Command (CBR) and the next Activate Command or subsequent Auto Refresh Command must be greater than or equal to the RAS cycle time (t<sub>RC</sub>). #### Self Refresh Command The SDRAM device has a built-in timer to accommodate Self Refresh operation. Using Self Refresh, both decks can be refreshed at the same time. The Self Refresh Command is defined by having $\overline{\text{CS}}$ , $\overline{\text{RAS}}$ , $\overline{\text{CAS}}$ and CKE held low with $\overline{\text{WE}}$ high at the rising edge of the clock. Once the Command is registered, CKE must be held low to keep the device in Self Refresh mode. When the SDRAM has entered Self Refresh mode all of the external control signals, except CKE, are disabled. The clock is internally disabled during Self Refresh Operation to save power. The user may halt the external clock while the device is in Self Refresh mode, however, the clock must be restarted before the device can exit Self Refresh operation. Once the clock is cycling, the device will exit Self Refresh operation on the second positive clock transition after CKE is returned high. A minimum delay time is required when the device exits Self Refresh Operation and before the next command can be issued. This delay is equal to the $\overline{\text{RAS}}$ cycle time ( $t_{\text{RC}}$ ). #### Data Mask The SDRAM has a Data Mask function that can be used in conjunction with data read and write cycles. When the Data Mask is activated (DQM high) during a write cycle, the write operation is prohibited immediately (zero clock latency). If the Data Mask is activated during a read cycle, the data outputs are disabled and become high impedance after a two clock delay, independent of CAS latency. #### Data Mask Activated During a Read Cycle (Burst Length = 4, CAS latency = 1) #### No Operation Command The No Operation Command should be used in cases when the SDRAM is in a idle or a wait state. The purpose of the No Operation Command is to prevent the SDRAM from registering any unwanted commands between operations. A No Operation Command is registered when $\overline{CS}$ is low with $\overline{RAS}$ , $\overline{CAS}$ , and $\overline{WE}$ held high at the rising edge of the clock. A No Operation Command will not terminate a previous operation that is still executing, such as a burst read or write cycle. #### **Deselect Command** The Deselect Command performs the same function as a No Operation Command. Deselect Command occurs when $\overline{CS}$ is brought high, the $\overline{RAS}$ , $\overline{CAS}$ , and $\overline{WE}$ signals become don't cares. #### Power Down Mode In order to reduce standby power consumption, a power down mode is available. All banks must be precharged and the necessary Precharge delay (t<sub>RP</sub>) must occur before the SDRAM can enter the Power Down mode. Once the Power Down mode is initiated by holding CKE low, all of the receiver circuits except CLK and CKE are gated off. The Power Down mode does not perform any refresh operations, therefore the device can't remain in Power Down mode longer than the Refresh period (t<sub>REF</sub>) of the device. The Power Down mode is exited by bringing CKE high. A one clock delay after the registration of CKE high is required for the SDRAM to exit the Power Down mode. #### Clock Suspend Mode During normal access mode, CKE is held high enabling the clock. When CKE is registered low while at least one of the banks is active, Clock Suspend Mode is entered. The Clock Suspend mode deactivates the internal clock and suspends or "freezes" any clocked operation that was currently being executed. There is a one clock delay between the registration of CKE low and the time at which the SDRAM's operation suspends. While in Clock Suspend mode, the SDRAM ignores any new commands that are issued. The Clock Suspend mode is exited by bringing CKE high. There is a one clock cycle delay from when CKE returns high to when Clock Suspend mode is exited. When the operation of the SDRAM is suspended during the execution of a Burst Read operation, the last valid data output onto the DQ pins will be actively held valid until Clock Suspend mode is exited. ### Clock Suspend During a Read Cycle (Burst Length = 4, CAS latency = 2) If Clock Suspend mode is initiated during a burst write operation, then the input data is masked and ignored until the Clock Suspend mode is exited. ### Clock Suspend During a Write Cycle (Burst Length = 4, CAS latency = 2) #### Command Truth Table (Notes: 1) | | CKE | | | | | | | | • | | | |----------------------------|-------------------|------------------|----|-----|-----|----|-----|-----|-------------|-----------|-------| | Function | Previous<br>Cycle | Current<br>Cycle | CS | RAS | CAS | WE | DQM | A11 | <b>A1</b> 0 | A9 - A0 | Notes | | Mode Register Set | Н | Χ | L | L | L | L | Χ | | OP C | ode | | | Auto (CBR) Refresh | Н | Н | L | L | L | Н | Х | Х | Х | Х | | | Entry Self Refresh | Н | L | L | L | L | Н | Х | Х | Х | Х | | | Single Bank Precharge | Н | Χ | L | L | Н | L | Х | BS | L | Х | 2 | | Precharge all Banks | Н | Х | L | L | Н | L | Х | Х | Н | Х | | | Bank Activate | Н | Х | L | L | Н | Н | Х | BS | Row | / Address | 2 | | Write | Н | Х | L | Н | L | L | Х | BS | L | Column | 2 | | Write with Auto-Precharge | Н | Χ | L | Н | L | L | Х | BS | Н | Column | 2 | | Read | Н | Х | L | Н | L | Н | Х | BS | L | Column | 2 | | Read with Auto-Precharge | Н | Χ | L | Н | L | Н | Х | BS | Н | Column | 2 | | Burst Termination | Н | Χ | L | Н | Н | L | Х | Х | Х | Х | 3 | | No Operation | Н | Χ | L | Н | Н | Н | Х | Х | Х | X | | | Device Deselect | Н | Χ | Н | Х | Х | Х | Х | Х | Х | X | | | Clock Suspend/Standby Mode | L | Χ | Х | Х | Х | Х | Х | Х | Х | Х | 4 | | Data Write/Output Enable | Н | Χ | Х | Х | Х | Х | L | Х | Х | Х | 5 | | Data Mask/Output Disable | Н | Χ | Х | Х | Х | Χ | Н | Χ | Х | Х | 5 | | Power Down Mode Entry | Х | L | Х | Х | Х | Χ | Х | Χ | Х | Х | 6,7 | | Power Down Mode Exit | Х | Н | Х | Х | Χ | Х | Χ | Х | Χ | Х | 6,7 | - 1. All of the SDRAM operations are defined by states of $\overline{CS}$ , $\overline{WE}$ , $\overline{RAS}$ , $\overline{CAS}$ , and DQM at the positive rising edge of the clock. Only one deck can be operated at once, except during self refresh. - 2. Bank Select (BS), if BS = 0 then bank A is selected, if BS = 1 then bank B is selected. - 3. During a Burst Write cycle there is a zero clock delay, for a Burst Read cycle the delay is equal to the CAS latency. - 4. During normal access mode, CKE is held high and CLK is enabled. When it is low, it freezes the internal clock and extends data Read and Write operations. One clock delay is required for mode entry and exit. - 5. The DQM has two functions for the data DQ Read and Write operations. During a Read cycle, when DQM goes high at a clock timing the data outputs are disabled and become high impedance after a two clock delay. DQM also provides a data mask function for Write cycles. When it activates, the Write operation at the clock is prohibited (zero clock latency). - 6. All banks must be precharged before entering the Power Down Mode. The Power Down Mode does not perform any refresh operations, therefore the device can't remain in this mode longer than the Refresh period (t<sub>REF</sub>) of the device. One clock delay is required for mode entry and exit. - 7. If $\overline{\text{CS}}$ is low, then when CKE returns high, no command is registered into the chip for one clock cycle. ### Clock Enable (CKE) Truth Table | Current State | Cł | ΚE | Command | | | | | | | | |-------------------------|-------------------|------------------|---------|-----|-----|----|-------------|----------|---------------------------------------------------------------------|-------| | Current State | Previous<br>Cycle | Current<br>Cycle | cs | RAS | CAS | WE | A11 | A10 - A0 | Action | Notes | | | Н | Х | Χ | Χ | Χ | Χ | Χ | Χ | INVALID | 1 | | | L | Н | Н | Χ | Χ | Χ | Х | Х | Exit Self Refresh with Device Deselect | 2 | | | L | Н | L | Н | Н | Н | Х | Х | Exit Self Refresh with No Operation | 2 | | Self Refresh | L | Н | L | Н | Н | L | Х | Х | ILLEGAL | 2 | | | L | Н | L | Н | L | Х | Х | Х | ILLEGAL | 2 | | | L | Н | L | L | Χ | Х | Х | Χ | ILLEGAL | 2 | | | L | L | Χ | Х | Χ | Χ | Х | Х | Maintain Self Refresh | | | | Н | Х | Χ | Х | Χ | Х | Х | Х | INVALID | 1 | | Power Down | L | Н | Н | Χ | Χ | Χ | Х | Χ | Power Down mode exit, all banks idle | 2 | | Power Down | L | Н | L | Χ | Χ | Χ | Χ | Χ | ILLEGAL | 2 | | | L | L | Χ | Х | Χ | Χ | Х | Х | Maintain Power Down Mode | | | | Н | Н | Н | Х | Χ | Χ | | | | 3 | | | Н | Н | L | Н | Χ | Χ | :<br>: | | Refer to the Idle State section of the<br>Current State Truth Table | 3 | | | Н | Н | L | L | Н | Х | <u>:</u> | | | 3 | | | Н | Н | L | L | L | Н | Х | X | CBR Refresh | | | | Н | Н | L | L | L | L | OP | Code | Mode Register Set | 4 | | All Banks Idle | Н | L | Н | Х | Χ | Χ | :<br>:<br>: | | | 3 | | | Н | L | L | Н | Χ | Χ | | | Refer to the Idle State section of the<br>Current State Truth Table | 3 | | | Н | L | L | L | Н | Χ | | | | 3 | | | Н | L | L | L | L | Н | X | X | Entry Self Refresh | 4 | | | Н | L | L | L | L | L | OP | Code | Mode Register Set | | | | L | Χ | Χ | Χ | Χ | Χ | Х | Х | Power Down | 4 | | | Н | Н | X | Х | Х | Х | Х | х | Refer to operations in the Current<br>State Truth Table | | | Any State<br>other than | Н | L | Χ | Χ | Χ | Χ | Х | Χ | Begin Clock Suspend next cycle | 5 | | listed above | L | Н | Χ | Χ | Χ | Χ | Χ | Χ | Exit Clock Suspend next cycle | | | | L | L | Χ | Χ | Χ | Χ | Χ | Χ | Maintain Clock Suspend | | - 1. For the given Current State CKE must be low in the previous cycle. - 2. When CKE has a low to high transition, the clock and other inputs are re-enabled asynchronously. The minimum setup time for CKE (tces) must be satisfied before any command other than Exit is issued. - 3. The address inputs (A11 A0) depend on the command that is issued. See the Idle State section of the Current State Truth Table for more information. - 4. The Power Down Mode, Self Refresh Mode, and the Mode Register Set can only be entered from the all banks idle state. - 5. Must be a legal command as defined in the Current State Truth Table. #### Current State Truth Table (Notes: 1) | Current State | | | | | C | Command | | Action | Notes | |-----------------------------------------|----|-----|-----|----|-----|-------------|------------------------------|------------------------------------------|------------------| | Current State | cs | RAS | CAS | WE | A11 | A10 - A0 | Description | Acion | Notes | | ••••• | L | L | L | L | | OP Code | Mode Register Set | Set the Mode Register | 2 | | | L | L | L | Н | Χ | Χ | Auto or Self Refresh | Start Auto or Self Refresh | 2, 3 | | | L | L | Н | L | BS | Χ | Precharge | No Operation | | | | L | L | Н | Н | BS | Row Address | Bank Activate | Activate the specified bank and row | | | ldle | L | Н | L | L | BS | Column | Write w/o Precharge ILLEGAL | | 4 | | | L | Н | L | Н | BS | Column | Read w/o Precharge | ILLEGAL | 4 | | | L | Н | Н | L | Х | Χ | Burst Termination | No Operation | | | | L | Н | Н | Н | Х | Χ | No Operation | No Operation | | | | Н | Х | Х | Χ | Χ | Χ | Device Deselect | No Operation or Power Down | 5 | | *************************************** | L | L | L | L | | OP Code | Mode Register Set | ILLEGAL | | | | L | L | L | Н | Χ | Χ | Auto or Self Refresh ILLEGAL | | ************ | | | L | L | Н | L | BS | Χ | Precharge | Precharge | 6 | | | L | L | Н | Н | BS | Row Address | ss Bank Activate ILLEGAL | | 4 | | Row Active | L | Н | L | L | BS | Column | Write | Start Write; Determine if Auto Precharge | 7, 8 | | | L | Н | L | Н | BS | Column | Read | Start Read; Determine if Auto Precharge | 7, 8 | | | L | Н | Н | L | Χ | Χ | Burst Termination | No Operation | **************** | | | L | Н | Н | Н | Х | Χ | No Operation | No Operation | | | | Н | Χ | Х | Χ | Х | X | Device Deselect | No Operation | | | • | L | L | L | L | | OP Code | Mode Register Set | ILLEGAL | | | | L | L | L | Н | Χ | Χ | Auto or Self Refresh | ILLEG <b>A</b> L | | | | L | L | Н | L | BS | Χ | Precharge | Terminate Burst; Start the Precharge | ************ | | | L | L | Н | Н | BS | Row Address | Bank Activate | ILLEG <b>A</b> L | 4 | | Read | L | Н | L | L | BS | Column | Write | Terminate Burst; Start the Write cycle | 8, 9 | | | L | Н | L | Н | BS | Column | Read | Terminate Burst; Start a new Read cycle | 8, 9 | | | L | Н | Н | L | Χ | Χ | Burst Termination | Terminate the Burst | | | | L | Н | Н | Н | Χ | Χ | No Operation | Continue the Burst | ************** | | | Н | Χ | Χ | Χ | Х | Χ | Device Deselect | Continue the Burst | | - 1. CKE is assumed to be active (high) in the previous cycle for all entries. The Current State is the state of the bank that the Command is being applied to. - 2. Both Banks must be idle otherwise it is an illegal action. - 3. If CKE is active (high) the SDRAM will start the Auto (CBR) Refresh operation, if CKE is inactive (low) than the Self Refresh mode is entered. - 4. The Current State refers only refers to one of the banks, if BS selects this bank then the action is illegal. If BS selects the bank not being referenced by the Current State then the action may be legal depending on the state of that bank. - 5. If CKE is inactive (low) than the Power Down mode is entered, otherwise there is a No Operation. - 6. The minimum and maximum Active time ( $t_{\text{RAS}}$ ) must be satisfied. - 7. The $\overline{RAS}$ to $\overline{CAS}$ Delay (t<sub>RCD</sub>) must occur before the command is given. - 8. Column address A10 is used to determine if the Auto Precharge function is activated. - 9. The command must satisfy any bus contention, bus turn around, and/or write recovery requirements. - 10. The command is illegal if the minimum bank to bank delay time ( $t_{\text{RRD}}$ ) is not satisfied. ### Current State Truth Table (Continued) (Notes: 1) | Current State | | ********* | ********* | ********* | С | ommand | | Action | Notes | |------------------------------|----|-----------|-----------|-----------|-----|-------------|--------------------------------------------|------------------------------------------|-------| | Current State | CS | RAS | CAS | WE | A11 | A10 - A0 | Description | Acion | Notes | | | L | L | L | L | | OP Code | Mode Register Set | ILLEGAL | | | | L | L | L | Н | Χ | Χ | Auto or Self Refresh | ILLEGAL | | | | L | L | Н | L | BS | Χ | Precharge | Terminate Burst; Start the Precharge | | | | L | L | Н | Н | BS | Row Address | Bank Activate | ILLEGAL | 4 | | Write | L | Н | L | L | BS | Column | Write | Terminate Burst; Start a new Write cycle | 8, 9 | | | L | Н | L | Н | BS | Column | Read Terminate Burst; Start the Read cycle | | 8, 9 | | | L | Н | Н | L | Χ | Χ | Burst Termination | Terminate the Burst | | | | L | Н | Н | Н | Χ | Χ | No Operation | Continue the Burst | | | | Н | Χ | Х | Χ | Χ | Χ | Device Deselect | Continue the Burst | | | | L | L | L | L | | OP Code | Mode Register Set | ILLEGAL | | | | L | L | L | Н | Χ | Χ | Auto or Self Refresh | ILLEGAL | | | | L | L | Н | L | BS | Χ | Precharge | ILLEGAL | 4 | | | L | L | Н | Н | BS | Row Address | Bank Activate | ILLEGAL | 4 | | Read with Auto<br>Precharge | L | Н | L | L | BS | Column | Write ILLEGAL | | | | | L | Н | L | Н | BS | Column | Read | ILLEGAL | | | | L | Н | Н | L | Χ | Χ | Burst Termination | ILLEGAL | | | | L | Н | Н | Н | Χ | Χ | No Operation | Continue the Burst | | | | Н | Χ | Χ | X | Χ | Χ | Device Deselect | Continue the Burst | | | | L | L | L | L | | OP Code | Mode Register Set | ILLEGAL | | | | L | L | L | Н | Χ | Χ | Auto or Self Refresh | ILLEGAL | | | | L | L | Н | L | BS | Χ | Precharge | ILLEGAL | 4 | | | L | L | Н | Н | BS | Row Address | Bank Activate | ILLEGAL | 4 | | Write with Auto<br>Precharge | L | Н | L | L | BS | Column | Write | ILLEGAL | | | | L | Н | L | Н | BS | Column | Read | ILLEGAL | | | | L | Н | Н | L | Χ | Χ | Burst Termination | ILLEGAL | | | | L | Н | Н | Н | Χ | Χ | No Operation | Continue the Burst | | | | Н | Χ | Χ | Χ | Χ | Χ | Device Deselect | Continue the Burst | | - 1. CKE is assumed to be active (high) in the previous cycle for all entries. The Current State is the state of the bank that the Command is being applied to. - 2. Both Banks must be idle otherwise it is an illegal action. - 3. If CKE is active (high) the SDRAM will start the Auto (CBR) Refresh operation, if CKE is inactive (low) than the Self Refresh mode is entered. - 4. The Current State refers only refers to one of the banks, if BS selects this bank then the action is illegal. If BS selects the bank not being referenced by the Current State then the action may be legal depending on the state of that bank. - 5. If CKE is inactive (low) than the Power Down mode is entered, otherwise there is a No Operation. - 6. The minimum and maximum Active time ( $t_{\text{RAS}}$ ) must be satisfied. - 7. The $\overline{RAS}$ to $\overline{CAS}$ Delay ( $t_{RCD}$ ) must occur before the command is given. - 8. Column address A10 is used to determine if the Auto Precharge function is activated. - 9. The command must satisfy any bus contention, bus turn around, and/or write recovery requirements. - 10. The command is illegal if the minimum bank to bank delay time ( $t_{\text{RRD}}$ ) is not satisfied. #### Current State Truth Table (Continued) (Notes: 1) | Current State | | | | | C | command | | Action | Notes | |---------------------|----|-----|-----|----|-----|-------------|--------------------------------------------------------------------|--------------------------------------------------|----------------------------------------| | Current State | CS | RAS | CAS | WE | A11 | A10 - A0 | Description | Acion | Notes | | | L | L | L | L | | OP Code | Mode Register Set | ILLEGAL | | | | L | L | L | Н | Χ | Χ | Auto or Self Refresh | ILLEGAL | :<br>:<br>:<br>: | | | L | L | Н | L | BS | Χ | Precharge | No Operation; Bank(s) idle after t <sub>RP</sub> | | | | L | L | Н | Н | BS | Row Address | Bank Activate | ILLEGAL | 4 | | Precharging | L | Н | L | L | BS | Column | Write | ILLEGAL | 4 | | | L | Н | L | Н | BS | Column | Read | ILLEGAL | 4 | | | L | Н | Н | L | Х | Χ | Burst Termination No Operation; Bank(s) idle after t <sub>RP</sub> | | | | | L | Н | Н | Н | Х | Χ | No Operation | No Operation; Bank(s) idle after t <sub>RP</sub> | :<br>:<br>:<br>:<br>: | | | Н | Х | Χ | Χ | Х | Х | Device Deselect | No Operation; Bank(s) idle after t <sub>RP</sub> | : | | | L | L | L | L | | OP Code | Mode Register Set | ILLEGAL | | | | L | L | L | Н | Х | Χ | Auto or Self Refresh ILLEGAL | | • | | | L | L | Н | L | BS | Χ | Precharge ILLEGAL | | 4 | | | L | L | Н | Н | BS | Row Address | Bank Activate | ILLEGAL | 4, <b>1</b> 0 | | Row Activating | L | Н | L | L | BS | Column | Write | ILLEGAL | 4 | | | L | Н | L | Н | BS | Column | Read | ILLEGAL | 4 | | | L | Н | Н | L | Х | Χ | Burst Termination | No Operation; Row Active after t <sub>RCD</sub> | • • • • • • • • • • • • • • • • • • • | | | L | Н | Н | Н | Х | Х | No Operation | No Operation; Row Active after t <sub>RCD</sub> | | | | Н | Χ | Х | Χ | Х | Χ | Device Deselect | No Operation; Row Active after t <sub>RCD</sub> | • | | | L | L | L | L | | OP Code | Mode Register Set | ILLEGAL | | | | L | L | L | Н | Χ | Χ | Auto or Self Refresh | ILLEGAL | | | | L | L | Н | L | BS | X | Precharge | ILLEGAL | 4 | | | L | L | Н | Н | BS | Row Address | Bank Activate | ILLEGAL | 4 | | Write<br>Recovering | L | Н | L | L | BS | Column | Write | Start Write; Determine if Auto Precharge | 9 | | recovering | L | Н | L | Н | BS | Column | Read | Start Read; Determine if Auto Precharge | 9 | | | L | Н | Н | L | Χ | Χ | Burst Termination | No Operation; Row Active after t <sub>DPL</sub> | | | | L | Н | Н | Н | Х | Χ | No Operation | No Operation; Row Active after t <sub>DPL</sub> | · | | | Н | Χ | Χ | Χ | Χ | X | Device Deselect | No Operation; Row Active after t <sub>DPL</sub> | •••••••••••••••••••••••••••••••••••••• | - CKE is assumed to be active (high) in the previous cycle for all entries. The Current State is the state of the bank that the Command is being applied to. - 2. Both Banks must be idle otherwise it is an illegal action. - 3. If CKE is active (high) the SDRAM will start the Auto (CBR) Refresh operation, if CKE is inactive (low) than the Self Refresh mode is entered. - 4. The Current State refers only refers to one of the banks, if BS selects this bank then the action is illegal. If BS selects the bank not being referenced by the Current State then the action may be legal depending on the state of that bank. - 5. If CKE is inactive (low) than the Power Down mode is entered, otherwise there is a No Operation. - 6. The minimum and maximum Active time (t<sub>RAS</sub>) must be satisfied. - 7. The $\overline{RAS}$ to $\overline{CAS}$ Delay ( $t_{RCD}$ ) must occur before the command is given. - 8. Column address A10 is used to determine if the Auto Precharge function is activated. - 9. The command must satisfy any bus contention, bus turn around, and/or write recovery requirements. - 10. The command is illegal if the minimum bank to bank delay time (t<sub>RRD</sub>) is not satisfied. ### Current State Truth Table (Continued) (Notes: 1) | Current State | | | | | С | command | | Action | Notes | |-------------------------|----|-----|-----|----|-----|-------------|----------------------|------------------------------------------------|-------| | Ounem State | CS | RAS | CAS | WE | A11 | A10 - A0 | Description | Action | Notes | | | L | L | L | L | | OP Code | Mode Register Set | ILLEGAL | | | | L | L | L | Н | Χ | Χ | Auto or Self Refresh | ILLEGAL | | | | L | L | Н | L | BS | Χ | Precharge | ILLEGAL | 4 | | Write | L | L | Н | Н | BS | Row Address | Bank Activate | ILLEGAL | 4 | | Recovering<br>with Auto | L | Н | L | L | BS | Column | Write | ILLEGAL | 4, 9 | | Precharge | L | Н | L | Н | BS | Column | Read | ILLEGAL | 4, 9 | | | L | Н | Н | L | Χ | Χ | Burst Termination | No Operation; Precharge after t <sub>DPL</sub> | | | | L | Н | Н | Н | Χ | Χ | No Operation | No Operation; Precharge after t <sub>DPL</sub> | | | | Н | Χ | Χ | Χ | Χ | X | Device Deselect | No Operation; Precharge after t <sub>DPL</sub> | | | | L | L | L | L | | OP Code | Mode Register Set | ILLEGAL | | | | L | L | L | Н | Χ | X | Auto or Self Refresh | fresh ILLEGAL | | | | L | L | Н | L | BS | Χ | Precharge | ILLEGAL | | | | L | L | Н | Н | BS | Row Address | Bank Activate | ILLEGAL | | | Refreshing | L | Н | L | L | BS | Column | Write | ILLEGAL | | | | L | Н | L | Н | BS | Column | Read | ILLEGAL | | | | L | Н | Н | L | Х | Χ | Burst Termination | No Operation; Idle after t <sub>RC</sub> | | | | L | Н | Н | Н | Χ | Χ | No Operation | No Operation; Idle after t <sub>RC</sub> | | | | Н | Χ | Х | Χ | Χ | Χ | Device Deselect | No Operation; Idle after t <sub>RC</sub> | | | | L | L | L | L | | OP Code | Mode Register Set | ILLEGAL | | | | L | L | L | Н | Χ | X | Auto or Self Refresh | ILLEGAL | | | | L | L | Н | L | BS | X | Precharge | ILLEGAL | | | | L | L | Н | Н | BS | Row Address | Bank Activate | ILLEGAL | | | Mode Register Accessing | L | Н | L | L | BS | Column | Write | ILLEGAL | | | , toooboing | L | Н | L | Н | BS | Column | Read | ILLEGAL | | | | L | Н | Н | L | Χ | Χ | Burst Termination | ILLEGAL | | | | L | Н | Н | Н | Χ | X | No Operation | No Operation; Idle after two clock cycles | | | | Н | Χ | Χ | Χ | Χ | X | Device Deselect | No Operation; Idle after two clock cycles | | - 1. CKE is assumed to be active (high) in the previous cycle for all entries. The Current State is the state of the bank that the Command is being applied to. - 2. Both Banks must be idle otherwise it is an illegal action. - 3. If CKE is active (high) the SDRAM will start the Auto (CBR) Refresh operation, if CKE is inactive (low) than the Self Refresh mode is entered. - 4. The Current State refers only refers to one of the banks, if BS selects this bank then the action is illegal. If BS selects the bank not being referenced by the Current State then the action may be legal depending on the state of that bank. - 5. If CKE is inactive (low) than the Power Down mode is entered, otherwise there is a No Operation. - 6. The minimum and maximum Active time (t<sub>RAS</sub>) must be satisfied. - 7. The RAS to CAS Delay (t<sub>BCD</sub>) must occur before the command is given. - 8. Column address A10 is used to determine if the Auto Precharge function is activated. - 9. The command must satisfy any bus contention, bus turn around, and/or write recovery requirements. - 10. The command is illegal if the minimum bank to bank delay time ( $t_{RRD}$ ) is not satisfied. ### Absolute Maximum Ratings | Symbol | Parameter | Rating | Units | Notes | |------------------|---------------------------------|--------------|-------|-------| | VDD | Power Supply Voltage | -1.0 to +4.6 | ٧ | 1 | | VDDQ | Power Supply Voltage for Output | -1.0 to +4.6 | ٧ | 1 | | $V_{IN}$ | Input Voltage | -1.0 to +4.6 | ٧ | 1 | | V <sub>OUT</sub> | Output Voltage | -1.0 to +4.6 | ٧ | 1 | | T <sub>A</sub> | Operating Temperature (ambient) | 0 to +70 | °C | 1 | | $T_{STG}$ | Storage Temperature | -55 to +125 | °C | 1 | | $P_{D}$ | Power Dissipation | 1.0 | W | 1 | | l <sub>оит</sub> | Short Circuit Output Current | 50 | mA | 1 | Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. ### Recommended DC Operating Conditions ( $T_{A}=0$ to $70^{\circ}$ C) | Cumahad | Parameter | | Rating | Units | Notes | | | |-----------------|---------------------------|------|--------|-----------|-------|---|--| | Symbol | | Min. | Тур. | Max. | Units | | | | VDD | Supply Voltage | 3.0 | 3.3 | 3.6 | V | 1 | | | VDDQ | Supply Voltage for Output | 3.0 | 3.3 | 3.6 | ٧ | 1 | | | V <sub>IH</sub> | Input High Voltage | 2.0 | — | VDD + 0.3 | ٧ | 1 | | | $V_{\text{IL}}$ | Input Low Voltage | -0.3 | — | 0.8 | ٧ | 1 | | <sup>1.</sup> All voltages referenced to $V_{\mbox{\scriptsize SS}}$ and $\mbox{\scriptsize VSSQ}.$ ### Capacitance ( $T_A=25^{\circ}C$ , f=1MHz, $V_{DD}=3.3V\pm0.3V$ ) | Symbol | Parameter | Min. | Тур | Max. | Units | Notes | |-----------------|-----------------------------------------------------|------|-----|------|-------|-------| | C <sub>I1</sub> | Input Capacitance (A0 - A11) | 2.0 | 2.7 | 4.0 | рF | 1 | | C <sub>I2</sub> | Input Capacitance (RAS, CAS, WE, CS, CLK, CKE, DQM) | 2.0 | 2.7 | 4.0 | рF | 1 | | Co | Output Capacitance (DQ0 - DQ7) | 2.0 | 4.0 | 5.0 | рF | 1 | 1. Multiply given planar values by 2. ## Output Characteristics ( $T_A=0$ to +70°C, $V_{DD}=3.3V\pm0.3V$ ) | Symbol | Parameter | Min. | Max. | Units | Notes | | | | | | |-------------------|-----------------------------------------------------------------------------------------------------------|------|------|-------|-------|--|--|--|--|--| | I <sub>I(L)</sub> | Input Leakage Current, any input $(0.0V \le V_{IN} \le 3.6V)$ , All Other Pins Not Under Test = $0V$ | -1 | +1 | μΑ | | | | | | | | l <sub>O(L)</sub> | Output Leakage Current<br>(D <sub>OUT</sub> is disabled, 0.0 <b>V</b> ≤ V <sub>OUT</sub> ≤ 3.6 <b>V</b> ) | -1 | +1 | μΑ | | | | | | | | <b>V</b> OH | Output Level (TTL)<br>Output "H" Level Voltage (I <sub>OUT</sub> = -2.0mA) | 2.4 | VDDQ | ٧ | 1 | | | | | | | V <sub>OL</sub> | Output Level (TTL)<br>Output "L" Level Voltage (I <sub>OUT</sub> = +2.0mA) | 0.0 | 0.4 | ٧ | 1 | | | | | | | 1. See DC | 1. See DC output load circuit. | | | | | | | | | | ### Standby and Refresh Currents ( $T_A$ = 0 to +70°C, $V_{DD}$ = 3.3V ± 0.3V) (Notes: 1) | D | 0 | T1-0 | | Organ | ization | 11_:1_ | NI_1 | | |-----------------------------------|---------------------|------------------------------------------------------------------------|---------|-------------|-------------|-----------|-------------------|--| | Parameter | Symbol | Test Condition | | X4 | X8 | Units | Notes | | | Precharge Standby Current in | I <sub>CC1</sub> P | CKE ≤ V <sub>IL</sub> (max), t <sub>CK</sub> = 15ns | | 3 | 3 | mA | 2 | | | Power Down Modé | I <sub>CC1</sub> PS | CKE ≤ V <sub>IL</sub> (max), t <sub>CK</sub> = I | nfinity | 2 | 2 | mA | 2 | | | Precharge Standby Current in Non- | I <sub>CC1</sub> N | CKE ≥ V <sub>IH</sub> (min), t <sub>CK</sub> =<br>Input Change every 3 | | 30 | 30 | mA | CS=High,2 | | | Power Down Modé | I <sub>CC1</sub> NS | CKE ≥ V <sub>IH</sub> (min), t <sub>CK</sub> = I<br>No Input Change | 15 | 15 | mA | 2 | | | | Active Standby Current in Power | I <sub>CC2</sub> P | CKE ≤ V <sub>IL</sub> (max), t <sub>CK</sub> = | 3 | 3 | mA | 3 | | | | Down Mode | I <sub>CC2</sub> PS | CKE ≤ V <sub>IL</sub> (max), t <sub>CK</sub> = I | nfinity | 2 | 2 | mA | 4 | | | Active Standby Current in Non- | I <sub>CC2</sub> N | CKE ≥ V <sub>IH</sub> (min), t <sub>CK</sub> =<br>Input Change every 3 | 30 | 30 | mA | CS=High,5 | | | | Power Down Mode | I <sub>CC2</sub> NS | CKE ≥ V <sub>IH</sub> (min), t <sub>CK</sub> = I<br>No Input Change | 20 | 20 | mA | 6 | | | | | | CAS Latency = 1 | -10 | 85 | 85 | А | | | | | | $t_{RC} \ge t_{RC}(min)$ | -12 | 75 | 75 | mA | | | | • (ODD) D ( | | CAS Latency = 2 | -10 | 105 | 105 | mA | 7,8,9, <b>1</b> 0 | | | Auto (CBR) Refresh Current | I <sub>CC3</sub> | $t_{RC} \ge t_{RC}(min)$ | -12 | 90 | 90 | IIIA | | | | | | CAS Latency = 3 | -10 | 125 | <b>12</b> 5 | | | | | | | $t_{RC} \ge t_{RC}(min)$ -12 | | <b>11</b> 0 | <b>11</b> 0 | mA | | | | Self Refresh Current | I <sub>CC4</sub> | CKE ≤ 0.2V | | 2 | 2 | mA | 2 | | - 1. Only one deck may be active at a time, except during self refresh. - 2. Multiply the given planar (individual deck) values by 2. - 3. This is the active portion only. The total stack current includes the Precharge Standby current of the inactive deck (I<sub>CC2</sub>P + I<sub>CC1</sub>P). - 4. This is the active portion only. The total stack current includes the Precharge Standby current of the inactive deck (I<sub>CC2</sub>PS + I<sub>CC1</sub>PS). - 5. This is the active portion only. The total stack current includes the Precharge Standby current of the inactive deck (ICC2N + ICC1N). - 6. This is the active portion only. The total stack current includes the Precharge Standby current of the inactive deck (I<sub>CC2</sub>NS+ I<sub>CC1</sub>NS). - 7. This is the active portion only. The total stack current includes the Precharge Standby current of the inactive deck (I<sub>CC3</sub> + I<sub>CC1</sub>NS). - 8. The specified values are valid when addresses are changed no more than once during tok (min). - 9. The specified values are valid when No Operation commands are registered on every rising clock edge during t<sub>RC</sub>(min). - 10. The specified values are valid when data inputs (DQ's) are stable during $t_{RC}$ (min). # Operating Currents (TA= 0 to +70 °C, $V_{DD}$ = 3.3V $\pm$ 0.3V) | Symbol | Parameter | Test Condition | CAS | t <sub>RC</sub> (min) | Speed | Organ | ization | Units | Notes | |------------------|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-----------------------------------------------|--------------|-------------|-------------|----------------|---------| | | Falaillelei | | Latency | rRC(IIIII) | Sort | X4 | X8 | UIIIIS | Notes | | | | | CL=1 | 90 ns | - <b>1</b> 0 | 95 | 95 | | | | | | | UL=1 | 108 ns | -12 | 80 | 80 | ∵ mA | | | | Operating Current | $t_{RC} = t_{RC}(min)$ | CL D | 75 ns | -10 | 125 | 125 | Λ | 1,2,3 | | I <sub>CC5</sub> | Burst Length = 1 | $t_{CK} \ge t_{CK}(min)$<br>$I_{C} = 0mA$ | CL=2 | 90 ns | -12 | <b>11</b> 0 | 110 | mA | 1,2,3 | | | | , and the second | CL O | 80 ns | -10 | <b>1</b> 40 | <b>1</b> 40 | A | | | | | | CL=3 | 96 ns | -12 | 120 | 120 | · mA | | | | | | CL 4 | 120 ns | -10 | 75 | 75 | ^ | | | | | | CL=1 | 144 ns | -12 | 65 | 65 | mA | | | I <sub>CC6</sub> | Operating Current | $t_{RC} = t_{RC}(min)$ | CL=2 | 90 ns | -10 | 115 | 115 | | 100 | | | Burst Length = 2 | $t_{CK} \ge t_{CK}(min)$<br>$I_{C} = 0mA$ | GL=Z | 108 ns | -12 | 100 | 100 | · mA | 1,2,3, | | | | Ü | 01.0 | 90 ns | -10 | <b>1</b> 40 | <b>1</b> 40 | | | | | | | CL=3 | 108 ns | -12 | 120 | 120 | ·⊹ mA | | | ••••••• | | ••••• | 01.4 | <b>1</b> 80 ns | -10 | 65 | 65 | | | | | | $t_{RC} = t_{RC}(min)$ $t_{CK} \ge t_{CK}(min)$ $t_{O} = 0 mA$ | CL=1 | 216 ns | -12 | 55 | 55 | mA<br>mA<br>mA | | | | Operating Current<br>Burst Length = 4 | | CLo | 120 ns | -10 | 100 | 105 | | 1,2,3,4 | | I <sub>CC7</sub> | | | CL=2 | 144 ns | -12 | 85 | 90 | | | | | | | CL=3 | 110 ns | -10 | 130 | 135 | | | | | | | | 132 ns | -12 | 115 | 120 | | | | •••••• | | $t_{RC} = t_{RC}(min)$ $t_{CK} \ge t_{CK}(min)$ $l_{C} = 0mA$ | | 300 ns | -10 | 55 | 60 | | | | | Operating Current | | CL=1 | 360 ns | -12 | 45 | 50 | mA | | | | | | | 180 ns | -10 | 90 | 95 | ********* | 1,2,3,4 | | I <sub>CC8</sub> | Burst Length = 8 | | CL=2 | 216 ns | -12 | 80 | 85 | ⊮ mA | | | | | .0 0 | | <b>1</b> 50 ns | -10 | 125 | 130 | | | | | | | CL=3 | 180 ns | -12 | 105 | 110 | mA | | | •••••• | | | 01 | t <sub>RC</sub> = ∞<br>t <sub>CK</sub> =30 ns | -10 | 40 | 45 | | | | | | | CL=1 | t <sub>RC</sub> = ∞<br>t <sub>CK</sub> =36 ns | -12 | 35 | 40 | ∾ mA | | | 1 | Operating Current | t <sub>RC</sub> = Infinity | CL 2 | t <sub>RC</sub> = ∞<br>t <sub>CK</sub> =15 ns | -10 | 70 | 75 | . m A | 100 | | I <sub>CC9</sub> | Burst Length = Full Page | t <sub>CK</sub> ≥ t <sub>CK</sub> (min)<br>I <sub>O</sub> = 0mA | CL=2 | t <sub>RC</sub> = ∞<br>t <sub>CK</sub> =18 ns | -12 | 60 | 65 | · mA | 1,2,3,4 | | | | | CL 0 | t <sub>RC</sub> = ∞<br>t <sub>CK</sub> =10 ns | -10 | 100 | 105 | - A | | | | | | CL=3 | t <sub>RC</sub> = ∞<br>t <sub>CK</sub> =12 ns | -12 | 85 | 95 | mA | | - 1. The specified values are obtained with the output open. - 2. The specified values are valid when addresses and DQ's are changed no more than once during $t_{CK}$ (min). - 3. This is the active portion only. The total stack current includes the Precharge Standby current of the inactive deck (Operating Current+ I<sub>CC1</sub>N). - 4. The specified values are obtained when the programmed burst length is executed to completion without interruption by a subsequent burst Read or Write cycle. ## Operating Currents ( $T_A=0$ to +70°C, $V_{DD}=3.3V\pm0.3V$ ) | Symbol | Parameter | Test Condition | CAS | t <sub>RC</sub> (min) | Speed | Organ | ization | Units | Notes | |--------|---------------------------------------------------------|---------------------|---------|-----------------------------------------------|-----------------------------------------------|-------|---------|--------|--------| | Symbol | raidillelei | Test Condition | Latency | :HC(11111) | Sort | X4 | X8 | Office | | | | | $I_O = 0 \text{mA}$ | CL=1 | t <sub>RC</sub> = ∞<br>t <sub>CK</sub> =30 ns | -10 | 85 | 85 | mΛ | | | | Operating Current<br>1-N Rule<br>(Continuous Read/Write | | | t <sub>RC</sub> = ∞<br>t <sub>CK</sub> =36 ns | -12 | 80 | 80 | mA | | | 1 | | | CL=2 | t <sub>RC</sub> = ∞<br>t <sub>CK</sub> =15 ns | -10 | 130 | 130 | mΛ | 1, 2,3 | | IGC10 | cycles with new column address registered each | | | OL-2 | t <sub>RC =</sub> ∞<br>t <sub>CK</sub> =18 ns | -12 | 115 | 115 | mA | | | clock cycle) | | CL a | t <sub>RC =</sub> ∞<br>t <sub>CK</sub> =10 ns | -10 | 175 | 175 | mΛ | | | | | | CL=3 | t <sub>RC</sub> = ∞<br>t <sub>CK</sub> =12 ns | -12 | 150 | 150 | mA | | - 1. The specified values are obtained with the output open. - 2. The specified values are valid when addresses and DQ's are changed no more than once during tok (min). - 3. This is the active portion only. The total stack current includes the Precharge Standby current of the inactive deck (Operating Current+ I<sub>CC1</sub>N). - 4. The specified values are obtained when the programmed burst length is executed to completion without interruption by a subsequent burst Read or Write cycle. ## AC Characteristics ( $T_A=0$ to +70°C, $V_{DD}=3.3V \pm 0.3V$ ) - 1. An initial pause of 100µs is required after power-up, then a Precharge All Banks command must be given followed by a minimum of two Auto (CBR) Refresh cycles before the Mode Register Set operation can begin. - 2. AC timing tests have $V_{\parallel L}=0.8V$ and $V_{\parallel H}=2.0V$ with the timing referenced to the 1.40V crossover point. - 3. The Transition time is measured between $V_{IH}$ and $V_{IL}$ (or between $V_{IL}$ and $V_{IH}$ ). - 4. AC measurements assume t<sub>T</sub>=1ns. - 5. In addition to meeting the transition rate specification, the clock and CKE must transit between V<sub>IH</sub> and V<sub>IL</sub> (or between V<sub>IL</sub> and V<sub>IH</sub>) in a monotonic manner. #### Clock and Clock Enable Parameters | Symbol | Parameter | | -10 | | -12 | Units | Notes | |-------------------|------------------------------------|------|--------|------|-------|--------|-------| | Зушрог | | Min. | Max. | Min. | Max. | UIIIIS | | | t <sub>CK3</sub> | Clock Cycle Time, CAS Latency = 3 | 10 | 100MHz | 12 | 83MHz | ns | | | t <sub>CK2</sub> | Clock Cycle Time, CAS Latency = 2 | 15 | 66MHz | 18 | 56MHz | ทร | | | t <sub>CK1</sub> | Clock Cycle Time, CAS Latency = 1 | 30 | 33MHz | 36 | 28MHz | ทร | | | t <sub>AC3</sub> | Clock Access Time, CAS Latency = 3 | — | 8 | — | 9 | ns | 1,2 | | t <sub>AC2</sub> | Clock Access Time, CAS Latency = 2 | — | 9 | _ | 10 | ns | 1,2 | | t <sub>AC1</sub> | Clock Access Time, CAS Latency = 1 | — | 27 | _ | 27 | ทร | 1,2 | | tokh | Clock High Pulse Width | 3.5 | — | 4 | _ | ns | 3 | | t <sub>CKL</sub> | Clock Low Pulse Width | 3.5 | — | 4 | — | ns | 3 | | t <sub>CES</sub> | Clock Enable Set-up Time | 3 | — | 3 | — | ns | | | t <sub>CEH</sub> | Clock Enable Hold Time | 1 | — | 1 | — | ns | | | t <sub>CESP</sub> | CKE Set-up Time (Power down mode) | 3 | — | 3 | — | ทร | | | t⊤ | Transition Time (Rise and Fall) | 1 | 30 | 1 | 30 | ns | | - 1. Access time is measured at 1.4V. See AC output load circuit. - 2. Access time is measured assuming a clock rise time of 1ns. If clock rise time is longer than 1ns, then (trise/2-0.5)ns should be added to the parameter. - 3. Assumes clock rise and fall times are equal to 1ns. If rise or fall time exceeds 1ns, then other AC parameters under consideration should be compensated by an additional [(trise+tfall)/2-1]ns. ### Common Parameters | Crumba al | Parameter | -10 | | -12 | | Unito | |------------------|-------------------------------------|------|--------|------|--------|-------| | Symbol | | Min. | Max. | Min. | Max. | Units | | t <sub>cs</sub> | Command Setup Time | 3 | — | 3 | _ | ns | | t <sub>CH</sub> | Command Hold Time | 1 | — | 1 | _ | ns | | t <sub>AS</sub> | Address and Bank Select Set-up Time | 3 | — | 3 | _ | ns | | t <sub>ah</sub> | Address and Bank Select Hold Time | 1 | — | 1 | _ | ns | | t <sub>RCD</sub> | RAS to CAS Delay | 30 | — | 30 | _ | ns | | t <sub>RC</sub> | Bank Cycle Time | 75 | 120000 | 96 | 120000 | ns | | t <sub>ras</sub> | Active Command Period | 45 | 120000 | 60 | 120000 | ns | | t <sub>RP</sub> | Precharge Time | 30 | — | 30 | _ | ns | | t <sub>RRD</sub> | Bank to Bank Delay Time | 20 | — | 24 | _ | ns | | t <sub>ccd</sub> | CAS to CAS Delay Time (Same Bank) | 1 | — | 1 | — | CLK | ## Refresh Cycle | Cumbal | D | -10 | | -12 | | 11-34- | NI-1 | | |-------------------|------------------------|--------------|------|--------------|------|--------|-------|--| | Symbol | Parameter | Min. | Max. | Min. | Max. | Units | Notes | | | t <sub>SREX</sub> | Self Refresh Exit Time | 2CLK+t<br>RC | — | 2CLK+t<br>RC | _ | ns | 3 | | | | Refresh Period | _ | 64 | — | 64 | ms | 1,2 | | - 1. 4096 cycles. - 2. Any time that the Refresh Period has been exceeded, a minimum of two Auto (CBR) Refresh commands must be given to "wake-up" the device. - 3. Self Refresh Exit is a synchronous operation and begins on the 2nd positive clock edge after CKE returns high. Self Refresh Exit is not complete until a time period equal to tRC is satisfied once the Self Refresh Exit command is registered. ## Read Cycle | Cumphal | Symbol Parameter | -10 | | -12 | | Units | Notes | | |------------------|----------------------------------------|------|------|------|------|-------|--------|--| | Symbol | | Min. | Max. | Min. | Max. | Units | INUIES | | | t <sub>он</sub> | Data Out Hold Time | 3 | — | 3 | — | ns | | | | $t_{LZ}$ | Data Out to Low Impedance Time | 3 | _ | 3 | — | ns | | | | t <sub>HZ3</sub> | Data Out to High Impedance Time, CL= 3 | 3 | 8 | 3 | 8 | ns | 1 | | | t <sub>HZ2</sub> | Data Out to High Impedance Time, CL= 2 | 3 | 8 | 3 | 10 | ns | 1 | | | t <sub>HZ1</sub> | Data Out to High Impedance Time, CL= 1 | 3 | 15 | 3 | 18 | ns | 1 | | | t <sub>DQZ</sub> | DQM Data Out Disable Latency | 2 | — | 2 | — | CLK | | | 1. Referenced to the time at which the output achieves the open circuit condition, not to output voltage levels. # Write Cycle | Symbol Parameter | D | -10 | | - | Lleite | | |------------------|-------------------------|------------|------|------------|--------|-----| | | Min. | Max. | Min. | Max. | Units | | | 5 | Data In Set-up Time | 3 | — | 3 | — | ทธ | | 1 | Data In Hold Time | 1 | — | 1 | — | ทธ | | t <sub>DPL</sub> | Data input to Precharge | <b>1</b> 5 | _ | <b>1</b> 5 | _ | ทธ | | t <sub>DOW</sub> | DQM Write Mask Latency | 0 | _ | 0 | _ | CLK | # **Clock Frequency and Latency** | Symbol | Parameter | | Speed Sort | | | | | | | |------------------|---------------------------|-----|------------|----|----|------------|----|-----|--| | Symbol | | | -10 | | | -12 | | | | | fCK | Clock Frequency | 100 | 66 | 33 | 83 | 56 | 28 | MHz | | | t <sub>CK</sub> | Clock Cycle Time | 10 | 15 | 30 | 12 | <b>1</b> 8 | 36 | ns | | | t <sub>AA</sub> | CAS Latency | 3 | 2 | 1 | 3 | 2 | 1 | CLK | | | t <sub>RCD</sub> | RAS to CAS Delay | 3 | 2 | 1 | 3 | 2 | 1 | CLK | | | $t_{RL}$ | RAS Latency | 6 | 4 | 2 | 6 | 4 | 2 | CLK | | | t <sub>RC</sub> | Bank Cycle Time | 8 | 5 | 3 | 8 | 5 | 3 | CLK | | | t <sub>ras</sub> | Minimum Bank Active Time | 5 | 3 | 2 | 5 | 3 | 2 | CLK | | | t <sub>RP</sub> | Precharge Time | 3 | 2 | 1 | 3 | 2 | 1 | CLK | | | t <sub>DPL</sub> | Data In to Precharge | 2 | 1 | 1 | 2 | 1 | 1 | CLK | | | t <sub>DAL</sub> | Data In to Active/Refresh | 5 | 3 | 2 | 5 | 3 | 2 | CLK | | | t <sub>RRD</sub> | Bank to Bank Delay Time | 2 | 2 | 1 | 2 | 2 | 1 | CLK | | | t <sub>CCD</sub> | CAS to CAS Delay Time | 1 | 1 | 1 | 1 | 1 | 1 | CLK | | | t <sub>w∟</sub> | Write Latency | 0 | 0 | 0 | 0 | 0 | 0 | CLK | | | t <sub>DQW</sub> | DQM Write Mask Latency | 0 | 0 | 0 | 0 | 0 | 0 | CLK | | | t <sub>DQZ</sub> | DQM Data Disable Latency | 2 | 2 | 2 | 2 | 2 | 2 | CLK | | | t <sub>CSL</sub> | Clock Suspend Latency | 1 | 1 | 1 | 1 | 1 | 1 | CLK | | | Timing Diagrams | Page | |---------------------------------------------------|------| | AC Parameters for Write Timing | 42 | | AC Parameters for Read Timing | 43 | | Mode Register Set | 44 | | Power on Sequence and Auto Refresh (CBR) | 45 | | Clock Suspension During a Burst Read (Using CKE) | | | CAS Latency = 1 | 46 | | CAS Latency = 2 | 47 | | <del>CAS</del> Latency = 3 | 48 | | Clock Suspension During a Burst Write (Using CKE) | | | CAS Latency = 1 | 49 | | CAS Latency = 2 | 50 | | CAS Latency = 3 | 51 | | Power Down Mode and Clock Suspend | 52 | | Auto Refresh (CBR) | 53 | | Self Refresh (Entry and Exit) | | | Random Column Read (Page within same Bank) | | | CAS Latency = 1 | 55 | | CAS Latency = 2 | 56 | | CAS Latency = 3 | 57 | | Random Column Write (Page within same Bank) | | | CAS Latency = 1 | 58 | | <del>CAS</del> Latency = 2 | 59 | | CAS Latency = 3 | 60 | | Random Row Read (Interleaving Banks) | | | CAS Latency = 1 | 61 | | CAS Latency = 2 | 62 | | CAS Latency = 3 | 63 | | Random Row Write (Interleaving Banks) | | | CAS Latency = 1 | 64 | | CAS Latency = 2 | 65 | | CAS Latency = 3 | 66 | | Read And Write Cycle | | | CAS Latency = 1 | 67 | | CAS Latency = 2 | 68 | | CAS Latency = 3 | 69 | | Timing Diagrams | Page | |-------------------------------------------------------------------|------| | Interleaved Column Read Cycle | | | CAS Latency = 1 | 70 | | CAS Latency = 2 | 71 | | CAS Latency = 3 | 72 | | Interleaved Column Write Cycle | | | CAS Latency = 1 | 73 | | CAS Latency = 2 | 74 | | CAS Latency = 3 | 75 | | Auto Precharge after a Read Burst | | | CAS Latency = 1 | 76 | | CAS Latency = 2 | 77 | | CAS Latency = 3 | | | Auto Precharge after a Write Burst | | | CAS Latency = 1 | 79 | | CAS Latency = 2 | 80 | | CAS Latency = 3 | 81 | | Full Page Read Cycle | | | CAS Latency = 1 | 82 | | CAS Latency = 2 | 83 | | CAS Latency = 3 | 84 | | Full Page Write Cycle | | | CAS Latency = 1 | 85 | | CAS Latency = 2 | 86 | | CAS Latency = 3 | 87 | | Burst Read and Single Write Operation | 88 | | Full Page Burst Read and Single Write Operation | 89 | | Random Row Read (Interleaving Banks) | 90 | | Full Page Random Column Read | 91 | | Full Page Random Column Write | 92 | | Precharge Termination of a Burst | | | CAS Latency = 1 | 93 | | CAS Latency = 2 | 94 | | CAS Latency = 3 | 95 | | CS Function (Only CS signal needs to be asserted at minimum rate) | 96 | ## PACKAGE DIMENSIONS (400mil; 44 lead; 2 High Stack; Thin Small Outline J Lead Package) NOTE: All dimensions are in millimeters; Package Diagrams are not drawn to scale. ## 16Mb Synchronous Stacked DRAM ## **Revision Log** | Revision | Contents Of Modification | en en en en en | |----------|--------------------------|----------------| | 1/9/97 | Initial Release | · · |