MC68HC908QL4 MC68HC908QL3 MC68HC908QL2 Data Sheet # M68HC08 Microcontrollers MC68HC908QL4/D Rev. 0 9/2003 MOTOROLA.COM/SEMICONDUCTORS # MC68HC908QL4 MC68HC908QL3 MC68HC908QL2 **Data Sheet** To provide the most up-to-date information, the revision of our documents on the World Wide Web will be the most current. Your printed copy may be an earlier revision. To verify you have the latest information available, refer to: http://motorola.com/semiconductors/ The following revision history table summarizes changes contained in this document. For your convenience, the page number designators have been linked to the appropriate location. Motorola and the Stylized M Logo are registered trademarks of Motorola, Inc. DigitalDNA is a trademark of Motorola, Inc. This product incorporates SuperFlash® technology licensed from SST. © Motorola, Inc., 2003 MC68HC908QL Family Data Sheet MOTOROLA 3 # **Revision History** ### **Revision History** | Date | Revision<br>Level | Description | Page<br>Number(s) | |--------------------|-------------------|-----------------|-------------------| | September,<br>2003 | N/A | Initial release | N/A | ### **List of Sections** | Section 1. General Description | |----------------------------------------------------------------| | Section 2. Memory | | Section 3. Analog-to-Digital Converter (ADC)45 | | Section 4. Auto Wakeup Module (AWU) | | Section 5. Configuration Register (CONFIG) | | Section 6. Computer Operating Properly (COP)67 | | Section 7. Central Processor Unit (CPU)71 | | Section 8. External Interrupt (IRQ)85 | | Section 9. Keyboard Interrupt Module (KBI)91 | | Section 10. Low-Voltage Inhibit (LVI)99 | | Section 11. Oscillator Module (OSC) | | Section 12. Input/Output Ports (PORTS)113 | | Section 13. System Integration Module (SIM)121 | | Section 14. Slave LIN Interface Controller (SLIC)139 | | Section 15. Timer Interface Module (TIM)187 | | Section 16. Development Support205 | | Section 17. Electrical Specifications | | Section 18. Ordering Information and Mechanical Specifications | # **List of Sections** MC68HC908QL Family ### **Table of Contents** Data Sheet | | Section 1. General Description | | |----------------|----------------------------------------------|----| | 1.1 | Introduction | 17 | | 1.2 | Features | 17 | | 1.3 | MCU Block Diagram | 19 | | 1.4 | Pin Functions | 21 | | 1.5 | Pin Function Priority | 23 | | | Section 2 Mamory | | | 2.1 | Section 2. Memory Introduction | 21 | | | | | | 2.2 | Unimplemented Memory Locations | | | 2.3 | Reserved Memory Locations | | | 2.4 | Input/Output (I/O) Section | 27 | | 2.5 | Random-Access Memory (RAM) | 36 | | 2.6 | FLASH Memory (FLASH) | 36 | | 2.6.1 | FLASH Control Register | | | 2.6.2 | FLASH Page Erase Operation | | | 2.6.3 | FLASH Mass Erase Operation | | | 2.6.4 | FLASH Program Operation | | | 2.6.5<br>2.6.6 | FLASH Protection | | | 2.6.7 | Wait Mode | | | 2.6.8 | Stop Mode | | | | Ocation O. Analon to Divital Commenter (ADO) | | | | Section 3. Analog-to-Digital Converter (ADC) | | | 3.1 | Introduction | | | 3.2 | Features | 4 | | 3.3 | Functional Description | | | 3.3.1 | ADC Port I/O Pins | | | 3.3.2 | Voltage Conversion | | | 3.3.3 | Conversion Time | | | 3.3.4 | Conversion | | | 3.3.5<br>3.3.6 | Accuracy and Precision | | | | | | | 3.4 | Monotonicity | | | 3.5 | Interrupts | 5( | ## **Table of Contents** | 3.6 | Low-Power Modes | | |--------------------|-------------------------------------------------------|------| | 3.6.1<br>3.6.2 | Wait ModeStop Mode | | | 3.7 | I/O Signals | | | 3.7.1 | ADC Analog Power Pin (V <sub>DDAD</sub> ) | | | 3.7.2 | ADC Analog Ground Pin (V <sub>SSAD</sub> ) | . 51 | | 3.7.3 | ADC Voltage Reference High Pin (V <sub>REFH</sub> ) | . 51 | | 3.7.4<br>3.7.5 | ADC Voltage Reference Low Pin (V <sub>REFL</sub> ) | | | | ADC Voltage In (V <sub>ADIN</sub> ) | | | 3.8<br>3.8.1 | I/O Registers | | | 3.8.2 | ADC Data Register High and Data Register Low | | | 3.8.2.1 | | | | 3.8.2.2 | <b>0</b> | | | 3.8.2.4<br>3.8.2.4 | • | | | 3.8.3 | Eight Bit Truncation Mode | | | 0.0.0 | ADO CIOCK ROGICIO I I I I I I I I I I I I I I I I I I | . 00 | | | Section 4. Auto Wakeup Module (AWU) | | | 4.1 | Introduction | . 57 | | 4.2 | Features | . 57 | | 4.3 | Functional Description | . 58 | | 4.4 | Wait Mode | . 59 | | 4.5 | Stop Mode | . 59 | | 4.6 | Input/Output Registers | . 59 | | 4.6.1 | Port A I/O Register | | | 4.6.2 | Keyboard Status and Control Register | | | 4.6.3 | Keyboard Interrupt Enable Register | . 61 | | | Section 5. Configuration Register (CONFIG) | | | 5.1 | Introduction | . 63 | | 5.2 | Functional Description | . 63 | | | Section 6. Computer Operating Properly (COP) | | | 6.1 | Introduction | . 67 | | 6.2 | Functional Description | | | | • | | | 6.3<br>6.3.1 | I/O Signals | | | 6.3.2 | COPCTL Write | | | 6.3.3 | Power-On Reset | | | 6.3.4 | Internal Reset | . 68 | | 6.3.5<br>6.3.6<br>6.3.7 | Reset Vector Fetch | . 69 | |-------------------------|-----------------------------------------|--------------| | 6.4 | COP Control Register | | | 6.5 | Interrupts | . 69 | | 6.6 | Monitor Mode | . 69 | | 6.7<br>6.7.1<br>6.7.2 | Low-Power Modes Wait Mode. Stop Mode | . 69<br>. 70 | | 6.8 | COP Module During Break Mode | . 70 | | | Section 7. Central Processor Unit (CPU) | | | 7.1 | Introduction | . 71 | | 7.2 | Features | . 71 | | 7.3 | CPU Registers | | | 7.3.1 | Accumulator | | | 7.3.2<br>7.3.3 | Index Register | | | 7.3.4 | Program Counter | | | 7.3.5 | Condition Code Register | . 74 | | 7.4 | Arithmetic/Logic Unit (ALU) | . 76 | | 7.5 | Low-Power Modes | | | 7.5.1 | Wait Mode | | | 7.5.2 | Stop Mode | | | 7.6 | CPU During Break Interrupts | | | 7.7 | Instruction Set Summary | | | 7.8 | Opcode Map | . 83 | | | Section 8. External Interrupt (IRQ) | | | 8.1 | Introduction | . 85 | | 8.2 | Features | . 85 | | 8.3 | Functional Description | . 85 | | 8.4 | IRQ Pin | . 88 | | 8.5 | IRQ Module During Break Interrupts | . 88 | | 8.6 | IRQ Status and Control Register | . 89 | ## **Table of Contents** | | Section 9. Keyboard Interrupt Module (KBI) | | |------------------|----------------------------------------------------|-----| | 9.1 | Introduction | 91 | | 9.2 | Features | 91 | | 9.3 | Functional Description | 93 | | 9.3.1 | Keyboard Operation | | | 9.3.2 | Keyboard Initialization | 95 | | 9.4 | Wait Mode | 95 | | 9.5 | Stop Mode | 95 | | 9.6 | Keyboard Module During Break Interrupts | 95 | | 9.7 | Input/Output Registers | 96 | | 9.7.1 | Keyboard Status and Control Register | | | 9.7.2 | Keyboard Interrupt Enable Register | 97 | | | Section 10. Low-Voltage Inhibit (LVI) | | | 10.1 | Introduction | 99 | | 10.2 | Features | 99 | | 10.3 | Functional Description | 99 | | 10.3.1 | Polled LVI Operation | | | 10.3.2 | Forced Reset Operation | | | 10.3.3<br>10.3.4 | Voltage Hysteresis Protection | | | 10.3.4 | LVI Status Register | | | 10.4 | | | | | LVI Interrupts | | | 10.6<br>10.6.1 | Low-Power Modes | | | 10.6.2 | | | | | · | | | | Section 11. Oscillator Module (OSC) | | | 11.1 | Introduction | 103 | | 11.2 | Features | 103 | | 11.3 | Functional Description | | | 11.3.1 | Internal Oscillator | | | 11.3.1<br>11.3.1 | 3 | | | 11.3.1 | External Oscillator | | | 11.3.3 | XTAL Oscillator | | | 11.3.4 | RC Oscillator | | | 11.4 | Oscillator Module Signals | 107 | | 11.4.1 | Crystal Amplifier Input Pin (OSC1) | 107 | | 11.4.2 | Crystal Amplifier Output Pin (OSC2/PTA4/BUSCLKX4). | | | 11.4.3 | Oscillator Enable Signal (SIMOSCEN) | 109 | | 11.4.4<br>11.4.5<br>11.4.6<br>11.4.7<br>11.4.8<br>11.5<br>11.5.1<br>11.5.2<br>11.6<br>11.7 | XTAL Oscillator Clock (XTALCLK) 109 RC Oscillator Clock (RCCLK) 109 Internal Oscillator Clock (INTCLK) 109 Oscillator Out 2 (BUSCLKX4) 109 Oscillator Out (BUSCLKX2) 109 Low Power Modes 110 Wait Mode 110 Stop Mode 110 Oscillator During Break Mode 110 CONFIG2 Options 110 | |--------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 11.8<br>11.8.1<br>11.8.2 | Input/Output (I/O) Registers | | | Section 12. Input/Output Ports (PORTS) | | 12.1<br>12.2<br>12.2.1<br>12.2.2<br>12.2.3 | Introduction | | 12.3<br>12.3.1<br>12.3.2<br>12.3.3 | Port B | | | Section 13. System Integration Module (SIM) | | 13.1<br>13.2 | Introduction | | 13.3<br>13.3.1<br>13.3.2<br>13.3.3 | SIM Bus Clock Control and Generation | | 13.4<br>13.4.1<br>13.4.2<br>13.4.2<br>13.4.2 | 2 Computer Operating Properly (COP) Reset | | 13.4.2.<br>13.4.2 | 4 Illegal Address Reset | | | | ## **Table of Contents** | 13.5 SIN | M Counter | 127 | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------| | 13.5.1 | SIM Counter During Power-On Reset | 128 | | 13.5.2 | SIM Counter During Stop Mode Recovery | 128 | | 13.5.3 | SIM Counter and Reset States | 128 | | 13.6 Ex | ception Control | 128 | | 13.6.1 | Interrupts | | | 13.6.1.1 | Hardware Interrupts | | | 13.6.1.2 | SWI Instruction | 131 | | 13.6.2 | Interrupt Status Registers | 132 | | 13.6.2.1 | Interrupt Status Register 1 | 132 | | 13.6.2.2 | Interrupt Status Register 2 | 133 | | 13.6.2.3 | Interrupt Status Register 3 | 133 | | 13.6.3 | Reset | | | 13.6.4 | Break Interrupts | | | 13.6.5 | Status Flag Protection in Break Mode | 134 | | 13.7 Lov | w-Power Modes | 134 | | 13.7.1 | Wait Mode | | | 13.7.2 | Stop Mode | 135 | | 13.8 SIN | M Registers | | | 13.8.1 | SIM Reset Status Register | | | 13.8.2 | Break Flag Control Register | | | 13.8.3 | Break Status Register | | | . 0.0.0 | Diodit Ctatac Regioter First F | | | | | | | | Section 14. Slave LIN Interface Controller (SLIC) | | | 14.1 Inti | ` , | 139 | | | roduction | | | 14.2 Fe | roductionatures | 141 | | 14.2 Fea<br>14.3 Mo | roductionatures | 141<br>142 | | 14.2 Fea<br>14.3 Mo<br>14.3.1 | roduction | 141<br>142<br>143 | | 14.2 Feat 14.3 Mod 14.3.1 14.3.2 | roduction | 141<br>142<br>143<br>143 | | 14.2 Feat 14.3 Motor 14.3.1 14.3.2 14.3.3 | roduction | 141<br>142<br>143<br>143<br>143 | | 14.2 Feat 14.3 Model 14.3.1 14.3.2 14.3.3 14.3.4 | roduction | 141<br>142<br>143<br>143<br>143<br>144 | | 14.2 Feat 14.3 Model 14.3.1 14.3.2 14.3.3 14.3.4 14.3.5 | roduction. atures odes of Operation Power Off Reset SLIC Disabled. SLIC Run SLIC Wait (Core Specific) | 141<br>142<br>143<br>143<br>144<br>144 | | 14.2 Feat 14.3 Model 14.3.1 14.3.2 14.3.3 14.3.4 14.3.5 14.3.6 | roduction. atures des of Operation Power Off Reset SLIC Disabled SLIC Run SLIC Wait (Core Specific) Wakeup from SLIC Wait with CPU in WAIT | 141<br>142<br>143<br>143<br>144<br>144<br>144 | | 14.2 Feat 14.3 Model 14.3.1 14.3.2 14.3.3 14.3.4 14.3.5 14.3.6 14.3.7 | roduction. atures des of Operation Power Off Reset SLIC Disabled. SLIC Run SLIC Wait (Core Specific). Wakeup from SLIC Wait with CPU in WAIT SLIC Stop (Core Specific). | 141<br>142<br>143<br>143<br>144<br>144<br>144<br>144 | | 14.2 Feather 14.3 Model 14.3.1 14.3.2 14.3.3 14.3.4 14.3.5 14.3.6 14.3.7 14.3.8 | roduction. atures odes of Operation Power Off Reset SLIC Disabled. SLIC Run SLIC Wait (Core Specific). Wakeup from SLIC Wait with CPU in WAIT SLIC Stop (Core Specific). Normal and Emulation Mode Operation (Core Specific). | 141<br>142<br>143<br>143<br>144<br>144<br>144<br>144<br>145 | | 14.2 Feat 14.3 Model 14.3.1 14.3.2 14.3.3 14.3.4 14.3.5 14.3.6 14.3.7 14.3.8 14.3.9 | roduction. atures odes of Operation Power Off Reset SLIC Disabled SLIC Run SLIC Wait (Core Specific). Wakeup from SLIC Wait with CPU in WAIT SLIC Stop (Core Specific). Normal and Emulation Mode Operation (Core Specific). Special Mode Operation (Core Specific) | 141<br>142<br>143<br>143<br>144<br>144<br>144<br>145<br>145 | | 14.2 Feat 14.3 Model 14.3.1 14.3.2 14.3.3 14.3.4 14.3.5 14.3.6 14.3.7 14.3.8 14.3.9 14.3.10 | roduction. atures des of Operation Power Off Reset SLIC Disabled. SLIC Run SLIC Wait (Core Specific). Wakeup from SLIC Wait with CPU in WAIT SLIC Stop (Core Specific). Normal and Emulation Mode Operation (Core Specific) Special Mode Operation (Core Specific) Low-Power Options (Core Specific) | 141<br>142<br>143<br>143<br>144<br>144<br>144<br>145<br>145 | | 14.2 Feat 14.3 Model 14.3.1 14.3.2 14.3.3 14.3.4 14.3.5 14.3.6 14.3.7 14.3.8 14.3.9 14.3.10 14.4 Extra 14.4 Extra 14.4 Extra 14.5 Ex | roduction. atures odes of Operation Power Off Reset SLIC Disabled SLIC Run SLIC Wait (Core Specific). Wakeup from SLIC Wait with CPU in WAIT SLIC Stop (Core Specific). Normal and Emulation Mode Operation (Core Specific) Special Mode Operation (Core Specific) Low-Power Options (Core Specific) ternal Signal Description | 141<br>142<br>143<br>143<br>144<br>144<br>144<br>145<br>145<br>145 | | 14.2 Feat 14.3 Model 14.3.1 14.3.2 14.3.3 14.3.4 14.3.5 14.3.6 14.3.7 14.3.8 14.3.9 14.3.10 14.4 Extends 14.4.1 | roduction. atures des of Operation Power Off Reset SLIC Disabled SLIC Run SLIC Wait (Core Specific). Wakeup from SLIC Wait with CPU in WAIT SLIC Stop (Core Specific). Normal and Emulation Mode Operation (Core Specific). Special Mode Operation (Core Specific) Low-Power Options (Core Specific) ternal Signal Description SLCTX — SLIC Transmit Pin | 141<br>142<br>143<br>143<br>144<br>144<br>145<br>145<br>145<br>146<br>146 | | 14.2 Feat 14.3 Model 14.3.1 14.3.2 14.3.3 14.3.4 14.3.5 14.3.6 14.3.7 14.3.8 14.3.9 14.3.10 14.4 Extra 14.4 Extra 14.4 Extra 14.5 Ex | roduction. atures odes of Operation Power Off Reset SLIC Disabled SLIC Run SLIC Wait (Core Specific). Wakeup from SLIC Wait with CPU in WAIT SLIC Stop (Core Specific). Normal and Emulation Mode Operation (Core Specific) Special Mode Operation (Core Specific) Low-Power Options (Core Specific) ternal Signal Description | 141<br>142<br>143<br>143<br>144<br>144<br>144<br>145<br>145<br>145 | | 14.2 Feat 14.3 Model 14.3.1 14.3.2 14.3.3 14.3.4 14.3.5 14.3.6 14.3.7 14.3.8 14.3.9 14.3.10 14.4 Extends 14.4.1 14.4.2 | roduction. atures des of Operation Power Off Reset SLIC Disabled SLIC Run SLIC Wait (Core Specific). Wakeup from SLIC Wait with CPU in WAIT SLIC Stop (Core Specific). Normal and Emulation Mode Operation (Core Specific). Special Mode Operation (Core Specific) Low-Power Options (Core Specific) ternal Signal Description SLCTX — SLIC Transmit Pin | 141<br>142<br>143<br>143<br>144<br>144<br>145<br>145<br>145<br>146<br>146 | | 14.2 Feat 14.3 Model 14.3.1 14.3.2 14.3.3 14.3.4 14.3.5 14.3.6 14.3.7 14.3.8 14.3.9 14.3.10 14.4 Extra 14.4.1 14.4.2 14.5 Meat | roduction. atures odes of Operation Power Off Reset SLIC Disabled SLIC Run SLIC Wait (Core Specific). Wakeup from SLIC Wait with CPU in WAIT SLIC Stop (Core Specific). Normal and Emulation Mode Operation (Core Specific) Special Mode Operation (Core Specific) Low-Power Options (Core Specific) ternal Signal Description SLCTX — SLIC Transmit Pin SLCRX — SLIC Receive Pin emory Map/Register Definition | 141<br>142<br>143<br>143<br>144<br>144<br>144<br>145<br>145<br>146<br>146 | | 14.2 Feat 14.3 Model 14.3.1 14.3.2 14.3.3 14.3.4 14.3.5 14.3.6 14.3.7 14.3.8 14.3.9 14.3.10 14.4 Extra 14.4.1 14.4.2 14.5 Meat | roduction. atures odes of Operation Power Off Reset SLIC Disabled SLIC Run SLIC Wait (Core Specific) Wakeup from SLIC Wait with CPU in WAIT SLIC Stop (Core Specific) Normal and Emulation Mode Operation (Core Specific) Special Mode Operation (Core Specific) Low-Power Options (Core Specific) ternal Signal Description SLCTX — SLIC Transmit Pin SLCRX — SLIC Receive Pin emory Map/Register Definition IC Registers and Control Bits | 141<br>142<br>143<br>143<br>144<br>144<br>145<br>145<br>146<br>146<br>146 | | 14.2 Feat 14.3 Model 14.3.1 14.3.2 14.3.3 14.3.4 14.3.5 14.3.6 14.3.7 14.3.8 14.3.9 14.3.10 14.4 Extra 14.4.1 14.4.2 14.5 Median 14.6 SL | roduction. atures odes of Operation Power Off Reset SLIC Disabled SLIC Run SLIC Wait (Core Specific). Wakeup from SLIC Wait with CPU in WAIT SLIC Stop (Core Specific). Normal and Emulation Mode Operation (Core Specific) Special Mode Operation (Core Specific) Low-Power Options (Core Specific) ternal Signal Description SLCTX — SLIC Transmit Pin SLCRX — SLIC Receive Pin emory Map/Register Definition | 141<br>142<br>143<br>143<br>144<br>144<br>145<br>145<br>146<br>146<br>146<br>146 | | 14.6.4 SLIC Prescaler Register 150 14.6.5 SLIC Bit Time Registers 150 14.6.6 SLIC State Vector Register 150 14.6.6.1 LIN Mode Operation 150 | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 14.6.6 SLIC State Vector Register | | | | 14 6 6 1 LIN Mode Operation 15' | | | | 14.6.6.2 Byte Transfer Mode Operation | | 14.6.7 SLIC Data Length Code Register | | 3 | | 14.7 Initialization/Application Information | | 14.7.1 LIN Message Frame Header | | 14.7.3 LIN Checksum Field | | 14.7.4 SLIC Module Constraints | | | | | | 14.9 SLIC Module Initialization Procedure | | 14.9.1LIN Mode Initialization16214.9.2Byte Transfer Mode Initialization163 | | | | 14.10 Handling LIN Message Headers | | 14.10.1 LIN Message Headers | | 3 | | 14.11 Handling Command Message Frames | | 14.11.1 Standard Command Message Frames | | <ul><li>14.11.2 Extended Command Message Frames</li></ul> | | | | 14.12 Handling Request LIN Message Frames | | 14.12.2 Extended Request Message Frames | | 14.12.3 Transmit Abort | | 14.12.4 Possible Errors on Request Message Data | | 14.13 Handling IMSG to Minimize Interrupts | | 14.14 Sleep and Wakeup Operation | | 14.15 Polling Operation | | 14.16 LIN Data Integrity Checking Methods | | 14.17 High-Speed LIN Operation | | 14.18 Byte Transfer Mode Operation | | 14.19 Oscillator Trimming with SLIC | | 14.20 Digital Receive Filter | | 14.20.1 Operation | | 14.20.2 Performance | ## **Table of Contents** ### **Section 15. Timer Interface Module (TIM)** | 15.1 | Introduction | 187 | |--------------------|------------------------------------------------|-----| | 15.2 | Features | 187 | | 15.3 | Pin Name Conventions | 187 | | 15.4<br>15.4.1 | Functional Description | 191 | | 15.4.2 | Input Capture | | | 15.4.3<br>15.4.3 | Output Compare | | | 15.4.3 | | | | 15.4.4 | Pulse Width Modulation (PWM) | | | 15.4.4 | • • • • • • • • • • • • • • • • • • • | | | 15.4.4 | <b>9</b> | | | 15.4.4 | | | | 15.5 | Interrupts | | | 15.6 | Wait Mode | 195 | | 15.7 | TIM During Break Interrupts | 196 | | 15.8 | Input/Output Signals | 196 | | 15.8.1 | TIM Clock Pin (PTA2/TCLK) | 196 | | 15.8.2 | TIM Channel I/O Pins (PTA0/TCH0 and PTA1/TCH1) | 196 | | 15.9 | Input/Output Registers | | | 15.9.1 | TIM Status and Control Register | | | 15.9.2<br>15.9.3 | TIM Counter Registers | | | 15.9.4 | TIM Channel Status and Control Registers | | | 15.9.5 | TIM Channel Registers | | | | | | | | Section 16. Development Support | | | 16.1 | Introduction | 205 | | 16.2 | Break Module (BRK) | | | 16.2.1 | Functional Description | | | 16.2.1 | 3 1 | | | 16.2.1.<br>16.2.1. | 1 | | | 16.2.1 | J 1 | | | 16.2.2 | • • • • • • • • • • • • • • • • • • • | | | 16.2.2 | · · · · · · · · · · · · · · · · · · · | | | 16.2.2 | .3 Break Auxiliary Register | 209 | | 16.2.2 | | | | 16.2.2 | | | | 16.2.3 | Low-Power Modes | 211 | | 16.3 | Monitor Module (MON) | | |------------------|-------------------------------------------------------|-----| | 16.3.1 | Functional Description | | | 16.3.1 | | | | 16.3.1<br>16.3.1 | | | | 16.3.1 | | | | 16.3.1 | | | | 16.3.1 | | | | 16.3.1 | | | | 16.3.2 | Security | 222 | | | Section 17. Electrical Specifications | | | 17.1 | Introduction | 225 | | 17.2 | Absolute Maximum Ratings | | | 17.3 | Functional Operating Range | | | 17.4 | Thermal Characteristics | 226 | | 17.5 | 5-V DC Electrical Characteristics | 227 | | 17.6 | Control Timing | 228 | | 17.7 | Typical 5-V Output Drive Characteristics | 229 | | 17.8 | 5-V Oscillator Characteristics | 230 | | 17.9 | 3.3-V DC Electrical Characteristics | 231 | | 17.10 | Typical 3.3-V Output Drive Characteristics | 232 | | 17.11 | 3.3-V Control Timing | 233 | | 17.12 | 3.3-V Oscillator Characteristics | 233 | | 17.13 | Supply Current Characteristics | 234 | | 17.14 | Analog-to-Digital Converter Characteristics | 236 | | 17.15 | Timer Interface Module Characteristics | 237 | | 17.16 | Memory Characteristics | 238 | | | Section 18. Ordering Information | | | | and Mechanical Specifications | | | 18.1 | Introduction | 239 | | 18.2 | MC Order Numbers | | | 18.3 | 16-Pin Plastic Dual In-Line Package (Case #648D) | | | 18.4 | 16-Pin Small Outline Integrated Circuit Package | | | | (Case #751G) | 240 | | 18.5 | 16-Pin Thin Shrink Small Outline Package (Case #948F) | 241 | ## **Table of Contents** ### **Section 1. General Description** #### 1.1 Introduction The MC68HC908QL4 is a member of the low-cost, high-performance M68HC08 Family of 8-bit microcontroller units (MCUs). The M68HC08 Family is a Complex Instruction Set Computer (CISC) with a Von Neumann architecture. All MCUs in the family use the enhanced M68HC08 central processor unit (CPU08) and are available with a variety of modules, memory sizes and types, and package types. Analog-to-Digital Pin **Device Memory Size** Converter Count MC68HC908QL4 4096 bytes FLASH 6 ch, 10 bit 16 pins MC68HC908QL3 4096 bytes FLASH 16 pins MC68HC908QL2 2048 bytes FLASH 6 ch, 10 bit 16 pins **Table 1-1. Summary of Device Variations** #### 1.2 Features #### Features include: - High-performance M68HC08 CPU core - Fully upward-compatible object code with M68HC05 Family - 5-V and 3.3-V operating voltages (V<sub>DD</sub>) - 8-MHz internal bus operation at 5 V, 4-MHz at 3.3 V - Trimmable internal oscillator - Selectable 3.2 or 6.4 MHz internal bus operation - 8-bit trim capability allows 0.4% accuracy<sup>(1)</sup> - ± 25% untrimmed <sup>±5%</sup> guaranteed accuracy over entire temperature and voltage range after trimming. LIN communication easily maintained under all conditions using SLIC module. - Slave LIN interface Controller (SLIC) module - Full LIN messaging buffering of Identifier and 8 data bytes - Automatic baud rate and LIN message frame synchronization: - No prior programming of bit rate required, 1–20 kbps LIN bus speed operation - All LIN messages will be received (no message loss due to synchronization process) - Input clock tolerance as high as ±50%, allowing internal oscillator to remain untrimmed - Incoming break symbols allowed to be 10 to 20 bit times without message loss - Supports automatic software trimming of internal oscillator using LIN synchronization data - Automatic processing and verification of LIN SYNCH BREAK and SYNCH BYTE - Automatic checksum calculation and verification with error reporting - Maximum of 2 interrupts per LIN message frame - Full LIN error checking and reporting - High-speed LIN capability up to 83.33 kbps to 120.00 kbps - Configurable digital receive filter - Auto wakeup from STOP capability - In-system FLASH programming - FLASH security<sup>(1)</sup> - On-chip in-application programmable FLASH memory (with internal program/erase voltage generation) - MC68HC908QL4, MC68HC908QL3 4096 bytes - MC68HC908QL2 2048 bytes - Read-only memory (ROM) - MC68HC908QL4, MC68HC908QL3 4096 bytes - MC68HC908QL2 2048 bytes - 128 bytes of on-chip random-access memory (RAM) - 2-channel, 16-bit timer interface module (TIM) with external clock source input - 6-channel, 10-bit analog-to-digital converter (ADC) on MC68HC908QL4 and MC68HC908QL2 - 13 bidirectional input/output (I/O) lines and one input only: - Six shared with keyboard interrupt function - Six shared with ADC - Two shared with TIM - Two shared with SLC <sup>1.</sup> No security feature is absolutely secure. However, Motorola's strategy is to make reading or copying the FLASH difficult for unauthorized users. - One shared with reset - One input only shared with external interrupt (IRQ) - High current sink/source capability - Selectable pullups on all ports, selectable on an individual bit basis - Three-state ability on all port pins - 6-bit keyboard interrupt with wakeup feature (KBI) - Low-voltage inhibit (LVI) module features: - Software selectable trip point in CONFIG register - System protection features: - Computer operating properly (COP) watchdog - Low-voltage detection with reset - Illegal opcode detection with reset - Illegal address detection with reset - External asynchronous interrupt pin with internal pullup (IRQ) shared with general-purpose input pin - Master asynchronous reset pin (RST) shared with general-purpose input/output (I/O) pin - Power-on reset - Internal pullups on IRQ and RST to reduce external components - Memory mapped I/O registers - Power saving stop and wait modes - Available packages: - 16-pin plastic dual in-line package (PDIP) - 16-pin small outline integrated circuit (SOIC) package - 16-pin thin shrink small outline package (TSSOP) #### Features of the CPU08 include the following: - Enhanced HC05 programming model - Extensive loop control functions - 16 addressing modes (eight more than the HC05) - 16-bit index register and stack pointer - Memory-to-memory data transfers - Fast 8 × 8 multiply instruction - Fast 16/8 divide instruction - Binary-coded decimal (BCD) instructions - Optimization for controller applications - Efficient C language support #### 1.3 MCU Block Diagram Figure 1-1 shows the structure of the MC68HC908QL4. RST, $\overline{\text{IRQ}}$ : Pins have internal (about 30 k $\Omega$ ) pull up PTA0, PTA1, PTA3–PTA5: High current sink and source capability PTA0–PTA5: Pins have programmable keyboard interrupt and pull up ADC pins only available on MC68HC908QL4 and MC68HC908QL2 Figure 1-1. Block Diagram Figure 1-2. MCU Pin Assignments #### 1.4 Pin Functions Table 1-2 provides a description of the pin functions. **Table 1-2. Pin Functions** | Pin<br>Name | Description | Input/Output | | |-----------------|-----------------------------------|--------------|--| | $V_{DD}$ | Power supply | Power | | | V <sub>SS</sub> | Power supply ground | Power | | | | PTA0 — General purpose I/O port | Input/Output | | | PTA0 | AD0 — A/D channel 0 input | Input | | | | KBI0 — Keyboard interrupt input 0 | Input | | # **General Description** **Table 1-2. Pin Functions (Continued)** | Pin<br>Name | Description | Input/Output | | | |--------------|--------------------------------------------------------------------------------------------------------------------|------------------|--|--| | PTA1 | PTA1 — General purpose I/O port | Input/Output | | | | | AD1 — A/D channel 1 input | Input | | | | | TCH1 — Timer Channel 1 I/O | Input/Output | | | | | KBI1— Keyboard interrupt input 1 | Input | | | | | PTA2 — General purpose input-only port | Input | | | | PTA2 | IRQ — External interrupt with programmable pullup and Schmitt trigger input | Input | | | | PIAZ | KBI2 — Keyboard interrupt input 2 | Input | | | | | TCLK — External clock source input for the TIM module | Input | | | | | PTA3 — General purpose I/O port | Input/Output | | | | PTA3 | RST — Reset input, active low with internal pullup and Schmitt trigger input | Input | | | | | KBI3 — Keyboard interrupt input 3 | Input | | | | | PTA4 — General purpose I/O port | Input/Output | | | | PTA4 | OSC2 — XTAL oscillator output (XTAL option only) RC or internal oscillator output (OSC2EN = 1 in PTAPUE register) | Output<br>Output | | | | | AD2 — A/D channel 2 input | Input | | | | | KBI4 — Keyboard interrupt input 4 | Input | | | | | PTA5 — General purpose I/O port | Input/Output | | | | PTA5 | OSC1 — XTAL, RC, or external oscillator input | Input | | | | PIAS | AD3 — A/D channel 3 input | Input | | | | | KBI5 — Keyboard interrupt input 5 | Input | | | | PTB0 | PTB0 — General purpose I/O port | Input/Output | | | | PIBU | TCH0 — Timer Channel 0 I/O | Input/Output | | | | PTB1 | PTB1 — General purpose I/O port | Input/Output | | | | PTB2 | PTB2 — General purpose I/O port | Input/Output | | | | PIDZ | AD4 — A/D channel 4 input | Input | | | | PTB3 | PTB3 — General purpose I/O port | Input/Output | | | | FIDS | AD5 — A/D channel 5 input | Input | | | | PTB4 | PTB4 — General purpose I/O port | Input/Output | | | | FID4 | SLCRx — SLC receive input | Input | | | | DTD <i>E</i> | PTB5 — General purpose I/O port | Input/Output | | | | PTB5 | SLCTx — SLC transmit output | Output | | | | PTB6, PTB7 | PTB6, PTB7 General-purpose I/O port | | | | ### 1.5 Pin Function Priority **Table 1-3** is meant to resolve the priority if multiple functions are enabled on a single pin. **NOTE:** Upon reset all pins come up as input ports regardless of the priority table. **Table 1-3. Function Priority in Shared Pins** | Pin Name | Highest-to-Lowest Priority Sequence | | | | | |----------|----------------------------------------------------------|--|--|--|--| | PTA0 | $AD0 \rightarrow TCH1 \rightarrow KBI0 \rightarrow PTA0$ | | | | | | PTA1 | $AD1 \rightarrow KBI1 \rightarrow PTA1$ | | | | | | PTA2 | $\overline{IRQ} \to KBI2 \to TCLK \to PTA2$ | | | | | | PTA3 | $\overline{RST} \to KBI3 \to PTA3$ | | | | | | PTA4 | $OSC2 \to AD2 \to KBI4 \to PTA4$ | | | | | | PTA5 | $OSC1 \to AD3 \to KBI5 \to PTA5$ | | | | | | PTB0 | TCH0 → PTB0 | | | | | | PTB1 | PTB1 | | | | | | PTB2 | AD4 → PTB2 | | | | | | PTB3 | AD5 → PTB3 | | | | | | PTB4 | SLCRx → PTB4 | | | | | | PTB5 | SLCTx → PTB5 | | | | | # **General Description** ### **Section 2. Memory** #### 2.1 Introduction The central processor unit (CPU08) can address 64 Kbytes of memory space. The memory map, shown in **Figure 2-1**, includes: - 4096 bytes of user FLASH for MC68HC908QL4 and MC68HC908QL3 - 2048 bytes of user FLASH for MC68HC908QL2 - 128 bytes of random access memory (RAM) - 48 bytes of user-defined vectors, located in FLASH - 350 bytes of monitor read-only memory (ROM) - 674 bytes of FLASH program and erase routines, located in auxiliary ROM #### 2.2 Unimplemented Memory Locations Accessing a reserved location can have unpredictable effects on MCU operation. In **Figure 2-1** and in register figures in this document, unimplemented locations are shaded. #### 2.3 Reserved Memory Locations Accessing a reserved location can have unpredictable effects on MCU operation. In **Figure 2-1** and in register figures in this document, reserved locations are marked with the word Reserved or with the letter R Figure 2-1. Memory Map #### 2.4 Input/Output (I/O) Section Addresses \$0000–\$0051, shown in **Figure 2-2**, contain most of the control, status, and data registers. Additional miscellaneous registers have these addresses: - \$FE00 Break status register, BSR - \$FE01 Reset status register, SRSR - \$FE02 Break auxiliary register, BRKAR - \$FE03 Break flag control register, BFCR - \$FE04 Interrupt status register 1, INT1 - \$FE05 Interrupt status register 2, INT2 - \$FE06 Interrupt status register 3, INT3 - \$FE07 Reserved - \$FE08 FLASH control register, FLCR - \$FE09 Break address register high, BRKH - \$FE0A Break address register low, BRKL - \$FE0B Break status and control register, BRKSCR - \$FE0C LVI status register, LVISR - \$FE0D-\$FE0F Reserved - \$FFBE FLASH block protect register, FLBPR - \$FFBF Reserved - \$FFC0 Internal OSC trim value Optional - \$FFC1 Reserved - \$FFFF COP control register, COPCTL Figure 2-2. Control, Status, and Data Registers (Sheet 1 of 7) Figure 2-2. Control, Status, and Data Registers (Sheet 2 of 7) Figure 2-2. Control, Status, and Data Registers (Sheet 3 of 7) Figure 2-2. Control, Status, and Data Registers (Sheet 4 of 7) | Addr. | Register Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | |-----------------------------|--------------------------------|-----------------|---------------|---------------|----------|----------|------------|----------|------------|-------|--| | \$<br>\$004B | SLIC Data Register 5 | Read: | R7 | R6 | R5 | R4 | R3 | R2 | R1 | R0 | | | | (SLCD5) | Write: | T7 | T6 | T5 | T4 | T3 | T2 | T1 | T0 | | | | See page 159. | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | SLIC Data Register 4 | Read: | R7 | R6 | R5 | R4 | R3 | R2 | R1 | R0 | | | \$004C | (SLCD4) | Write: | T7 | T6 | T5 | T4 | T3 | T2 | T1 | T0 | | | | See page 159. | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | SLIC Data Register 3 | Read: | R7 | R6 | R5 | R4 | R3 | R2 | R1 | R0 | | | \$004D | (SLCD3) | Write: | T7 | T6 | T5 | T4 | T3 | T2 | T1 | T0 | | | | See page 159. | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | SLIC Data Register 2 | Read: | R7 | R6 | R5 | R4 | R3 | R2 | R1 | R0 | | | \$004E | (SLCD2) | Write: | T7 | T6 | T5 | T4 | T3 | T2 | T1 | T0 | | | | See page 159. | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | SLIC Data Register 1 | Read: | R7 | R6 | R5 | R4 | R3 | R2 | R1 | R0 | | | \$004F | (SLCD1) | Write: | T7 | T6 | T5 | T4 | T3 | T2 | T1 | T0 | | | | See page 160. | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | SLIC Data Register 0 | Read: | R7 | R6 | R5 | R4 | R3 | R2 | R1 | R0 | | | \$0050 | (SLCD0) | Write: | T7 | T6 | T5 | T4 | T3 | T2 | T1 | T0 | | | | See page 160. | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | \$0051 | | | | | | | | | | | | | ↓<br>\$005F | Unimplemented | | | | | | | | | | | | φυυοι | | | | | | | | | | | | | | | n | | | | | | 1 | | SBSW | | | \$FE00 | Break Status Register<br>(BSR) | Read:<br>Write: | R | R | R | R | R | R | See note 1 | R | | | ψι Δ00 | See page 210. | Reset: | | | | | | | 0 | | | | | 1 3 | 110301. | 1 Writing a ( | n claare SRSI | M | | | | U | | | | 1. Writing a 0 clears SBSW. | | | | | | | | | | | | | SIM F<br>\$FE01 | SIM Reset Status Register | Read: | POR | PIN | COP | ILOP | ILAD | MODRST | LVI | 0 | | | | (SRSR) | Write: | | | | | | | | | | | | See page 137. | POR: | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | \$FE02 | Break Auxiliary | Read: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | Register (BRKAR) | Write: | | | | | | | | BDCOP | | | | See page 209. | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | \$FE03 | Break Flag Control | Read: | | | | | | | | | | | | Register (BFCR) | Write: | BCFE | CFE R | R | R | R | R | R | R | | | - | See page 210. | Reset: | 0 | <u> </u> | <u> </u> | <u>l</u> | <u>l</u> | <u> </u> | <u> </u> | | | | | | | | = Unimplem | nented | R | = Reserved | U = Una | ffected | | | | | | | | | | | J | | | | | Figure 2-2. Control, Status, and Data Registers (Sheet 5 of 7) Figure 2-2. Control, Status, and Data Registers (Sheet 6 of 7) Figure 2-2. Control, Status, and Data Registers (Sheet 7 of 7) **Table 2-1. Vector Addresses** | Vector Priority | Vector | Address | Vector | |-----------------|-------------------|---------|---------------------------------------| | Lowest | IE15 | \$FFDE | ADC conversion complete vector (high) | | <b>↑</b> | IF15 | \$FFDF | ADC conversion complete vector (low) | | | 154.4 | \$FFE0 | Keyboard vector (high) | | | IF14 | \$FFE1 | Keyboard vector (low) | | | IF13<br>↓<br>IF10 | _ | Not used | | | IF9 | \$FFEA | SLIC vector (high) | | | IF9 | \$FFEB | SLIC vector (low) | | | IF8<br>↓<br>IF6 | _ | Not used | | | IF5 | \$FFF2 | TIM overflow vector (high) | | | | \$FFF3 | TIM overflow vector (low) | | | IF4 | \$FFF4 | TIM channel 1 vector (high) | | | | \$FFF5 | TIM channel 1 vector (low) | | | IF3 | \$FFF6 | TIM channel 0 vector (high) | | | 11 3 | \$FFF7 | TIM channel 0 vector (low) | | | IF2 | 1 | Not used | | | IF1 | \$FFFA | IRQ vector (high) | | | | \$FFFB | IRQ vector (low) | | | | \$FFFC | SWI vector (high) | | | | \$FFFD | SWI vector (low) | | | | \$FFFE | Reset vector (high) | | Highest | | \$FFFF | Reset vector (low) | #### 2.5 Random-Access Memory (RAM) Addresses \$0080–\$00FF are RAM locations. The location of the stack RAM is programmable. The 16-bit stack pointer allows the stack to be anywhere in the 64-Kbyte memory space. **NOTE:** For correct operation, the stack pointer must point only to RAM locations. Before processing an interrupt, the central processor unit (CPU) uses five bytes of the stack to save the contents of the CPU registers. **NOTE:** For M6805, M146805, and M68HC05 compatibility, the H register is not stacked. During a subroutine call, the CPU uses two bytes of the stack to store the return address. The stack pointer decrements during pushes and increments during pulls. **NOTE:** Be careful when using nested subroutines. The CPU may overwrite data in the RAM during a subroutine or during the interrupt stacking operation. #### 2.6 FLASH Memory (FLASH) The FLASH memory consists of an array of 4096 or 2048 bytes with an additional 48 bytes for user vectors. The minimum size of FLASH memory that can be erased is 64 bytes; and the maximum size of FLASH memory that can be programmed in a program cycle is 32 bytes (a row). Program and erase operations are facilitated through control bits in the FLASH control register (FLCR). Details for these operations appear later in this section. The address ranges for the user memory and vectors are: - \$EE00 \$FDFF; user memory, 4096 bytes: MC68HC908QL4 and MC68HC908QL3 - \$F600 \$FDFF; user memory, 2048 bytes: MC68HC908QL2 - \$FFD0 \$FFFF; user interrupt vectors, 48 bytes. **NOTE:** An erased bit reads as 1 and a programmed bit reads as 0. A security feature prevents viewing of the FLASH contents.<sup>(1)</sup> <sup>1.</sup> No security feature is absolutely secure. However, Motorola's strategy is to make reading or copying the FLASH difficult for unauthorized users. ## 2.6.1 FLASH Control Register The FLASH control register (FLCR) controls FLASH program and erase operations. Figure 2-3. FLASH Control Register (FLCR) #### HVEN — High Voltage Enable Bit This read/write bit enables high voltage from the charge pump to the memory for either program or erase operation. It can only be set if either PGM =1 or ERASE =1 and the proper sequence for program or erase is followed. - 1 = High voltage enabled to array and charge pump on - 0 = High voltage disabled to array and charge pump off #### MASS — Mass Erase Control Bit This read/write bit configures the memory for mass erase operation. - 1 = Mass Erase operation selected - 0 = Mass Erase operation unselected #### ERASE — Erase Control Bit This read/write bit configures the memory for erase operation. ERASE is interlocked with the PGM bit such that both bits cannot be equal to 1 or set to 1 at the same time. - 1 = Erase operation selected - 0 = Erase operation unselected ## PGM — Program Control Bit This read/write bit configures the memory for program operation. PGM is interlocked with the ERASE bit such that both bits cannot be equal to 1 or set to 1 at the same time. - 1 = Program operation selected - 0 = Program operation unselected ## 2.6.2 FLASH Page Erase Operation Use the following procedure to erase a page of FLASH memory. A page consists of 64 consecutive bytes starting from addresses \$XX00, \$XX40, \$XX80, or \$XXC0. The 48-byte user interrupt vectors area also forms a page. Any FLASH memory page can be erased alone. - 1. Set the ERASE bit and clear the MASS bit in the FLASH control register. - 2. Read the FLASH block protect register. - 3. Write any data to any FLASH location within the address range of the block to be erased. - 4. Wait for a time, $t_{NVS}$ (minimum 10 $\mu$ s). - 5. Set the HVEN bit. - 6. Wait for a time, t<sub>Frase</sub> (minimum 1 ms or 4 ms). - 7. Clear the ERASE bit. - 8. Wait for a time, $t_{NVH}$ (minimum 5 $\mu$ s). - 9. Clear the HVEN bit. - 10. After time, $t_{RCV}$ (typical 1 $\mu$ s), the memory can be accessed in read mode again. **NOTE:** Programming and erasing of FLASH locations cannot be performed by code being executed from the FLASH memory. While these operations must be performed in the order as shown, but other unrelated operations may occur between the steps. **CAUTION:** A page erase of the vector page will erase the internal oscillator trim value at \$FFC0. In applications that require more than 1000 program/erase cycles, use the 4 ms page erase specification to get improved long-term reliability. Any application can use this 4 ms page erase specification. However, in applications where a FLASH location will be erased and reprogrammed less than 1000 times, and speed is important, use the 1 ms page erase specification to get a shorter cycle time. ## 2.6.3 FLASH Mass Erase Operation Use the following procedure to erase the entire FLASH memory to read as 1: - 1. Set both the ERASE bit and the MASS bit in the FLASH control register. - 2. Read from the FLASH block protect register. - 3. Write any data to any FLASH address<sup>(1)</sup> within the FLASH memory address range. - 4. Wait for a time, $t_{NVS}$ (minimum 10 $\mu$ s). - 5. Set the HVEN bit. - 6. Wait for a time, t<sub>Erase</sub> (minimum 4 ms). - 7. Clear the ERASE and MASS bits. **NOTE:** Mass erase is disabled whenever any block is protected (FLBPR does not equal \$FF). - 8. Wait for a time, $t_{NVH}$ (minimum 100 $\mu$ s). - 9. Clear the HVEN bit. - 10. After time, $t_{\text{RCV}}$ (typical 1 $\mu$ s), the memory can be accessed in read mode again. **NOTE:** Programming and erasing of FLASH locations cannot be performed by code being executed from the FLASH memory. While these operations must be performed in the order as shown, but other unrelated operations may occur between the steps. **CAUTION:** A mass erase will erase the internal oscillator trim value at \$FFC0. <sup>1.</sup> When in monitor mode, with security sequence failed (see **16.3.2 Security**), write to the FLASH block protect register instead of any FLASH address. ## 2.6.4 FLASH Program Operation Programming of the FLASH memory is done on a row basis. A row consists of 32 consecutive bytes starting from addresses \$XX00, \$XX20, \$XX40, \$XX60, \$XX80, \$XXA0, \$XXC0, or \$XXE0. Use the following step-by-step procedure to program a row of FLASH memory Figure 2-4 shows a flowchart of the programming algorithm. **NOTE:** Only bytes which are currently \$FF may be programmed. - 1. Set the PGM bit. This configures the memory for program operation and enables the latching of address and data for programming. - 2. Read from the FLASH block protect register. - 3. Write any data to any FLASH location within the address range desired. - 4. Wait for a time, $t_{NVS}$ (minimum 10 $\mu$ s). - 5. Set the HVEN bit. - 6. Wait for a time, $t_{PGS}$ (minimum 5 $\mu$ s). - 7. Write data to the FLASH address being programmed<sup>(1)</sup>. - 8. Wait for time, $t_{PROG}$ (minimum 30 $\mu$ s). - 9. Repeat step 7 and 8 until all desired bytes within the row are programmed. - 10. Clear the PGM bit<sup>(1)</sup>. - 11. Wait for time, $t_{NVH}$ (minimum 5 $\mu$ s). - Clear the HVEN bit. - 13. After time, $t_{\text{RCV}}$ (typical 1 $\mu$ s), the memory can be accessed in read mode again. **NOTE:** The COP register at location \$FFFF should not be written between steps 5–12, when the HVEN bit is set. Since this register is located at a valid FLASH address, unpredictable behavior may occur if this location is written while HVEN is set. This program sequence is repeated throughout the memory until all data is programmed. **NOTE:** Programming and erasing of FLASH locations cannot be performed by code being executed from the FLASH memory. While these operations must be performed in the order shown, other unrelated operations may occur between the steps. Do not exceed t<sub>PROG</sub> maximum, see **17.16 Memory Characteristics**. The time between each FLASH address change, or the time between the last FLASH address programmed to clearing PGM bit, must not exceed the maximum programming time, t<sub>PROG</sub> maximum. ## 2.6.5 FLASH Protection Due to the ability of the on-board charge pump to erase and program the FLASH memory in the target application, provision is made to protect blocks of memory from unintentional erase or program operations due to system malfunction. This protection is done by use of a FLASH block protect register (FLBPR). The FLBPR determines the range of the FLASH memory which is to be protected. The range of the protected area starts from a location defined by FLBPR and ends to the bottom of the FLASH memory (\$FFFF). When the memory is protected, the HVEN bit cannot be set in either ERASE or PROGRAM operations. NOTE: In performing a program or erase operation, the FLASH block protect register must be read after setting the PGM or ERASE bit and before asserting the HVEN bit. When the FLBPR is programmed with all 0s, the entire memory is protected from being programmed and erased. When all the bits are erased (all 1s), the entire memory is accessible for program and erase. When bits within the FLBPR are programmed, they lock a block of memory. The address ranges are shown in **2.6.6 FLASH Block Protect Register**. Once the FLBPR is programmed with a value other than \$FF, any erase or program of the FLBPR or the protected block of FLASH memory is prohibited. Mass erase is disabled whenever any block is protected (FLBPR does not equal \$FF). The FLBPR itself can be erased or programmed only with an external voltage, V<sub>TST</sub>, present on the $\overline{IRQ}$ pin. This voltage also allows entry from reset into the monitor mode. Figure 2-4. FLASH Programming Flowchart ## 2.6.6 FLASH Block Protect Register The FLASH block protect register is implemented as a byte within the FLASH memory, and therefore can only be written during a programming sequence of the FLASH memory. The value in this register determines the starting address of the protected range within the FLASH memory. U = Unaffected by reset. Initial value from factory is 1. Write to this register is by a programming sequence to the FLASH memory. Figure 2-5. FLASH Block Protect Register (FLBPR) BPR[7:0] — FLASH Protection Register Bits [7:0] These eight bits in FLBPR represent bits [13:6] of a 16-bit memory address. Bits [15:14] are 1s and bits [5:0] are 0s. The resultant 16-bit address is used for specifying the start address of the FLASH memory for block protection. The FLASH is protected from this start address to the end of FLASH memory, at \$FFFF. With this mechanism, the protect start address can be XX00, XX40, XX80, or XXC0 within the FLASH memory. See Figure 2-6 and Table 2-2. Figure 2-6. FLASH Block Protect Start Address Table 2-2. Examples of Protect Start Address | BPR[7:0] | Start of Address of Protect Range | | | | | |---------------------------|------------------------------------------------------------------------------------|--|--|--|--| | \$00-\$B8 | The entire FLASH memory is protected. | | | | | | \$B9 ( <b>1011 1001</b> ) | \$EE40 (11 <b>10 1110 01</b> 00 0000) | | | | | | \$BA ( <b>1011 1010</b> ) | \$EE80 (11 <b>10 1110 10</b> 00 0000) | | | | | | \$BB ( <b>1011 1011</b> ) | \$EEC0 (11 <b>10 1110 11</b> 00 0000) | | | | | | \$BC ( <b>1011 1100</b> ) | \$EF00 (11 <b>10 1111 00</b> 00 0000) | | | | | | and so on | | | | | | | \$DE ( <b>1101 1110</b> ) | \$F780 (11 <b>11 0111 10</b> 00 0000) | | | | | | \$DF (1101 1111) | \$F7C0 (11 <b>11 0111 11</b> 00 0000) | | | | | | \$FE (1111 1110) | \$FF80 (11 <b>11 1111 10</b> 00 0000)<br>FLBPR, OSCTRIM, and vectors are protected | | | | | | \$FF | The entire FLASH memory is not protected. | | | | | ## **Memory** #### 2.6.7 Wait Mode Putting the MCU into wait mode while the FLASH is in read mode does not affect the operation of the FLASH memory directly, but there will not be any memory activity since the CPU is inactive. The WAIT instruction should not be executed while performing a program or erase operation on the FLASH, or the operation will discontinue and the FLASH will be on standby mode. ## 2.6.8 Stop Mode Putting the MCU into stop mode while the FLASH is in read mode does not affect the operation of the FLASH memory directly, but there will not be any memory activity since the CPU is inactive. The STOP instruction should not be executed while performing a program or erase operation on the FLASH, or the operation will discontinue and the FLASH will be on standby mode #### NOTE: Standby mode is the power-saving mode of the FLASH module in which all internal control signals to the FLASH are inactive and the current consumption of the FLASH is at a minimum. # Section 3. Analog-to-Digital Converter (ADC) #### 3.1 Introduction This section describes the 10-bit analog-to-digital converter (ADC). #### 3.2 Features Features of the ADC module include: - Six channels with multiplexed input - Linear successive approximation with monotonicity - 10-bit resolution - Single or continuous conversion - Conversion complete flag or conversion complete interrupt - Selectable ADC clock - Left or right justified result - Left justified sign data mode ## 3.3 Functional Description The ADC provides six pins for sampling external sources. An analog multiplexer allows the single ADC converter to select one of the ADC channels as ADC voltage in (V<sub>ADIN</sub>). V<sub>ADIN</sub> is converted by the successive approximation register-based analog-to-digital converter. When the conversion is completed, ADC places the result in the ADC data register and sets a flag or generates an interrupt. See **Figure 3-2**. #### 3.3.1 ADC Port I/O Pins PTA0, PTA1, PTA4, PTA5, PTB2, and PTB3 are general-purpose I/O (input/output) pins that share with the ADC channels. The channel select bits define which ADC channel/port pin will be used as the input signal. The ADC overrides the port I/O logic by forcing that pin as input to the ADC. The remaining ADC channels/port pins are controlled by the port I/O logic and can be used as general-purpose I/O. Writes to the port register or data direction register (DDR) will not have any affect on the port pin that is selected by the ADC. Read of a port pin in use by the ADC will return a logic 0. # **Analog-to-Digital Converter (ADC)** $\overline{RST}$ , $\overline{IRQ}$ : Pins have internal (about 30 k $\Omega$ ) pull up PTA0, PTA1, PTA3–PTA5: High current sink and source capability PTA0–PTA5: Pins have programmable keyboard interrupt and pull up ADC pins only available on MC68HC908QL4 and MC68HC908QL2 Figure 3-1. Block Diagram Highlighting ADC Block and Pins Figure 3-2. ADC Block Diagram #### 3.3.2 Voltage Conversion When the input voltage to the ADC equals $V_{REFH}$ , the ADC converts the signal to \$3FF (full scale). If the input voltage equals $V_{REFL}$ , the ADC converts it to \$000. Input voltages between $V_{REFH}$ and $V_{REFL}$ are a straight-line linear conversion. **NOTE:** The ADC input voltage must always be greater than $V_{SSA}$ and less than $V_{DDA}$ . $V_{REFH}$ must always be greater than or equal to $V_{REFL}$ . Connect the $V_{DDA}$ pin to the same voltage potential as the $V_{DD}$ pin, and connect the $V_{SSA}$ pin to the same voltage potential as the $V_{SS}$ pin. The $V_{DDA}$ pin should be routed carefully for maximum noise immunity. # **Analog-to-Digital Converter (ADC)** #### 3.3.3 Conversion Time Conversion starts after a write to the ADC status and control register (ADSCR). One conversion will take between 16 and 17 ADC clock cycles. The ADIVx and ADICLK bits should be set to provide a 1-MHz ADC clock frequency. Conversion time = $$\frac{16 \text{ to } 17 \text{ ADC cycles}}{\text{ADC frequency}}$$ Number of bus cycles = conversion time $\times$ bus frequency #### 3.3.4 Conversion In continuous conversion mode, the ADC data register will be filled with new data after each conversion. Data from the previous conversion will be overwritten whether that data has been read or not. Conversions will continue until the ADCO bit is cleared. The COCO bit is set after each conversion and will stay set until the next write of the ADC status and control register or the next read of the ADC data register. In single conversion mode, conversion begins with a write to the ADSCR. Only one conversion occurs between writes to the ADSCR. ## 3.3.5 Accuracy and Precision The conversion process is monotonic and has no missing codes. #### 3.3.6 Result Justification The conversion result may be formatted in four different ways: - 1. Left justified - 2. Right justified - 3. Left Justified sign data mode - 4. 8-bit truncation mode All four of these modes are controlled using MODE0 and MODE1 bits located in the ADC clock register (ADCLK). Left justification will place the eight most significant bits (MSB) in the corresponding ADC data register high, ADRH. This may be useful if the result is to be treated as an 8-bit result where the two least significant bits (LSB), located in the ADC data register low, ADRL, can be ignored. However, ADRL must be read after ADRH or else the interlocking will prevent all new conversions from being stored. Right justification will place only the two MSBs in the corresponding ADC data register high, ADRH, and the eight LSBs in ADC data register low, ADRL. This mode of operation typically is used when a 10-bit unsigned result is desired. Left justified sign data mode is similar to left justified mode with one exception. The MSB of the 10-bit result, AD9 located in ADRH, is complemented. This mode of operation is useful when a result, represented as a signed magnitude from mid-scale, is needed. Finally, 8-bit truncation mode will place the eight MSBs in the ADC data register low, ADRL. The two LSBs are dropped. This mode of operation is used when compatibility with 8-bit ADC designs are required. No interlocking between ADRH and ADRL is present. **NOTE:** Quantization error is affected when only the most significant eight bits are used as a result. See **Figure 3-3**. Figure 3-3. Bit Truncation Mode Error # **Analog-to-Digital Converter (ADC)** ## 3.4 Monotonicity The conversion process is monotonic and has no missing codes. ## 3.5 Interrupts When the AIEN bit is set, the ADC module is capable of generating CPU interrupts after each ADC conversion. A CPU interrupt is generated if the COCO bit is at 0. The COCO bit is not used as a conversion complete flag when interrupts are enabled. #### 3.6 Low-Power Modes The WAIT and STOP instruction can put the MCU in low power-consumption standby modes. #### 3.6.1 Wait Mode The ADC continues normal operation during wait mode. Any enabled CPU interrupt request from the ADC can bring the MCU out of wait mode. If the ADC is not required to bring the MCU out of wait mode, power down the ADC by setting ADCH4–ADCH0 bits in the ADC status and control register before executing the WAIT instruction. ## 3.6.2 Stop Mode The ADC module is inactive after the execution of a STOP instruction. Any pending conversion is aborted. ADC conversions resume when the MCU exits stop mode after an external interrupt. Allow one conversion cycle to stabilize the analog circuitry. #### 3.7 I/O Signals The ADC module has six pins shared with I/O pins on port A and port B. ## 3.7.1 ADC Analog Power Pin (V<sub>DDAD</sub>) The ADC analog portion uses $V_{DDAD}$ as its power pin and is internally connected to the $V_{DD}$ pad. External filtering may be necessary to ensure clean $V_{DD}$ for good results. ## NOTE: For maximum noise immunity, route $V_{DD}$ carefully and place bypass capacitors as close as possible to the package. $V_{DD}$ and $V_{DDA}$ use the same pad on the MC68HC908QL4. ## 3.7.2 ADC Analog Ground Pin (V<sub>SSAD</sub>) The ADC analog portion uses $V_{SSAD}$ as its ground pin and is internally connected to the $V_{SSAD}$ pad. **NOTE:** Route $V_{SS}$ cleanly to avoid any offset errors. $V_{DD}$ and $V_{DDA}$ use the same pad on the MC68HC908QL4. ## 3.7.3 ADC Voltage Reference High Pin (V<sub>REFH</sub>) The ADC analog portion uses $V_{REFH}$ as its upper voltage reference pin. By default, connect the $V_{REFH}$ pin to the same voltage potential as $V_{DD}$ . External filtering is often necessary to ensure a clean $V_{REFH}$ for good results. Any noise present on this pin will be reflected and possibly magnified in A/D conversion values. **NOTE:** For maximum noise immunity, route $V_{REFH}$ carefully and place bypass capacitors as close as possible to the package. Routing $V_{REFH}$ close and parallel to $V_{REFL}$ may improve common mode noise rejection. V<sub>DD</sub> and V<sub>RFFH</sub> are connected on the MC68HC908QL4. ## 3.7.4 ADC Voltage Reference Low Pin (V<sub>RFFI</sub>) The ADC analog portion uses $V_{REFL}$ as its lower voltage reference pin. By default, connect the $V_{REFL}$ pin to the same voltage potential as $V_{SS}$ . External filtering is often necessary to ensure a clean $V_{REFL}$ for good results. Any noise present on this pin will be reflected and possibly magnified in A/D conversion values. **NOTE:** For maximum noise immunity, route $V_{REFL}$ carefully and, if not connected to $V_{SS}$ , place bypass capacitors as close as possible to the package. Routing $V_{REFH}$ close and parallel to $V_{REFL}$ may improve common mode noise rejection. V<sub>SS</sub> and V<sub>REFI</sub> are connected on the MC68HC908QL4. #### 3.7.5 ADC Voltage In (V<sub>ADIN</sub>) V<sub>ADIN</sub> is the input voltage signal from one of the ADC channels to the ADC module. ## 3.8 I/O Registers These I/O registers control and monitor ADC operation: - ADC status and control register (ADSCR) - ADC data register (ADRH and ADRL) - ADC clock register (ADCLK) # **Analog-to-Digital Converter (ADC)** ## 3.8.1 ADC Status and Control Register Function of the ADC status and control register (ADSCR) is described here. Figure 3-4. ADC Status and Control Register (ADSCR) ## COCO — Conversions Complete Bit When the AIEN bit is 0, the COCO is a read-only bit which is set each time a conversion is completed except in the continuous conversion mode where it is set after the first conversion. This bit is cleared whenever the ADSCR is written or whenever the ADR is read. If the AIEN bit is 1, the COCO becomes a read/write bit, which should be cleared to 0 for CPU to service the ADC interrupt request. Reset clears this bit. - 1 = Conversion completed (AIEN = 0) - 0 = Conversion not completed (AIEN = 0)/CPU interrupt (AIEN = 1) ## AIEN — ADC Interrupt Enable Bit When this bit is set, an interrupt is generated at the end of an ADC conversion. The interrupt signal is cleared when the data register is read or the status/control register is written. Reset clears the AIEN bit. - 1 = ADC interrupt enabled - 0 = ADC interrupt disabled ## ADCO — ADC Continuous Conversion Bit When set, the ADC will convert samples continuously and update the ADR register at the end of each conversion. Only one conversion is completed between writes to the ADSCR when this bit is cleared. Reset clears the ADCO bit. - 1 = Continuous ADC conversion - 0 = One ADC conversion ## ADCH4-ADCH0 — ADC Channel Select Bits ADCH4–ADCH0 form a 5-bit field which is used to select one of 16 ADC channels. Only eight channels, AD7–AD0, are available on this MCU. The channels are detailed in **Table 3-1**. Care should be taken when using a port pin as both an analog and digital input simultaneously to prevent switching noise from corrupting the analog signal. The ADC subsystem is turned off when the channel select bits are all set to 1. This feature allows for reduced power consumption for the MCU when the ADC is not being used. **NOTE:** Recovery from the disabled state requires one conversion cycle to stabilize. The voltage levels supplied from internal reference nodes, as specified in **Table 3-1**, are used to verify the operation of the ADC converter both in production test and for user applications. | ADCH4 | ADCH3 | ADCH2 | ADCH1 | ADCH0 | Input Select | |-------------|-------------|-------------|-------------|-------------|--------------------| | 0 | 0 | 0 | 0 | 0 | PTA0/AD0/KBI0 | | 0 | 0 | 0 | 0 | 1 | PTA1/AD1/KBI1 | | 0 | 0 | 0 | 1 | 0 | PTA4/OSC2/AD2/KBI2 | | 0 | 0 | 0 | 1 | 1 | PTA5/OSC1/AD3/KBI5 | | 0 | 0 | 1 | 0 | 0 | PTB2/AD4 | | 0 | 0 | 1 | 0 | 1 | PTB3/AD5 | | 0<br>↓<br>1 | 0<br>↓<br>1 | 1<br>↓<br>1 | 1<br>↓<br>0 | 0<br>↓<br>0 | Unused | | 1 | 1 | 1 | 0 | 1 | $V_{DDA}$ | | 1 | 1 | 1 | 1 | 0 | V <sub>SSA</sub> | | 1 | 1 | 1 | 1 | 1 | ADC power off | Table 3-1. Mux Channel Select<sup>(1)</sup> #### 3.8.2 ADC Data Register High and Data Register Low #### 3.8.2.1 Left Justified Mode In left justified mode, the ADRH register holds the eight MSBs of the 10-bit result. The only difference from left justified mode is that the AD9 is complemented. The ADRL register holds the two LSBs of the 10-bit result. All other bits read as 0. ADRH and ADRL are updated each time an ADC single channel conversion completes. Reading ADRH latches the contents of ADRL until ADRL is read. All subsequent results will be lost until the ADRH and ADRL reads are completed. Figure 3-5. ADC Data Register High (ADRH) and Low (ADRL) If any unused channels are selected, the resulting ADC conversion will be unknown or reserved. # **Analog-to-Digital Converter (ADC)** ## 3.8.2.2 Right Justified Mode In right justified mode, the ADRH register holds the two MSBs of the 10-bit result. All other bits read as 0. The ADRL register holds the eight LSBs of the 10-bit result. ADRH and ADRL are updated each time an ADC single channel conversion completes. Reading ADRH latches the contents of ADRL until ADRL is read. All subsequent results will be lost until the ADRH and ADRL reads are completed. Figure 3-6. ADC Data Register High (ADRH) and Low (ADRL) ## 3.8.2.3 Left Justified Signed Data Mode In left justified signed data mode, the ADRH register holds the eight MSBs of the 10-bit result. The only difference from left justified mode is that the AD9 is complemented. The ADRL register holds the two LSBs of the 10-bit result. All other bits read as 0. ADRH and ADRL are updated each time an ADC single channel conversion completes. Reading ADRH latches the contents of ADRL until ADRL is read. All subsequent results will be lost until the ADRH and ADRL reads are completed. Figure 3-7. ADC Data Register High (ADRH) and Low (ADRL) ## 3.8.2.4 Eight Bit Truncation Mode In 8-bit truncation mode, the ADRL register holds the eight MSBs of the 10-bit result. The ADRH register is unused and reads as 0. The ADRL register is updated each time an ADC single channel conversion completes. In 8-bit mode, the ADRL register contains no interlocking with ADRH. Figure 3-8. ADC Data Register High (ADRH) and Low (ADRL) ## 3.8.3 ADC Clock Register The ADC clock register (ADCLK) selects the clock frequency for the ADC. Figure 3-9. ADC Clock Register (ADCLK) ADIV2-ADIV0 — ADC Clock Prescaler Bits ADIV2—ADIV0 form a 3-bit field which selects the divide ratio used by the ADC to generate the internal ADC clock. **Table 3-2** shows the available clock configurations. The ADC clock should be set to approximately 1 MHz. | ADIV2 | ADIV1 | ADIV0 | ADC Clock Rate | |-------|------------------|------------------|----------------------| | 0 | 0 | 0 | ADC input clock ÷ 1 | | 0 | 0 | 1 | ADC input clock ÷ 2 | | 0 | 1 | 0 | ADC input clock ÷ 4 | | 0 | 1 | 1 | ADC input clock ÷ 8 | | 1 | X <sup>(1)</sup> | X <sup>(1)</sup> | ADC input clock ÷ 16 | Table 3-2. ADC Clock Divide Ratio 1. X = Don't care # **Analog-to-Digital Converter (ADC)** ADICLK — ADC Input Clock Select Bit ADICLK selects either the bus clock or the oscillator output clock (CGMXCLK) as the input clock source to generate the internal ADC clock. Reset selects CGMXCLK as the ADC clock source. 1 = Internal bus clock 0 = Oscillator output clock (CGMXCLK) The ADC requires a clock rate of approximately 1 MHz for correct operation. If the selected clock source is not fast enough, the ADC will generate incorrect conversions. See 17.14 Analog-to-Digital Converter Characteristics. $$f_{ADIC} = \frac{f_{CGMXCLK} \text{ or bus frequency}}{ADIV[2:0]} \cong 1 \text{ MHz}$$ MODE1 and MODE0 — Modes of Result Justification Bits MODE1 and MODE0 select among four modes of operation. The manner in which the ADC conversion results will be placed in the ADC data registers is controlled by these modes of operation. Reset returns right-justified mode. 00 = 8-bit truncation mode 01 = Right justified mode 10 = Left justified mode 11 = Left justified signed data mode # Section 4. Auto Wakeup Module (AWU) #### 4.1 Introduction This section describes the auto wakeup module (AWU). The AWU generates a periodic interrupt during stop mode to wake the part up without requiring an external signal. **Figure 4-2** is a block diagram of the AWU. #### 4.2 Features Features of the auto wakeup module include: - One internal interrupt with separate interrupt enable bit, sharing the same keyboard interrupt vector and keyboard interrupt mask bit. - Exit from low-power stop mode without external signals. - Selectable timeout periods of 16 milliseconds or 512 milliseconds. - Dedicated low power internal oscillator separate from the main system clock sources. **Figure 4-1** provides a summary of the input/output (I/O) registers used in conjuction with the AWU. Figure 4-1. AWU Register Summary ## 4.3 Functional Description The function of the auto wakeup logic is to generate periodic wakeup requests to bring the microcontroller unit (MCU) out of stop mode. The wakeup requests are treated as regular keyboard interrupt requests, with the difference that instead of a pin, the interrupt signal is generated by an internal logic. Writing the AWUIE bit in the keyboard interrupt enable register enables or disables the auto wakeup interrupt input (see Figure 4-2). A logic 1 applied to the AWUIREQ input with auto wakeup interrupt request enabled, latches an auto wakeup interrupt request. Auto wakeup latch, AWUL, can be read directly from the bit 6 position of port A data register (PTA). This is a read-only bit which is occupying an empty bit position on PTA. No PTA associated registers, such as PTA6 data direction or PTA6 pullup exist for this bit. Entering stop mode will enable the auto wakeup generation logic. An internal RC oscillator (exclusive for the auto wakeup feature) drives the wakeup request generator. Once the overflow count is reached in the generator counter, a wakeup request, AWUIREQ, is latched and sent to the KBI logic. See Figure 4-1. Figure 4-2. Auto Wakeup Interrupt Request Generation Logic Entering stop mode will enable the auto wakeup generation logic. An internal RC oscillator (exclusive for the auto wakeup feature) drives the wakeup request generator. Once the overflow count is reached in the generator counter, a wakeup request, AWUIREQ, is latched and sent to the KBI logic. See **Figure 4-1**. Wakeup interrupt requests will only be serviced if the associated interrupt enable bit, AWUIE, in KBIER is set. The AWU shares the keyboard interrupt vector. The overflow count can be selected from two options defined by the COPRS bit in CONFIG1. This bit was "borrowed" from the computer operating properly (COP) using the fact that the COP feature is idle (no MCU clock available) in stop mode. The typical values of the periodic wakeup request are (at room temperature): - COPRS = 0: 650 ms @ 5 V, 950 ms @ 3 V - COPRS = 1: 16 ms @ 5 V, 23 ms @ 3 V The auto wakeup RC oscillator is highly dependent on operating voltage and temperature. This feature is not recommended for use as a time-keeping function. The wakeup request is latched to allow the interrupt source identification. The latched value, AWUL, can be read directly from the bit 6 position of PTA data register. This is a read-only bit which is occupying an empty bit position on PTA. No PTA associated registers, such as PTA6 data, PTA6 direction, and PTA6 pullup exist for this bit. The latch can be cleared by writing to the ACKK bit in the KBSCR register. Reset also clears the latch. AWUIE bit in KBI interrupt enable register (see Figure 4-2) has no effect on AWUL reading. The AWU oscillator and counters are inactive in normal operating mode and become active only upon entering stop mode. #### 4.4 Wait Mode The AWU module remains inactive in wait mode. #### 4.5 Stop Mode When the AWU module is enabled (AWUIE = 1 in the keyboard interrupt enable register) it is activated automatically upon entering stop mode. Clearing the IMASKK bit in the keyboard status and control register enables keyboard interrupt requests to bring the MCU out of stop mode. The AWU counters start from '0' each time stop mode is entered. #### 4.6 Input/Output Registers The AWU shares registers with the keyboard interrupt (KBI) module and the port A I/O module. The following I/O registers control and monitor operation of the AWU: - Port A data register (PTA) - Keyboard interrupt status and control register (KBSCR) - Keyboard interrupt enable register (KBIER) ## 4.6.1 Port A I/O Register The port A data register (PTA) contains a data latch for the state of the AWU interrupt request, in addition to the data latches for port A. Figure 4-3. Port A Data Register (PTA) AWUL — Auto Wakeup Latch This is a read-only bit which has the value of the auto wakeup interrupt request latch. The wakeup request signal is generated internally. There is no PTA6 port or any of the associated bits such as PTA6 data direction or pullup bits. - 1 = Auto wakeup interrupt request is pending - 0 = Auto wakeup interrupt request is not pending **NOTE:** PTA5–PTA0 bits are not used in conjuction with the auto wakeup feature. To see a description of these bits, see 12.2.1 Port A Data Register. ## 4.6.2 Keyboard Status and Control Register The keyboard status and control register (KBSCR): - Flags keyboard/auto wakeup interrupt requests - Acknowledges keyboard/auto wakeup interrupt requests - Masks keyboard/auto wakeup interrupt requests Figure 4-4. Keyboard Status and Control Register (KBSCR) Bits 7–4 — Not used These read-only bits always read as 0s. KEYF — Keyboard Flag Bit This read-only bit is set when a keyboard interrupt is pending on port A or auto wakeup. Reset clears the KEYF bit. - 1 = Keyboard/auto wakeup interrupt pending - 0 = No keyboard/auto wakeup interrupt pending ## ACKK — Keyboard Acknowledge Bit Writing a 1 to this write-only bit clears the keyboard/auto wakeup interrupt request on port A and auto wakeup logic. ACKK always reads as 0. Reset clears ACKK. #### IMASKK— Keyboard Interrupt Mask Bit Writing a 1 to this read/write bit prevents the output of the keyboard interrupt mask from generating interrupt requests on port A or auto wakeup. Reset clears the IMASKK bit. - 1 = Keyboard/auto wakeup interrupt requests masked - 0 = Keyboard/auto wakeup interrupt requests not masked **NOTE:** MODEK is not used in conjuction with the auto wakeup feature. To see a description of this bit, see **9.7.1 Keyboard Status and Control Register**. ## 4.6.3 Keyboard Interrupt Enable Register The keyboard interrupt enable register (KBIER) enables or disables the auto wakeup to operate as a keyboard/auto wakeup interrupt input. Figure 4-5. Keyboard Interrupt Enable Register (KBIER) AWUIE — Auto Wakeup Interrupt Enable Bit This read/write bit enables the auto wakeup interrupt input to latch interrupt requests. Reset clears AWUIE. - 1 = Auto wakeup enabled as interrupt input - 0 = Auto wakeup not enabled as interrupt input **NOTE:** KBIE5–KBIE0 bits are not used in conjuction with the auto wakeup feature. To see a description of these bits, see **9.7.2 Keyboard Interrupt Enable Register**. # Auto Wakeup Module (AWU) Data Sheet MC68HC908QL Family 62 # **Section 5. Configuration Register (CONFIG)** ## 5.1 Introduction This section describes the configuration registers (CONFIG1 and CONFIG2). The configuration registers enable or disable the following options: - Stop mode recovery time (32 × BUSCLKX4 cycles or 4096 × BUSCLKX4 cycles) - STOP instruction - Computer operating properly module (COP) - COP reset period (COPRS): (2<sup>13</sup>–2<sup>4</sup>) × BUSCLKX4 or (2<sup>18</sup>–2<sup>4</sup>) × BUSCLKX4 - Low-voltage inhibit (LVI) enable and trip voltage selection - OSC option selection - IRQ pin - RST pin - Auto wakeup timeout period ## 5.2 Functional Description The configuration registers are used in the initialization of various options. The configuration registers can be written once after each reset. Most of the configuration register bits are cleared during reset. Since the various options affect the operation of the microcontroller unit (MCU) it is recommended that this register be written immediately after reset. The configuration register is located at \$001E and \$001F, and may be read at anytime. NOTE: The CONFIG registers are one-time writable by the user after each reset. Upon a reset, the CONFIG registers default to predetermined settings as shown in **Figure 5-1** and **Figure 5-2**. # **Configuration Register (CONFIG)** Figure 5-1 Configuration Register 2 (CONFIG2) OSCOPT1 and OSCOPT0 — Selection Bits for Oscillator Option - (0, 0) Internal oscillator - (0, 1) External oscillator - (1, 0) External RC oscillator - (1, 1) External XTAL oscillator IRQPUD — IRQ Pin Pullup Control Bit - 1 = Internal pullup is disconnected - $0 = Internal pullup is connected between <math>\overline{IRQ}$ pin and $V_{DD}$ IRQEN — IRQ Pin Function Selection Bit - 1 = Interrupt request function active in pin - 0 = Interrupt request function inactive in pin RSTEN — RST Pin Function Selection - 1 = Reset function active in pin - 0 = Reset function inactive in pin **NOTE:** The RSTEN bit is cleared by a power-on reset (POR) only. Other resets will leave this bit unaffected. Figure 5-2 Configuration Register 1 (CONFIG1) COPRS (Out of STOP Mode) — COP Reset Period Selection Bit - 1 = COP reset short cycle = $(2^{13} 2^4) \times BUSCLKX4$ - 0 = COP reset long cycle = $(2^{18} 2^4) \times BUSCLKX4$ COPRS (In STOP Mode) — Auto Wakeup Period Selection Bit - 1 = Auto wakeup short cycle = $(2^9) \times INTRCOSC$ - $0 = \text{Auto wakeup long cycle} = (2^{14}) \times \text{INTRCOSC}$ ## LVISTOP — LVI Enable in Stop Mode Bit When the LVIPWRD bit is clear, setting the LVISTOP bit enables the LVI to operate during stop mode. Reset clears LVISTOP. - 1 = LVI enabled during stop mode - 0 = LVI disabled during stop mode #### LVIRSTD — LVI Reset Disable Bit LVIRSTD disables the reset signal from the LVI module. - 1 = LVI module resets disabled - 0 = LVI module resets enabled #### LVIPWRD — LVI Power Disable Bit LVIPWRD disables the LVI module. - 1 = LVI module power disabled - 0 = LVI module power enabled ## LVI5OR3 — LVI 5-V or 3.3-V Operating Mode Bit LVI5OR3 selects the voltage operating mode of the LVI module. The voltage mode selected for the LVI should match the operating $V_{DD}$ for the LVI's voltage trip points for each of the modes. - 1 = LVI operates in 5-V mode - 0 = LVI operates in 3.3-V mode # **NOTE:** The LVI5OR3 bit is cleared by a power-on reset (POR) only. Other resets will leave this bit unaffected. SSREC — Short Stop Recovery Bit SSREC enables the CPU to exit stop mode with a delay of 32 BUSCLKX4 cycles instead of a 4096 BUSCLKX4 cycle delay. - 1 = Stop mode recovery after 32 BUSCLKX4 cycles - 0 = Stop mode recovery after 4096 BUSCLKX4 cycles ## **NOTE:** Exiting stop mode by an LVI reset will result in the long stop recovery. When using the LVI during normal operation but disabling during stop mode, the LVI will have an enable time of $t_{\rm EN}$ . The system stabilization time for power-on reset and long stop recovery (both 4096 BUSCLKX4 cycles) gives a delay longer than the LVI enable time for these startup scenarios. There is no period where the MCU is not protected from a low-power condition. However, when using the short stop recovery configuration option, the 32 BUSCLKX4 delay must be greater than the LVI's turn on time to avoid a period in startup where the LVI is not protecting the MCU. STOP — STOP Instruction Enable Bit STOP enables the STOP instruction. - 1 = STOP instruction enabled - 0 = STOP instruction treated as illegal opcode ## COPD — COP Disable Bit COPD disables the COP module. - 1 = COP module disabled - 0 = COP module enabled 65 # Configuration Register (CONFIG) # **Section 6. Computer Operating Properly (COP)** #### 6.1 Introduction The computer operating properly (COP) module contains a free-running counter that generates a reset if allowed to overflow. The COP module helps software recover from runaway code. Prevent a COP reset by clearing the COP counter periodically. The COP module can be disabled through the COPD bit in the configuration 1 (CONFIG1) register. ## 6.2 Functional Description 1. See Section 13. System Integration Module (SIM) for more details. Figure 6-1. COP Block Diagram # Computer Operating Properly (COP) The COP counter is a free-running 6-bit counter preceded by the 12-bit system integration module (SIM) counter. If not cleared by software, the COP counter overflows and generates an asynchronous reset after $2^{18}-2^4$ or $2^{13}-2^4$ BUSCLKX4 cycles; depending on the state of the COP rate select bit, COPRS, in configuration register 1. With a $2^{18}-2^4$ BUSCLKX4 cycle overflow option, a 8-MHz crystal gives a COP timeout period of 32.766 ms. Writing any value to location \$FFFF before an overflow occurs prevents a COP reset by clearing the COP counter and stages 12–5 of the SIM counter. NOTE: Service the COP immediately after reset and before entering or after exiting stop mode to guarantee the maximum time before the first COP counter overflow. A COP reset pulls the $\overline{RST}$ pin low (if the RSTEN bit is set in the CONFIG1 register) for 32 × BUSCLKX4 cycles and sets the COP bit in the reset status register (RSR). See 13.8.1 SIM Reset Status Register. NOTE: Place COP clearing instructions in the main program and not in an interrupt subroutine. Such an interrupt subroutine could keep the COP from generating a reset even while the main program is not working properly. ## 6.3 I/O Signals The following paragraphs describe the signals shown in **Figure 6-1**. #### 6.3.1 BUSCLKX4 BUSCLKX4 is the oscillator output signal. BUSCLKX4 frequency is equal to the crystal frequency or the RC-oscillator frequency. ## 6.3.2 COPCTL Write Writing any value to the COP control register (COPCTL) (see **6.4 COP Control Register**) clears the COP counter and clears bits 12–5 of the SIM counter. Reading the COP control register returns the low byte of the reset vector. #### 6.3.3 Power-On Reset The power-on reset (POR) circuit in the SIM clears the SIM counter $4096 \times BUSCLKX4$ cycles after power up. #### 6.3.4 Internal Reset An internal reset clears the SIM counter and the COP counter. #### 6.3.5 Reset Vector Fetch A reset vector fetch occurs when the vector address appears on the data bus. A reset vector fetch clears the SIM counter. ## 6.3.6 COPD (COP Disable) The COPD signal reflects the state of the COP disable bit (COPD) in the configuration register (CONFIG). See **Section 5. Configuration Register (CONFIG)**. ## 6.3.7 COPRS (COP Rate Select) The COPRS signal reflects the state of the COP rate select bit (COPRS) in the configuration register 1 (CONFIG1). See **Section 5. Configuration Register (CONFIG)**. ## 6.4 COP Control Register The COP control register (COPCTL) is located at address \$FFFF and overlaps the reset vector. Writing any value to \$FFFF clears the COP counter and starts a new timeout period. Reading location \$FFFF returns the low byte of the reset vector. Figure 6-2. COP Control Register (COPCTL) ## 6.5 Interrupts The COP does not generate CPU interrupt requests. ## 6.6 Monitor Mode The COP is disabled in monitor mode when $V_{TST}$ is present on the $\overline{IRQ}$ pin. ## 6.7 Low-Power Modes The WAIT and STOP instructions put the MCU in low power-consumption standby modes. #### 6.7.1 Wait Mode The COP remains active during wait mode. If COP is enabled, a reset will occur at COP timeout. # **Computer Operating Properly (COP)** ## 6.7.2 Stop Mode Stop mode turns off the BUSCLKX4 input to the COP and clears the SIM counter. Service the COP immediately before entering or after exiting stop mode to ensure a full COP timeout period after entering or exiting stop mode. ## 6.8 COP Module During Break Mode The COP is disabled during a break interrupt with monitor mode when BDCOP bit is set in break auxiliary register (BRKAR). # **Section 7. Central Processor Unit (CPU)** #### 7.1 Introduction The M68HC08 CPU (central processor unit) is an enhanced and fully object-code-compatible version of the M68HC05 CPU. The *CPU08 Reference Manual* (Motorola document order number CPU08RM/AD) contains a description of the CPU instruction set, addressing modes, and architecture. #### 7.2 Features #### Features of the CPU include: - Object code fully upward-compatible with M68HC05 Family - 16-bit stack pointer with stack manipulation instructions - 16-bit index register with x-register manipulation instructions - 8-MHz CPU internal bus frequency - 64-Kbyte program/data memory space - 16 addressing modes - Memory-to-memory data moves without using accumulator - Fast 8-bit by 8-bit multiply and 16-bit by 8-bit divide instructions - Enhanced binary-coded decimal (BCD) data handling - Modular architecture with expandable internal bus definition for extension of addressing range beyond 64 Kbytes - Low-power stop and wait modes ## 7.3 CPU Registers **Figure 7-1** shows the five CPU registers. CPU registers are not part of the memory map. Figure 7-1. CPU Registers #### 7.3.1 Accumulator The accumulator is a general-purpose 8-bit register. The CPU uses the accumulator to hold operands and the results of arithmetic/logic operations. Figure 7-2. Accumulator (A) # 7.3.2 Index Register The 16-bit index register allows indexed addressing of a 64-Kbyte memory space. H is the upper byte of the index register, and X is the lower byte. H:X is the concatenated 16-bit index register. In the indexed addressing modes, the CPU uses the contents of the index register to determine the conditional address of the operand. The index register can serve also as a temporary data storage location. Figure 7-3. Index Register (H:X) #### 7.3.3 Stack Pointer NOTE: The stack pointer is a 16-bit register that contains the address of the next location on the stack. During a reset, the stack pointer is preset to \$00FF. The reset stack pointer (RSP) instruction sets the least significant byte to \$FF and does not affect the most significant byte. The stack pointer decrements as data is pushed onto the stack and increments as data is pulled from the stack. In the stack pointer 8-bit offset and 16-bit offset addressing modes, the stack pointer can function as an index register to access data on the stack. The CPU uses the contents of the stack pointer to determine the conditional address of the operand. Figure 7-4. Stack Pointer (SP) The location of the stack is arbitrary and may be relocated anywhere in random-access memory (RAM). Moving the SP out of page 0 (\$0000 to \$00FF) frees direct address (page 0) space. For correct operation, the stack pointer must point only to RAM locations. # 7.3.4 Program Counter The program counter is a 16-bit register that contains the address of the next instruction or operand to be fetched. Normally, the program counter automatically increments to the next sequential memory location every time an instruction or operand is fetched. Jump, branch, and interrupt operations load the program counter with an address other than that of the next sequential location. During reset, the program counter is loaded with the reset vector address located at \$FFFE and \$FFFF. The vector address is the address of the first instruction to be executed after exiting the reset state. Figure 7-5. Program Counter (PC) ## 7.3.5 Condition Code Register The 8-bit condition code register contains the interrupt mask and five flags that indicate the results of the instruction just executed. Bits 6 and 5 are set permanently to 1. The following paragraphs describe the functions of the condition code register. Figure 7-6. Condition Code Register (CCR) #### V — Overflow Flag The CPU sets the overflow flag when a two's complement overflow occurs. The signed branch instructions BGT, BGE, BLE, and BLT use the overflow flag. 1 = Overflow 0 = No overflow # H — Half-Carry Flag The CPU sets the half-carry flag when a carry occurs between accumulator bits 3 and 4 during an add-without-carry (ADD) or add-with-carry (ADC) operation. The half-carry flag is required for binary-coded decimal (BCD) arithmetic operations. The DAA instruction uses the states of the H and C flags to determine the appropriate correction factor. - 1 = Carry between bits 3 and 4 - 0 = No carry between bits 3 and 4 #### I — Interrupt Mask When the interrupt mask is set, all maskable CPU interrupts are disabled. CPU interrupts are enabled when the interrupt mask is cleared. When a CPU interrupt occurs, the interrupt mask is set automatically after the CPU registers are saved on the stack, but before the interrupt vector is fetched. - 1 = Interrupts disabled - 0 = Interrupts enabled ## NOTE: To maintain M6805 Family compatibility, the upper byte of the index register (H) is not stacked automatically. If the interrupt service routine modifies H, then the user must stack and unstack H using the PSHH and PULH instructions. After the I bit is cleared, the highest-priority interrupt request is serviced first. A return-from-interrupt (RTI) instruction pulls the CPU registers from the stack and restores the interrupt mask from the stack. After any reset, the interrupt mask is set and can be cleared only by the clear interrupt mask software instruction (CLI). #### N — Negative flag The CPU sets the negative flag when an arithmetic operation, logic operation, or data manipulation produces a negative result, setting bit 7 of the result. - 1 = Negative result - 0 = Non-negative result #### Z — Zero flag The CPU sets the zero flag when an arithmetic operation, logic operation, or data manipulation produces a result of \$00. - 1 = Zero result - 0 = Non-zero result #### C — Carry/Borrow Flag The CPU sets the carry/borrow flag when an addition operation produces a carry out of bit 7 of the accumulator or when a subtraction operation requires a borrow. Some instructions — such as bit test and branch, shift, and rotate — also clear or set the carry/borrow flag. - 1 = Carry out of bit 7 - 0 = No carry out of bit 7 # **Central Processor Unit (CPU)** # 7.4 Arithmetic/Logic Unit (ALU) The ALU performs the arithmetic and logic operations defined by the instruction set. Refer to the *CPU08 Reference Manual* (Motorola document order number CPU08RM/AD) for a description of the instructions and addressing modes and more detail about the architecture of the CPU. #### 7.5 Low-Power Modes The WAIT and STOP instructions put the MCU in low power-consumption standby modes. #### 7.5.1 Wait Mode #### The WAIT instruction: - Clears the interrupt mask (I bit) in the condition code register, enabling interrupts. After exit from wait mode by interrupt, the I bit remains clear. After exit by reset, the I bit is set. - Disables the CPU clock ## 7.5.2 Stop Mode #### The STOP instruction: - Clears the interrupt mask (I bit) in the condition code register, enabling external interrupts. After exit from stop mode by external interrupt, the I bit remains clear. After exit by reset, the I bit is set. - Disables the CPU clock After exiting stop mode, the CPU clock begins running after the oscillator stabilization delay. # 7.6 CPU During Break Interrupts If a break module is present on the MCU, the CPU starts a break interrupt by: - Loading the instruction register with the SWI instruction - Loading the program counter with \$FFFC:\$FFFD or with \$FEFC:\$FEFD in monitor mode The break interrupt begins after completion of the CPU instruction in progress. If the break address register match occurs on the last cycle of a CPU instruction, the break interrupt begins immediately. A return-from-interrupt instruction (RTI) in the break routine ends the break interrupt and returns the MCU to normal operation if the break interrupt has been deasserted. # 7.7 Instruction Set Summary Table 7-1 provides a summary of the M68HC08 instruction set. Table 7-1. Instruction Set Summary (Sheet 1 of 7) | Source<br>Form | Operation | Description | | | | ec | | | Address<br>Mode | Opcode | Operand | Cycles | |-------------------------------------------------------------------------------------------------|----------------------------------------|-----------------------------------------|---|---|---|----|---|-----|----------------------------------------------------------------------------------------------|--------------------------------------------------|----------------------------------------------|--------------------------------------| | 1 01111 | | | ٧ | Н | I | Ν | Z | С | Add | obo | ope | S | | ADC #opr<br>ADC opr<br>ADC opr<br>ADC opr,X<br>ADC opr,X<br>ADC,X<br>ADC opr,SP<br>ADC opr,SP | Add with Carry | A ← (A) + (M) + (C) | 1 | 1 | _ | ‡ | ‡ | ‡ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | A9<br>B9<br>C9<br>D9<br>E9<br>F9<br>9EE9<br>9ED9 | | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | | ADD #opr<br>ADD opr<br>ADD opr,<br>ADD opr,X<br>ADD opr,X<br>ADD,X<br>ADD opr,SP<br>ADD opr,SP | Add without Carry | A ← (A) + (M) | 1 | 1 | _ | ‡ | ‡ | ‡ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | AB<br>BB<br>CB<br>DB<br>EB<br>FB<br>9EEB<br>9EDB | | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | | AIS #opr | Add Immediate Value (Signed) to SP | ue (Signed) to SP | | | | | | | | A7 | ii | 2 | | AIX #opr | Add Immediate Value (Signed) to H:X | H:X ← (H:X) + (16 ≪ M) | _ | _ | _ | _ | _ | - | IMM | AF | ii | 2 | | AND #opr<br>AND opr<br>AND opr,<br>AND opr,X<br>AND opr,X<br>AND ,X<br>AND opr,SP<br>AND opr,SP | Logical AND | A ← (A) & (M) | 0 | _ | _ | ‡ | ‡ | _ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | A4<br>B4<br>C4<br>D4<br>E4<br>F4<br>9EE4<br>9ED4 | | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | | ASL opr<br>ASLA<br>ASLX<br>ASL opr,X<br>ASL ,X<br>ASL opr,SP | Arithmetic Shift Left<br>(Same as LSL) | C ← 0 b0 | 1 | _ | _ | ‡ | ‡ | ‡ | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 38<br>48<br>58<br>68<br>78<br>9E68 | dd<br>ff<br>ff | 4<br>1<br>1<br>4<br>3<br>5 | | ASR opr<br>ASRA<br>ASRX<br>ASR opr,X<br>ASR opr,X<br>ASR opr,SP | Arithmetic Shift Right | b7 b0 | ‡ | _ | _ | ‡ | ‡ | ‡ | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 37<br>47<br>57<br>67<br>77<br>9E67 | dd<br>ff<br>ff | 4<br>1<br>1<br>4<br>3<br>5 | | BCC rel | Branch if Carry Bit Clear | $PC \leftarrow (PC) + 2 + rel? (C) = 0$ | - | - | - | - | - | - | REL | 24 | rr | 3 | | BCLR n, opr | Clear Bit n in M | Mn ← 0 | _ | _ | _ | _ | _ | _ | DIR (b0)<br>DIR (b1)<br>DIR (b2)<br>DIR (b3)<br>DIR (b4)<br>DIR (b5)<br>DIR (b6)<br>DIR (b7) | 11<br>13<br>15<br>17<br>19<br>1B<br>1D<br>1F | dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd | 4<br>4<br>4<br>4<br>4<br>4<br>4 | | BCS rel | Branch if Carry Bit Set (Same as BLO) | PC ← (PC) + 2 + rel? (C) = 1 | - | _ | - | - | - | _ | REL | 25 | rr | 3 | | BEQ rel | Branch if Equal | - | - | - | - | - | - | REL | 27 | rr | 3 | | # **Central Processor Unit (CPU)** Table 7-1. Instruction Set Summary (Sheet 2 of 7) | Source<br>Form | Operation | Description | | | | ec | | | Address<br>Mode | Opcode | Operand | Cycles | |----------------------------------------------------------------------------------------|------------------------------------------------------|----------------------------------------------------------------------|---|---|---|----|---|---|----------------------------------------------------------------------------------------------|--------------------------------------------------|----------------------------------------------------------------------|--------------------------------------| | Folili | - | | ٧ | Н | I | N | Z | С | Add | obc | odo | Cyc | | BGE opr | Branch if Greater Than or Equal To (Signed Operands) | PC ← (PC) + 2 + rel? (N ⊕ V) = 0 | - | - | _ | - | _ | - | REL | 90 | rr | 3 | | BGT opr | Branch if Greater Than (Signed Operands) | $PC \leftarrow (PC) + 2 + rel?(Z) (N \oplus V) = 0$ | _ | _ | _ | _ | _ | _ | REL | 92 | rr | 3 | | BHCC rel | Branch if Half Carry Bit Clear | anch if Half Carry Bit Clear $PC \leftarrow (PC) + 2 + rel? (H) = 0$ | | | | | _ | _ | REL | 28 | rr | 3 | | BHCS rel | Branch if Half Carry Bit Set | PC ← (PC) + 2 + rel? (H) = 1 | - | - | - | - | - | - | REL | 29 | rr | 3 | | BHI rel | Branch if Higher | $PC \leftarrow (PC) + 2 + rel?(C) (Z) = 0$ | - | _ | - | _ | _ | _ | REL | 22 | rr | 3 | | BHS rel | Branch if Higher or Same<br>(Same as BCC) | PC ← (PC) + 2 + rel? (C) = 0 | _ | _ | _ | _ | _ | _ | REL | 24 | rr | 3 | | BIH rel | Branch if IRQ Pin High | PC ← (PC) + 2 + rel? IRQ = 1 | - | _ | - | _ | _ | _ | REL | 2F | rr | 3 | | BIL rel | Branch if IRQ Pin Low | $PC \leftarrow (PC) + 2 + rel ? \overline{IRQ} = 0$ | - | _ | - | _ | _ | _ | REL | 2E | rr | 3 | | BIT #opr<br>BIT opr<br>BIT opr,X<br>BIT opr,X<br>BIT opr,X<br>BIT opr,SP<br>BIT opr,SP | Bit Test | (A) & (M) | 0 | _ | _ | 1 | ‡ | _ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | A5<br>B5<br>C5<br>D5<br>E5<br>F5<br>9EE5<br>9ED5 | | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | | BLE opr | Branch if Less Than or Equal To (Signed Operands) | PC ← (PC) + 2 + rel? (Z) (N ⊕ V) = 1 | _ | _ | - | _ | _ | _ | REL | 93 | rr | 3 | | BLO rel | Branch if Lower (Same as BCS) | PC ← (PC) + 2 + rel? (C) = 1 | _ | _ | - | _ | - | - | REL | 25 | rr | 3 | | BLS rel | Branch if Lower or Same | PC ← (PC) + 2 + rel? (C) (Z) = 1 | - | _ | - | _ | _ | _ | REL | 23 | rr | 3 | | BLT opr | Branch if Less Than (Signed Operands) | PC ← (PC) + 2 + rel? (N ⊕ V) =1 | - | - | - | - | - | _ | REL | 91 | rr | 3 | | BMC rel | Branch if Interrupt Mask Clear | PC ← (PC) + 2 + rel? (I) = 0 | - | - | - | - | - | - | REL | 2C | rr | 3 | | BMI rel | Branch if Minus | PC ← (PC) + 2 + rel? (N) = 1 | - | - | - | - | - | - | REL | 2B | rr | 3 | | BMS rel | Branch if Interrupt Mask Set | PC ← (PC) + 2 + rel? (I) = 1 | - | _ | - | _ | - | _ | REL | 2D | rr | 3 | | BNE rel | Branch if Not Equal | $PC \leftarrow (PC) + 2 + rel? (Z) = 0$ | - | _ | - | _ | _ | _ | REL | 26 | rr | 3 | | BPL rel | Branch if Plus | $PC \leftarrow (PC) + 2 + rel? (N) = 0$ | _ | - | _ | - | _ | _ | REL | 2A | rr | 3 | | BRA rel | Branch Always | $PC \leftarrow (PC) + 2 + rel$ | _ | - | _ | - | _ | _ | REL | 20 | rr | 3 | | BRCLR n,opr,rel | Branch if Bit <i>n</i> in M Clear | PC ← (PC) + 3 + rel? (Mn) = 0 | _ | _ | _ | _ | _ | ‡ | DIR (b0)<br>DIR (b1)<br>DIR (b2)<br>DIR (b3)<br>DIR (b4)<br>DIR (b5)<br>DIR (b6)<br>DIR (b7) | 01<br>03<br>05<br>07<br>09<br>0B<br>0D | dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr | 5 5 5 5 5 5 5 5 | | BRN rel | Branch Never | PC ← (PC) + 2 | - | - | - | - | - | - | REL | 21 | rr | 3 | Table 7-1. Instruction Set Summary (Sheet 3 of 7) | Source<br>Form | Operation | Description | | | Eff<br>n ( | | | | Address<br>Mode | Opcode | Operand | les | |-------------------------------------------------------------------------------------------------------|---------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|---|------------|----------|----------|---|----------------------------------------------------------------------------------------------|--------------------------------------------------|----------------------------------------------------------------------|--------------------------------------| | Form | | • | ٧ | Н | I | N | Z | С | Add | obc | edo | Cycles | | BRSET n,opr,rel | Branch if Bit <i>n</i> in M Set | PC ← (PC) + 3 + rel? (Mn) = 1 | - | _ | | _ | _ | ‡ | DIR (b0)<br>DIR (b1)<br>DIR (b2)<br>DIR (b3)<br>DIR (b4)<br>DIR (b5)<br>DIR (b6)<br>DIR (b7) | 00<br>02<br>04<br>06<br>08<br>0A<br>0C<br>0E | dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr | 55555555 | | BSET n,opr | Set Bit <i>n</i> in M | Mn ← 1 | _ | _ | _ | _ | _ | _ | DIR (b0)<br>DIR (b1)<br>DIR (b2)<br>DIR (b3)<br>DIR (b4)<br>DIR (b5)<br>DIR (b6)<br>DIR (b7) | 10<br>12<br>14<br>16<br>18<br>1A<br>1C | dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd | 4<br>4<br>4<br>4<br>4<br>4<br>4 | | BSR rel | Branch to Subroutine | $\begin{array}{c} PC \leftarrow (PC) + 2; push (PCL) \\ SP \leftarrow (SP) - 1; push (PCH) \\ SP \leftarrow (SP) - 1 \\ PC \leftarrow (PC) + \mathit{rel} \end{array}$ | _ | _ | _ | _ | _ | _ | REL | AD | rr | 4 | | CBEQ opr,rel<br>CBEQA #opr,rel<br>CBEQX #opr,rel<br>CBEQ opr,X+,rel<br>CBEQ X+,rel<br>CBEQ opr,SP,rel | Compare and Branch if Equal | $\begin{array}{l} PC \leftarrow (PC) + 3 + rel \ ? \ (A) - (M) = \$00 \\ PC \leftarrow (PC) + 3 + rel \ ? \ (A) - (M) = \$00 \\ PC \leftarrow (PC) + 3 + rel \ ? \ (X) - (M) = \$00 \\ PC \leftarrow (PC) + 3 + rel \ ? \ (A) - (M) = \$00 \\ PC \leftarrow (PC) + 2 + rel \ ? \ (A) - (M) = \$00 \\ PC \leftarrow (PC) + 4 + rel \ ? \ (A) - (M) = \$00 \end{array}$ | _ | _ | _ | _ | _ | _ | DIR<br>IMM<br>IMM<br>IX1+<br>IX+<br>SP1 | 31<br>41<br>51<br>61<br>71<br>9E61 | dd rr<br>ii rr<br>ii rr<br>ff rr<br>rr<br>ff rr | 5<br>4<br>4<br>5<br>4<br>6 | | CLC | Clear Carry Bit | C ← 0 | - | - | - | - | - | 0 | INH | 98 | | 1 | | CLI | Clear Interrupt Mask | I ← 0 | _ | - | 0 | _ | _ | _ | INH | 9A | | 2 | | CLR opr<br>CLRA<br>CLRX<br>CLRH<br>CLR opr,X<br>CLR ,X<br>CLR opr,SP | Clear | $\begin{array}{l} M \leftarrow \$00 \\ A \leftarrow \$00 \\ X \leftarrow \$00 \\ H \leftarrow \$00 \\ M \leftarrow \$00 \\ M \leftarrow \$00 \\ M \leftarrow \$00 \\ M \leftarrow \$00 \\ \end{array}$ | 0 | _ | _ | 0 | 1 | _ | DIR<br>INH<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 3F<br>4F<br>5F<br>8C<br>6F<br>7F<br>9E6F | dd<br>ff<br>ff | 3<br>1<br>1<br>1<br>3<br>2<br>4 | | CMP #opr<br>CMP opr<br>CMP opr<br>CMP opr,X<br>CMP opr,X<br>CMP,X<br>CMP opr,SP<br>CMP opr,SP | Compare A with M | (A) – (M) | 1 | - | - | ‡ | <b>‡</b> | 1 | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | A1<br>B1<br>C1<br>D1<br>E1<br>F1<br>9EE1<br>9ED1 | | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | | COM opr<br>COMA<br>COMX<br>COM opr,X<br>COM ,X<br>COM opr,SP | Complement (One's Complement) | $\begin{array}{l} M \leftarrow (\overline{M}) = \$FF - (M) \\ A \leftarrow (A) = \$FF - (M) \\ X \leftarrow (\overline{X}) = \$FF - (M) \\ M \leftarrow (\overline{M}) = \$FF - (M) \\ M \leftarrow (\underline{M}) = \$FF - (M) \\ M \leftarrow (\overline{M}) = \$FF - (M) \\ M \leftarrow (\overline{M}) = \$FF - (M) \end{array}$ | 0 | _ | _ | <b>‡</b> | <b>1</b> | 1 | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 33<br>43<br>53<br>63<br>73<br>9E63 | dd<br>ff<br>ff | 4<br>1<br>1<br>4<br>3<br>5 | | CPHX #opr<br>CPHX opr | Compare H:X with M | re H:X with M (H:X) – (M:M + 1) | | | | | | 1 | IMM<br>DIR | 65<br>75 | ii ii+1<br>dd | 3 4 | # **Central Processor Unit (CPU)** Table 7-1. Instruction Set Summary (Sheet 4 of 7) | Source<br>Form | Operation | Description | | | | ec | | | Address<br>Mode | Opcode | Operand | Cycles | |------------------------------------------------------------------------------------------------------|----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|---|---|----|----------|---|-----------------------------------------------------|--------------------------------------------------|-------------------------------------------|--------------------------------------| | 1 01111 | | | ٧ | Н | I | Ν | Z | С | Add | ope | do | S | | CPX #opr<br>CPX opr<br>CPX opr<br>CPX,X<br>CPX opr,X<br>CPX opr,X<br>CPX opr,SP<br>CPX opr,SP | Compare X with M | (X) – (M) | 1 | _ | _ | ‡ | <b>‡</b> | ţ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | A3<br>B3<br>C3<br>D3<br>E3<br>F3<br>9EE3<br>9ED3 | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ee ff | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | | DAA | Decimal Adjust A | (A) <sub>10</sub> | U | - | - | 1 | ‡ | 1 | INH | 72 | | 2 | | DBNZ opr,rel<br>DBNZA rel<br>DBNZX rel<br>DBNZ opr,X,rel<br>DBNZ X,rel<br>DBNZ opr,SP,rel | Decrement and Branch if Not Zero | A $\leftarrow$ (A) - 1 or M $\leftarrow$ (M) - 1 or X $\leftarrow$ (X) - 1<br>PC $\leftarrow$ (PC) + 3 + rel? (result) $\neq$ 0<br>PC $\leftarrow$ (PC) + 2 + rel? (result) $\neq$ 0<br>PC $\leftarrow$ (PC) + 2 + rel? (result) $\neq$ 0<br>PC $\leftarrow$ (PC) + 3 + rel? (result) $\neq$ 0<br>PC $\leftarrow$ (PC) + 2 + rel? (result) $\neq$ 0 | | | | | | | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 3B<br>4B<br>5B<br>6B<br>7B<br>9E6B | dd rr<br>rr<br>rr<br>ff rr<br>rr<br>ff rr | 5<br>3<br>3<br>5<br>4<br>6 | | DEC opr<br>DECA<br>DECX<br>DEC opr,X<br>DEC ,X<br>DEC opr,SP | Decrement | $\begin{array}{c} M \leftarrow (M) - 1 \\ A \leftarrow (A) - 1 \\ X \leftarrow (X) - 1 \\ M \leftarrow (M) - 1 \\ M \leftarrow (M) - 1 \\ M \leftarrow (M) - 1 \end{array}$ | 1 | _ | _ | 1 | <b>1</b> | _ | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 3A<br>4A<br>5A<br>6A<br>7A<br>9E6A | dd<br>ff<br>ff | 4<br>1<br>1<br>4<br>3<br>5 | | DIV | Divide | A ← (H:A)/(X)<br>H ← Remainder | | | | | ‡ | ‡ | INH | 52 | | 7 | | EOR #opr<br>EOR opr<br>EOR opr<br>EOR opr,X<br>EOR opr,X<br>EOR,X<br>EOR opr,SP<br>EOR opr,SP | Exclusive OR M with A | $A \leftarrow (A \oplus M)$ | 0 | _ | _ | Į. | 1 | _ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | A8<br>B8<br>C8<br>D8<br>E8<br>F8<br>9EE8<br>9ED8 | | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | | INC opr<br>INCA<br>INCX<br>INC opr,X<br>INC ,X<br>INC opr,SP | Increment | $\begin{array}{c} M \leftarrow (M) + 1 \\ A \leftarrow (A) + 1 \\ X \leftarrow (X) + 1 \\ M \leftarrow (M) + 1 \\ M \leftarrow (M) + 1 \\ M \leftarrow (M) + 1 \end{array}$ | Î | _ | _ | 1 | 1 | _ | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 3C<br>4C<br>5C<br>6C<br>7C<br>9E6C | dd<br>ff<br>ff | 4<br>1<br>1<br>4<br>3<br>5 | | JMP opr<br>JMP opr<br>JMP opr,X<br>JMP opr,X<br>JMP ,X | Jump | PC ← Jump Address | _ | _ | _ | _ | - | _ | DIR<br>EXT<br>IX2<br>IX1<br>IX | BC<br>CC<br>DC<br>EC<br>FC | dd<br>hh II<br>ee ff<br>ff | 2<br>3<br>4<br>3<br>2 | | JSR opr<br>JSR opr<br>JSR opr,X<br>JSR opr,X<br>JSR ,X | Jump to Subroutine | PC $\leftarrow$ (PC) + $n$ ( $n$ = 1, 2, or 3)<br>Push (PCL); SP $\leftarrow$ (SP) - 1<br>Push (PCH); SP $\leftarrow$ (SP) - 1<br>PC $\leftarrow$ Unconditional Address | _ | _ | _ | _ | ı | _ | DIR<br>EXT<br>IX2<br>IX1<br>IX | BD<br>CD<br>DD<br>ED<br>FD | dd<br>hh II<br>ee ff<br>ff | 4<br>5<br>6<br>5<br>4 | | LDA #opr<br>LDA opr<br>LDA opr,X<br>LDA opr,X<br>LDA opr,X<br>LDA opr,SP<br>LDA opr,SP<br>LDA opr,SP | Load A from M | A ← (M) | 0 | _ | _ | ‡ | ‡ | _ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | A6<br>B6<br>C6<br>D6<br>E6<br>F6<br>9EE6<br>9ED6 | | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | Table 7-1. Instruction Set Summary (Sheet 5 of 7) | Source<br>Form | Operation Description | Description | | | | ec<br>CC | | | Address<br>Mode | Opcode | Operand | Cycles | |-------------------------------------------------------------------------------------------------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|---|---|----------|----------|----|-----------------------------------------------------|--------------------------------------------------|----------------------------|--------------------------------------| | 1 01111 | | - | ٧ | Н | I | N | Z | С | Add | obc | obe | S | | LDHX #opr<br>LDHX opr | Load H:X from M | H:X ← (M:M + 1) | 0 | _ | - | ţ | ţ | - | IMM<br>DIR | 45<br>55 | ii jj<br>dd | 3<br>4 | | LDX #opr<br>LDX opr<br>LDX opr,<br>LDX opr,X<br>LDX opr,X<br>LDX ;X<br>LDX opr,SP<br>LDX opr,SP | Load X from M | X ← (M) | 0 | _ | _ | <b>‡</b> | 1 | _ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | AE<br>BE<br>CE<br>DE<br>EE<br>FE<br>9EEE<br>9EDE | | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | | LSL opr<br>LSLA<br>LSLX<br>LSL opr,X<br>LSL ,X<br>LSL opr,SP | Logical Shift Left<br>(Same as ASL) | C ← | t | _ | _ | <b>‡</b> | 1 | 1 | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 38<br>48<br>58<br>68<br>78<br>9E68 | dd<br>ff<br>ff | 4<br>1<br>1<br>4<br>3<br>5 | | LSR opr<br>LSRA<br>LSRX<br>LSR opr,X<br>LSR ,X<br>LSR opr,SP | Logical Shift Right | 0 | 1 | - | _ | 0 | ‡ | ‡ | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 34<br>44<br>54<br>64<br>74<br>9E64 | dd<br>ff<br>ff | 4<br>1<br>1<br>4<br>3<br>5 | | MOV opr,opr<br>MOV opr,X+<br>MOV #opr,opr<br>MOV X+,opr | Move | $(M)_{Destination} \leftarrow (M)_{Source}$ $H:X \leftarrow (H:X) + 1 (IX+D, DIX+)$ | 0 | _ | _ | ţ | ţ | _ | DD<br>DIX+<br>IMD<br>IX+D | 4E<br>5E<br>6E<br>7E | dd dd<br>dd<br>ii dd<br>dd | 5<br>4<br>4<br>4 | | MUL | Unsigned multiply | $X:A \leftarrow (X) \times (A)$ | _ | 0 | - | _ | - | 0 | INH | 42 | | 5 | | NEG opr<br>NEGA<br>NEGX<br>NEG opr,X<br>NEG ,X<br>NEG opr,SP | Negate (Two's Complement) | $\begin{array}{l} M \leftarrow -(M) = \$00 - (M) \\ A \leftarrow -(A) = \$00 - (A) \\ X \leftarrow -(X) = \$00 - (X) \\ M \leftarrow -(M) = \$00 - (M) \\ M \leftarrow -(M) = \$00 - (M) \end{array}$ | 1 | - | _ | ‡ | 1 | Į. | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 30<br>40<br>50<br>60<br>70<br>9E60 | dd<br>ff<br>ff | 4<br>1<br>1<br>4<br>3<br>5 | | NOP | No Operation | None | _ | - | - | _ | - | _ | INH | 9D | | 1 | | NSA | Nibble Swap A | A ← (A[3:0]:A[7:4]) | _ | _ | - | _ | - | _ | INH | 62 | | 3 | | ORA #opr<br>ORA opr<br>ORA opr<br>ORA opr,X<br>ORA opr,X<br>ORA,X<br>ORA opr,SP<br>ORA opr,SP | Inclusive OR A and M | A ← (A) (M) | 0 | - | _ | ‡ | <b>‡</b> | _ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | AA<br>BA<br>CA<br>DA<br>EA<br>FA<br>9EEA<br>9EDA | | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | | PSHA | Push A onto Stack | Push (A); $SP \leftarrow (SP) - 1$ | - | _ | _ | _ | _ | _ | INH | 87 | | 2 | | PSHH | Push H onto Stack | Push (H); SP $\leftarrow$ (SP) – 1 | _ | _ | _ | _ | _ | _ | INH | 8B | | 2 | | PSHX | Push X onto Stack | Push (X); $SP \leftarrow (SP) - 1$ | _ | _ | _ | _ | _ | _ | INH | 89 | | 2 | | PULA | Pull A from Stack | $SP \leftarrow (SP + 1); Pull (A)$ | - | _ | - | _ | - | - | INH | 86 | | 2 | | PULH | Pull H from Stack | $SP \leftarrow (SP + 1); Pull (H)$ | _ | _ | _ | _ | _ | _ | INH | 8A | | 2 | | PULX | Pull X from Stack | $SP \leftarrow (SP + 1); Pull (X)$ | - | _ | _ | - | _ | _ | INH | 88 | | 2 | # **Central Processor Unit (CPU)** Table 7-1. Instruction Set Summary (Sheet 6 of 7) | Source | Operation | Description | | | | ec | | | Address<br>Mode | Opcode | Operand | les | |-----------------------------------------------------------------------------------------------|---------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|---|---|----------|---|----------|-----------------------------------------------------|--------------------------------------------------|----------------|--------------------------------------| | Form | · | · | ٧ | Н | I | N | Z | С | Adc | odo | оре | Cycles | | ROL opr<br>ROLA<br>ROLX<br>ROL opr,X<br>ROL ,X<br>ROL opr,SP | Rotate Left through Carry | b7 b0 | t | _ | _ | Î | Î | 1 | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 39<br>49<br>59<br>69<br>79<br>9E69 | dd<br>ff<br>ff | 4<br>1<br>1<br>4<br>3<br>5 | | ROR opr<br>RORA<br>RORX<br>ROR opr,X<br>ROR ,X<br>ROR opr,SP | Rotate Right through Carry | b7 b0 | t | _ | _ | ‡ | 1 | <b>‡</b> | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 36<br>46<br>56<br>66<br>76<br>9E66 | dd<br>ff<br>ff | 4<br>1<br>1<br>4<br>3<br>5 | | RSP | Reset Stack Pointer | SP ← \$FF | - | - | - | - | - | - | INH | 9C | | 1 | | RTI | Return from Interrupt | $\begin{array}{c} SP \leftarrow (SP) + 1; Pull (CCR) \\ SP \leftarrow (SP) + 1; Pull (A) \\ SP \leftarrow (SP) + 1; Pull (X) \\ SP \leftarrow (SP) + 1; Pull (PCH) \\ SP \leftarrow (SP) + 1; Pull (PCL) \end{array}$ | 1 | 1 | 1 | 1 | ‡ | 1 | INH | 80 | | 7 | | RTS | Return from Subroutine | SP ← SP + 1; Pull (PCH)<br>SP ← SP + 1; Pull (PCL) | - | - | - | - | - | - | INH | 81 | | 4 | | SBC #opr<br>SBC opr<br>SBC opr<br>SBC opr,X<br>SBC opr,X<br>SBC,X<br>SBC opr,SP<br>SBC opr,SP | Subtract with Carry | $A \leftarrow (A) - (M) - (C)$ | 1 | _ | _ | <b>‡</b> | 1 | ţ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | A2<br>B2<br>C2<br>D2<br>E2<br>F2<br>9EE2<br>9ED2 | | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | | SEC | Set Carry Bit | C ← 1 | - | - | _ | _ | _ | 1 | INH | 99 | | 1 | | SEI | Set Interrupt Mask | I ← 1 | - | _ | 1 | _ | - | _ | INH | 9B | | 2 | | STA opr<br>STA opr<br>STA opr,X<br>STA opr,X<br>STA ,X<br>STA opr,SP<br>STA opr,SP | Store A in M | M ← (A) | 0 | _ | _ | Î | 1 | _ | DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | B7<br>C7<br>D7<br>E7<br>F7<br>9EE7<br>9ED7 | | 3<br>4<br>4<br>3<br>2<br>4<br>5 | | STHX opr | Store H:X in M | (M:M + 1) ← (H:X) | 0 | _ | - | 1 | 1 | _ | DIR | 35 | dd | 4 | | STOP | Enable IRQ Pin; Stop Oscillator | I ← 0; Stop Oscillator | - | - | 0 | - | - | - | INH | 8E | | 1 | | STX opr<br>STX opr<br>STX opr,X<br>STX opr,X<br>STX ,X<br>STX opr,SP<br>STX opr,SP | Store X in M | $M \leftarrow (X)$ | 0 | _ | _ | ‡ | ‡ | _ | DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | BF<br>CF<br>DF<br>EF<br>FF<br>9EEF<br>9EDF | | 3<br>4<br>4<br>3<br>2<br>4<br>5 | | SUB #opr<br>SUB opr<br>SUB opr<br>SUB opr,X<br>SUB opr,X<br>SUB,X<br>SUB opr,SP<br>SUB opr,SP | Subtract | A ← (A) − (M) | t | _ | _ | 1 | ‡ | 1 | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | A0<br>B0<br>C0<br>D0<br>E0<br>F0<br>9EE0<br>9ED0 | | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | Table 7-1. Instruction Set Summary (Sheet 7 of 7) | Source<br>Form | Operation Description | | | | | | | | Effect<br>on CCR | | | | | | | | | on CCB | | | | Opcode | Operand | Cycles | |--------------------------------------------------------------|---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|---|---|---|---|---|---------------------------------------|------------------------------------|----------------|----------------------------|--|--|--|--|--|--------|--|--|--|--------|---------|--------| | 1 01111 | | | V H I N | | | N | Z | С | Addres<br>Mode | ď | ď | သိ | | | | | | | | | | | | | | SWI | Software Interrupt | $\begin{array}{c} PC \leftarrow (PC) + 1; Push (PCL) \\ SP \leftarrow (SP) - 1; Push (PCH) \\ SP \leftarrow (SP) - 1; Push (X) \\ SP \leftarrow (SP) - 1; Push (A) \\ SP \leftarrow (SP) - 1; Push (CCR) \\ SP \leftarrow (SP) - 1; 1 \leftarrow 1 \\ PCH \leftarrow Interrupt Vector High Byte \\ PCL \leftarrow Interrupt Vector Low Byte \\ \end{array}$ | _ | _ | 1 | _ | _ | _ | INH | 83 | | 9 | | | | | | | | | | | | | | TAP | Transfer A to CCR | CCR ← (A) | ‡ | 1 | 1 | 1 | 1 | 1 | INH | 84 | | 2 | | | | | | | | | | | | | | TAX | Transfer A to X | X ← (A) | _ | _ | _ | - | - | - | INH | 97 | | 1 | | | | | | | | | | | | | | TPA | Transfer CCR to A | A ← (CCR) | _ | _ | - | - | - | - | INH | 85 | | 1 | | | | | | | | | | | | | | TST opr<br>TSTA<br>TSTX<br>TST opr,X<br>TST ,X<br>TST opr,SP | Test for Negative or Zero | (A) – \$00 or (X) – \$00 or (M) – \$00 | 0 | _ | _ | 1 | ţ | _ | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 3D<br>4D<br>5D<br>6D<br>7D<br>9E6D | dd<br>ff<br>ff | 3<br>1<br>1<br>3<br>2<br>4 | | | | | | | | | | | | | | TSX | Transfer SP to H:X | H:X ← (SP) + 1 | - | - | _ | _ | _ | - | INH | 95 | | 2 | | | | | | | | | | | | | | TXA | Transfer X to A | A ← (X) | - | - | _ | - | - | - | INH | 9F | | 1 | | | | | | | | | | | | | | TXS | Transfer H:X to SP | (SP) ← (H:X) – 1 | _ | _ | _ | _ | _ | _ | INH | 94 | | 2 | | | | | | | | | | | | | | Α | Accumulator | n | Any bit | |-------|---------------------------------------------------------------------|-----------------|---------------------------------------------| | С | Carry/borrow bit | opr | Operand (one or two bytes) | | CCR | Condition code register | PC | Program counter | | dd | Direct address of operand | PCH | Program counter high byte | | dd rr | Direct address of operand and relative offset of branch instruction | PCL | Program counter low byte | | DD | Direct to direct addressing mode | REL | Relative addressing mode | | DIR | Direct addressing mode | rel | Relative program counter offset byte | | DIX+ | Direct to indexed with post increment addressing mode | rr | Relative program counter offset byte | | ee ff | High and low bytes of offset in indexed, 16-bit offset addressing | SP1 | Stack pointer, 8-bit offset addressing mode | | EXT | Extended addressing mode | SP2 | Stack pointer 16-bit offset addressing mode | | ff | Offset byte in indexed, 8-bit offset addressing | SP | Stack pointer | | Н | Half-carry bit | U | Undefined | | Н | Index register high byte | V | Overflow bit | | hh ll | High and low bytes of operand address in extended addressing | Χ | Index register low byte | | I | Interrupt mask | Z | Zero bit | | ii | Immediate operand byte | & | Logical AND | | IMD | Immediate source to direct destination addressing mode | | Logical OR | | IMM | Immediate addressing mode | $\oplus$ | Logical EXCLUSIVE OR | | INH | Inherent addressing mode | () | Contents of | | IX | Indexed, no offset addressing mode | <del>-</del> () | Negation (two's complement) | | IX+ | Indexed, no offset, post increment addressing mode | # | Immediate value | | IX+D | Indexed with post increment to direct addressing mode | <b>«</b> | Sign extend | | IX1 | Indexed, 8-bit offset addressing mode | $\leftarrow$ | Loaded with | | IX1+ | Indexed, 8-bit offset, post increment addressing mode | ? | If | | IX2 | Indexed, 16-bit offset addressing mode | : | Concatenated with | | M | Memory location | <b>‡</b> | Set or cleared | | N | Negative bit | _ | Not affected | | | | | | # 7.8 Opcode Map See Table 7-2. | j | Bit Mani | nulation | Branch | | | Read-Mo | dify-Write | | | Cor | e Map | | | | Register | /Memory | | | | |------------|---------------------------|---------------------------|-----------------------------------------------------|---------------------------|----------------------|--------------------------------------|---------------------|--------------------|--------------------|--------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-----------------------|-------------------|-------------------|-----------| | | DIR | DIR | REL | DIR | INH | INH | IX1 | SP1 | IX | INH | INH | IMM | DIR | EXT | IX2 | SP2 | IX1 | SP1 | IX | | MSB<br>LSB | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 9E6 | 7 | 8 | 9 | Α | В | С | D | 9ED | E | 9EE | F | | 0 | 5<br>BRSET0<br>3 DIR | 4<br>BSET0<br>2 DIR | 3<br>BRA<br>2 REL | 4<br>NEG<br>2 DIR | 1<br>NEGA<br>1 INH | 1<br>NEGX<br>1 INH | 4<br>NEG<br>2 IX1 | 5<br>NEG<br>3 SP1 | 3<br>NEG<br>1 IX | 7<br>RTI<br>1 INH | 3<br>BGE<br>2 REL | 2<br>SUB<br>2 IMM | 3<br>SUB<br>2 DIR | 4<br>SUB<br>3 EXT | 4<br>SUB<br>3 IX2 | 5<br>SUB<br>4 SP2 | 3<br>SUB<br>2 IX1 | 4<br>SUB<br>3 SP1 | SU<br>1 I | | 1 | 5<br>BRCLR0<br>3 DIR | 4<br>BCLR0<br>2 DIR | 3<br>BRN<br>2 REL | 5<br>CBEQ<br>3 DIR | 4<br>CBEQA<br>3 IMM | 4<br>CBEQX<br>3 IMM | 5<br>CBEQ<br>3 IX1+ | 6<br>CBEQ<br>4 SP1 | 4<br>CBEQ<br>2 IX+ | 4<br>RTS<br>1 INH | 3<br>BLT<br>2 REL | 2<br>CMP<br>2 IMM | 3<br>CMP<br>2 DIR | 4<br>CMP<br>3 EXT | 4<br>CMP<br>3 IX2 | 5<br>CMP<br>4 SP2 | 3<br>CMP<br>2 IX1 | 4<br>CMP<br>3 SP1 | CI<br>1 | | 2 | 5<br>BRSET1<br>3 DIR | 4<br>BSET1<br>2 DIR | 3<br>BHI<br>2 REL | | 5<br>MUL<br>1 INH | 7<br>DIV<br>1 INH | 3<br>NSA<br>1 INH | | 2<br>DAA<br>1 INH | | 3<br>BGT<br>2 REL | SBC<br>2 IMM | 3<br>SBC<br>2 DIR | 4<br>SBC<br>3 EXT | SBC<br>3 IX2 | 5<br>SBC<br>4 SP2 | SBC<br>2 IX1 | SBC<br>3 SP1 | S 1 | | 3 | 5<br>BRCLR1<br>3 DIR | 4<br>BCLR1<br>2 DIR | 3<br>BLS<br>2 REL | COM<br>2 DIR | 1<br>COMA<br>1 INH | 1<br>COMX<br>1 INH | COM<br>2 IX1 | 5<br>COM<br>3 SP1 | COM<br>1 IX | 9<br>SWI<br>1 INH | 3<br>BLE<br>2 REL | CPX<br>2 IMM | 3<br>CPX<br>2 DIR | 4<br>CPX<br>3 EXT | CPX<br>3 IX2 | 5<br>CPX<br>4 SP2 | 3<br>CPX<br>2 IX1 | 4<br>CPX<br>3 SP1 | C<br>1 | | 4 | 5<br>BRSET2<br>3 DIR | 4<br>BSET2<br>2 DIR | 3<br>BCC<br>2 REL | 4<br>LSR<br>2 DIR | 1<br>LSRA<br>1 INH | 1<br>LSRX<br>1 INH | 4<br>LSR<br>2 IX1 | 5<br>LSR<br>3 SP1 | 3<br>LSR<br>1 IX | 2<br>TAP<br>1 INH | 2<br>TXS<br>1 INH | 2<br>AND<br>2 IMM | 3<br>AND<br>2 DIR | 4<br>AND<br>3 EXT | 4<br>AND<br>3 IX2 | 5<br>AND<br>4 SP2 | 3<br>AND<br>2 IX1 | 4<br>AND<br>3 SP1 | A<br>1 | | 5 | 5<br>BRCLR2<br>3 DIR | 4<br>BCLR2<br>2 DIR | 3<br>BCS<br>2 REL | STHX<br>2 DIR | 3<br>LDHX<br>3 IMM | 4<br>LDHX<br>2 DIR | CPHX<br>3 IMM | | 4<br>CPHX<br>2 DIR | 1<br>TPA<br>1 INH | 2<br>TSX<br>1 INH | BIT<br>2 IMM | 3<br>BIT<br>2 DIR | | 4<br>BIT<br>3 IX2 | 5<br>BIT<br>4 SP2 | | 4<br>BIT<br>3 SP1 | 1 | | 6 | 5<br>BRSET3<br>3 DIR | BSET3<br>2 DIR | 3<br>BNE<br>2 REL | 4<br>ROR<br>2 DIR | 1<br>RORA<br>1 INH | 1<br>RORX<br>1 INH | 4<br>ROR<br>2 IX1 | 5<br>ROR<br>3 SP1 | 3<br>ROR<br>1 IX | 2<br>PULA<br>1 INH | | 2<br>LDA<br>2 IMM | 3<br>LDA<br>2 DIR | 4<br>LDA<br>3 EXT | 4<br>LDA<br>3 IX2 | | 3<br>LDA<br>2 IX1 | 4<br>LDA<br>3 SP1 | 1 | | 7 | 5<br>BRCLR3<br>3 DIR | 4<br>BCLR3<br>2 DIR | 3<br>BEQ<br>2 REL | 4<br>ASR<br>2 DIR | 1<br>ASRA<br>1 INH | 1<br>ASRX<br>1 INH | 4<br>ASR<br>2 IX1 | 5<br>ASR<br>3 SP1 | 3<br>ASR<br>1 IX | 2<br>PSHA<br>1 INH | 1<br>TAX<br>1 INH | | 3<br>STA<br>2 DIR | 4<br>STA<br>3 EXT | 4<br>STA<br>3 IX2 | 5<br>STA<br>4 SP2 | | 4<br>STA<br>3 SP1 | 1 | | 8 | 5<br>BRSET4<br>3 DIR | BSET4<br>2 DIR | 3<br>BHCC<br>2 REL | 4<br>LSL<br>2 DIR | 1<br>LSLA<br>1 INH | 1<br>LSLX<br>1 INH | 4<br>LSL<br>2 IX1 | 5<br>LSL<br>3 SP1 | 3<br>LSL<br>1 IX | PULX<br>1 INH | 1<br>CLC<br>1 INH | EOR<br>2 IMM | EOR<br>2 DIR | 4<br>EOR<br>3 EXT | 4<br>EOR<br>3 IX2 | | EOR<br>2 IX1 | 4<br>EOR<br>3 SP1 | 1 | | 9 | 5<br>BRCLR4<br>3 DIR | 4<br>BCLR4<br>2 DIR | 3<br>BHCS<br>2 REL | 4<br>ROL<br>2 DIR | 1<br>ROLA<br>1 INH | 1<br>ROLX<br>1 INH | 4<br>ROL<br>2 IX1 | 5<br>ROL<br>3 SP1 | 3<br>ROL<br>1 IX | PSHX<br>1 INH | 1<br>SEC<br>1 INH | 2<br>ADC<br>2 IMM | 3<br>ADC<br>2 DIR | 4<br>ADC<br>3 EXT | 4<br>ADC<br>3 IX2 | 5<br>ADC<br>4 SP2 | 3<br>ADC<br>2 IX1 | 4<br>ADC<br>3 SP1 | 1 | | Α | 5<br>BRSET5<br>3 DIR | 4<br>BSET5<br>2 DIR | 3<br>BPL<br>2 REL | 4<br>DEC<br>2 DIR | 1<br>DECA<br>1 INH | DECX<br>1 INH | 4<br>DEC<br>2 IX1 | 5<br>DEC<br>3 SP1 | 3<br>DEC<br>1 IX | 2<br>PULH<br>1 INH | 2<br>CLI<br>1 INH | ORA<br>2 IMM | 3<br>ORA<br>2 DIR | 4<br>ORA<br>3 EXT | 4<br>ORA<br>3 IX2 | | 3<br>ORA<br>2 IX1 | 4<br>ORA<br>3 SP1 | 1<br>1 | | В | 5<br>BRCLR5<br>3 DIR | BCLR5<br>2 DIR | 3<br>BMI<br>2 REL | 5<br>DBNZ<br>3 DIR | 3<br>DBNZA<br>2 INH | DBNZX<br>2 INH | 5<br>DBNZ<br>3 IX1 | 6<br>DBNZ<br>4 SP1 | 4<br>DBNZ<br>2 IX | 2<br>PSHH<br>1 INH | 2<br>SEI<br>1 INH | 2<br>ADD<br>2 IMM | 3<br>ADD<br>2 DIR | | 4<br>ADD<br>3 IX2 | 5<br>ADD<br>4 SP2 | | 4<br>ADD<br>3 SP1 | 1 | | С | 5<br>BRSET6<br>3 DIR | BSET6<br>2 DIR | 3<br>BMC<br>2 REL | INC<br>2 DIR | 1<br>INCA<br>1 INH | 1<br>INCX<br>1 INH | 4<br>INC<br>2 IX1 | 5<br>INC<br>3 SP1 | 3<br>INC<br>1 IX | 1<br>CLRH<br>1 INH | 1<br>RSP<br>1 INH | | 2<br>JMP<br>2 DIR | 3<br>JMP<br>3 EXT | 4<br>JMP<br>3 IX2 | | 3<br>JMP<br>2 IX1 | | J<br>1 | | D | 5<br>BRCLR6<br>3 DIR | BCLR6<br>2 DIR | 3<br>BMS<br>2 REL | 3<br>TST<br>2 DIR | 1<br>TSTA<br>1 INH | 1<br>TSTX<br>1 INH | 3<br>TST<br>2 IX1 | 4<br>TST<br>3 SP1 | 2<br>TST<br>1 IX | | 1<br>NOP<br>1 INH | 4<br>BSR<br>2 REL | JSR<br>2 DIR | JSR<br>3 EXT | 6<br>JSR<br>3 IX2 | | 5<br>JSR<br>2 IX1 | | J<br>1 | | E | 5<br>BRSET7<br>3 DIR | BSET7<br>2 DIR | 3<br>BIL<br>2 REL | | 5<br>MOV<br>3 DD | 4<br>MOV<br>2 DIX+ | 4<br>MOV<br>3 IMD | | 4<br>MOV<br>2 IX+D | STOP<br>1 INH | * | | 3<br>LDX<br>2 DIR | | 4<br>LDX<br>3 IX2 | 5<br>LDX<br>4 SP2 | | 4<br>LDX<br>3 SP1 | 1 | | F | 5<br>BRCLR7<br>3 DIR | BCLR7<br>2 DIR | 3<br>BIH<br>2 REL | 3<br>CLR<br>2 DIR | 1<br>CLRA<br>1 INH | 1<br>CLRX<br>1 INH | 3<br>CLR<br>2 IX1 | 4<br>CLR<br>3 SP1 | 2<br>CLR<br>1 IX | 1<br>WAIT<br>1 INH | 1<br>TXA<br>1 INH | AIX<br>2 IMM | 3<br>STX<br>2 DIR | STX<br>3 EXT | 4<br>STX<br>3 IX2 | 5<br>STX<br>4 SP2 | 3<br>STX<br>2 IX1 | 4<br>STX<br>3 SP1 | S<br>1 | | DIR Dire | nediate<br>ect<br>ended | IX lı<br>IX1 lı<br>IX2 lı | Relative<br>ndexed, No<br>ndexed, 8-l<br>ndexed, 16 | Bit Offset<br>-Bit Offset | SP2 S<br>IX+ Ir<br>P | tack Pointendexed, No<br>lost Increm | | Offset<br>:h | | | | | MSB<br>LSB | 0 | Cycles | e of Opcod | e in Hexad | decimal | | | | ect-Direct<br>exed-Direct | t DIX+ D | mmediate-l<br>Direct-Index | ked | IX1+ lr<br>P | ndexed, 1-l<br>ost Increm | Byte Offset<br>nent | t with | Low B | yte of Opc | ode in Hex | kadecimal | 0 | | Opcode Number of | Mnemonic of Bytes / A | Addressing | g Mode | | # Section 8. External Interrupt (IRQ) #### 8.1 Introduction The IRQ pin (external interrupt), shared with PTA2 (general purpose input) and keyboard interrupt (KBI), provides a maskable interrupt input. #### 8.2 Features Features of the IRQ module include the following: - External interrupt pin, IRQ - IRQ interrupt control bits - Hysteresis buffer - Programmable edge-only or edge and level interrupt sensitivity - Automatic interrupt acknowledge - · Selectable internal pullup resistor # 8.3 Functional Description IRQ pin functionality is enabled by setting configuration register 2 (CONFIG2) IRQEN bit accordingly. A zero disables the IRQ function and IRQ will assume the other shared functionalities. A one enables the IRQ function. A logic 0 applied to the external interrupt pin can latch a central processor unit (CPU) interrupt request. **Figure 8-2** shows the structure of the IRQ module. Interrupt signals on the $\overline{IRQ}$ pin are latched into the IRQ latch. An interrupt latch remains set until one of the following actions occurs: - Vector fetch A vector fetch automatically generates an interrupt acknowledge signal that clears the IRQ latch. - Software clear Software can clear the interrupt latch by writing to the acknowledge bit in the interrupt status and control register (ISCR). Writing a 1 to the ACK bit clears the IRQ latch. - Reset A reset automatically clears the interrupt latch. The external interrupt pin is falling-edge-triggered and is software- configurable to be either falling-edge or falling-edge and low-level triggered. The MODE bit in the ISCR controls the triggering sensitivity of the IRQ pin. When the interrupt pin is edge-triggered only, the CPU interrupt request remains set until a vector fetch, software clear, or reset occurs. # **External Interrupt (IRQ)** RST, IRQ: Pins have internal (about 30 kΩ) pull up PTA0, PTA1, PTA3-PTA5: High current sink and source capability PTA0-PTA5: Pins have programmable keyboard interrupt and pull up ADC pins only available on MC68HC908QL4 and MC68HC908QL2 Figure 8-1. Block Diagram Highlighting IRQ Block and Pins Figure 8-2. IRQ Module Block Diagram When the interrupt pin is both falling-edge and low-level triggered, the CPU interrupt request remains set until both of the following occur: - Vector fetch or software clear - Return of the interrupt pin to logic 1 The vector fetch or software clear may occur before or after the interrupt pin returns to logic 1. As long as the pin is low, the interrupt request remains pending. A reset will clear the latch and the MODE control bit, thereby clearing the interrupt even if the pin stays low. When set, the IMASK bit in the ISCR mask all external interrupt requests. A latched interrupt request is not presented to the interrupt priority logic unless the IMASK bit is clear. **NOTE:** The interrupt mask (I) in the condition code register (CCR) masks all interrupt requests, including external interrupt requests. See **13.6 Exception Control**. Figure 8-3 provides a summary of the IRQ I/O register. Figure 8-3. IRQ I/O Register Summary # **External Interrupt (IRQ)** ## 8.4 IRQ Pin A logic 0 on the $\overline{IRQ}$ pin can latch an interrupt request into the IRQ latch. A vector fetch, software clear, or reset clears the IRQ latch. If the MODE bit is set, the $\overline{IRQ}$ pin is both falling-edge sensitive and low-level sensitive. With MODE set, both of the following actions must occur to clear IRQ: - Vector fetch or software clear A vector fetch generates an interrupt acknowledge signal to clear the latch. Software may generate the interrupt acknowledge signal by writing a 1 to the ACK bit in the interrupt status and control register (ISCR). The ACK bit is useful in applications that poll the IRQ pin and require software to clear the IRQ latch. Writing to the ACK bit prior to leaving an interrupt service routine can also prevent spurious interrupts due to noise. Setting ACK does not affect subsequent transitions on the IRQ pin. A falling edge that occurs after writing to the ACK bit latches another interrupt request. If the IRQ mask bit, IMASK, is clear, the CPU loads the program counter with the vector address at locations \$FFFA and \$FFFB. - Return of the IRQ pin to logic 1 As long as the IRQ pin is at logic 0, IRQ remains active. The vector fetch or software clear and the return of the $\overline{IRQ}$ pin to logic 1 may occur in any order. The interrupt request remains pending as long as the $\overline{IRQ}$ pin is at logic 0. A reset will clear the latch and the MODE control bit, thereby clearing the interrupt even if the pin stays low. If the MODE bit is clear, the $\overline{IRQ}$ pin is falling-edge sensitive only. With MODE clear, a vector fetch or software clear immediately clears the IRQ latch. The IRQF bit in the ISCR register can be used to check for pending interrupts. The IRQF bit is not affected by the IMASK bit, which makes it useful in applications where polling is preferred. NOTE: When the $\overline{IRQ}$ function is enabled in the CONFIG2 register, the BIH and BIL instructions can be used to read the logic level on the $\overline{IRQ}$ pin. If the $\overline{IRQ}$ function is disabled, these instructions will behave as if the $\overline{IRQ}$ pin is a logic 1, regardless of the actual level on the pin. Conversely, when the $\overline{IRQ}$ function is enabled, bit 2 of the port A data register will always read a 0. NOTE: When using the level-sensitive interrupt trigger, avoid false interrupts by masking interrupt requests in the interrupt routine. An internal pullup resistor to $V_{DD}$ is connected to the $\overline{IRQ}$ pin; this can be disabled by setting the IRQPUD bit in the CONFIG2 register (\$001E). # 8.5 IRQ Module During Break Interrupts The system integration module (SIM) controls whether the IRQ latch can be cleared during the break state. The BCFE bit in the break flag control register (BFCR) enables software to clear the latches during the break state. See **Section 13. System Integration Module (SIM)**. To allow software to clear the IRQ latch during a break interrupt, write a 1 to the BCFE bit. If a latch is cleared during the break state, it remains cleared when the MCU exits the break state. To protect the latches during the break state, write a 0 to the BCFE bit. With BCFE at 0 (its default state), writing to the ACK bit in the IRQ status and control register during the break state has no effect on the IRQ latch. # 8.6 IRQ Status and Control Register The IRQ status and control register (ISCR) controls and monitors operation of the IRQ module, see **Section 5. Configuration Register (CONFIG)**. The ISCR has the following functions: - Shows the state of the IRQ flag - Clears the IRQ latch - Masks IRQ and interrupt request - Controls triggering sensitivity of the IRQ interrupt pin Figure 8-4. IRQ Status and Control Register (INTSCR) IRQF — IRQ Flag This read-only status bit is high when the IRQ interrupt is pending. - $1 = \overline{IRQ}$ interrupt pending - $0 = \overline{IRQ}$ interrupt not pending ACK — IRQ Interrupt Request Acknowledge Bit Writing a 1 to this write-only bit clears the IRQ latch. ACK always reads as 0. Reset clears ACK. IMASK — IRQ Interrupt Mask Bit Writing a 1 to this read/write bit disables IRQ interrupt requests. Reset clears IMASK. - 1 = IRQ interrupt requests disabled - 0 = IRQ interrupt requests enabled MODE — IRQ Edge/Level Select Bit This read/write bit controls the triggering sensitivity of the $\overline{IRQ}$ pin. Reset clears MODE. - $1 = \overline{IRQ}$ interrupt requests on falling edges and low levels - $0 = \overline{IRQ}$ interrupt requests on falling edges only # External Interrupt (IRQ) # Section 9. Keyboard Interrupt Module (KBI) #### 9.1 Introduction The keyboard interrupt module (KBI) provides six independently maskable external interrupts, which are accessible via the PTA0–PTA5 pins. #### 9.2 Features Features of the keyboard interrupt module include: - Six keyboard interrupt pins with separate keyboard interrupt enable bits and one keyboard interrupt mask - Software configurable pullup device if input pin is configured as input port bit - Programmable edge-only or edge and level interrupt sensitivity - Exit from low-power modes Figure 9-1 provides a summary of the input/output (I/O) registers Figure 9-1. KBI I/O Register Summary # **Keyboard Interrupt Module (KBI)** RST, IRQ: Pins have internal (about 30 kΩ) pull up PTA0, PTA1, PTA3-PTA5: High current sink and source capability PTA0-PTA5: Pins have programmable keyboard interrupt and pull up ADC pins only available on MC68HC908QL4 and MC68HC908QL2 Figure 9-2. Block Diagram Highlighting KBI Block and Pins Figure 9-3. Keyboard Interrupt Block Diagram # 9.3 Functional Description The keyboard interrupt module controls the enabling/disabling of interrupt functions on the six port A pins. These six pins can be enabled/disabled independently of each other. #### 9.3.1 Keyboard Operation Writing to the KBIE0–KBIE5 bits in the keyboard interrupt enable register (KBIER) independently enables or disables each port A pin as a keyboard interrupt pin. Enabling a keyboard interrupt pin in port A also enables its internal pullup device irrespective of PTAPUEx bits in the port A input pullup enable register (see 12.2.3 Port A Input Pullup Enable Register). A logic 0 applied to an enabled keyboard interrupt pin latches a keyboard interrupt request. A keyboard interrupt is latched when one or more keyboard interrupt inputs goes low after all were high. The MODEK bit in the keyboard status and control register controls the triggering mode of the keyboard interrupt. - If the keyboard interrupt is edge-sensitive only, a falling edge on a keyboard interrupt input does not latch an interrupt request if another keyboard pin is already low. To prevent losing an interrupt request on one input because another input is still low, software can disable the latter input while it is low. - If the keyboard interrupt is falling edge and low-level sensitive, an interrupt request is present as long as any keyboard interrupt input is low. # **Keyboard Interrupt Module (KBI)** If the MODEK bit is set, the keyboard interrupt inputs are both falling edge and low-level sensitive, and both of the following actions must occur to clear a keyboard interrupt request: - Vector fetch or software clear A vector fetch generates an interrupt acknowledge signal to clear the interrupt request. Software may generate the interrupt acknowledge signal by writing a 1 to the ACKK bit in the keyboard status and control register (KBSCR). The ACKK bit is useful in applications that poll the keyboard interrupt inputs and require software to clear the keyboard interrupt request. Writing to the ACKK bit prior to leaving an interrupt service routine can also prevent spurious interrupts due to noise. Setting ACKK does not affect subsequent transitions on the keyboard interrupt inputs. A falling edge that occurs after writing to the ACKK bit latches another interrupt request. If the keyboard interrupt mask bit, IMASKK, is clear, the central processor unit (CPU) loads the program counter with the vector address at locations \$FFE0 and \$FFE1. - Return of all enabled keyboard interrupt inputs to logic 1 As long as any enabled keyboard interrupt pin is at logic 0, the keyboard interrupt remains set. The auto wakeup interrupt input, AWUIREQ, will be cleared only by writing to ACKK bit in KBSCR or reset. The vector fetch or software clear and the return of all enabled keyboard interrupt pins to logic 1 may occur in any order. If the MODEK bit is clear, the keyboard interrupt pin is falling-edge sensitive only. With MODEK clear, a vector fetch or software clear immediately clears the keyboard interrupt request. Reset clears the keyboard interrupt request and the MODEK bit, clearing the interrupt request even if a keyboard interrupt input stays at logic 0. The keyboard flag bit (KEYF) in the keyboard status and control register can be used to see if a pending interrupt exists. The KEYF bit is not affected by the keyboard interrupt mask bit (IMASKK) which makes it useful in applications where polling is preferred. To determine the logic level on a keyboard interrupt pin, use the data direction register to configure the pin as an input and then read the data register. NOTE: Setting a keyboard interrupt enable bit (KBIEx) forces the corresponding keyboard interrupt pin to be an input, overriding the data direction register. However, the data direction register bit must be a 0 for software to read the pin. # 9.3.2 Keyboard Initialization When a keyboard interrupt pin is enabled, it takes time for the internal pullup to reach a logic 1. Therefore a false interrupt can occur as soon as the pin is enabled. To prevent a false interrupt on keyboard initialization: - 1. Mask keyboard interrupts by setting the IMASKK bit in the keyboard status and control register. - 2. Enable the KBI pins by setting the appropriate KBIEx bits in the keyboard interrupt enable register. - 3. Write to the ACKK bit in the keyboard status and control register to clear any false interrupts. - 4. Clear the IMASKK bit. An interrupt signal on an edge-triggered pin can be acknowledged immediately after enabling the pin. An interrupt signal on an edge- and level-triggered interrupt pin must be acknowledged after a delay that depends on the external load. Another way to avoid a false interrupt: - 1. Configure the keyboard pins as outputs by setting the appropriate DDRA bits in the data direction register A. - 2. Write 1s to the appropriate port A data register bits. - 3. Enable the KBI pins by setting the appropriate KBIEx bits in the keyboard interrupt enable register. #### 9.4 Wait Mode The keyboard module remains active in wait mode. Clearing the IMASKK bit in the keyboard status and control register enables keyboard interrupt requests to bring the MCU out of wait mode. ### 9.5 Stop Mode The keyboard module remains active in stop mode. Clearing the IMASKK bit in the keyboard status and control register enables keyboard interrupt requests to bring the MCU out of stop mode. ## 9.6 Keyboard Module During Break Interrupts The system integration module (SIM) controls whether the keyboard interrupt latch can be cleared during the break state. The BCFE bit in the break flag control register (BFCR) enables software to clear status bits during the break state. To allow software to clear the keyboard interrupt latch during a break interrupt, write a 1 to the BCFE bit. If a latch is cleared during the break state, it remains cleared when the MCU exits the break state. # **Keyboard Interrupt Module (KBI)** To protect the latch during the break state, write a 0 to the BCFE bit. With BCFE at 0 (its default state), writing to the keyboard acknowledge bit (ACKK) in the keyboard status and control register during the break state has no effect. ## 9.7 Input/Output Registers The following I/O registers control and monitor operation of the keyboard interrupt module: - Keyboard interrupt status and control register (KBSCR) - Keyboard interrupt enable register (KBIER) ## 9.7.1 Keyboard Status and Control Register The keyboard status and control register (KBSCR): - Flags keyboard interrupt requests - Acknowledges keyboard interrupt requests - · Masks keyboard interrupt requests - Controls keyboard interrupt triggering sensitivity Figure 9-4. Keyboard Status and Control Register (KBSCR) Bits 7-4 — Not used These read-only bits always read as 0s. KEYF — Keyboard Flag Bit This read-only bit is set when a keyboard interrupt is pending on port A or auto wakeup. Reset clears the KEYF bit. - 1 = Keyboard interrupt pending - 0 = No keyboard interrupt pending ## ACKK — Keyboard Acknowledge Bit Writing a 1 to this write-only bit clears the keyboard interrupt request on port A and auto wakeup logic. ACKK always reads as 0. Reset clears ACKK. #### IMASKK— Keyboard Interrupt Mask Bit Writing a 1 to this read/write bit prevents the output of the keyboard interrupt mask from generating interrupt requests on port A or auto wakeup. Reset clears the IMASKK bit. - 1 = Keyboard interrupt requests masked - 0 = Keyboard interrupt requests not masked ## MODEK — Keyboard Triggering Sensitivity Bit This read/write bit controls the triggering sensitivity of the keyboard interrupt pins on port A and auto wakeup. Reset clears MODEK. - 1 = Keyboard interrupt requests on falling edges and low levels - 0 = Keyboard interrupt requests on falling edges only ### 9.7.2 Keyboard Interrupt Enable Register The port A keyboard interrupt enable register (KBIER) enables or disables each port A pin or auto wakeup to operate as a keyboard interrupt input. Figure 9-5. Keyboard Interrupt Enable Register (KBIER) ## KBIE5-KBIE0 — Port A Keyboard Interrupt Enable Bits Each of these read/write bits enables the corresponding keyboard interrupt pin on port A to latch interrupt requests. Reset clears the keyboard interrupt enable register. - 1 = KBIx pin enabled as keyboard interrupt pin - 0 = KBIx pin not enabled as keyboard interrupt pin ### NOTE: AWUIE bit is not used in conjunction with the keyboard interrupt feature. To see a description of this bit, see Section 4. Auto Wakeup Module (AWU). # Keyboard Interrupt Module (KBI) # Section 10. Low-Voltage Inhibit (LVI) #### 10.1 Introduction This section describes the low-voltage inhibit (LVI) module, which monitors the voltage on the $V_{DD}$ pin and can force a reset when the $V_{DD}$ voltage falls below the LVI trip falling voltage, $V_{TRIPF}$ . ## 10.2 Features Features of the LVI module include: - Programmable LVI reset - Programmable power consumption - Selectable LVI trip voltage - Programmable stop mode operation # 10.3 Functional Description **Figure 10-1** shows the structure of the LVI module. LVISTOP, LVIPWRD, LVI5OR3, and LVIRSTD are user selectable options found in the configuration register (CONFIG1). See **Section 5. Configuration Register (CONFIG)**. Figure 10-1. LVI Module Block Diagram # **Low-Voltage Inhibit (LVI)** The LVI is enabled out of reset. The LVI module contains a bandgap reference circuit and comparator. Clearing the LVI power disable bit, LVIPWRD, enables the LVI to monitor $V_{DD}$ voltage. Clearing the LVI reset disable bit, LVIRSTD, enables the LVI module to generate a reset when $V_{DD}$ falls below a voltage, $V_{TRIPF}$ . Setting the LVI enable in stop mode bit, LVISTOP, enables the LVI to operate in stop mode. Setting the LVI 5-V or 3-V trip point bit, LVISOR3, enables the trip point voltage, $V_{TRIPF}$ , to be configured for 5-V operation. Clearing the LVI5OR3 bit enables the trip point voltage, $V_{TRIPF}$ , to be configured for 3-V operation. The actual trip thresholds are specified in 17.5 5-V DC Electrical Characteristics and 17.9 3.3-V DC Electrical Characteristics. #### NOTE: After a power-on reset, the LVI's default mode of operation is 3 volts. If a 5-V system is used, the user must set the LVI5OR3 bit to raise the trip point to 5-V operation. If the user requires 5-V mode and sets the LVI5OR3 bit after power-on reset while the $V_{DD}$ supply is not above the $V_{TRIPR}$ for 5-V mode, the microcontroller unit (MCU) will immediately go into reset. The next time the LVI releases the reset, the supply will be above the $V_{TRIPR}$ for 5-V mode. Once an LVI reset occurs, the MCU remains in reset until $V_{DD}$ rises above a voltage, $V_{TRIPR}$ , which causes the MCU to exit reset. See **Section 13. System Integration Module (SIM)** for the reset recovery sequence. The output of the comparator controls the state of the LVIOUT flag in the LVI status register (LVISR) and can be used for polling LVI operation when the LVI reset is disabled. #### 10.3.1 Polled LVI Operation In applications that can operate at $V_{DD}$ levels below the $V_{TRIPF}$ level, software can monitor $V_{DD}$ by polling the LVIOUT bit. In the configuration register, the LVIPWRD bit must be at 0 to enable the LVI module, and the LVIRSTD bit must be at 1 to disable LVI resets. #### 10.3.2 Forced Reset Operation In applications that require $V_{DD}$ to remain above the $V_{TRIPF}$ level, enabling LVI resets allows the LVI module to reset the MCU when $V_{DD}$ falls below the $V_{TRIPF}$ level. In the configuration register, the LVIPWRD and LVIRSTD bits must be at 0 to enable the LVI module and to enable LVI resets. ## 10.3.3 Voltage Hysteresis Protection Once the LVI has triggered (by having $V_{DD}$ fall below $V_{TRIPF}$ ), the LVI will maintain a reset condition until $V_{DD}$ rises above the rising trip point voltage, $V_{TRIPR}$ . This prevents a condition in which the MCU is continually entering and exiting reset if $V_{DD}$ is approximately equal to $V_{TRIPF}$ . $V_{TRIPR}$ is greater than $V_{TRIPF}$ by the hysteresis voltage, $V_{HYS}$ . ### 10.3.4 LVI Trip Selection The LVI5OR3 bit in the configuration register selects whether the LVI is configured for 5-V or 3-V protection. #### **NOTE:** The microcontroller is guaranteed to operate at a minimum supply voltage. The trip point ( $V_{TRIPF}$ [5 V] or $V_{TRIPF}$ [3 V]) may be lower than this. See **17.5 5-V DC Electrical Characteristics** and **17.9 3.3-V DC Electrical Characteristics** for the actual trip point voltages. ## 10.4 LVI Status Register The LVI status register (LVISR) indicates if the $V_{DD}$ voltage was detected below the $V_{TRIPF}$ level while LVI resets have been disabled. Figure 10-2. LVI Status Register (LVISR) ## LVIOUT — LVI Output Bit This read-only flag becomes set when the $V_{DD}$ voltage falls below the $V_{TRIPF}$ trip voltage and is cleared when $V_{DD}$ voltage rises above $V_{TRIPR}$ . The difference in these threshold levels results in a hysteresis that prevents oscillation into and out of reset (see **Table 10-1**). Reset clears the LVIOUT bit. **Table 10-1. LVIOUT Bit Indication** | V <sub>DD</sub> | LVIOUT | |--------------------------------------|----------------| | V <sub>DD</sub> > V <sub>TRIPR</sub> | 0 | | V <sub>DD</sub> < V <sub>TRIPF</sub> | 1 | | $V_{TRIPF} < V_{DD} < V_{TRIPR}$ | Previous value | # Low-Voltage Inhibit (LVI) # 10.5 LVI Interrupts The LVI module does not generate interrupt requests. #### 10.6 Low-Power Modes The STOP and WAIT instructions put the MCU in low power-consumption standby modes. #### 10.6.1 Wait Mode If enabled, the LVI module remains active in wait mode. If enabled to generate resets, the LVI module can generate a reset and bring the MCU out of wait mode. ## 10.6.2 Stop Mode When the LVIPWRD bit in the configuration register is cleared and the LVISTOP bit in the configuration register is set, the LVI module remains active in stop mode. If enabled to generate resets, the LVI module can generate a reset and bring the MCU out of stop mode. # Section 11. Oscillator Module (OSC) #### 11.1 Introduction The oscillator module is used to provide a stable clock source for the microcontroller system and bus. The oscillator module generates two output clocks, BUSCLKX2 and BUSCLKX4. The BUSCLKX4 clock is used by the system integration module (SIM) and the computer operating properly module (COP). The BUSCLKX2 clock is divided by two in the SIM to be used as the bus clock for the microcontroller. Therefore the bus frequency will be one forth of the BUSCLKX4 frequency. #### 11.2 Features The oscillator has these four clock source options available: - 1. Internal oscillator: An internally generated, fixed frequency clock, trimmable to $\pm$ 5%. This is the default option out of reset. - 2. External oscillator: An external clock that can be driven directly into OSC1. - 3. External RC: A built-in oscillator module (RC oscillator) that requires an external R connection only. The capacitor is internal to the chip. - 4. External crystal: A built-in oscillator module (XTAL oscillator) that requires an external crystal or ceramic-resonator. ## 11.3 Functional Description The oscillator contains these major subsystems: - · Internal oscillator circuit - Internal or external clock switch control - External clock circuit - External crystal circuit - External RC clock circuit $\overline{\text{RST}}$ , $\overline{\text{IRQ}}$ : Pins have internal (about 30 k $\Omega$ ) pull up PTA0, PTA1, PTA3–PTA5: High current sink and source capability PTA0–PTA5: Pins have programmable keyboard interrupt and pull up ADC pins only available on MC68HC908QL4 and MC68HC908QL2 Figure 11-1. Block Diagram Highlighting OSC Block and Pins #### 11.3.1 Internal Oscillator The internal oscillator circuit is designed for use with no external components to provide a clock source with tolerance less than ±25% untrimmed. An 8-bit trimming register allows the adjust to a tolerance of less than ±5%. The internal oscillator will generate a clock of 25.6 MHz typical (INTCLK) resulting in a maximum bus speed (internal clock $\div$ 4) of 6.4 MHz. The bus clock is software selectable to be 3.2 MHz, which is the default frequency after reset. The 3.2 MHz selection is required for applications running at 3.3 V. The maximum frequency at 5 V is 8 MHz, since the internal oscillator will have a $\pm$ 25% tolerance (pre-trim), then the $\pm$ 25% case should not allow a frequency higher than 8 MHz: ``` 6.4 MHz + 25% = 8 MHz for 5 V operation 3.2 MHz + 25% = 4 MHz for 3.3 V operation ``` **Figure 11-3** shows how BUSCLKX4 is derived from INTCLK and, like the RC oscillator, OSC2 can output BUSCLKX4 by setting OSC2EN in PTAPUE register. See **Section 12. Input/Output Ports (PORTS)**. ## 11.3.1.1 Internal Oscillator Trimming The 8-bit trimming register, OSCTRIM, allows a clock period adjust of $\pm$ 127 and $\pm$ 128 steps. Increasing OSCTRIM value increases the clock period. Trimming allows the internal clock frequency to be set to 25.6 MHz $\pm$ 5%. There's an option to order a trimmed version of MC68HC908QL4. The trimming value will be provided in a known FLASH location, \$FFC0. So that the user would be able to copy this byte from the FLASH to the OSCTRIM register right at the beginning of assembly code. Reset loads OSCTRIM with a default value of \$80. #### 11.3.1.2 Internal to External Clock Switching When external clock source (external OSC, RC, or XTAL) is desired, the user must perform the following steps: - For external crystal circuits only, OSCOPT[1:0] = 1:1: To help precharge an external crystal oscillator, set PTA4 (OSC2) as an output and drive high for several cycles. This may help the crystal circuit start more robustly. - Set CONFIG2 bits OSCOPT[1:0] according to Table 11-2. The oscillator module control logic will then set OSC1 as an external clock input and, if the external crystal option is selected, OSC2 will also be set as the clock output. - Create a software delay to wait the stabilization time needed for the selected clock source (crystal, resonator, RC) as recommended by the component manufacturer. A good rule of thumb for crystal oscillators is to wait 4096 cycles of the crystal frequency, i.e., for a 4-MHz crystal, wait approximately 1 ms. # **Oscillator Module (OSC)** - 4. After the manufacturer's recommended delay has elapsed, the ECGON bit in the OSC status register (OSCSTAT) needs to be set by the user software. - 5. After ECGON set is detected, the OSC module checks for oscillator activity by waiting two external clock rising edges. - 6. The OSC module then switches to the external clock. Logic provides a glitch free transition. - 7. The OSC module first sets the ECGST bit in the OSCSTAT register and then stops the internal oscillator. NOTE: Once transition to the external clock is done, the internal oscillator will only be reactivated with reset. No post-switch clock monitor feature is implemented (clock does not switch back to internal if external clock dies). #### 11.3.2 External Oscillator The external clock option is designed for use when a clock signal is available in the application to provide a clock source to the microcontroller. The OSC1 pin is enabled as an input by the oscillator module. The clock signal is used directly to create BUSCLKX4 and also divided by two to create BUSCLKX2. In this configuration, the OSC2 pin cannot output BUSCLKX4. So the OSC2EN bit in the port A pullup enable register will be clear to enable PTA4 I/O functions on the pin. #### 11.3.3 XTAL Oscillator The XTAL oscillator circuit is designed for use with an external crystal or ceramic resonator to provide an accurate clock source. In this configuration, the OSC2 pin is dedicated to the external crystal circuit. The OSC2EN bit in the port A pullup enable register has no effect when this clock mode is selected. In its typical configuration, the XTAL oscillator is connected in a Pierce oscillator configuration, as shown in **Figure 11-2**. This figure shows only the logical representation of the internal components and may not represent actual circuitry. The oscillator configuration uses five components: - Crystal, X<sub>1</sub> - Fixed capacitor, C<sub>1</sub> - Tuning capacitor, C<sub>2</sub> (can also be a fixed capacitor) - Feedback resistor, R<sub>R</sub> - Series resistor, R<sub>S</sub> (optional) NOTE: The series resistor ( $R_S$ ) is included in the diagram to follow strict Pierce oscillator guidelines and may not be required for all ranges of operation, especially with high frequency crystals. Refer to the crystal manufacturer's data for more information. Figure 11-2. XTAL Oscillator External Connections #### 11.3.4 RC Oscillator The RC oscillator circuit is designed for use with external R to provide a clock source with tolerance less than 25%. In its typical configuration, the RC oscillator requires two external components, one R and one C. In the MC68HC908QL4, the capacitor is internal to the chip. The R value should have a tolerance of 1% or less, to obtain a clock source with less than 25% tolerance. The oscillator configuration uses one component, $R_{\rm FXT}$ . In this configuration, the OSC2 pin can be left in the reset state as PTA4. Or, the OSC2EN bit in the port A pullup enable register can be set to enable the OSC2 output function on the pin. Enabling the OSC2 output slightly increases the external RC oscillator frequency, f<sub>RCCLK</sub>. See **Figure 11-3**. # 11.4 Oscillator Module Signals The following paragraphs describe the signals that are inputs to and outputs from the oscillator module. # 11.4.1 Crystal Amplifier Input Pin (OSC1) The OSC1 pin is either an input to the crystal oscillator amplifier, an input to the RC oscillator circuit, or an external clock source. For the internal oscillator configuration, the OSC1 pin can assume other functions according to **Table 1-3. Function Priority in Shared Pins**. Figure 11-3. RC Oscillator External Connections ## 11.4.2 Crystal Amplifier Output Pin (OSC2/PTA4/BUSCLKX4) For the XTAL oscillator device, the OSC2 pin is the crystal oscillator inverting amplifier output. For the external clock option, the OSC2 pin is dedicated to the PTA4 I/O function. The OSC2EN bit has no effect. For the internal oscillator or RC oscillator options, the OSC2 pin can assume other functions according to **Table 1-3. Function Priority in Shared Pins**, or the output of the oscillator clock (BUSCLKX4). Option XTAL oscillator External clock Internal oscillator or RC oscillator OSC2 Pin Function Inverting OSC1 PTA4 I/O Controlled by OSC2EN bit in PTAPUE register OSC2EN = 0: PTA4 I/O OSC2EN = 1: BUSCLKX4 output Table 11-1, OSC2 Pin Function ## 11.4.3 Oscillator Enable Signal (SIMOSCEN) The SIMOSCEN signal comes from the system integration module (SIM) and enables/disables either the XTAL oscillator circuit, the RC oscillator, or the internal oscillator. #### 11.4.4 XTAL Oscillator Clock (XTALCLK) XTALCLK is the XTAL oscillator output signal. It runs at the full speed of the crystal (f<sub>XCLK</sub>) and comes directly from the crystal oscillator circuit. **Figure 11-2** shows only the logical relation of XTALCLK to OSC1 and OSC2 and may not represent the actual circuitry. The duty cycle of XTALCLK is unknown and may depend on the crystal and other external factors. Also, the frequency and amplitude of XTALCLK can be unstable at start up. ### 11.4.5 RC Oscillator Clock (RCCLK) RCCLK is the RC oscillator output signal. Its frequency is directly proportional to the time constant of external R and internal C. **Figure 11-3** shows only the logical relation of RCCLK to OSC1 and may not represent the actual circuitry. ### 11.4.6 Internal Oscillator Clock (INTCLK) INTCLK is the internal oscillator output signal. INTCLK is software selectable to be 12.8 MHz or 25.6 MHz, but it can also trimmed using the oscillator trimming feature of the OSCTRIM register (see 11.3.1.1 Internal Oscillator Trimming). #### 11.4.7 Oscillator Out 2 (BUSCLKX4) BUSCLKX4 is the same as the input clock (XTALCLK, RCCLK, or INTCLK). This signal is driven to the SIM module and is used to determine the COP cycles. #### 11.4.8 Oscillator Out (BUSCLKX2) The frequency of this signal is equal to half of the BUSCLKX4, this signal is driven to the SIM for generation of the bus clocks used by the CPU and other modules on the MCU. BUSCLKX2 will be divided again in the SIM and results in the internal bus frequency being one fourth of either the XTALCLK, RCCLK, or INTCLK frequency. ## **Oscillator Module (OSC)** #### 11.5 Low Power Modes The WAIT and STOP instructions put the MCU in low-power consumption standby modes. #### 11.5.1 Wait Mode The WAIT instruction has no effect on the oscillator logic. BUSCLKX2 and BUSCLKX4 continue to drive to the SIM module. #### 11.5.2 Stop Mode The STOP instruction disables either the XTALCLK, the RCCLK, or INTCLK output, hence BUSCLKX2 and BUSCLKX4. ## 11.6 Oscillator During Break Mode The oscillator continues to drive BUSCLKX2 and BUSCLKX4 when the device enters the break state. ## 11.7 CONFIG2 Options Two CONFIG2 register options affect the operation of the oscillator module: OSCOPT1 and OSCOPT0. All CONFIG2 register bits will have a default configuration. Refer to **Section 5. Configuration Register (CONFIG)** for more information on how the CONFIG2 register is used. **Table 11-2** shows how the OSCOPT bits are used to select the oscillator clock source. OSCOPT1 OSCOPT0 Oscillator Modes 0 0 Internal oscillator 0 1 External oscillator 1 0 External RC 1 1 External crystal **Table 11-2. Oscillator Modes** ## 11.8 Input/Output (I/O) Registers The oscillator module contains these two registers: - Oscillator status register (OSCSTAT) - 2. Oscillator trim register (OSCTRIM) #### 11.8.1 Oscillator Status Register The oscillator status register (OSCSTAT) contains the bits for switching from internal to external clock sources. Figure 11-4. Oscillator Status Register (OSCSTAT) #### BFS — Bus Frequency Select Bit This read/write bit enables the bus frequency to be increased for 5-V applications from 3.2 MHz to 6.4 MHz when running off the internal oscillator. - 1 = 6.4 MHz Bus Frequency - 0 = 3.2 MHz Bus Frequency #### ECGON — External Clock Generator On Bit This read/write bit enables external clock generator, so that the switching process can be initiated. This bit is forced low during reset. This bit is ignored in monitor mode with the internal oscillator bypassed, PTM or CTM mode. - 1 = External clock generator enabled - 0 = External clock generator disabled #### ECGST — External Clock Status Bit This read-only bit indicates whether or not an external clock source is engaged to drive the system clock. - 1 = An external clock source engaged - 0 = An external clock source disengaged ### 11.8.2 Oscillator Trim Register (OSCTRIM) Figure 11-5. Oscillator Trim Register (OSCTRIM) #### TRIM7-TRIM0 — Internal Oscillator Trim Factor Bits These read/write bits change the size of the internal capacitor used by the internal oscillator. By measuring the period of the internal clock and adjusting this factor accordingly, the frequency of the internal clock can be fine tuned. Increasing (decreasing) this factor by one increases (decreases) the period by approximately 0.2% of the untrimmed period (the period for TRIM = \$80). The trimmed frequency is guaranteed not to vary by more than $\pm 5\%$ over the full specified range of temperature and voltage. The reset value is \$80, which sets the frequency to 12.8 MHz (3.2 MHz bus speed, provided BFS = 0) $\pm 25\%$ . ## **Section 12. Input/Output Ports (PORTS)** #### 12.1 Introduction MC68HC908QL4, MC68HC908QL3, MC68HC908QL2, and MC68HC908QL4 have thirteen bidirectional pins and one input only pin. All input/output (I/O) pins are programmable as inputs or outputs. NOTE: Connect any unused I/O pins to an appropriate logic level, either $V_{DD}$ or $V_{SS}$ . Although the I/O ports do not require termination for proper operation, termination reduces excess current consumption and the possibility of electrostatic damage. Figure 12-1 provides a summary of the I/O registers. Figure 12-1. I/O Port Register Summary ## 12.2 Port A Port A is an 6-bit special function port that shares all six of its pins with the keyboard interrupt (KBI) module (see **Section 9. Keyboard Interrupt Module (KBI)**). Each port A pin also has a software configurable pullup device if the corresponding port pin is configured as an input port. NOTE: PTA2 is input only. PTA0, PTA1, PTA4, and PTA5 can also serve as ESCI pins When the $\overline{IRQ}$ function is enabled in the configuration register 2 (CONFIG2), bit 2 of the port A data register (PTA) will always read a 0. In this case, the BIH and BIL instructions can be used to read the logic level on the PTA2 pin. When the $\overline{IRQ}$ function is disabled, these instructions will behave as if the PTA2 pin is a logic 1. However, reading bit 2 of PTA will read the actual logic level on the pin. #### 12.2.1 Port A Data Register The port A data register (PTA) contains a data latch for each of the six port A pins. Figure 12-2. Port A Data Register (PTA) ### PTA[5:0] — Port A Data Bits These read/write bits are software programmable. Data direction of each port A pin is under the control of the corresponding bit in data direction register A. Reset has no effect on port A data. #### AWUL — Auto Wakeup Latch Data Bit This is a read-only bit which has the value of the auto wakeup interrupt request latch. The wakeup request signal is generated internally. There is no PTA6 port nor any of the associated bits such as PTA6 data register, pullup enable or direction. See **Section 4. Auto Wakeup Module (AWU)** #### KBI[5:0] — Port A Keyboard Interrupts The keyboard interrupt enable bits, KBIE5–KBIE0, in the keyboard interrupt control enable register (KBIER) enable the port A pins as external interrupt pins. See **Section 9. Keyboard Interrupt Module (KBI)**. ## 12.2.2 Data Direction Register A Data direction register A (DDRA) determines whether each port A pin is an input or an output. Writing a 1 to a DDRA bit enables the output buffer for the corresponding port A pin; a 0 disables the output buffer. Figure 12-3. Data Direction Register A (DDRA) DDRA[5:0] — Data Direction Register A Bits These read/write bits control port A data direction. Reset clears DDRA[5:0], configuring all port A pins as inputs. - 1 = Corresponding port A pin configured as output - 0 = Corresponding port A pin configured as input **NOTE:** Avoid glitches on port A pins by writing to the port A data register before changing data direction register A bits from 0 to 1. Figure 12-4 shows the port A I/O logic. Figure 12-4. Port A I/O Circuit **NOTE:** Figure 12-4 does not apply to PTA2 When DDRAx is a 1, reading address \$0000 reads the PTAx data latch. When DDRAx is a 0, reading address \$0000 reads the voltage level on the pin. The data latch can always be written, regardless of the state of its data direction bit. ### 12.2.3 Port A Input Pullup Enable Register The port A input pullup enable register (PTAPUE) contains a software configurable pullup device for each if the six port A pins. Each bit is individually configurable and requires the corresponding data direction register, DDRAx, to be configured as input. Each pullup device is automatically and dynamically disabled when its corresponding DDRAx bit is configured as output. Figure 12-5. Port A Input Pullup Enable Register (PTAPUE) #### OSC2EN — Enable PTA4 on OSC2 Pin This read/write bit configures the OSC2 pin function when internal oscillator or RC oscillator option is selected. This bit has no effect for the XTAL or external oscillator options. - 1 = OSC2 pin outputs the internal or RC oscillator clock (BUSCLKX4) - 0 = OSC2 pin configured for PTA4 I/O, having all the interrupt and pullup functions #### PTAPUE[5:0] — Port A Input Pullup Enable Bits These read/write bits are software programmable to enable pullup devices on port A pins. - 1 = Corresponding port A pin configured to have internal pull if its DDRA bit is set to 0 - 0 = Pullup device is disconnected on the corresponding port A pin regardless of the state of its DDRA bit Table 12-1 summarizes the operation of the port A pins. | PTAPUE | DDRA | РТА | I/O Pin | Accesses to DDRA | Accesses to PTA | | | |--------|------|------------------|---------------------------------------|------------------|-----------------|--------------------------|--| | Bit | Bit | Bit | Mode | Read/Write | Read | Write | | | 1 | 0 | X <sup>(1)</sup> | Input, V <sub>DD</sub> <sup>(2)</sup> | DDRA5-DDRA0 | Pin | PTA5-PTA0 <sup>(3)</sup> | | | 0 | 0 | Х | Input, Hi-Z <sup>(4)</sup> | DDRA5-DDRA0 | Pin | PTA5-PTA0 <sup>(3)</sup> | | | Х | 1 | Х | Output | DDRA5-DDRA0 | PTA5-PTA0 | PTA5-PTA0 <sup>(5)</sup> | | Table 12-1. Port A Pin Functions - 1. X = don't care - 2. I/O pin pulled to $V_{\mbox{\scriptsize DD}}$ by internal pullup. - 3. Writing affects data register, but does not affect input. - 4. Hi-Z = high impedance - 5. Output does not apply to PTA2 #### 12.3 Port B Port B is an 8-bit general purpose I/O port. Port B is only available on the MC68HC908QL4, MC68HC908QL3, and MC68HC908QL2. ### 12.3.1 Port B Data Register The port B data register (PTB) contains a data latch for each of the eight port B pins. Figure 12-6. Port B Data Register (PTB) #### PTB[7:0] — Port B Data Bits These read/write bits are software programmable. Data direction of each port B pin is under the control of the corresponding bit in data direction register B. Reset has no effect on port B data. ### 12.3.2 Data Direction Register B Data direction register B (DDRB) determines whether each port B pin is an input or an output. Writing a 1 to a DDRB bit enables the output buffer for the corresponding port B pin; a 0 disables the output buffer. Figure 12-7. Data Direction Register B (DDRB) DDRB[7:0] — Data Direction Register B Bits These read/write bits control port B data direction. Reset clears DDRB[7:0], configuring all port B pins as inputs. - 1 = Corresponding port B pin configured as output - 0 = Corresponding port B pin configured as input **NOTE:** Avoid glitches on port B pins by writing to the port B data register before changing data direction register B bits from 0 to 1. **Figure 12-8** shows the port B I/O logic. # **Input/Output Ports (PORTS)** Figure 12-8. Port B I/O Circuit When DDRBx is a 1, reading address \$0001 reads the PTBx data latch. When DDRBx is a 0, reading address \$0001 reads the voltage level on the pin. The data latch can always be written, regardless of the state of its data direction bit. **Table 12-2** summarizes the operation of the port B pins. **Table 12-2. Port B Pin Functions** | DDRB | РТВ | I/O Pin | Accesses to DDRB | Accesses to PTB | | | |------|------------------|----------------------------|------------------|-----------------|--------------------------|--| | Bit | Bit | Mode | Read/Write | Read | Write | | | 0 | X <sup>(1)</sup> | Input, Hi-Z <sup>(2)</sup> | DDRB7-DDRB0 | Pin | PTB7-PTB0 <sup>(3)</sup> | | | 1 | Х | Output | DDRB7-DDRB0 | Pin | PTB7-PTB0 | | - 1. X = don't care - 2. Hi-Z = high impedance - 3. Writing affects data register, but does not affect the input. ## 12.3.3 Port B Input Pullup Enable Register The port B input pullup enable register (PTBPUE) contains a software configurable pullup device for each of the eight port B pins. Each bit is individually configurable and requires the corresponding data direction register, DDRBx, be configured as input. Each pullup device is automatically and dynamically disabled when its corresponding DDRBx bit is configured as output. Figure 12-9. Port B Input Pullup Enable Register (PTBPUE) PTBPUE[7:0] — Port B Input Pullup Enable Bits These read/write bits are software programmable to enable pullup devices on port B pins - 1 = Corresponding port B pin configured to have internal pull if its DDRB bit is set to 0 - 0 = Pullup device is disconnected on the corresponding port B pin regardless of the state of its DDRB bit. **Table 12-3** summarizes the operation of the port B pins. **Accesses to DDRB Accesses to PTB PTBPUE DDRB PTB** I/O Pin Bit Bit Bit Mode Read/Write Read Write X<sup>(1)</sup> 1 0 Input, V<sub>DD</sub><sup>(2)</sup> DDRB7-DDRB0 Pin PTB7-PTB0<sup>(3)</sup> 0 0 Χ Input. Hi-Z<sup>(4)</sup> DDRB7-DDRB0 Pin PTB7-PTB0<sup>(3)</sup> Χ 1 Χ PTB7-PTB0 PTB7-PTB0 Output DDRB7-DDRB0 Table 12-3. Port B Pin Functions - 1. X = don't care - 2. I/O pin pulled to V<sub>DD</sub> by internal pullup. - 3. Writing affects data register, but does not affect input. - 4. Hi-Z = high impedance # Input/Output Ports (PORTS) ## **Section 13. System Integration Module (SIM)** #### 13.1 Introduction This section describes the system integration module (SIM), which supports up to 24 external and/or internal interrupts. Together with the central processor unit (CPU), the SIM controls all microcontroller unit (MCU) activities. A block diagram of the SIM is shown in **Figure 13-1**. **Figure 13-2** is a summary of the SIM I/O registers. The SIM is a system state controller that coordinates CPU and exception timing. The SIM is responsible for: - Bus clock generation and control for CPU and peripherals - Stop/wait/reset/break entry and recovery - Internal clock control - Master reset control, including power-on reset (POR) and computer operating properly (COP) timeout - Interrupt control: - Acknowledge timing - Arbitration control timing - Vector address generation - CPU enable/disable timing ### 13.2 RST and IRQ Pins Initialization RST and IRQ pins come out of reset as PTA3 and PTA2 respectively. RST and IRQ functions can be activated by programing CONFIG2 accordingly. Refer to **Section 5. Configuration Register (CONFIG)**. #### 13.3 SIM Bus Clock Control and Generation The bus clock generator provides system clock signals for the CPU and peripherals on the MCU. The system clocks are generated from an incoming clock, BUSCLKX2, as shown in **Figure 13-3**. Figure 13-1. SIM Block Diagram **Table 13-1. Signal Name Conventions** | Signal Name | Description | |-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------| | BUSCLKX4 | Buffered clock from the internal, RC or XTAL oscillator circuit. | | BUSCLKX2 | The BUSCLKX4 frequency divided by two. This signal is again divided by two in the SIM to generate the internal bus clocks (bus clock = BUSCLKX4 ÷ 4). | | Address bus | Internal address bus | | Data bus | Internal data bus | | PORRST | Signal from the power-on reset module to the SIM | | IRST | Internal reset signal | | R/W | Read/write signal | | Addr. | Register Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |--------|---------------------------------------|-----------------|--------------|---------------|-------|------|------|------------|----------------|-------| | \$FE00 | Break Status Register<br>(BSR) | Read:<br>Write: | R | R | R | R | R | R | SBSW<br>Note 1 | R | | | See page 138. | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | 1. Writing a | 0 clears SBS\ | N. | | | | | | | | SIM Reset Status Register | Read: | POR | PIN | COP | ILOP | ILAD | MODRST | LVI | 0 | | \$FE01 | (SRSR) | Write: | | | | | | | | | | | See page 137. | POR: | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$FE02 | Reserved | | R | R | R | R | R | R | R | R | | | | _ | | | | | | | | | | \$FE03 | Break Flag Control<br>Register (BFCR) | Read:<br>Write: | BCFE | R | R | R | R | R | R | R | | | See page 138. | Reset: | 0 | | | | | | | | | | Interrupt Status Register 1 | Read: | 0 | IF5 | IF4 | IF3 | 0 | IF1 | 0 | 0 | | \$FE04 | (INT1) | Write: | R | R | R | R | R | R | R | R | | | See page 132. | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Interrupt Status Register 2 | Read: | IF14 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$FE05 | (INT2) | Write: | R | R | R | R | R | R | R | R | | | See page 133. | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Interrupt Status Register 3 | Read: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | IF15 | | \$FE06 | int3) | Write: | R | R | R | R | R | R | R | R | | | See page 133. | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | = Unimplem | ented | | R | = Reserved | | | Figure 13-2. SIM I/O Register Summary Figure 13-3. SIM Clock Signals ## 13.3.1 Bus Timing In user mode, the internal bus frequency is the oscillator frequency (BUSCLKX4) divided by four. ### 13.3.2 Clock Start-Up from POR When the power-on reset module generates a reset, the clocks to the CPU and peripherals are inactive and held in an inactive phase until after the 4096 BUSCLKX4 cycle POR time out has completed. The IBUS clocks start upon completion of the time out. ### 13.3.3 Clocks in Stop Mode and Wait Mode Upon exit from stop mode by an interrupt or reset, the SIM allows BUSCLKX4 to clock the SIM counter. The CPU and peripheral clocks do not become active until after the stop delay time out. This time out is selectable as 4096 or 32 BUSCLKX4 cycles. See 13.7.2 Stop Mode. In wait mode, the CPU clocks are inactive. The SIM also produces two sets of clocks for other modules. Refer to the wait mode subsection of each module to see if the module is active or inactive in wait mode. Some modules can be programmed to be active in wait mode. ## 13.4 Reset and System Initialization The MCU has these reset sources: - Power-on reset module (POR) - External reset pin (RST) - Computer operating properly module (COP) - Low-voltage inhibit module (LVI) - Illegal opcode - Illegal address All of these resets produce the vector \$FFFE–FFFF (\$FEFE–FEFF in monitor mode) and assert the internal reset signal (IRST). IRST causes all registers to be returned to their default values and all modules to be returned to their reset states. An internal reset clears the SIM counter (see 13.5 SIM Counter), but an external reset does not. Each of the resets sets a corresponding bit in the SIM reset status register (SRSR). See 13.8 SIM Registers. #### 13.4.1 External Pin Reset The RST pin circuits include an internal pullup device. Pulling the asynchronous RST pin low halts all processing. The PIN bit of the SIM reset status register (SRSR) is set as long as RST is held low for a minimum of 67 BUSCLKX4 cycles, assuming that the POR was not the source of the reset. See Table 13-2 for details. Figure 13-4 shows the relative timing. The RST pin function is only available if the RSTEN bit is set in the CONFIG1 register. Table 13-2. PIN Bit Set Timing | Reset Type | Number of Cycles Required to Set PIN | |------------|--------------------------------------| | POR | 4163 (4096 + 64 + 3) | | All others | 67 (64 + 3) | Figure 13-4. External Reset Timing #### 13.4.2 Active Resets from Internal Sources The RST pin is initially setup as a general-purpose input after a POR. Setting the RSTEN bit in the CONFIG1 register enables the pin for the reset function. This section assumes the RSTEN bit is set when describing activity on the RST pin. All internal reset sources actively pull the RST pin low for 32 BUSCLKX4 cycles to allow resetting of external peripherals. The internal reset signal IRST continues to be asserted for an additional 32 cycles (see Figure 13-5). An internal reset can be caused by an illegal address, illegal opcode, COP time out, LVI, or POR (see Figure 13-6). Figure 13-5. Internal Reset Timing Figure 13-6. Sources of Internal Reset **NOTE:** For POR resets, the SIM cycles through 4096 BUSCLKX4 cycles. The internal reset signal then follows the sequence from the falling edge of RST shown in **Figure 13-5**. The COP reset is asynchronous to the bus clock. The active reset feature allows the part to issue a reset to peripherals and other chips within a system built around the MCU. #### 13.4.2.1 Power-On Reset When power is first applied to the MCU, the power-on reset module (POR) generates a pulse to indicate that power on has occurred. SIM counter counts out 4096 BUSCLKX4 cycles. Sixty-four BUSCLKX4 cycles later, the CPU and memories are released from reset to allow the reset vector sequence to occur. At power on, the following events occur: - A POR pulse is generated. - The internal reset signal is asserted. - The SIM enables the oscillator to drive BUSCLKX4. - Internal clocks to the CPU and modules are held inactive for 4096 BUSCLKX4 cycles to allow stabilization of the oscillator. - The POR bit of the SIM reset status register (SRSR) is set and all other bits in the register are cleared. See Figure 13-7. Figure 13-7. POR Recovery ## 13.4.2.2 Computer Operating Properly (COP) Reset An input to the SIM is reserved for the COP reset signal. The overflow of the COP counter causes an internal reset and sets the COP bit in the SIM reset status register (SRSR). The SIM actively pulls down the RST pin for all internal reset sources. To prevent a COP module time out, write any value to location \$FFFF. Writing to location \$FFFF clears the COP counter and stages 12–5 of the SIM counter. The SIM counter output, which occurs at least every $(2^{12} - 2^4)$ BUSCLKX4 cycles, drives the COP counter. The COP should be serviced as soon as possible out of reset to guarantee the maximum amount of time before the first time out. The COP module is disabled during a break interrupt with monitor mode when BDCOP bit is set in break auxiliary register (BRKAR). ## 13.4.2.3 Illegal Opcode Reset The SIM decodes signals from the CPU to detect illegal instructions. An illegal instruction sets the ILOP bit in the SIM reset status register (SRSR) and causes a reset. If the stop enable bit, STOP, in the mask option register is 0, the SIM treats the STOP instruction as an illegal opcode and causes an illegal opcode reset. The SIM actively pulls down the RST pin for all internal reset sources. #### 13.4.2.4 Illegal Address Reset An opcode fetch from an unmapped address generates an illegal address reset. The SIM verifies that the CPU is fetching an opcode prior to asserting the ILAD bit in the SIM reset status register (SRSR) and resetting the MCU. A data fetch from an unmapped address does not generate a reset. The SIM actively pulls down the RST pin for all internal reset sources. #### 13.4.2.5 Low-Voltage Inhibit (LVI) Reset The LVI asserts its output to the SIM when the $V_{DD}$ voltage falls to the LVI trip voltage $V_{Trip}$ . The LVI bit in the SIM reset status register (SRSR) is set, and the external reset pin (RST) is held low while the SIM counter counts out 4096 BUSCLKX4 cycles. Sixty-four BUSCLKX4 cycles later, the CPU and memories are released from reset to allow the reset vector sequence to occur. The SIM actively pulls down the (RST) pin for all internal reset sources. #### 13.5 SIM Counter The SIM counter is used by the power-on reset module (POR) and in stop mode recovery to allow the oscillator time to stabilize before enabling the internal bus (IBUS) clocks. The SIM counter also serves as a prescaler for the computer operating properly module (COP). The SIM counter uses 12 stages for counting, followed by a 13th stage that triggers a reset of SIM counters and supplies the clock for the COP module. The SIM counter is clocked by the falling edge of BUSCLKX4. ## 13.5.1 SIM Counter During Power-On Reset The power-on reset module (POR) detects power applied to the MCU. At power-on, the POR circuit asserts the signal PORRST. Once the SIM is initialized, it enables the oscillator to drive the bus clock state machine. ### 13.5.2 SIM Counter During Stop Mode Recovery The SIM counter also is used for stop mode recovery. The STOP instruction clears the SIM counter. After an interrupt, break, or reset, the SIM senses the state of the short stop recovery bit, SSREC, in the configuration register 1 (CONFIG1). If the SSREC bit is a 1, then the stop recovery is reduced from the normal delay of 4096 BUSCLKX4 cycles down to 32 BUSCLKX4 cycles. This is ideal for applications using canned oscillators that do not require long start-up times from stop mode. External crystal applications should use the full stop recovery time, that is, with SSREC cleared in the configuration register 1 (CONFIG1). #### 13.5.3 SIM Counter and Reset States External reset has no effect on the SIM counter (see 13.7.2 Stop Mode for details.) The SIM counter is free-running after all reset states. See 13.4.2 Active Resets from Internal Sources for counter control and internal reset recovery sequences. #### 13.6 Exception Control Normal sequential program execution can be changed in three different ways: - 1. Interrupts - a. Maskable hardware CPU interrupts - b. Non-maskable software interrupt instruction (SWI) - 2. Reset - 3. Break interrupts #### 13.6.1 Interrupts An interrupt temporarily changes the sequence of program execution to respond to a particular event. **Figure 13-8** flow charts the handling of system interrupts. Interrupts are latched, and arbitration is performed in the SIM at the start of interrupt processing. The arbitration result is a constant that the CPU uses to determine which vector to fetch. Once an interrupt is latched by the SIM, no other interrupt can take precedence, regardless of priority, until the latched interrupt is serviced (or the I bit is cleared). Figure 13-8. Interrupt Processing At the beginning of an interrupt, the CPU saves the CPU register contents on the stack and sets the interrupt mask (I bit) to prevent additional interrupts. At the end of an interrupt, the RTI instruction recovers the CPU register contents from the stack so that normal processing can resume. **Figure 13-9** shows interrupt entry timing. **Figure 13-10** shows interrupt recovery timing. Figure 13-10. Interrupt Recovery ### 13.6.1.1 Hardware Interrupts A hardware interrupt does not stop the current instruction. Processing of a hardware interrupt begins after completion of the current instruction. When the current instruction is complete, the SIM checks all pending hardware interrupts. If interrupts are not masked (I bit clear in the condition code register), and if the corresponding interrupt enable bit is set, the SIM proceeds with interrupt processing; otherwise, the next instruction is fetched and executed. If more than one interrupt is pending at the end of an instruction execution, the highest priority interrupt is serviced first. **Figure 13-11** demonstrates what happens when two interrupts are pending. If an interrupt is pending upon exit from the original interrupt service routine, the pending interrupt is serviced before the LDA instruction is executed. Figure 13-11. Interrupt Recognition Example The LDA opcode is prefetched by both the INT1 and INT2 return-from-interrupt (RTI) instructions. However, in the case of the INT1 RTI prefetch, this is a redundant operation. NOTE: To maintain compatibility with the M6805 Family, the H register is not pushed on the stack during interrupt entry. If the interrupt service routine modifies the H register or uses the indexed addressing mode, software should save the H register and then restore it prior to exiting the routine. #### 13.6.1.2 SWI Instruction The SWI instruction is a non-maskable instruction that causes an interrupt regardless of the state of the interrupt mask (I bit) in the condition code register. **NOTE:** A software interrupt pushes PC onto the stack. A software interrupt does **not** push PC - 1, as a hardware interrupt does. ## 13.6.2 Interrupt Status Registers The flags in the interrupt status registers identify maskable interrupt sources. **Table 13-3** summarizes the interrupt sources and the interrupt status register flags that they set. The interrupt status registers can be useful for debugging. INT Vector **Priority** Source Flag Mask<sup>(1)</sup> Register Address Flag \$FFFE-\$FFF Highest Reset SWI instruction \$FFFC-\$FFFD IRQ pin IRQF1 IMASK1 IF1 \$FFFA-\$FFFB CH0IE Timer channel 0 interrupt CH0F IF3 \$FFF6-\$FFF7 Timer channel 1 interrupt CH1F CH1IE IF4 \$FFF4-\$FFF5 **TOF** TOIE IF5 \$FFF2-\$FFF3 Timer overflow interrupt SLCF SLCIE IF9 SLIC interrupt \$FFE6-\$FFE7 Keyboard interrupt **KEYF IMASKK** IF14 \$FFDE-\$FFDF Lowest ADC conversion complete interrupt COCO AIEN IF15 \$FFE0-\$FFE1 **Table 13-3. Interrupt Sources** ### 13.6.2.1 Interrupt Status Register 1 Figure 13-12. Interrupt Status Register 1 (INT1) IF1 and IF3-IF5 — Interrupt Flags These flags indicate the presence of interrupt requests from the sources shown in **Table 13-3**. 1 = Interrupt request present 0 = No interrupt request present Bit 0, 1, 3, and 7 — Always read 0 The I bit in the condition code register is a global mask for all interrupt sources except the SWI instruction. ## 13.6.2.2 Interrupt Status Register 2 Figure 13-13. Interrupt Status Register 2 (INT2) IF14 and IF11-IF9 — Interrupt Flags These flags indicate the presence of interrupt requests from the sources shown in **Table 13-3**. 1 = Interrupt request present 0 = No interrupt request present Bit 0, 1, 3-6 — Always read 0 ### 13.6.2.3 Interrupt Status Register 3 Figure 13-14. Interrupt Status Register 3 (INT3) IF15 — Interrupt Flags These flags indicate the presence of interrupt requests from the sources shown in **Table 13-3**. 1 = Interrupt request present 0 = No interrupt request present Bit 1-7 — Always read 0 #### 13.6.3 Reset All reset sources always have equal and highest priority and cannot be arbitrated. #### 13.6.4 Break Interrupts The break module can stop normal program flow at a software programmable break point by asserting its break interrupt output. (See **Section 16. Development Support**.) The SIM puts the CPU into the break state by forcing it to the SWI vector location. Refer to the break interrupt subsection of each module to see how each module is affected by the break state. ## 13.6.5 Status Flag Protection in Break Mode The SIM controls whether status flags contained in other modules can be cleared during break mode. The user can select whether flags are protected from being cleared by properly initializing the break clear flag enable bit (BCFE) in the break flag control register (BFCR). Protecting flags in break mode ensures that set flags will not be cleared while in break mode. This protection allows registers to be freely read and written during break mode without losing status flag information. Setting the BCFE bit enables the clearing mechanisms. Once cleared in break mode, a flag remains cleared even when break mode is exited. Status flags with a two-step clearing mechanism — for example, a read of one register followed by the read or write of another — are protected, even when the first step is accomplished prior to entering break mode. Upon leaving break mode, execution of the second step will clear the flag as normal. #### 13.7 Low-Power Modes Executing the WAIT or STOP instruction puts the MCU in a low power-consumption mode for standby situations. The SIM holds the CPU in a non-clocked state. The operation of each of these modes is described below. Both STOP and WAIT clear the interrupt mask (I) in the condition code register, allowing interrupts to occur. #### 13.7.1 Wait Mode In wait mode, the CPU clocks are inactive while the peripheral clocks continue to run. **Figure 13-15** shows the timing for wait mode entry. NOTE: Previous data can be operand data or the WAIT opcode, depending on the last instruction. Figure 13-15. Wait Mode Entry Timing A module that is active during wait mode can wake up the CPU with an interrupt if the interrupt is enabled. Stacking for the interrupt begins one cycle after the WAIT instruction during which the interrupt occurred. In wait mode, the CPU clocks are inactive. Refer to the wait mode subsection of each module to see if the module is active or inactive in wait mode. Some modules can be programmed to be active in wait mode. Wait mode can also be exited by a reset (or break in emulation mode). A break interrupt during wait mode sets the SIM break stop/wait bit, SBSW, in the break status register (BSR). If the COP disable bit, COPD, in the configuration register is 0, then the computer operating properly module (COP) is enabled and remains active in wait mode. Figure 13-16 and Figure 13-17 show the timing for wait recovery. NOTE: EXITSTOPWAIT = $\overline{RST}$ pin OR CPU interrupt Figure 13-16. Wait Recovery from Interrupt 1. RST is only available if the RSTEN bit in the CONFIG1 register is set. Figure 13-17. Wait Recovery from Internal Reset #### **13.7.2 Stop Mode** In stop mode, the SIM counter is reset and the system clocks are disabled. An interrupt request from a module can cause an exit from stop mode. Stacking for interrupts begins after the selected stop recovery time has elapsed. Reset or break also causes an exit from stop mode. The SIM disables the oscillator signals (BUSCLKX2 and BUSCLKX4) in stop mode, stopping the CPU and peripherals. Stop recovery time is selectable using the SSREC bit in the configuration register 1 (CONFIG1). If SSREC is set, stop recovery is reduced from the normal delay of 4096 BUSCLKX4 cycles down to 32. This is ideal for the internal oscillator, RC oscillator, and external oscillator options which do not require long start-up times from stop mode. **NOTE:** External crystal applications should use the full stop recovery time by clearing the SSREC bit. The SIM counter is held in reset from the execution of the STOP instruction until the beginning of stop recovery. It is then used to time the recovery period. Figure 13-18 shows stop mode entry timing and Figure 13-19 shows the stop mode recovery time from interrupt or break **NOTE:** To minimize stop current, all pins configured as inputs should be driven to a logic 1 or logic 0. NOTE: Previous data can be operand data or the STOP opcode, depending on the last instruction. Figure 13-18. Stop Mode Entry Timing Figure 13-19. Stop Mode Recovery from Interrupt ## 13.8 SIM Registers The SIM has three memory mapped registers. **Table 13-4** shows the mapping of these registers. Address Register Access Mode \$FE00 BSR User \$FE01 SRSR User \$FE03 BFCR User Table 13-4. SIM Registers ## 13.8.1 SIM Reset Status Register This register contains seven flags that show the source of the last reset. Clear the SIM reset status register by reading it. A power-on reset sets the POR bit and clears all other bits in the register. Figure 13-20. SIM Reset Status Register (SRSR) POR — Power-On Reset Bit 1 = Last reset caused by POR circuit 0 = Read of SRSR PIN — External Reset Bit 1 = Last reset caused by external reset pin $(\overline{RST})$ 0 = POR or read of SRSR COP — Computer Operating Properly Reset Bit 1 = Last reset caused by COP counter 0 = POR or read of SRSR ILOP — Illegal Opcode Reset Bit 1 = Last reset caused by an illegal opcode 0 = POR or read of SRSR ILAD — Illegal Address Reset Bit (opcode fetches only) 1 = Last reset caused by an opcode fetch from an illegal address 0 = POR or read of SRSR MODRST — Monitor Mode Entry Module Reset bit 1 = Last reset caused by monitor mode entry when vector locations FFFE and FFFF are FF after POR while $\overline{IRQ} = V_{DD}$ 0 = POR or read of SRSR LVI — Low Voltage Inhibit Reset bit 1 = Last reset caused by LVI circuit 0 = POR or read of SRSR ## 13.8.2 Break Flag Control Register The break control register (BFCR) contains a bit that enables software to clear status bits while the MCU is in a break state. Figure 13-21. Break Flag Control Register (BFCR) ### BCFE — Break Clear Flag Enable Bit This read/write bit enables software to clear status bits by accessing status registers while the MCU is in a break state. To clear status bits during the break state, the BCFE bit must be set. - 1 = Status bits clearable during break - 0 = Status bits not clearable during break #### 13.8.3 Break Status Register The break status register (BSR) contains a flag to indicate that a break caused an exit from wait mode. This register is only used in emulation mode. Figure 13-22. Break Status Register (BSR) ### SBSW — SIM Break Stop/Wait SBSW can be read within the break state SWI routine. The user can modify the return address on the stack by subtracting one from it. - 1 = Wait mode was exited by break interrupt - 0 = Wait mode was not exited by break interrupt ## Section 14. Slave LIN Interface Controller (SLIC) #### 14.1 Introduction The slave LIN interface controller (SLIC) is designed to provide slave node connectivity on a local interconnect network (LIN) sub-bus. LIN is an open-standard serial protocol developed for the automotive industry to connect sensors, motors, and actuators. The SLIC provides full standard LIN message buffering for a slave node, minimizing the need for CPU intervention. Routine protocol functions (such as synchronization to the communication channel, reception, and verification of header data) and generation of the checksum are handled automatically by the SLIC. This allows application software to be greatly simplified relative to standard UART implementations, as well as reducing the impact of interrupts needed in those applications to handle each byte of a message independently. Additionally, the SLIC has the ability to automatically synchronize to any LIN message, regardless of the LIN bus bit rate (1–20 kbps), properly receiving that message without prior programming of the target LIN bit rate. Furthermore, this can even be accomplished using an untrimmed internal oscillator, provided it's accuracy is at least ±50% of nominal. The SLIC also has a simple UART-like byte transfer mode, which allows the user to send and receive single bytes of data in half-duplex 8-N-1 format (8-bit data, no parity, 1 stop bit) without the need for LIN message framing. Figure 14-2 is a block diagram of the SLIC module, showing the basic functional blocks contained in the module. # **Slave LIN Interface Controller (SLIC)** $\overline{\text{RST}}$ , $\overline{\text{IRQ}}$ : Pins have internal (about 30 k $\Omega$ ) pull up PTA0, PTA1, PTA3–PTA5: High current sink and source capability PTA0–PTA5: Pins have programmable keyboard interrupt and pull up ADC pins only available on MC68HC908QL4 and MC68HC908QL2 Figure 14-1. Block Diagram Highlighting SLIC Block and Pins Figure 14-2. SLIC Module Block Diagram ### 14.2 Features The SLIC includes these distinctive features: - Full LIN message buffering of identifier and 8 data bytes - Automatic bit rate and LIN message frame synchronization: - No prior programming of bit rate required, 1–20 kbps LIN bus speed operation - All LIN messages will be received (no message loss due to synchronization process) - Input clock tolerance as high as ±50%, allowing internal oscillator to remain untrimmed - Incoming break symbols always allowed to be 10 or more bit times without message loss - Supports automatic software trimming of internal oscillator using LIN synchronization data - Automatic processing and verification of LIN SYNCH BREAK and SYNCH BYTE ## **Slave LIN Interface Controller (SLIC)** - · Automatic checksum calculation and verification with error reporting - Maximum of two interrupts per standard LIN message frame with no errors - Full LIN error checking and reporting - High-speed LIN capability up to 83.33 kbps to 120.00 kbps<sup>(1)</sup> - Configurable digital receive filter - Streamlined interrupt servicing through use of a state vector register - Switchable UART-like byte transfer mode for processing bytes one at a time without LIN message framing constraints - Enhanced checksum (includes ID) generation and verification ## 14.3 Modes of Operation Figure 14-3 shows the modes in which the SLIC will operate. Figure 14-3. SLIC Operating Modes <sup>1.</sup> Maximum bit rate of SLIC module dependent upon frequency of SLIC input clock. #### 14.3.1 Power Off This mode is entered from the reset mode whenever the SLIC module supply voltage $V_{DD}$ drops below its minimum specified value for the SLIC module to guarantee operation. The SLIC module will be placed in the reset mode by a system low-voltage reset (LVR) before being powered down. In this mode, the pin input and output specifications are not guaranteed. #### 14.3.2 Reset This mode is entered from the power off mode whenever the SLIC module supply voltage $V_{DD}$ rises above its minimum specified value ( $V_{DD(MIN)}$ ) and some MCU reset source is asserted. To prevent the SLIC from entering an unknown state, the internal MCU reset is asserted while powering up the SLIC module. SLIC reset mode is also entered from any other mode as soon as one of the MCU's possible reset sources (e.g., LVR, POR, COP watchdog, $\overline{RST}$ pin, etc.) is asserted. SLIC reset mode may also be entered by the user software by asserting the INITREQ bit. INITACK indicates whether the SLIC module is in the reset mode as a result of writing INITREQ in SLCC1. While in the reset state the SLIC module clocks are stopped. Clearing the INITREQ allows the SLIC to proceed and enter SLIC run mode (if SLCE is set). The module will clear INITACK once the module has left reset mode and the SLIC will seek the next LIN header. It is the responsibility of the user to verify that this operation is compatible with the application before implementing this feature. In this mode, the internal SLIC module voltage references are operative, $V_{DD}$ is supplied to the internal circuits, which are held in their reset state and the internal SLIC module system clock is running. Registers will assume their reset condition. Outputs are held in their programmed reset state, inputs and network activity are ignored. #### 14.3.3 SLIC Disabled This mode is entered from the reset mode after all MCU reset sources are no longer asserted or INITREQ bit is cleared by the user and the SLIC module clears the INITACK bit. It is entered from the run mode whenever the SLCE bit in the SLCC2 register is cleared. In this mode the SLIC clock is stopped to conserve power and allow the SLIC module to be configured for proper operation on the LIN bus. The IP bus interface clocks are left running in this mode to allow access to all SLIC module registers for initialization. ## **Slave LIN Interface Controller (SLIC)** #### 14.3.4 SLIC Run This mode is entered from the SLIC disabled mode when the SLCE bit in the SLCC2 register is set. It is entered from the SLIC wait mode whenever activity is sensed on the LIN bus or some other MCU source wakes the CPU out of wait mode. It is entered from the SLIC stop mode whenever network activity is sensed or some other MCU source wakes the CPU out of stop mode. Messages will not be received properly until the clocks have stabilized and the CPU is also in the run mode. ### 14.3.5 SLIC Wait (Core Specific) This power conserving mode is automatically entered from the run mode whenever the CPU executes a WAIT instruction and the SLCWCM bit in the SLCC1 register is previously cleared. In this mode, the SLIC module internal clocks continue to run. Any activity on the LIN network will cause the SLIC module to exit SLIC wait mode and generate an unmaskable interrupt of the CPU. This wakeup interrupt state is reflected in the SLCSV, encoded as the highest priority interrupt. This interrupt can be cleared by the CPU with a read of the SLCSV. ## 14.3.6 Wakeup from SLIC Wait with CPU in WAIT If the CPU executes the WAIT instruction and the SLIC module enters the wait mode (SLCWCM = 0), the clocks to the SLIC module as well as the clocks in the MCU continue to run. Therefore, the message which wakes up the SLIC module from WAIT and the CPU from wait mode will also be received correctly by the SLIC module. This is because all of the required clocks continue to run in the SLIC module in wait mode. #### 14.3.7 SLIC Stop (Core Specific) This power conserving mode is automatically entered from the run mode whenever the CPU executes a STOP instruction, or if the CPU executes a WAIT instruction and the SLCWCM bit in the SLCC1 register is previously set. In this mode, the SLIC internal clocks are stopped. Any activity on the network will cause the SLIC module to exit SLIC stop mode and generate an unmaskable interrupt of the CPU. This wakeup interrupt state is reflected in the SLCSV, encoded as the highest priority interrupt. This interrupt can be cleared by the CPU with a read of the SLCSV. Depending upon which low-power mode instruction the CPU executes to cause the SLIC module to enter SLIC stop, the message which wakes up the SLIC module (and the CPU) may or may not be received. There are two different possibilities: Wakeup from SLIC Stop with CPU in STOP When the CPU executes the STOP instruction, all clocks in the MCU, including clocks to the SLIC module, are turned off. Therefore, the message which wakes up the SLIC module and the CPU from stop mode will not be which wakes up the SLIC module and the CPU from stop mode will not be received. This is due primarily to the amount of time required for the MCU's oscillator to stabilize before the clocks can be applied internally to the other MCU modules, including the SLIC module. 2. Wakeup from SLIC Stop with CPU in WAIT If the CPU executes the WAIT instruction and the SLIC module enters the stop mode (SLCWCM = 1), the clocks to the SLIC module are turned off, but the clocks in the MCU continue to run. Therefore, the message which wakes up the SLIC module from stop and the CPU from wait mode will be received correctly by the SLIC module. This is because very little time is required for the CPU to turn the clocks to the SLIC module back on once the wakeup interrupt occurs. NOTE: While the SLIC module will correctly receive a message which arrives when the SLIC module is in stop or wait mode and the MCU is in wait mode, if the user enters this mode while a message is being received, the data in the message will become corrupted. This is due to the steps required for the SLIC module to resume operation upon exiting stop or wait mode, and its subsequent resynchronization with the LIN bus. ### 14.3.8 Normal and Emulation Mode Operation (Core Specific) The SLIC module operates in the same manner in all normal and emulation modes. All SLIC module registers can be read and written except those that are reserved, unimplemented, or write once. The user must be careful not to unintentionally write a register when using 16-bit writes in order to avoid unexpected SLIC module behavior. #### 14.3.9 Special Mode Operation (Core Specific) Some aspects of SLIC module operation can be modified in special test mode. This mode is reserved for internal use only. ### 14.3.10 Low-Power Options (Core Specific) The SLIC module can save power in disabled, wait, and stop modes. A complete description of what the SLIC module does while in a low-power mode can be found in 14.3 Modes of Operation. ## 14.4 External Signal Description The SLIC module has only two external signals which may be brought out to MCU pins. These might share functionality with other modules or general-purpose input/output functions of the pins. When used in a LIN system, these pins will be connected to the TX and RX pins of the LIN physical layer. #### 14.4.1 SLCTX — SLIC Transmit Pin The SLCTX pin serves as the serial output of the SLIC module. ### 14.4.2 SLCRX — SLIC Receive Pin The SLCRX pin serves as the serial input of the SLIC module. This input feeds directly into the digital receive filter block which filters out noise glitches from the incoming data stream. ## 14.5 Memory Map/Register Definition **Table 14-1** shows the registers for the SLIC module. **Address** Use Access SLIC control register 1 (SLCC1) \$0040 R/W \$0041 SLIC control register 2 (SLCC2) R/W \$0042 SLIC status register (SLCS) R/W SLIC prescaler register (SLCP) \$0043 R/W SLIC bit time register high (SLCBTH) R/W \$0044 \$0045 SLIC bit time register low (SLCBTL) R/W SLIC state vector register (SLCSV) \$0046 R \$0047 SLIC data length code register (SLCDLC) R/W \$0048 SLIC identifier register (SLCID) R/W \$0049 SLIC data register 7 (SLCD7) R/W \$004A SLIC data register 6 (SLCD6) R/W \$004B SLIC data register 5 (SLCD5) R/W \$004C SLIC data register 4 (SLCD4) R/W SLIC data register 3 (SLCD3) \$004D R/W \$004E SLIC data register 2 (SLCD2) R/W \$004F SLIC data register 1 (SLCD1) R/W \$0050 SLIC data register 0 (SLCD0) R/W **Table 14-1. SLIC Module Memory Map** ## 14.6 SLIC Registers and Control Bits This subsection provides information about all registers and control bits associated with the SLIC module. ## 14.6.1 SLIC Control Register 1 SLIC control register 1 (SLCC1) contains bits used to control various basic features of the SLIC module, including features used for initialization and at runtime. Figure 14-4. SLIC Control Register 1 (SLCC1) ## INITREQ —Initialization Request Requesting initialization mode by setting this bit will place the SLIC module into its initialized state immediately. If transmission or reception of data is in progress, the transaction will be terminated immediately upon entry into initialization mode (signified by INITACK being set to 1). To return to normal SLIC operation after the SLIC has been initialized (the INITACK is high), the INITREQ has to be cleared by software. - 1 = Request for SLIC to be put into reset state immediately - 0 = Normal operation ### WAKETX — Transmit Wakeup Symbol This bit allows the user to transmit a wakeup symbol on the LIN bus. When set, this sends a wakeup symbol, as defined in the LIN specification a single time, then resets to 0. This bit will read 1 while the wakeup symbol is being transmitted on the bus. This bit will be automatically cleared when the wakeup symbol is complete. - 1 = Send wakeup symbol on LIN bus - 0 = Normal operation ### TXABRT — Transmit Abort Message - 1 = Transmitter aborts current transmission at next byte boundary; TXABRT resets to 0 after the transmission is successfully aborted - 0 = Normal operation ### IMSG — SLIC Ignore Message Bit The IMSG bit cannot be cleared by a write of 0, but is cleared automatically by the SLIC module after the next BREAK/SYNC symbol pair is validated. - 1 = SLIC to ignore data field of message, SLIC interrupts are suppressed until the next message header arrives - 0 = Normal operation ### SLCIE — SLIC Interrupt Enable - 1 = SLIC interrupt sources are enabled - 0 = SLIC interrupt sources are disabled ## 14.6.2 SLIC Control Register 2 SLIC control register 2 (SLCC2) contains bits used to control various features of the SLIC module. Figure 14-5. SLIC Control Register 2 (SLCC2) ### SLCWCM — SLIC Wait Clock Mode This bit can only be written once out of reset state. - 1 = SLIC clocks stop when the CPU is placed into wait mode - 0 = SLIC clocks continue to run when the CPU is placed into wait mode so that the SLIC can receive messages and wakeup the CPU. ### BTM — UART Byte Transfer Mode Byte transmit mode bypasses the normal LIN message framing and checksum monitoring and allows the user to send and receive single bytes in a method similar to a half-duplex UART. When enabled, this mode reads the bit time register (SLCBT) value and assumes this is the value corresponding to the number of SLIC clock counts for one bit time to establish the desired UART bit rate. The user software must initialize this register prior to sending or receiving data, based on the input clock selection, prescaler stage choice, and desired bit rate. BTM forces the data length in SLCDLC register to one byte (DLC = 0x00) and disables the checksum circuitry so that CHKMOD has no effect. Refer to 14.18 Byte Transfer Mode Operation for more detailed information about how to use this mode. BTM sets up the SLIC module to send and receive one byte at a time, with 8-bit data, no parity, and 1 STOP bit (8-N-1). This is the most commonly used setup for UART communications and should work for most applications. This is fixed in the SLIC and is not configurable. - 1 = UART byte transfer mode enabled - 0 = UART byte transfer mode disabled SLCE — SLIC Module Enable - 1 = SLIC module enabled - 0 = SLIC module disabled #### NOTE: In order to guarantee timing, the user must ensure that clock source used allows the proper communications timing tolerances and therefore internal oscillator circuits might not be appropriate for use with BTM mode. ## 14.6.3 SLIC Status Register SLIC status register (SLCS) contains bits used to monitor the status of the SLIC module. Figure 14-6. SLIC Status Register (SLCS) SLCACT — SLIC Active (Oscillator Trim Blocking Semaphore) SLCACT is used to indicate if it is safe to trim the oscillator based upon current SLIC activity. This bit indicates that the SLIC module might be currently receiving a message header, synchronization byte, ID byte, or sending or receiving data bytes. This bit is read-only. - 1 = SLIC module activity (not safe to trim oscillator) SLCACT is automatically set to 1 if a falling edge is seen on the SLCRX pin and has successfully been passed through the digital RX filter. This edge is the potential beginning of a LIN message frame. - 0 = SLIC module not active (safe to trim oscillator) The SLCACT bit is cleared by the SLIC module only upon assertion of the RX Message Buffer Full Checksum OK (SLCSV = \$10) or the TX Message Buffer Empty Checksum Transmitted (SLCSV = \$08) interrupt sources. ### INITACK — Initialization Mode Acknowledge INITACK indicates whether the SLIC module is in the reset mode as a result of writing INITREQ in SLCC1. While in the reset state the SLIC module clocks are stopped. Clearing the INITREQ allows the SLIC to proceed and enter SLIC run mode (if SLCE is set). The module will clear INITACK once the module has left reset mode and the SLIC will seek the next LIN header. This bit is read-only. - 1 = SLIC module is in reset state - 0 = Normal operation #### SLCF — SLIC Interrupt Flag The SLCF interrupt flag indicates if a SLIC module interrupt is pending. If set, the SLCSV is then used to determine what interrupt is pending. This flag is cleared by writing a 1 to the bit. If additional interrupt sources are pending, the bit will be automatically set to 1 again by the SLIC. - 1 = SLIC interrupt pending - 0 = No SLIC interrupt pending ## 14.6.4 SLIC Prescaler Register SLIC prescaler register (SLCP) is used to divide the CPU bus clock for the digital receive filter circuit. The SLIC clock is divided through a prescaler (controlled by RXFP[1:0]) to drive the digital receive circuit. Variations on the input clock will propagate through these prescale stages, so if internal oscillators are used, worst case oscillator frequencies must be accounted for when determining prescaler settings to ensure that the frequency of the SLIC clock always remains between 2 MHz and 8 MHz. Figure 14-7. SLIC Prescale Register (SLCP) Maximum Filter Delay (in μs) **Digital RX Filter** SLIC Clock (in MHz) **RXFP[1:0] Clock Prescaler** (Divide by) 2 8 6 6.4 1 8 5 4 2 \$00 2.67 2.5 2 5 4 \$01 16 10 8 5.33 24 8 7.5 6 \$10 3 (default) 15 12 32 10.67 \$11 20 16 10 8 Table 14-2. Digital Receive Filter Clock Prescaler ### RXFP[1:0] — Receive Filter Prescaler These bits set the prescale value for the clock for the digital receive filter circuit. This is a further prescaling of the SLIC input clock, which must be kept between 2 MHz and 8 MHz for proper SLIC operation in LIN. The RXFP bits control the speed of the clock feeding the digital receive filter circuit, which determines the total maximum filter delay. Any pulse which is smaller than the maximum filter delay value will be rejected by the filter and ignored as noise. For this reason, the user must choose the prescaler value appropriately to ensure that all valid message traffic is able to pass the filter for the desired bit rate. For more details about setting up the digital receive filter, please refer to 14.20 Digital Receive Filter. The frequency of the SLIC clock must be between 2 MHz and 8 MHz, factoring in worst case possible numbers due to untrimmed process variations, as well as temperature and voltage variations in oscillator frequency. This will guarantee greater than 1.5% accuracy for all LIN messages from 1–20 kbps. The faster this input clock is, the greater the resulting accuracy and the higher the possible bit rates at which the SLIC can send and receive. In LIN systems, the bit rates will not exceed 20 kbps; however, the SLIC module is capable of much higher speeds without any configuration changes, for cases such as high-speed downloads for reprogramming of FLASH memory or diagnostics in a test environment where radiated emissions requirements are not as stringent. In these situations, the user may choose to run faster than the 20 kbps limit which is imposed by the LIN specification for EMC reasons. Details of how to calculate maximum bit rates and operate the SLIC above 20 kbps are detailed in 14.17 High-Speed LIN Operation. Refer to **14.9 SLIC Module Initialization Procedure** for more information on when to set up this register. ## 14.6.5 SLIC Bit Time Registers **NOTE:** In this subsection, the SLIC bit time registers are collectively referred to as SLCBT. In LIN operating mode (BTM = 0), the SLCBT is updated by the SLIC upon reception of a LIN break-synch combination and provides the number of SLIC clock counts that equal one LIN bit time to the user software. This value can be used by the software to calculate the clock drift in the oscillator as an offset to a known count value (based on nominal oscillator frequency and LIN bus speed). The user software can then trim the oscillator to compensate for clock drift. Refer to 14.19 Oscillator Trimming with SLIC for more information on this procedure. The user cannot read the bit time value from SLCBTH and SLCBTL any time after the identifier byte is received until the beginning of the next LIN message frame on the bus. The beginning of this message frame activity will be indicated by the SLCACT bit. When in byte transfer mode (BTM = 1), the SLCBT must be written by the user to set the length of one bit at the desired bit rate in SLIC clock counts. The user software must initialize this number prior to sending or receiving data, based on the input clock selection, prescaler stage choice, and desired bit rate. This setting is similar to choosing an input capture or output compare value for a timer. The closest even value should be chosen for this value, as BTO will be forced to 0 by the SLIC module and any odd value will always be reduced to the next lowest even integer value. For example, a write of value 51 (0x33) will be forced to value of 50 and read back as 0x32. A write to both registers is required to update the bit time value. **NOTE:** The SLIC bit time will not be updated until a write of the SLCBTL has occurred. Figure 14-8. SLIC Bit Time Register High (SLCBTH) Figure 14-9. SLIC Bit Time Register Low (SLCBTL) BT — Bit Time Value BT displays the number of SLIC clocks that equals one bit time in LIN mode (BTM = 0). For details of the use of the SLCBT registers in LIN mode for trimming of the internal oscillator, refer to **14.19 Oscillator Trimming with SLIC**. BT sets the number of SLIC clocks that equals one bit time in byte transfer mode (BTM = 1). For details of the use of the SLCBT registers in BTM mode, refer to 14.18 Byte Transfer Mode Operation. ### 14.6.6 SLIC State Vector Register SLIC state vector register (SLCSV) is provided to substantially decrease the CPU overhead associated with servicing interrupts while under operation of a LIN protocol. It provides an index offset that is directly related to the LIN module's current state, which can be used with a user supplied jump table to rapidly enter an interrupt service routine. This eliminates the need for the user to maintain a duplicate state machine in software. Figure 14-10. SLIC State Vector Register (SLCSV) READ: any time WRITE: ignored I[3:0] — Interrupt State Vector (Bits 5–2) These bits indicate the source of the interrupt request that is currently pending. ### 14.6.6.1 LIN Mode Operation **Table 14-3** shows the possible values for the possible sources for a SLIC interrupt while in LIN mode operation (BTM = 0). **SLCSV** 12 13 11 10 **Interrupt Source Priority** 0 0 0 0 (Lowest) \$00 0 No Interrupts Pending 0 0 0 1 \$04 No-Bus-Activity 1 TX Message Buffer Empty \$08 0 0 1 0 2 **Checksum Transmitted** \$0C 0 0 1 1 TX Message Buffer Empty 3 RX Message Buffer Full \$10 0 0 0 4 Checksum OK RX Data Buffer Full \$14 0 1 0 1 5 No Errors \$18 0 1 1 0 Bit-Error 6 1 1 7 \$1C 0 1 Receiver Buffer Overrun \$20 1 0 0 0 8 (RESERVED) 0 1 \$24 1 0 Checksum Error 9 \$28 0 1 0 Byte Framing Error 10 \$2C 1 0 1 1 Identifier Received Successfully 11 1 1 0 \$30 0 Identifier Parity Error \$34 1 1 0 1 Inconsistent-Synch-Field-Error 13 \$38 1 1 1 0 Reserved 14 \$3C 1 Wakeup 15 (Highest) Table 14-3. Interrupt Sources Summary (BTM = 0) ### No Interrupts Pending This value indicates that all pending interrupt sources have been serviced. In polling mode, the SLCSV is read and interrupts serviced until this value reads back 0. This source will not generate an interrupt of the CPU, regardless of state of the SLCIE bit. - No Bus Activity (LIN specified error) The No-Bus-Activity condition occurs if no valid SYNCH BREAK FIELD or BYTE FIELD was received for more than t<sub>TIMEOUT</sub> (as defined in LIN Protocol Specification) since the reception of the last valid message. - TX Message Buffer Empty Checksum Transmitted When the entire LIN message frame has been transmitted successfully, complete with the appropriately selected checksum byte, this interrupt source is asserted. This source is used for all standard LIN message frames and the final set of bytes with extended LIN message frames. ## TX Message Buffer Empty This interrupt source indicates that all 8 bytes in the LIN message buffer have been transmitted with no checksum appended. This source is used for intermediate sets of 8 bytes in extended LIN message frames. ### • RX Message Buffer Full — Checksum OK When the entire LIN message frame has been received successfully, complete with the appropriately selected checksum byte, and the checksum calculates correctly, this interrupt source is asserted. This source is used for all standard LIN message frames and the final set of bytes with extended LIN message frames. In order to clear this source, the SLCD0 register must be read. #### RX Data Buffer Full — No Errors This interrupt source indicates that 8 bytes have been received with no checksum byte and are waiting in the LIN message buffer. This source is used for intermediate sets of 8 bytes in extended LIN message frames. In order to clear this source, the SLCD0 register must be read. #### Bit Error A unit that is sending a bit on the bus also monitors the bus. A BIT\_ERROR has to be detected at that bit time, when the bit value that is monitored is different from the bit value that is sent. The SLIC will terminate the data transmission at the next byte boundary, according to the LIN specification. Bit errors are not checked when the LIN bus is running at high speed due to the effects of physical layer round trip delay. Bit errors are fully checked at all LIN 2.0 compliant speeds of 20 kbps and below. #### Receiver Buffer Overrun Error This error is an indication that the receive buffer has not been emptied and additional bytes have been received, resulting in lost data. #### Reserved This source is reserved for future use. ## • Checksum Error (LIN specified error) The checksum error occurs when the calculated checksum value does not match the expected value. If this error is encountered, it is important to verify that the correct checksum calculation method was employed for this message frame. Refer to the LIN specification for more details on the calculations. ### Byte Framing Error This error comes from the standard UART definition for byte encoding and occurs when the STOP bit is sampled and reads back as a 0. The STOP bit should always read as 1. ### Identifier Received Successfully This interrupt source indicates that a LIN identifier byte has been received with correct parity and is waiting in the LIN identifier buffer (SLCID). Upon reading this interrupt source from the SLCSV register, the user can then decode the identifier in software to determine the nature of the LIN message frame. In order to clear this source, the SLCID register must be read. ### • Identifier-Parity-Error A parity error in the identifier (i.e., corrupted identifier) will be flagged. Typical LIN slave applications do not distinguish between an unknown but valid identifier, and a corrupted identifier. However, it is mandatory for all slave nodes to evaluate in case of a known identifier all 8 bits of the ID-Field and distinguish between a known and a corrupted identifier. The received identifier value is reported in the SLCID register so that the user software can choose to acknowledge or ignore the parity error message. - Inconsistent-Synch-Field-Error An Inconsistent-Synch-Field-Error has to be detected if a slave detects the edges of the SYNCH FIELD outside the given tolerance. - Reserved This source is reserved for future use. - Wakeup The wakeup interrupt source indicates that the SLIC module has entered SLIC run mode from SLIC wait or SLIC stop mode. ## 14.6.6.2 Byte Transfer Mode Operation When byte transfer mode is enabled (BTM = 1), many of the interrupt sources for the SLCSV no longer apply, as they are specific to LIN operations. **Table 14-4** shows those interrupt sources which are applicable to BTM operations. The value of the SLCSV for each interrupt source remains the same, as well as the priority of the interrupt source. Table 14-4. Interrupt Sources Summary (BTM = 1) | SLCSV | 13 | 12 | I1 | 10 | Interrupt Source | Priority | |-------|----|----|----|----|----------------------------------|--------------| | \$00 | 0 | 0 | 0 | 0 | No Interrupts Pending | 0 (Lowest) | | \$0C | 0 | 0 | 1 | 1 | TX Message Buffer Empty | 3 | | \$14 | 0 | 1 | 0 | 1 | RX Data Buffer Full<br>No Errors | 5 | | \$18 | 0 | 1 | 1 | 0 | Bit-Error | 6 | | \$1C | 0 | 1 | 1 | 1 | Receiver Buffer Overrun | 7 | | \$28 | 1 | 0 | 1 | 0 | Byte Framing Error | 10 | | \$38 | 1 | 1 | 1 | 0 | Reserved | 14 | | \$3C | 1 | 1 | 1 | 1 | Wakeup | 15 (Highest) | ## No Interrupts Pending This value indicates that all pending interrupt sources have been serviced. In polling mode, the SLCSV is read and interrupts serviced until this value reads back 0. This source will not generate an interrupt of the CPU, regardless of state of the SLCIE bit. ### TX Message Buffer Empty In byte transfer mode, this interrupt source indicates that the byte in the SLCID has been transmitted. ### RX Data Buffer Full — No Errors This interrupt source indicates that a byte has been received and is waiting in the SLCID register. In order to clear this source, the SLCID register must be read. #### Bit-Error A unit that is sending a bit on the bus also monitors the bus. A BIT\_ERROR has to be detected at that bit time, when the bit value that is monitored is different from the bit value that is sent. ### Receiver Buffer Overrun Error The receiver buffer overrun error occurs when the number of bytes received by the SLIC module exceeds the value written to the SLCDLC. If this error is encountered, ensure that the correct data length value is associated with the proper identifier in software. This error can also be an indication that the receive buffer has not been emptied and additional byte(s) have been received, resulting in lost data. ### Byte Framing Error This error comes from the standard UART definition for byte encoding and occurs when the STOP bit is sampled and reads back as a 0. The STOP bit should always read as 1. #### Reserved This source is reserved for future use. ### Wakeup The wakeup interrupt source indicates that the SLIC module has entered SLIC run mode from SLIC wait or SLIC stop mode. ### 14.6.7 SLIC Data Length Code Register The SLIC data length code register (SLCDLC) is the primary functional control register for the SLIC module during normal LIN operations. It contains the data length code of the message buffer, indicating how many bytes of data are to be sent or received, as well as the checksum mode control and transmit enabling bit. Figure 14-11. SLIC Data Length Code Register (SLCDLC) ### TXGO — SLIC Transmit Go This bit controls whether the SLIC module is sending or receiving data bytes. This bit is automatically reset to 0 once a transmit operation is complete or an error is encountered and transmission has been aborted. #### 1 = Initiate SLIC transmit The SLIC assumes the user has loaded the proper data into the message buffer and will begin transmitting the number of bytes indicated in the SLCDLC bits. If the number of bytes is greater than 8, the first 8 bytes will be transmitted and an interrupt will be triggered (if unmasked) for the user to enter the next bytes of the message. If the number of bytes is 8 or fewer, the SLIC will transmit the appropriate number of bytes and automatically append the checksum to the transmission. 0 = SLIC receive data ### CHKMOD — LIN Checksum Mode CHKMOD is used to decide what checksum method to use for this message frame. Resets after error code or message frame complete. - 1 = Checksum calculated without the identifier byte (LIN spec <= 1.3) - 0 = Checksum calculated with the identifier byte included (SAE J2602/LIN 2.0) ### DLC — Data Length Control Bits The value of the bits indicate the number of data bytes in message. Values \$00–\$07 are for 'normal' LIN messaging. Values \$08–\$3F are for "extended" LIN messaging. **Table 14-5. Data Length Control** | DLC[5:0] | Message Data Length<br>(Number of Bytes) | |----------|------------------------------------------| | \$00 | 1 | | \$01 | 2 | | \$02 | 3 | | | | | \$3D | 62 | | \$3E | 63 | | \$3F | 64 | ## 14.6.8 SLIC Identifier and Data Registers The SLIC identifier (SLCID) and data registers (SLCD[7:0]) comprise the transmit and receive buffer and are used to read/write the identifier and message buffer 8 data bytes. In BTM mode (BTM = 0), only the SLCID register is used to send and receive bytes, as only one byte is handled at any one time. The number of bytes to be read from or written to these registers is determined by the user software and written to the SLCDLC register. In order to obtain proper data, reads and writes to these registers must be made based on the proper length corresponding to a particular message. It is the responsibility of the user software to keep track of this value in order to prevent data corruption. For example, it is possible to read data from locations in the message buffer which contain erroneous or old data if the user software reads more data registers than were updated by the incoming message, as indicated in the SLCDLC. #### NOTE: An incorrect length value written to the SLCDLC register can result in the user software misreading or miswriting data in the message buffer. An incorrect length value might also result in SLIC error messages. For example, if a 4-byte message is to be received, but the user software incorrectly reports a 3-byte length to the DLC, the SLIC will assume the 4th data byte is actually a checksum value and attempt to validate it as such. If this value doesn't match the calculated value, an incorrect checksum error will occur. If it does happen to match the expected value, then the message would be received as a 3-byte message with valid checksum. Either case is incorrect behavior for the application and can be avoided by ensuring that the correct length code is used for each identifier. The first data byte received after the LIN identifier in a LIN message frame will be loaded into SLCD0. The next byte (if applicable) will be loaded into SLCD1, and so forth. Figure 14-12. SLIC Identifier Register (SLCID) The SLIC identifier register is used to capture the incoming LIN identifier and when the SLCSV value indicates that the identifier has been received successfully, this register contains the received identifier value. If the incoming identifier contained a parity error, this register value will not contain valid data. In byte transfer mode (BTM = 1), this register is used for sending and receiving each byte of data. | Address: | \$0049 | | | | | | | | |----------|--------|----|----|----|----|----|----|-------| | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | Read: | R7 | R6 | R5 | R4 | R3 | R2 | R1 | R0 | | Write: | T7 | T6 | T5 | T4 | T3 | T2 | T1 | T0 | | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Figure 14-13. SLIC Data Register 7 (SLCD7) | Address: | \$004A | | | | | | | | |----------|--------|----|----|----|----|----|----|-------| | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | Read: | R7 | R6 | R5 | R4 | R3 | R2 | R1 | R0 | | Write: | T7 | T6 | T5 | T4 | T3 | T2 | T1 | T0 | | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Figure 14-14. SLIC Data Register 6 (SLCD6) | Address: | \$004B | | | | | | | | |----------|--------|----|----|----|----|----|----|-------| | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | Read: | R7 | R6 | R5 | R4 | R3 | R2 | R1 | R0 | | Write: | T7 | T6 | T5 | T4 | T3 | T2 | T1 | T0 | | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Figure 14-15. SLIC Data Register 5 (SLCD5) | Address: | \$004C | | | | | | | | |----------|--------|----|----|----|----|----|----|-------| | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | Read: | R7 | R6 | R5 | R4 | R3 | R2 | R1 | R0 | | Write: | T7 | T6 | T5 | T4 | T3 | T2 | T1 | T0 | | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Figure 14-16. SLIC Data Register 4 (SLCD4) | Address: | \$004D | | | | | | | | |----------|--------|----|----|----|----|----|----|-------| | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | Read: | R7 | R6 | R5 | R4 | R3 | R2 | R1 | R0 | | Write: | T7 | T6 | T5 | T4 | T3 | T2 | T1 | T0 | | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Figure 14-17. SLIC Data Register 3 (SLCD3) Figure 14-18. SLIC Data Register 2 (SLCD2) Figure 14-19. SLIC Data Register 1 (SLCD1) Figure 14-20. SLIC Data Register 0 (SLCD0) R — Read SLC Receive Data T — Write SLC Transmit Data ## 14.7 Initialization/Application Information The LIN specification defines a standard LIN "MESSAGE FRAME" as the basic format for transferring data across a LIN network. A standard MESSAGE FRAME is composed as shown in **Figure 14-21** (shown with 8 data bytes). LIN transmits all data, identifier, and checksum characters as standard UART characters with 8 data bits, no parity, and 1 stop bit. Therefore, each byte has a length of 10 bits, including the start and stop bits. The data bits are transmitted least significant bit (LSB) first. Figure 14-21. Typical LIN MESSAGE FRAME ## 14.7.1 LIN Message Frame Header The HEADER section of all LIN messages is transmitted by the master node in the network and contains synchronization data, as well as the identifier to define what information is to be contained in the message frame. Formally, the header is comprised of three parts: - SYNCH BREAK - 2. SYNCH BYTE (0x55) - 3. IDENTIFIER FIELD The first two components are present to allow the LIN slave nodes to recognize the beginning of the message frame and derive the bit rate of the master module. The SYNCH BREAK allows the slave to see the beginning of a message frame on the bus. The SLIC module can receive a standard 10-bit break character for the SYNCH BREAK, or any break between 10–20 bit times in length. This encompasses the LIN requirement of 13 or more bits of length for the SYNCH BREAK character. The SYNCH BYTE is always a 0x55 data byte, providing five falling edges for the slave to derive the bit rate of the master node. The identifier byte indicates to the slave what is the nature of the data in the message frame. This data might be supplied from either the master node or the slave node, as determined at system design time. The slave node must read this identifier, check for parity errors, and determine whether it is to send or receive data in the data field. More information on the HEADER is contained in 14.10.1 LIN Message Headers. ### 14.7.2 LIN Data Field The data field is comprised of standard bytes (8 data bits, no parity, 1 stop bit) of data, from 0–8 bytes for normal LIN frames and greater than 8 bytes for extended LIN frames. The SLIC module will either transmit or receive these bytes, depending upon the user code interpretation of the identifier byte. Data is always transmitted into the data field least significant byte (LSB) first. The SLIC module can automatically handle up to 64 bytes in extended LIN message frames without significantly changing program execution. ### 14.7.3 LIN Checksum Field The checksum field is a data integrity measure for LIN message frames, used to signal errors in data consistency. The LIN 1.3 checksum calculation only covers the data field, but the SLIC module also supports an enhanced checksum calculation which also includes the identifier field. For more information on the checksum calculation, refer to 14.16 LIN Data Integrity Checking Methods. #### 14.7.4 SLIC Module Constraints In designing a practical module, certain reasonable constraints must be placed on the LIN message traffic which are not necessarily explicitly specified in the LIN specification. The SLIC module presumes that: • Timeout for no-bus-activity = 1 second. ## 14.8 SLCSV Interrupt Handling Each change of state of the SLIC module is encoded in the SLIC state vector register (SLCSV). This is an efficient method of handling state changes, indicating to the user not only the current status of the SLIC module, but each state change will also generate an interrupt (if SLIC interrupts are enabled). For more detailed information on the SLCSV, please refer to 14.6.6 SLIC State Vector Register. In the software diagrams in the following subsections, when an interrupt is shown, the first step must always be reading the SLCSV register to determine what is the current status of the SLIC module. Likewise, when the diagrams indicate to "EXIT ISR", the final step to exiting the interrupt service routine is to clear the SLCF interrupt flag. This can only be done if the SLCSV has first been read, and in the case that data has been received (such as an ID byte or command message data) the SLCD has been read at least one time. Once the SLCSV register is read, it will switch to the next pending state, so the user must be sure it is copied only once into a software variable at the beginning of the interrupt service routine in order to avoid inadvertently clearing a pending interrupt source. Additional decisions based on this value should be made from the software variable, rather than from the SLCSV itself. After exiting the ISR, normal application code may resume. If the diagram indicates to "RETURN TO IDLE," it indicates that all processing for the current message frame has been completed. If an error was detected and the corresponding error code loaded into the SLCSV, any pending data in the data buffer will be flushed out and the SLIC returned to its idle state, seeking out the next message frame header. #### 14.9 SLIC Module Initialization Procedure ### 14.9.1 LIN Mode Initialization The SLIC module does not require very much initialization, due to it's self-synchronizing design. Since no prior knowledge of the bit rate is required in order to synchronize to the LIN bus, no programming of bit rate is required. At initialization time, the user must configure: - SLIC prescale register (SLIC digital receive filter adjustment). - Wait clock mode operation. The SLIC clock is the same as the CPU bus clock. The module is designed to provide better than 1% bit rate accuracy at the lowest value of the SLIC clock frequency and the accuracy improves as the SLIC clock frequency is increased. For this reason, it is advantageous to choose the fastest SLIC clock which is still within the acceptable operating range of the SLIC. Since the SLIC may be used with MCUs with internal oscillators, the tolerance of the oscillator must be taken into account to ensure that the SLIC clock frequency does not exceed the bounds of the SLIC clock operating range. This is especially important if the user wishes to use the oscillator untrimmed, where process variations might result in MCU frequency offsets of ±25%. The acceptable range of SLIC clock frequencies is 2–8 MHz to guarantee LIN operations with greater than 1.5% accuracy across the 1–20 kbps range of LIN bit rates. The user must ensure that the fastest possible SLIC clock frequency never exceeds 8 MHz or that the slowest possible SLIC clock never falls below 2 MHz under worst case conditions. This would include, for example, oscillator frequency variations due to untrimmed oscillator tolerance, temperature variation, or supply voltage variation. In order to initialize the SLIC module into LIN operating mode, the user should perform the following steps prior to needing to receive any LIN message traffic. These steps assume the MCU has been reset either by a power-on reset (POR) or any other MCU reset mechanism. The steps for SLIC Initialization for LIN operation are: - 1. Write SLCC1 to clear INITREQ. - 2. When INITACK = 0, write SLCC1 & SLCC2 with desired values for: - a. SLCWCM Wait clock mode (default = leaving SLIC clock running when in CPU wait). - 3. Write SLCP to set up prescalers for: - a. RXFP Digital receive filter clock prescaler (default = SLIC divided by 3). - 4. Enable the SLIC module by writing SLCC2: - a. SLCE = 1 to place SLIC module into run mode. - b. BTM = 0 to disable byte transfer mode (default). - 5. Write SLCC1 to enable SLIC interrupts (if desired). ## 14.9.2 Byte Transfer Mode Initialization Bit rate synchronization is handled automatically in LIN mode, using the synchronization data contained in each LIN message to derive the desired bit rate. In byte transfer mode (BTM = 1); however, the user must set up the bit rate for communications using the clock selection, prescaler, and SLCBT register. More information on byte transfer mode is described in 14.18 Byte Transfer Mode Operation, including the performance parameters on recommended maximum speeds, bit time resolution, and oscillator tolerance requirements. Once the desired settings of prescalers and bit time are determined, the SLIC Initialization for BTM operation is virtually identical to that of LIN operation. ### The steps are: - 1. Write SLCC1 to clear INITREQ. - 2. When INITACK = 0, write SLCC2 with desired values for: - a. SLCWCM Wait clock mode (default = leaving SLIC clock running when in CPU wait). - 3. Write SLCICP to set up prescalers for: - a. RXFP Digital receive filter clock prescaler (default = SLIC divided by 3). - 4. Enable the SLIC module by writing SLCC2: - a. SLCE = 1 to place SLIC module into run mode. - b. BTM = 1 to enable byte transfer mode (default = disabled). - 5. Write SLCC1 to enable SLIC interrupts (if desired). ## 14.10 Handling LIN Message Headers Figure 14-22 shows how the SLIC module deals with incoming LIN message headers. ### 14.10.1 LIN Message Headers All LIN message frame headers are comprised of three components: - The first is the SYNCHRONIZATION BREAK (SYNCH BREAK) symbol, which is a dominant (low) pulse at least 13 or more bit times long, followed by a recessive (high) synchronization delimiter of at least one bit time. In LIN 2.0, this is allowed to be 10 or more bit times in length. - The second part is called the SYNCHRONIZATION FIELD (SYNCH FIELD) and is a single byte with value 0x55. This value was chosen as it is the only one which provides a series of five falling (recessive to dominant) transitions on the bus. - The third section of the message frame header is the IDENTIFIER FIELD (ID). The identifier is covered more in 14.11 Handling Command Message Frames and 14.12 Handling Request LIN Message Frames. Figure 14-22. Handling LIN Message Headers The SLIC automatically reads the incoming pattern of the SYNCHRONIZATION BREAK and FIELD and determines the bit rate of the LIN data frame, as well as checking for errors in form and discerning between a genuine BREAK/FIELD combination and a similar byte pattern somewhere in the data stream. Once the header has been verified to be valid and has been processed, the SLIC module updates the SLIC bit time register (SLICBT) with the value obtained from the SYNCH FIELD and begins to receive the ID. If there are errors in the SYNCH BREAK/FIELD pattern, then an interrupt is generated. If unmasked, it will trigger an MCU interrupt request and the resulting code in the SLIC state vector register (SLCSV) will be an "Inconsistent-Synch-Field-Error," based on the LIN protocol specification. Once the ID for the message frame has been received, an interrupt is generated by the SLIC and will trigger an MCU interrupt request if unmasked. At this point, it might be possible that the ID was received with errors such as a parity error (based on the LIN specification) or a byte framing error. If the ID did not have any errors, it will be copied into the SLCD for the software to read. The SLCSV will indicate the type error or that the ID was received correctly. In a LIN system, the meaning and function of all messages, and therefore all message identifiers, is pre-defined by the system designer. This information can be collected and stored in a standardized format file, called a Configuration Language Description (CLD) file. In using the SLIC module, it is the responsibility of the user software to determine the nature of the incoming message, and therefore how to further handle that message. The simplest case is when the SLIC receives a message which the user software determines is of no interest to the application. In other words, the slave node does not need to receive or transmit any data for this message frame. This might also apply to messages with zero data bytes (which is allowed by the LIN specification). At this point, the user can set the IMSG control bit, and exit the interrupt service routine by clearing the SLCIF flag. Because there is no data to be sent or received, the SLIC will not generate another interrupt until the next message frame header or bus goes idle long enough to trigger a "No-Bus-Activity" error according to the LIN specification. #### NOTE: IMSG will prevent another interrupt from occurring for the current message frame; however, if data bytes are appearing on the bus they may be received and copied into the message buffer. This will delete any previous data which might have been present in the buffer, even though no interrupt is triggered to indicate the arrival of this data. At the time the ID is read, the user might also choose to read the SLCBT register and copy this value out to an application variable. This data can then be used at a time appropriate to both the application software and the LIN communications to adjust the trim of the internal oscillator. This operation must be handled very carefully to avoid adjusting the base timing of the MCU at the wrong time, adversely affecting the operation of the SLIC module or of the application itself. More information about this is contained in 14.19 Oscillator Trimming with SLIC. If the user software determines that the ID read out of the SLCD corresponds to a command or request message for which this node needs to receive or transmit data (respectively), it will then move on to procedures described in 14.11 Handling Command Message Frames and 14.12 Handling Request LIN Message Frames. For clarification, in this document, "command" messages will refer to any message frame where the SLIC module is receiving data bytes and "request" messages refer to message frames where the SLIC module will be expected to transmit data bytes. This is a generic description and should not be confused with the terminology in the LIN specification. The LIN use of the terms "command" and "request" have the same basic meaning, but are limited in scope to specific identifier values of 0x3C and 0x3D. In the SLIC module documentation, these terms have been used to describe these functional types of messages, regardless of the specific identifier value used. ### 14.10.2 Possible Errors on Message Headers Possible errors on message headers are: - Inconsistent-Synch-Field-Error - Identifier-Parity-Error - Framing Error ## 14.11 Handling Command Message Frames **Figure 14-23** shows how to handle command message frames, where the SLIC module is receiving data from the master node. Command message frames refer to LIN messages frames where the master node is 'commanding' the slave node to do something. The implication is that the slave will then be receiving data from the master for this message frame. This can be a standard LIN message frame of 1–8 data bytes, a reserved LIN system message (using 0x3C identifier), or an extended command message frame utilizing the reserved 0x3E user defined identifier or perhaps the 0x3F LIN reserved extended identifier. The SLIC module is capable of handling message frames containing up to 64 bytes of data, while still automatically calculating and/or verifying the checksum. ### 14.11.1 Standard Command Message Frames Once the application software has read the incoming identifier and determined that it is a valid identifier which cannot be ignored using the IMSG bit, it must determine if this message frame is a command message frame or a request message frame. (i.e., should the application receive data from the master or send data back to the master?) The first case, shown in **Figure 14-23** deals with command messages, where the SLIC will be receiving data from the master node. If the received identifier corresponds to a standard LIN command frame (i.e., 1–8 data bytes), the user must then write the number of bytes (determined by the system designer and directly linked with this particular identifier) corresponding to the length of the message frame into the SLCDLC register. The two most significant bits of this register are used for special control bits describing the nature of this message frame. Figure 14-23. Handling Command Messages (Data Receive) The SLIC transmit go (TXGO) bit should be 0 for command frames, indicating to the SLIC that data is coming from the master. The checksum mode control (CHKMOD) bit allows the user to select which method of checksum calculation is desired for this message frame. The LIN 1.3 checksum does not include the identifier byte in the calculation, while the SAE version does include this byte. Since the identifier is already received by the SLIC by this time, the default is to include it in the calculation. If a LIN 1.3 checksum is desired, a 1 in the CHKMOD bit will reset the checksum circuitry to begin calculating the checksum on the first data byte. Using the CHKMOD bit in this way allows the SLIC to receive messages with either method of data consistency check and change on a frame-by-frame basis. If a system uses both types of data consistency checking methods, the software must simply change the setting of this bit based on the identifier of each message. If the network only uses one type of check, the CHKMOD bit can be set as a constant value in the user's code. If CHKMOD is not written on each frame, care must be taken not to accidentally modify the bit when writing the data length and TXGO bits. This is especially true if using C code without carefully inspecting the output of the compiler and assembler. The control bits and data length code are contained in one register, allowing the user to maximize the efficiency of the identifier processing by writing a single byte value to indicate the nature of the message frame. This allows very efficient identifier processing code, which is important in a command frame, as the master node can be sending data immediately following the identifier byte which might be as little as one byte in length. The SLIC module uses a separate internal storage area for the incoming data bytes, so there is no danger of losing incoming data, but the user should spend as little time as possible within the ISR to ensure that the application or other ISRs are able to use the majority of the CPU bandwidth. The identifier must be processed in a maximum of 2 byte times on the LIN bus to ensure that the ISR completes before the checksum would be received for the shortest possible message. This should be easily achievable, as the only operations required are to read the SLCID register and look up the checksum method, data length, and command/request state of that identifier, then write that value to the SLCDLC. This can be easily streamlined in code with a lookup table of identifiers and corresponding SLCDLC bytes. ## 14.11.2 Extended Command Message Frames Handling of extended frames is very similar to handling of standard frames, providing that the length is less than or equal to 64 bytes. Since the SLIC module can only receive 8 bytes at a time, the receive buffer must be emptied periodically for long message frames. This is not standard LIN operation, and is likely only to be used for downloading calibration data or reprogramming FLASH devices in a factory or service facility, so the added steps required for processing are not as critical to performance. During these types of operations, the application code is likely very limited in scope and special adjustments can be made to compensate for added message processing time. For extended command frames, the data length is still written one time at the time the identifier is decoded, along with the TXGO and CHKMOD bits. When this is done, a software counter must also be initialized to keep track of how many bytes are expected to be received in the message frame. The ISR completes, clearing the SLCF flag, and resumes application execution. The SLIC will generate an interrupt, if unmasked, after 8 bytes are received or an error is detected. At this interrupt, the SLCSV will indicate an error condition (in case of framing error, idle bus) or that the receive buffer is full. If the data is successfully received, the user must then empty the buffer by reading SLCD7-SLCD0 and then subtract 8 from the software byte count. When this software counter reaches 8 or fewer, the remaining data bytes will fit in the buffer and only one interrupt should occur. At this time, the final interrupt may be handled normally, continuing to use the software counter to read the proper number of bytes from the appropriate SLCD registers. NOTE: Do not write the SLCDLC register more than one time per LIN message frame. The SLIC tracks the number of sent or received bytes based on the value written to this register at the beginning of the data field and rewriting this register will corrupt the checksum calculation and cause unpredictable behavior in the SLIC module. The application software must track the number of sent or received bytes to know what the current byte count in the SLIC is. If programming in C, make sure to use the VOLATILE modifier on this variable (or make it a global variable) in order to ensure that it keeps it's value between interrupts. ### 14.11.3 Possible Errors on Command Message Data Possible errors on command message data are: - Framing Error - Checksum-Error (LIN specified error) - No-Bus-Activity (LIN specified error) - Receiver Buffer Overrun Error ### 14.12 Handling Request LIN Message Frames **Figure 14-24** shows how to handle request message frames, where the SLIC module is sending data to the master node. Request message frames refer to LIN messages frames where the master node is 'requesting' the slave node to supply information. The implication is that the slave will then be transmitting data to the master for this message frame. This can be a standard LIN message frame of 1–8 data bytes, a reserved LIN system message (using 0x3D identifier), or an extended request message frame utilizing the reserved 0x3E identifier or perhaps the 0x3F LIN reserved extended identifier. The SLIC module is capable of handling request message frames containing up to 64 bytes of data, while still automatically calculating and/or verifying the checksum. Note 1. When writing TXGO bit only, ensure that CHKMOD and data length values are not accidentally modified. Figure 14-24. Handling Request LIN Message Frames ## 14.12.1 Standard Request Message Frames Dealing with request messages with the SLIC is very similar to dealing with command messages, with one important difference. Since the SLIC is now to be transmitting data in the LIN message frame, the user software must load the data to be transmitted into the message buffer prior to initiating the transmission. This means an extra step is taken inside the interrupt service routine once the identifier has been decoded and is determined to be an ID for a request message frame. Figure 14-24 deals with request messages, where the SLIC will be transmitting data to the master node. If the received identifier corresponds to a standard LIN command frame (i.e., 1-8 data bytes), the message processing is very simple. The user must load the data to be transmitted into the transmit buffer by writing it to the SLCD registers. The first byte to be transmitted on the LIN bus should be loaded into SLCD0, then SLCD1 for the second byte, etc. Once all of the bytes to be transmitted are loaded in this way, a single write to the SLCDLC register will allow the user to encode the number of data bytes to be transmitted (1-8 bytes for standard request frames), set the proper checksum calculation method for the data (CHKMOD), as well as signal the SLIC that the buffer is ready by writing a 1 to the TXGO bit. The TXGO bit will remain set to 1 until the buffer is sent successfully or an error is encountered, signaling to the application code that the buffer is in process of transmitting. In cases of 1–8 data bytes only being sent (standard LIN request frames), the SLIC automatically calculates and transmits the checksum byte at the end of the message frame. The user can exit the ISR once the SLCDLC register has been written and the SLCF flag has been cleared. The next SLIC interrupt which occurs, if unmasked, will indicate the end of the request message frame and will either indicate that the frame was properly transmitted or that an error was encountered during transmission. Refer to 14.12.4 Possible Errors on Request Message Data for more detailed explanation of these possible errors. This interrupt also signals to the application that the message frame is complete and all data bytes and the checksum value have been properly transmitted onto the bus. The SLIC module cannot begin to transmit the data until the user writes a 1 to the TXGO bit, indicating that data is ready. If the user writes the TXGO bit without loading data into the transmit buffer, whatever data is in storage will be transmitted, where the number of bytes transmitted is based on the data length value in the data length register. Similarly, if the user writes the wrong value for the number of data bytes to transmit, the SLIC will transmit that number of bytes, potentially transmitting garbage data onto the bus. The checksum calculation is performed based on the data transmitted, and will therefore still be calculated. The identifier must be processed, data must be loaded into the transmit buffer, and the SLCDLC value written to initiate data transmission in a certain amount of time, based on the LIN specification. If the user waits too long to start transmission, the master node will observe an idle bus and trigger a Slave Not Responding error condition. The same error can be triggered if the transmission begins too late and does not complete before the message frame times out. Refer to the LIN specification for more details on timing constraints and requirements for LIN slave devices. This is especially important when dealing with extended request frames, when the data must be loaded in 8 byte sections (maximum) to be transmitted at each interrupt. ### 14.12.2 Extended Request Message Frames Handling of extended frames is very similar to handling of standard frames, providing that the length is less than or equal to 64 bytes. Since the SLIC module can only transmit 8 bytes at a time, the transmit buffer must be loaded periodically for extended message frames. This is not standard LIN operation, and is likely only to be used for special cases, so the added steps required for processing should not be as critical to performance. During these types of operations, the application code is likely very limited in scope and special adjustments can be made to compensate for added message processing time. For extended request frames, the data length is still written only one time, at the time the identifier is decoded, along with the TXGO and CHKMOD bits, after the first 8 data bytes are loaded into the transmit buffer. When this is done, a software counter must also be initialized to keep track of how many bytes are to be transmitted in the message frame. The ISR completes, clearing the SLCF flag, and resumes application execution. The SLIC will generate an interrupt, if unmasked, after 8 bytes are transmitted or an error is detected. At this interrupt, the SLCSV will indicate an error condition (in case of framing error or bit error) or that the transmit buffer is empty. If the data is transmitted successfully, the user must then subtract 8 from the software byte count, load the next 8 bytes into the SLCD registers, and write a 1 to the TXGO bit to tell the SLIC that the buffers are loaded and transmission can commence. When this software counter reaches 8 or fewer, the remaining data bytes will fit in the transmit buffer and the SLIC will automatically append the checksum value to the frame after the last byte is sent. NOTE: Do not write the CHKMOD or data length values in the SLCDLC register more than one time per message frame. The SLIC tracks the number of sent or received bytes based on the value written to this register at the beginning of the data field and rewriting this register will corrupt the checksum calculation and cause unpredictable behavior in the SLIC module. The application software must track the number of sent or received bytes to know what the current byte count in the SLIC is. If programming in C, make sure to use the VOLATILE modifier on this variable (or make it a global variable) in order to ensure that it keeps it's value between interrupts. ### 14.12.3 Transmit Abort The transmit abort bit (TXABRT) in SLCC1 allows the user to cease transmission of data on the next byte boundary. When this bit is set to 1, it will finish transmitting the byte currently being transmitted, then cease transmission. Once the transmission is successfully aborted, the TXABRT bit will automatically be reset by the SLIC to 0. If the SLIC is not in process of transmitting at the time TXABRT is written to 1, there is no effect and TXABRT will read back as 0. ## 14.12.4 Possible Errors on Request Message Data Possible errors on request message data are: - Framing Error. - Checksum-Error (LIN specified error). - Bit-Error. ## 14.13 Handling IMSG to Minimize Interrupts The IMSG feature is designed to minimize the number of interrupts required to maintain LIN communications. On a network with many slave nodes, it is very likely that a particular slave will observe messages which are not intended for that node. When the SLIC module detects any message header, it synchronizes to that message frame and bit rate, then interrupts the CPU once the identifier byte has been successfully received and parity checked. At this time, if the software determines that the message may be ignored, the IMSG bit may be set to indicate to the module that the data field of the message frame is to be ignored and no additional interrupts should be generated until the next valid message header is received. The bit is automatically reset to 0 once the current message frame is complete and the LIN bus returns to idle state. This reduces the load on the CPU and allows the application software to immediately begin performing any operations which might otherwise not be allowed while receiving messaging. NOTE: IMSG will prevent another interrupt from occurring for the current message frame, however if data bytes are appearing on the bus they may be received and copied into the message buffer. This will delete any previous data which might have been present in the buffer, even though no interrupt is triggered to indicate the arrival of this data. ### 14.14 Sleep and Wakeup Operation The SLIC module itself has no special sleep mode, but does support low-power modes and wake-up on network activity. For low-power operations, the user must select whether or not to allow the SLIC clock to continue operating when the MCU issues a wait instruction through the SLC wait clock mode (SLCWCM) bit in SLCC1 register. If SLCWCM = 1, the SLIC will enter SLIC STOP mode when the MCU executes a WAIT instruction. If SLCWCM = 0, the SLIC will enter SLIC WAIT mode when the MCU executes a WAIT instruction. For more information on these modes, as well as wakeup options from these modes, please refer to 14.3 Modes of Operation. When network activity occurs, the SLIC module will wake the MCU out of stop or wait mode, and return the SLIC module to SLIC run mode. The SLCSV register will indicate wakeup as the interrupt source so that the user knows that the SLIC module brought the MCU out of stop or wait. In a LIN system, a system message is generally sent to all nodes to indicate that they are to enter low-power network sleep mode. Once a node enters sleep mode, it waits for outside events, such as switch or sensor inputs or network traffic to bring it out of network sleep mode. If the node using the SLIC module is awakened by a source other than network traffic, such as a switch input, the LIN specification requires this node to issue a wake-up signal to the rest of the network. The SLIC module supports this feature using the WAKETX bit in the SLCC2 register. The user software may set this bit and one LIN wake-up signal is immediately transmitted on the bus, then the bit is automatically cleared by the SLIC module. If another wake-up signal is required to be sent, the user must set the WAKETX bit again. In a LIN system, the LIN physical interface can often also provide an output to the $\overline{IRQ}$ pin to provide a wake-up mechanism on network activity. The physical layer might also control voltage regulation supply to the MCU, cutting power to the MCU when the physical layer is placed in its low-power mode. The user must take care to ensure that the interaction between the physical layer, $\overline{IRQ}$ pin, SLIC transmit and receive pins, and power supply regulator is fully understood and designed to ensure proper operation. ## 14.15 Polling Operation It is possible to operate the SLIC module in polling mode, if desired. The primary difference is that the SLIC interrupt request should not be enabled (SLCIE = 0). The SLCSV will update and operate properly and interrupt requests will be indicated with the SLCF flag, which can be polled to determine status changes in the SLIC module. It is required that the polling rate be fast enough to ensure that SLIC status changes be recognized and processed in time to ensure that all application timings can be met. ## 14.16 LIN Data Integrity Checking Methods The SLIC module supports two different LIN-based data integrity options: - The first option supports LIN 1.3 and older methods of checksum calculations. - The second option supports an optional additional enhanced checksum calculation which has greater data integrity coverage. The LIN 1.3 and earlier specifications transmit a checksum byte in the "CHECKSUM FIELD" of the LIN message frame. This CHECKSUM FIELD contains the inverted modulo-256 sum over all data bytes. The sum is calculated by an "ADD with Carry" where the carry bit of each addition is added to the least significant bit (LSB) of it's resulting sum. This guarantees security also for the MSBs of the data bytes. The sum of modulo-256 sum over all data bytes and the checksum byte must be'0xFF'. An optional checksum calculation can also be performed on a LIN data frame which is very similar to the LIN 1.3 calculation, but with one important distinction. This enhanced calculation simply includes the identifier field as the first value in the calculation, whereas the LIN 1.3 calculation begins with the least significant byte of the data field (which is the first byte to be transmitted on the bus). This enhanced calculation further ensures that the identifier field is correct and ties the identifier and data together under a common calculation, ensuring greater reliability. In the SLIC module, either checksum calculation can be performed on any given message frame by simply writing or clearing the CHKMOD bit in the SLCDLC register, as desired, when the identifier for the message frame is decoded. The appropriate calculation for each message frame should be decided at system design time and documented in the LIN description file, indicating to the user which calculation to use for a particular identifier. ## 14.17 High-Speed LIN Operation High-speed LIN operation does not necessarily require any reconfiguration of the SLIC module, depending upon what maximum LIN bit rate is desired. Several factors affect the performance of the SLIC module at LIN speeds higher than 20 kbps, all of which are functions of the speed of the SLIC clock and the prescaler of the digital filter. The tightest constraint comes from the need to maintain ±1.5% accuracy with the master node timing. This requires that the SLIC module be able to sample the incoming data stream accurately enough to guarantee that accuracy. Table 14-6 shows the maximum LIN bit rates allowable in order to maintain this accuracy. Table 14-6. Maximum LIN Bit Rates for High-Speed Operation | SLIC Clock (MHz) | Maximum LIN Bit Rate<br>for ±1% SLIC Accuracy<br>(Bits / Second) | Maximum LIN Bit Rate<br>for ±1.5% SLIC Accuracy<br>(Bits / Second) | |------------------|------------------------------------------------------------------|--------------------------------------------------------------------| | 8 | 80,000 | 120,000 | | 6.4 | 64,000 | 96,000 | | 4.8 | 48,000 | 72,000 | | 4 | 40,000 | 60,000 | | 3.2 | 32,000 | 48,000 | | 2.4 | 24,000 | 36,000 | | 2 | 20,000 | 30,000 | The above numbers assume a perfect input waveforms into the SLCRX pin, where 1 and 0 bits are of equal length and are exactly the correct length for the appropriate speed. Factors such as physical layer wave shaping and ground shift can affect the symmetry of these waveforms, causing bits to appear shortened or lengthened as seen by the SLIC module. The user must take these factors into account and base the maximum speed upon the shortest possible bit time that the SLIC module may observe, factoring in all physical layer effects. On some LIN physical layer devices it is possible to turn off wave shaping circuitry for high-speed operation, removing this portion of the physical layer error. The digital receive filter can also affect high speed operation if it is set too low and begins to filter out valid message traffic. Under ideal conditions, this will not happen, as the digital filter maximum speeds allowable are higher than the speeds allowed for $\pm 1.5\%$ accuracy. If the digital receive filter prescaler is set to divide-by-4; however, the filter delay is very close to the $\pm 1.5\%$ accuracy maximum bit time. For example, with a SLIC clock of 4 MHz, the SLIC module is capable of maintaining $\pm 1.5\%$ accuracy up to 60,000 bps. If the digital receive filter prescaler is set to divide-by-4, this means that the filter will only pass message traffic which is 62,500 bps or slower under ideal circumstances. This is only a difference of 2,500 bps (4.17% of the nominal valid message traffic speed). In this case, the user must ensure that with all errors accounted for, no bit will appear shorter than 16 $\mu s$ (1 bit at 62,500 bps) or the filter will block that bit. This is far too narrow a margin for safe design practices. The better solution would be to reduce the filter prescaler, increasing the gap between the filter cut-off point and the nominal speed of valid message traffic. Changing the prescaler to divide by 2 in this example gives a filter cut-off of 125,000 bps, which is 60,000 bps faster than the nominal speed of the LIN bus and much less likely to interfere with valid message traffic. To ensure that all valid messages pass the filter stage in high-speed operation, it is best to ensure that the filter cut-off point is at least 2 times the nominal speed of the fastest message traffic to appear on the bus. Refer to **Table 14-6** for a more complete list of the digital receive filter delays as they relate to the maximum LIN bus frequency. **Table 14-7** repeats much of the data found in **Table 14-6**; however, the filter delay values have been converted to the frequency domain. Table 14-7. Maximum LIN Bit Rates for High-Speed Operation Due to Digital Receive Filter | SLIC<br>Clock<br>(MHz) | Maximum LIN Bit Rate for ±1.5% SLIC Accuracy (for Master-Slave Communication (Bits / Second) DIGITAL RX FILTER NOT CONSIDERED | Maximum LIN Bit Rate with Digital RX Filter Set to ÷4 (Bits / Second) THESE PRI NOT RECOMM HIGH-SPEED L | MENDED FOR | Maximum LIN<br>Bit Rate with<br>Digital RX Filter<br>Set to ÷2<br>(Bits / Second) | Maximum LIN<br>Bit Rate with<br>Digital RX Filter<br>Set to ÷1<br>(Bits / Second) | |------------------------|--------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|------------|-----------------------------------------------------------------------------------|-----------------------------------------------------------------------------------| | 8 | 120,000 | 125,000 | 166,667 | 250,000 | 500,000 | | 6.4 | 96,000 | 100,000 | 133,333 | 200,000 | 400,000 | | 4.8 | 72,000 | 75,000 | 100,000 | 150,000 | 300,000 | | 4 | 60,000 | 62,500 | 83,333 | 125,000 | 250,000 | | 3.2 | 48,000 | 50,000 | 66,667 | 100,000 | 200,000 | | 2.4 | 36,000 | 37,500 | 50,000 | 75,000 | 150,000 | | 2 | 30,000 | 31,250 | 41,667 | 62,500 | 125,000 | ## 14.18 Byte Transfer Mode Operation This subsection describes the operation and limitations of the optional UART-like byte transfer mode (BTM). This mode allows sending and receiving individual bytes, but changes the behavior of the SLCBT registers (now read/write registers) and locks the SLCDLC to 1 byte data length. The SLCBT value now becomes the bit time reference for the SLIC, where the software sets the length of one bit time rather than the SLIC module itself. This is similar to an input capture/output compare (IC/OC) count in a timer module, where the count value represents the number of SLIC clock counts in one bit time. Byte transfer mode assumes that the user has a very stable, precise oscillator, resonator, or clock reference input into the MCU and is therefore not appropriate for use with internal oscillators. There is no synchronization method available to the user in this mode and the user must tell the SLIC how many clock counts comprise a bit time. Figure 14-25, Figure 14-26, Figure 14-27, and Figure 14-28 show calculations to determine the SLCBT value for different settings. In the example in **Figure 14-25**, the user should write 0x16, as a write of 0x15 (decimal value of 21) would automatically revert to 0x14, resulting in transmitted bit times that are 1.33 SLIC clock periods too short rather than 0.667 SLIC clock periods too long. The optimal choice, which gives the smallest resolution error, is the closest even number of SLIC clocks to the exact calculated SLCBT value. There is a trade-off between maximum bit rate and resolution with the SLIC in BTM mode. Faster SLIC clock speeds improve resolution, but require higher numbers to be written to the SLCBT registers for a given desired bit rate. It is up to the user to determine what level of resolution is acceptable for the given application. Desired Bit Rate: 57,600 bps External Crystal Frequency: 4.9152 MHz $$\frac{1 \text{ Second}}{57,600 \text{ Bits}} = \frac{17.36111 \text{ ms}}{1 \text{ Bit}}$$ $$\frac{1 \text{ Second}}{4,915,200 \text{ CGMXCLK Periods}} \times \frac{4 \text{ CGMXCLK Period}}{1 \text{ SLIC Clock Period}} = \frac{813.802 \text{ ns}}{1 \text{ SLIC Clock Period}}$$ $$\frac{17.36111 \text{ ms}}{1 \text{ Bit}} \times \frac{1 \text{ SLIC Clock Period}}{813.802 \text{ ns}} = \frac{21.33 \text{ SLIC Clock Periods}}{1 \text{ Bit}}$$ Therefore, the closest SLCBT value would be 21 SLIC clocks (SLCBT = 0x0015). Since you can only use even values in SLCBT, the closest acceptable value is 22 (0x0016). ### Figure 14-25. SLCBT Value Calculation Example 1 Desired Bit Rate: 57,600 bps External Crystal Frequency: 9.8304 MHz $$\frac{1 \text{ Second}}{57,600 \text{ Bits}} = \frac{17.36111 \text{ ms}}{1 \text{ Bit}}$$ $$\frac{1 \text{ Second}}{9,830,400 \text{ CGMXCLK Periods}} \times \frac{4 \text{ CGMXCLK Period}}{1 \text{ SLIC Clock Period}} = \frac{406.90 \text{ ns}}{1 \text{ SLIC Clock Period}}$$ $$\frac{17.36111 \text{ ms}}{1 \text{ Bit}} \times \frac{1 \text{ SLIC Clock Period}}{406.90 \text{ ns}} = \frac{42.67 \text{ SLIC Clock Periods}}{1 \text{ Bit}}$$ Therefore, the closest SLCBT value would be 42 SLIC clocks (SLCBT = 0x002A). ## Figure 14-26. SLCBT Value Calculation Example 2 Desired Bit Rate: 15,625 bps External Crystal Frequency: 8.000 MHz $$\frac{1 \text{ Second}}{15,625 \text{ Bits}} = \frac{64 \text{ ms}}{1 \text{ Bit}}$$ $$\frac{1 \text{ Second}}{8,000,000 \text{ CGMXCLK Periods}} \times \frac{4 \text{ CGMXCLK Period}}{1 \text{ SLIC Clock Period}} = \frac{500 \text{ ns}}{1 \text{ SLIC Clock Period}}$$ $$\frac{64 \text{ ms}}{1 \text{ Bit}} \times \frac{1 \text{ SLIC Clock Period}}{500 \text{ ns}} = \frac{128 \text{ SLIC Clock Periods}}{1 \text{ Bit}}$$ Therefore, the closest SLCBT value would be 128 SLIC clocks (SLCBT = 0x0080). ## Figure 14-27. SLCBT Value Calculation Example 3 Desired Bit Rate: 9.615 bps External Crystal Frequency: 8.000 MHz $$\frac{1 \text{ Second}}{9,615 \text{ Bits}} = \frac{104.004 \text{ ms}}{1 \text{ Bit}}$$ $$\frac{1 \text{ Second}}{8,000,000 \text{ CGMXCLK Periods}} \times \frac{4 \text{ CGMXCLK Period}}{1 \text{ SLIC Clock Period}} = \frac{500 \text{ ns}}{1 \text{ SLIC Clock Period}}$$ $$\frac{104.004 \text{ ms}}{1 \text{ Bit}} \times \frac{1 \text{ SLIC Clock Period}}{500 \text{ ns}} = \frac{208.008 \text{ SLIC Clock Periods}}{1 \text{ Bit}}$$ Therefore, the closest SLCBT value would be 42 SLIC clocks (SLCBT = 0x00D0). ### Figure 14-28. SLCBT Value Calculation Example 4 This resolution affects the sampling accuracy of the SLIC module on receiving bytes, but only as far as locating the sample point of each bit within a given byte. The best sample point of the bit may be off by as much as one SLIC clock period from the exact center of the bit, if the proper SLCBT value for the desired bit rate is an odd number of SLIC clock periods. **Figure 14-29** shows an example of this error. In this example, the user has additionally chosen an incorrect value of 30 SLIC clocks for the length of one bit time, and a filter prescaler of 1. This makes little difference in the receive sampling of this particular bit, as the sample point is still within the bit and the digital filter will catch any noise pulses shorter than 16 filter clocks long. The ideal value of SLCBT would be 35 SLIC clocks, but the closest available value is 34, placing the sample point at 17 SLIC clocks into the bit. The error in the bit time value chosen by the user in the above example will grow throughout the byte, as the sample point for the next bit will be only 30 SLIC clock cycles later (1 full bit time at this bit rate setting). The SLIC resynchronizes upon every falling edge received. In a 0x00 data byte, however, there are no falling edges after the beginning of the start bit. This means that the accumulated error of the sampling point over the data byte with these settings could be as high as 30 SLIC clock cycles (10 bits x {2 SLIC clocks due to user error + 1 SLIC clock resolution error}) placing it at the boundary between the last bit and the stop bit. This could result in missampling and missing a framing error on the last bit on high speed communications when the SLCBT count is relatively low. A properly chosen SLCBT value would result in a maximum error of 10 SLIC clock counts over a given byte. This is less than one filter delay time, and will not cause missampling of any of the bits in that byte. At the falling edge of the next start bit, the SLIC will resynchronize and any accumulated sampling error returns to 0. The sampling error becomes even less significant at lower speeds, when higher values of SLCBT are used to define a bit time, as the worst case bit time resolution error is still only one SLIC clock per bit (or maximum of 10 SLIC clocks per byte). The proper closest SLCBT setting would be 34 (0x22), which gives the ideal sample point of 17 SLIC clocks and transmitted bits are 34 SLIC clocks long. Figure 14-29. BTM Mode Receive Byte Sampling Example The error also comes into effect with transmitted bit times. Using the previous example with a SLCBT value of 34, transmitted bits will appear as 34 SLIC clock periods long. This is one SLIC clock short of the proper length. Depending on the frequency of the SLIC clock, one period of the SLIC clock might be a large or a small fraction of one ideal bit time. Raising the frequency of the SLIC clock will reduce this error relative to the ideal bit time, improving the resolution of the SLIC clock relative to the bit rate of the bus. In any case, the error is still one SLIC clock cycle. Raising the SLIC clock frequency, however, requires programming a higher value for SLCBT to maintain the same target bit rate. Smaller values of SLCBT combined with higher values of the SLIC clock frequency (smaller clock period) will give faster bit rates, but the SLIC clock period becomes an increasingly significant portion of one bit time. Since BTM mode does not perform any synchronization and relies on the accuracy of the data provided by the user software to set its sample point and generate transmitted bits, the constraint on maximum speeds is only limited to the limits imposed by the digital filter delay and the SLIC input clock. Since the digital filter delay cannot be less than 16 SLIC clock cycles, the fastest possible pulse which # **Slave LIN Interface Controller (SLIC)** would pass the filter is 16 clock periods at 8 MHz, or 500,000 bits/second. The values shown in **Table 14-8** are the same values shown in **Table 14-9** and indicate the absolute fastest bit rates which could just pass the minimum digital filter settings (prescaler = divide by 1) under perfect conditions. Table 14-8. Digital Receive Filter Absolute Cutoff Frequencies | SLIC<br>Clock<br>(MHz) | Maximum BTM Bit Rate with Digital RX Filter Set to ÷4 (Bits / Second) | Maximum BTM Bit Rate with Digital RX Filter Set to ÷3 (Bits / Second) | Maximum BTM Bit Rate with Digital RX Filter Set to ÷2 (Bits / Second) | Maximum BTM Bit Rate with Digital RX Filter Set to ÷1 (Bits / Second) | |------------------------|-----------------------------------------------------------------------|-----------------------------------------------------------------------|-----------------------------------------------------------------------|-----------------------------------------------------------------------| | 8 | 125,000 | 166,667 | 250,000 | 500,000 | | 6.4 | 100,000 | 133,333 | 200,000 | 400,000 | | 4.8 | 75,000 | 100,000 | 150,000 | 300,000 | | 4 | 62,500 | 83,333 | 125,000 | 250,000 | | 3.2 | 50,000 | 66,667 | 100,000 | 200,000 | | 2.4 | 37,500 | 50,000 | 75,000 | 150,000 | | 2 | 31,250 | 41,667 | 62,500 | 125,000 | Since perfect conditions are almost impossible to attain, more robust values must be chosen for bit rates. For reliable communication, it is best to ensure that a bit time is no smaller 2x–3x longer than the filter delay on the digital receive filter. This is true in LIN or BTM mode and ensures that valid data bits which have been shortened due to ground shift, asymmetrical rise and fall times, etc., are accepted by the filter without exception. This would translate to 2x to 3x reduction in the maximum speeds shown in Table 14-8. Recommended maximum bit rates are shown in Table 14-9, and ensure that a single bit time is at least twice the length of one filter delay value. If system noise is not adequately filtered out it might be necessary to change the prescaler of the filter and lower the bit rate of the communication. If valid communications are being absorbed by the filter, corrective action must be taken to ensure that either the bit rate is reduced or whatever physical fault is causing bit times to shorten is corrected (ground offset, asymmetrical rise/fall times, insufficient physical layer supply voltage, etc.). Table 14-9. Recommended Maximum Bit Rates for BTM Operation Due to Digital Filter | SLIC<br>Clock<br>(MHz) | Maximum BTM Bit Rate with Digital RX Filter Set to ÷4 (Bits / Second) | Maximum BTM Bit Rate with Digital RX Filter Set to ÷3 (Bits / Second) | Maximum BTM Bit Rate with Digital RX Filter Set to ÷2 (Bits / Second) | Maximum BTM Bit Rate with Digital RX Filter Set to ÷1 (Bits / Second) | |------------------------|-----------------------------------------------------------------------|-----------------------------------------------------------------------|-----------------------------------------------------------------------|-----------------------------------------------------------------------| | 8 | 62,500 | 83,333 | 125,000 | 250,000 | | 6.4 | 50,000 | 66,667 | 100,000 | 200,000 | | 4.8 | 37,500 | 50,000 | 75,000 | 150,000 | | 4 | 31,250 | 41,667 | 62,500 | 125,000 | | 3.2 | 25,000 | 33,333 | 50,000 | 100,000 | | 2.4 | 18,750 | 25,000 | 37,500 | 125,000 | | 2 | 15,625 | 20,833 | 31,250 | 62,500 | # 14.19 Oscillator Trimming with SLIC The SLCACT bit can be used as an indicator of LIN bus activity. SLCACT tells the user that the SLIC is currently processing a message header (therefore synchronizing to the bus) or processing a message frame (including checksum). Therefore, at idle times between message frames or during a message frame which has been marked as a "don't care" by writing the IMSG bit, it is possible to trim the oscillator circuit of the MCU with no impact to the LIN communications. It is important to note the exact mechanisms with which the SLIC sets and clears the SLCACT bit. Any falling edge which successfully passes through the digital receive filter will cause the SLCACT bit to become set. This might even include noise pulses, if they are of sufficient length to pass through the digital RX filter. Although in these cases the SLCACT bit is becoming set on a noise spike, it is very probable that noise of this nature will cause other system issues as well such as corruption of the message frame. The software can then further qualify if it is appropriate to trim the oscillator. The SLCACT bit will only be cleared by the SLIC upon successful completion of a normal LIN message frame (see 14.6.3 SLIC Status Register description for more detail). This means that in some cases, if a message frame terminates with an error condition or some source other than those cited in the SLCACT bit description, the SLCACT might remain set during an otherwise idle bus time. The SLCACT will then clear upon the successful completion of the next LIN message frame. These mechanisms might result in SLCACT being set when it is safe (from the SLIC module perspective) to trim the oscillator. However, the SLCACT bit will only be clear when the SLIC considers it safe to trim the oscillator. # **Slave LIN Interface Controller (SLIC)** In a particular system, it might also be possible to improve the opportunities for trimming by utilizing system knowledge and use of the IMSG bit. If a message ID is known to be considered a "don't care" by this particular node, it should be safe to trim the oscillator during that message frame (provided that it is safe for the application software as well). After the software has done an identifier lookup and determined that the ID corresponds to a "don't care" message, the software might choose to set the IMSG bit. From that time, the application software should have at least one byte time of message traffic in which to trim the oscillator before that ignored message frame expires, regardless of the state of the SLCACT bit. If the length of that ignored message frame is known, that knowledge might also be utilized to extend the time of this oscillator trimming opportunity. Now that the mechanisms for recognizing when the SLIC module indicates safe oscillator trimming opportunities are understood, it is important to understand how to derive the information needed to perform the trimming. The value in the SLCBT register will indicate how many SLIC clock cycles comprise one bit time and for any given LIN bus speed, this will be a fixed value if the oscillator is running at its ideal frequency. It is possible to use this ideal value combined with the measured value in the SLCBT register to determine how to adjust the oscillator of the microcontroller. The actual oscillator trimming algorithm is very specific to each particular implementation, and applications might or might not require the oscillator even to be trimmed. The SLIC can maintain communications even with input oscillator variation of ±50% (with 4 MHz nominal, that means that any input clock into the SLIC from 2 MHz to 6 MHz will still guarantee communications). Since most Motorola internal oscillators are at least within ±25% of their nominal value, even when untrimmed, this means that trimming of the oscillator is not even required for LIN communications. If the application can tolerate the range of frequencies which might appear within this manufacturing range, then it is not necessary ever to trim the oscillator. This can be a tremendous advantage to the customer, enabling migration to very low-cost ROM devices which have no non-volatile memory in which to store the trim value. NOTE: Even though most internal oscillators are within $\pm 25\%$ before trimming, they are stable at some frequency in that range, within at least $\pm 5\%$ over the entire operating voltage and temperature range. The trimming operation simply eliminates the offset due to factory manufacturing variations to re-center the base oscillator frequency to the nominal value. Please refer to the electrical specifications for the oscillator for more specific information, as exact specifications might differ from module to module. # 14.20 Digital Receive Filter The receiver section of the SLIC module includes a digital low-pass filter to remove narrow noise pulses from the incoming message. An outline of the digital filter is shown in **Figure 14-30**. Figure 14-30. SLIC Module Rx Digital Filter Block Diagram # 14.20.1 Operation The clock for the digital filter is provided by the SLIC Interface clock. At each positive edge of the clock signal, the current state of the receiver input signal from the SLCRX pad is sampled. The SLCRX signal state is used to determine whether the counter should increment or decrement at the next positive edge of the clock signal. The counter will increment if the input data sample is high but decrement if the input sample is low. The counter will thus progress up towards '15' if, on average, the SLCRX signal remains high or progress down towards '0' if, on average, the SLCRX signal remains low. When the counter eventually reaches the value '15', the digital filter decides that the condition of the SLCRX signal is at a stable logic level 1 and the data latch is set, causing the filtered Rx data signal to become a logic level 1. Furthermore, the counter is prevented from overflowing and can only be decremented from this state. Alternatively, should the counter eventually reach the value '0', the digital filter decides that the condition of the SLCRX signal is at a stable logic level 0 and the data latch is reset, causing the filtered Rx data signal to become a logic level 0. Furthermore, the counter is prevented from underflowing and can only be incremented from this state. The data latch will retain its value until the counter next reaches the opposite end point, signifying a definite transition of the SLCRX signal. # **Slave LIN Interface Controller (SLIC)** #### 14.20.2 Performance The performance of the digital filter is best described in the time domain rather than the frequency domain. If the signal on the SLCRX signal transitions, then there will be a delay before that transition appears at the filtered Rx data output signal. This delay will be between 15 and 16 clock periods, depending on where the transition occurs with respect to the sampling points. This 'filter delay' is not an issue for SLIC operation, as there is no need for message arbitration. The effect of random noise on the SLCRX signal depends on the characteristics of the noise itself. Narrow noise pulses on the SLCRX signal will be completely ignored if they are shorter than the filter delay. This provides a degree of low-pass filtering. Figure 14-30 shows the configuration of the digital receive filter and the consequential effect on the filter delay. This filter delay value indicates that for a particular setup, only pulses of which are greater than the filter delay will pass the filter. For example, if the frequency of the SLIC clock ( $f_{SLIC}$ ) is 3.2 MHz, then the period ( $t_{SLIC}$ ) is of the SLIC clock is 313 ns. With the default receive filter prescaler setting of division by 3, the resulting maximum filter delay in the absence of noise will be 15.00 $\mu$ s. By simply changing the prescaler of the receive filter, the user can then select alternatively 5 $\mu$ s, 10 $\mu$ s, or 20 $\mu$ s as a minimum filter delay according to the systems requirements. If noise occurs during a symbol transition, the detection of that transition may be delayed by an amount equal to the length of the noise burst. This is just a reflection of the uncertainty of where the transition is truly occurring within the noise. **NOTE:** The user must always account for the worst case bit timing of their LIN bus when configuring the digital receive filter, especially if running at faster speeds. Ground offset and other physical layer conditions can cause shortening of bits as seen at the digital receive pin, for example. If these shortened bit lengths are less than the filter delay, the bits will be interpreted by the filter as noise and will be blocked, even though the nominal bit timing might be greater than the filter delay. # **Section 15. Timer Interface Module (TIM)** ### 15.1 Introduction This section describes the timer interface module (TIM). The TIM is a two-channel timer that provides a timing reference with input capture, output compare, and pulse-width-modulation functions. **Figure 15-2** is a block diagram of the TIM. #### 15.2 Features Features of the TIM include the following: - Two input capture/output compare channels - Rising-edge, falling-edge, or any-edge input capture trigger - Set, clear, or toggle output compare action - Buffered and unbuffered pulse width modulation (PWM) signal generation - Programmable TIM clock input - 7-frequency internal bus clock prescaler selection - External TIM clock input - Free-running or modulo up-count operation - Toggle any channel pin on overflow - TIM counter stop and reset bits #### 15.3 Pin Name Conventions The TIM shares two input/output (I/O) pins with two port A I/O pins. The full names of the TIM I/O pins are listed in **Table 15-1**. The generic pin name appear in the text that follows. **Table 15-1. Pin Name Conventions** | TIM Generic Pin Names: | TCH0 | TCH1 | TCLK | |------------------------|-----------|-----------|-----------| | Full TIM Pin Names: | PTB0/TCH0 | PTA1/TCH1 | PTA2/TCLK | RST, $\overline{\text{IRQ}}$ : Pins have internal (about 30 k $\Omega$ ) pull up PTA0, PTA1, PTA3–PTA5: High current sink and source capability PTA0-PTA5: Pins have programmable keyboard interrupt and pull up ADC pins only available on MC68HC908QL4 and MC68HC908QL2 Figure 15-1. Block Diagram Highlighting TIM Block and Pins # 15.4 Functional Description Figure 15-2 shows the structure of the TIM. The central component of the TIM is the 16-bit TIM counter that can operate as a free-running counter or a modulo up-counter. The TIM counter provides the timing reference for the input capture and output compare functions. The TIM counter modulo registers. TMODH:TMODL, control the modulo value of the TIM counter. Software can read the TIM counter value at any time without affecting the counting sequence. The two TIM channels are programmable independently as input capture or output compare channels. Figure 15-2. TIM Block Diagram | Addr. | Register Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | |--------|---------------------------|--------|---------------------------|--------|--------|---------------------------|----------------|--------|-------|---------|--| | | TIM Status and Control | Read: | TOF | TOIE | TOTOD | 0 | 0 | PS2 | DC1 | DCO | | | \$0020 | Register (TSC) | Write: | 0 | TOIL | TSTOP | TRST | | P52 | PS1 | PS0 | | | | See page 197. | Reset: | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | | | | TIM Counter Register High | Read: | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | | | \$0021 | (TCNTH) | Write: | | | | | | | | | | | | See page 199. | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | TIM Counter Register Low | Read: | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | \$0022 | (TCNTL) | Write: | | | | | | | | | | | | See page 199. | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | TIM Counter Modulo | Read: | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | | | \$0023 | Register High (TMODH) | Write: | DIL 13 | DIL 14 | DILIO | DIL 12 | DIL I I | DIL TU | DIL 9 | DILO | | | | See page 199. | Reset: | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | TIM Counter Modulo | Read: | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | \$0024 | Register Low (TMODL) | Write: | DIL 1 | Dit 0 | Dit 5 | DIL 4 | DIL 3 | DIL Z | DILI | Dit 0 | | | | See page 199. | Reset: | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | TIM Channel 0 Status and | Read: | CH0F | CH0IE | MS0B | MS0A | ELS0B | ELS0A | TOV0 | CH0MAX | | | \$0025 | Control Register (TSC0) | Write: | 0 | OHOL | WOOD | IVIOUA | LLOOD | LLOOK | 1000 | OHOWAX | | | | See page 200. | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | TIM Channel 0 | Read: | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | | | \$0026 | Register High (TCH0H) | Write: | DIL 13 | Dit 14 | Dit 10 | Dit 12 | Dit 11 | Dit 10 | Dit 9 | Dit 0 | | | | See page 203. | Reset: | Indeterminate after reset | | | | | | | | | | | TIM Channel 0 | Read: | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | \$0027 | Register Low (TCH0L) | Write: | Dit 1 | Dit 0 | Dit 0 | Dit 4 | Dit 0 | Dit 2 | Dit 1 | Dit 0 | | | | See page 203. | Reset: | | | | Indetermina | | | | | | | | TIM Channel 1 Status and | Read: | CH1F | CH1IE | 0 | MS1A | ELS1B | ELS1A | TOV1 | CH1MAX | | | \$0028 | Control Register (TSC1) | Write: | 0 | OTTIL | | WOTA | IX ELOID | LLOTA | 1001 | OTTIMAX | | | | See page 200. | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | TIM Channel 1 | Read: | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | | | \$0029 | Register High (TCH1H) | Write: | DIL 10 DIL 14 | | Dit 10 | Dit 12 | Dit 11 | Dit 10 | Dit 0 | Dit 0 | | | | See page 203. | Reset: | | | | Indeterminate after reset | | | | | | | | TIM Channel 1 | Read: | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | \$002A | Register Low (TCH1L) | Write: | | 20 | 20 | | | | 2 | 0 | | | | See page 203. | Reset: | | 1 | | Indetermina | te after reset | | | | | | | | | = Unimplemented | | | | | | | | | Figure 15-3. TIM I/O Register Summary #### 15.4.1 TIM Counter Prescaler The TIM clock source is one of the seven prescaler outputs or the TIM clock pin, TCLK. The prescaler generates seven clock rates from the internal bus clock. The prescaler select bits, PS[2:0], in the TIM status and control register (TSC) select the TIM clock source. # 15.4.2 Input Capture With the input capture function, the TIM can capture the time at which an external event occurs. When an active edge occurs on the pin of an input capture channel, the TIM latches the contents of the TIM counter into the TIM channel registers, TCHxH:TCHxL. The polarity of the active edge is programmable. Input captures can generate TIM central processor unit (CPU) interrupt requests. # 15.4.3 Output Compare With the output compare function, the TIM can generate a periodic pulse with a programmable polarity, duration, and frequency. When the counter reaches the value in the registers of an output compare channel, the TIM can set, clear, or toggle the channel pin. Output compares can generate TIM CPU interrupt requests. # 15.4.3.1 Unbuffered Output Compare Any output compare channel can generate unbuffered output compare pulses as described in **15.4.3 Output Compare**. The pulses are unbuffered because changing the output compare value requires writing the new value over the old value currently in the TIM channel registers. An unsynchronized write to the TIM channel registers to change an output compare value could cause incorrect operation for up to two counter overflow periods. For example, writing a new value before the counter reaches the old value but after the counter reaches the new value prevents any compare during that counter overflow period. Also, using a TIM overflow interrupt routine to write a new, smaller output compare value may cause the compare to be missed. The TIM may pass the new value before it is written. Use the following methods to synchronize unbuffered changes in the output compare value on channel x: - When changing to a smaller value, enable channel x output compare interrupts and write the new value in the output compare interrupt routine. The output compare interrupt occurs at the end of the current output compare pulse. The interrupt routine has until the end of the counter overflow period to write the new value. - When changing to a larger output compare value, enable TIM overflow interrupts and write the new value in the TIM overflow interrupt routine. The TIM overflow interrupt occurs at the end of the current counter overflow period. Writing a larger value in an output compare interrupt routine (at the end of the current pulse) could cause two output compares to occur in the same counter overflow period. # 15.4.3.2 Buffered Output Compare Channels 0 and 1 can be linked to form a buffered output compare channel whose output appears on the TCH0 pin. The TIM channel registers of the linked pair alternately control the output. Setting the MS0B bit in TIM channel 0 status and control register (TSC0) links channel 0 and channel 1. The output compare value in the TIM channel 0 registers initially controls the output on the TCH0 pin. Writing to the TIM channel 1 registers enables the TIM channel 1 registers to synchronously control the output after the TIM overflows. At each subsequent overflow, the TIM channel registers (0 or 1) that control the output are the ones written to last. TSC0 controls and monitors the buffered output compare function, and TIM channel 1 status and control register (TSC1) is unused. While the MS0B bit is set, the channel 1 pin, TCH1, is available as a general-purpose I/O pin. #### NOTE: In buffered output compare operation, do not write new output compare values to the currently active channel registers. User software should track the currently active channel to prevent writing a new value to the active channel. Writing to the active channel registers is the same as generating unbuffered output compares. ### 15.4.4 Pulse Width Modulation (PWM) By using the toggle-on-overflow feature with an output compare channel, the TIM can generate a PWM signal. The value in the TIM counter modulo registers determines the period of the PWM signal. The channel pin toggles when the counter reaches the value in the TIM counter modulo registers. The time between overflows is the period of the PWM signal. As **Figure 15-4** shows, the output compare value in the TIM channel registers determines the pulse width of the PWM signal. The time between overflow and output compare is the pulse width. Program the TIM to clear the channel pin on output compare if the state of the PWM pulse is logic 1. Program the TIM to set the pin if the state of the PWM pulse is logic 0. The value in the TIM counter modulo registers and the selected prescaler output determines the frequency of the PWM output. The frequency of an 8-bit PWM signal is variable in 256 increments. Writing \$00FF (255) to the TIM counter modulo registers produces a PWM period of 256 times the internal bus clock period if the prescaler select value is 000. See 15.9.1 TIM Status and Control Register. The value in the TIM channel registers determines the pulse width of the PWM output. The pulse width of an 8-bit PWM signal is variable in 256 increments. Writing \$0080 (128) to the TIM channel registers produces a duty cycle of 128/256 or 50%. Figure 15-4. PWM Period and Pulse Width # 15.4.4.1 Unbuffered PWM Signal Generation Any output compare channel can generate unbuffered PWM pulses as described in 15.4.4 Pulse Width Modulation (PWM). The pulses are unbuffered because changing the pulse width requires writing the new pulse width value over the old value currently in the TIM channel registers. An unsynchronized write to the TIM channel registers to change a pulse width value could cause incorrect operation for up to two PWM periods. For example, writing a new value before the counter reaches the old value but after the counter reaches the new value prevents any compare during that PWM period. Also, using a TIM overflow interrupt routine to write a new, smaller pulse width value may cause the compare to be missed. The TIM may pass the new value before it is written. Use the following methods to synchronize unbuffered changes in the PWM pulse width on channel x: - When changing to a shorter pulse width, enable channel x output compare interrupts and write the new value in the output compare interrupt routine. The output compare interrupt occurs at the end of the current pulse. The interrupt routine has until the end of the PWM period to write the new value. - When changing to a longer pulse width, enable TIM overflow interrupts and write the new value in the TIM overflow interrupt routine. The TIM overflow interrupt occurs at the end of the current PWM period. Writing a larger value in an output compare interrupt routine (at the end of the current pulse) could cause two output compares to occur in the same PWM period. NOTE: In PWM signal generation, do not program the PWM channel to toggle on output compare. Toggling on output compare prevents reliable 0% duty cycle generation and removes the ability of the channel to self-correct in the event of software error or noise. Toggling on output compare also can cause incorrect PWM signal generation when changing the PWM pulse width to a new, much larger value. # 15.4.4.2 Buffered PWM Signal Generation Channels 0 and 1 can be linked to form a buffered PWM channel whose output appears on the TCH0 pin. The TIM channel registers of the linked pair alternately control the pulse width of the output. Setting the MS0B bit in TIM channel 0 status and control register (TSC0) links channel 0 and channel 1. The TIM channel 0 registers initially control the pulse width on the TCH0 pin. Writing to the TIM channel 1 registers enables the TIM channel 1 registers to synchronously control the pulse width at the beginning of the next PWM period. At each subsequent overflow, the TIM channel registers (0 or 1) that control the pulse width are the ones written to last. TSC0 controls and monitors the buffered PWM function, and TIM channel 1 status and control register (TSC1) is unused. While the MS0B bit is set, the channel 1 pin, TCH1, is available as a general-purpose I/O pin. NOTE: In buffered PWM signal generation, do not write new pulse width values to the currently active channel registers. User software should track the currently active channel to prevent writing a new value to the active channel. Writing to the active channel registers is the same as generating unbuffered PWM signals. #### 15.4.4.3 PWM Initialization To ensure correct operation when generating unbuffered or buffered PWM signals, use the following initialization procedure: - 1. In the TIM status and control register (TSC): - a. Stop the TIM counter by setting the TIM stop bit, TSTOP. - b. Reset the TIM counter and prescaler by setting the TIM reset bit, TRST. - 2. In the TIM counter modulo registers (TMODH:TMODL), write the value for the required PWM period. - 3. In the TIM channel x registers (TCHxH:TCHxL), write the value for the required pulse width. - 4. In TIM channel x status and control register (TSCx): - a. Write 0:1 (for unbuffered output compare or PWM signals) or 1:0 (for buffered output compare or PWM signals) to the mode select bits, MSxB:MSxA. See Table 15-3. - b. Write 1 to the toggle-on-overflow bit, TOVx. - c. Write 1:0 (to clear output on compare) or 1:1 (to set output on compare) to the edge/level select bits, ELSxB:ELSxA. The output action on compare must force the output to the complement of the pulse width level. See **Table 15-3**. **NOTE:** In PWM signal generation, do not program the PWM channel to toggle on output compare. Toggling on output compare prevents reliable 0% duty cycle generation and removes the ability of the channel to self-correct in the event of software error or noise. Toggling on output compare can also cause incorrect PWM signal generation when changing the PWM pulse width to a new, much larger value. 5. In the TIM status control register (TSC), clear the TIM stop bit, TSTOP. Setting MS0B links channels 0 and 1 and configures them for buffered PWM operation. The TIM channel 0 registers (TCH0H:TCH0L) initially control the buffered PWM output. TIM status control register 0 (TSCR0) controls and monitors the PWM signal from the linked channels. MS0B takes priority over MS0A. Clearing the toggle-on-overflow bit, TOVx, inhibits output toggles on TIM overflows. Subsequent output compares try to force the output to a state it is already in and have no effect. The result is a 0% duty cycle output. Setting the channel x maximum duty cycle bit (CHxMAX) and setting the TOVx bit generates a 100% duty cycle output. See **15.9.4 TIM Channel Status and Control Registers**. # 15.5 Interrupts The following TIM sources can generate interrupt requests: - TIM overflow flag (TOF) The TOF bit is set when the TIM counter reaches the modulo value programmed in the TIM counter modulo registers. The TIM overflow interrupt enable bit, TOIE, enables TIM overflow CPU interrupt requests. TOF and TOIE are in the TIM status and control register. - TIM channel flags (CH1F:CH0F) The CHxF bit is set when an input capture or output compare occurs on channel x. Channel x TIM CPU interrupt requests are controlled by the channel x interrupt enable bit, CHxIE. Channel x TIM CPU interrupt requests are enabled when CHxIE =1. CHxF and CHxIE are in the TIM channel x status and control register. #### 15.6 Wait Mode The WAIT instruction puts the MCU in low power-consumption standby mode. The TIM remains active after the execution of a WAIT instruction. In wait mode the TIM registers are not accessible by the CPU. Any enabled CPU interrupt request from the TIM can bring the MCU out of wait mode. If TIM functions are not required during wait mode, reduce power consumption by stopping the TIM before executing the WAIT instruction. # 15.7 TIM During Break Interrupts A break interrupt stops the TIM counter. The system integration module (SIM) controls whether status bits in other modules can be cleared during the break state. The BCFE bit in the break flag control register (BFCR) enables software to clear status bits during the break state. See 13.8.2 Break Flag Control Register. To allow software to clear status bits during a break interrupt, write a 1 to the BCFE bit. If a status bit is cleared during the break state, it remains cleared when the MCU exits the break state. To protect status bits during the break state, write a 0 to the BCFE bit. With BCFE at 0 (its default state), software can read and write I/O registers during the break state without affecting status bits. Some status bits have a two-step read/write clearing procedure. If software does the first step on such a bit before the break, the bit cannot change during the break state as long as BCFE is at 0. After the break, doing the second step clears the status bit. # 15.8 Input/Output Signals Port A shares three of its pins with the TIM. Two TIM channel I/O pins are PTA0/TCH0 and PTA1/TCH1 and an alternate clock source is PTA2/TCLK. # 15.8.1 TIM Clock Pin (PTA2/TCLK) PTA2/TCLK is an external clock input that can be the clock source for the TIM counter instead of the prescaled internal bus clock. Select the PTA2/TCLK input by writing logic 1s to the three prescaler select bits, PS[2–0]. (See 15.9.1 TIM Status and Control Register.) When the PTA2/TCLK pin is the TIM clock input, it is an input regardless of port pin initialization. #### 15.8.2 TIM Channel I/O Pins (PTA0/TCH0 and PTA1/TCH1) Each channel I/O pin is programmable independently as an input capture pin or an output compare pin. PTA0/TCH0 can be configured as a buffered output compare or buffered PWM pin. # 15.9 Input/Output Registers The following I/O registers control and monitor operation of the TIM: - TIM status and control register (TSC) - TIM control registers (TCNTH:TCNTL) - TIM counter modulo registers (TMODH:TMODL) - TIM channel status and control registers (TSC0 and TSC1) - TIM channel registers (TCH0H:TCH0L and TCH1H:TCH1L) # 15.9.1 TIM Status and Control Register The TIM status and control register (TSC) does the following: - **Enables TIM overflow interrupts** - Flags TIM overflows - Stops the TIM counter - Resets the TIM counter - Prescales the TIM counter clock Figure 15-5. TIM Status and Control Register (TSC) #### TOF — TIM Overflow Flag Bit This read/write flag is set when the TIM counter reaches the modulo value programmed in the TIM counter modulo registers. Clear TOF by reading the TIM status and control register when TOF is set and then writing a 0 to TOF. If another TIM overflow occurs before the clearing sequence is complete, then writing 0 to TOF has no effect. Therefore, a TOF interrupt request cannot be lost due to inadvertent clearing of TOF. Reset clears the TOF bit. Writing a 1 to TOF has no effect. - 1 = TIM counter has reached modulo value - 0 = TIM counter has not reached modulo value #### TOIE — TIM Overflow Interrupt Enable Bit This read/write bit enables TIM overflow interrupts when the TOF bit becomes set. Reset clears the TOIE bit. - 1 = TIM overflow interrupts enabled - 0 = TIM overflow interrupts disabled # TSTOP — TIM Stop Bit This read/write bit stops the TIM counter. Counting resumes when TSTOP is cleared. Reset sets the TSTOP bit, stopping the TIM counter until software clears the TSTOP bit. 1 = TIM counter stopped 0 = TIM counter active # **NOTE:** Do not set the TSTOP bit before entering wait mode if the TIM is required to exit wait mode. #### TRST — TIM Reset Bit Setting this write-only bit resets the TIM counter and the TIM prescaler. Setting TRST has no effect on any other registers. Counting resumes from \$0000. TRST is cleared automatically after the TIM counter is reset and always reads as logic 0. Reset clears the TRST bit. 1 = Prescaler and TIM counter cleared 0 = No effect # **NOTE:** Setting the TSTOP and TRST bits simultaneously stops the TIM counter at a value of \$0000. # PS[2:0] — Prescaler Select Bits These read/write bits select either the PTA2/TCLK pin or one of the seven prescaler outputs as the input to the TIM counter as **Table 15-2** shows. Reset clears the PS[2:0] bits. PS<sub>2</sub> PS<sub>1</sub> PS<sub>0</sub> **TIM Clock Source** 0 0 Internal bus clock ÷ 1 0 0 0 Internal bus clock ÷ 2 Internal bus clock ÷ 4 0 0 1 0 1 Internal bus clock ÷ 8 1 1 0 0 Internal bus clock ÷ 16 1 0 Internal bus clock ÷ 32 1 1 0 Internal bus clock ÷ 64 1 PTA2/TCLK 1 1 **Table 15-2. Prescaler Selection** # 15.9.2 TIM Counter Registers The two read-only TIM counter registers contain the high and low bytes of the value in the TIM counter. Reading the high byte (TCNTH) latches the contents of the low byte (TCNTL) into a buffer. Subsequent reads of TCNTH do not affect the latched TCNTL value until TCNTL is read. Reset clears the TIM counter registers. Setting the TIM reset bit (TRST) also clears the TIM counter registers. NOTE: If you read TCNTH during a break interrupt, be sure to unlatch TCNTL by reading TCNTL before exiting the break interrupt. Otherwise, TCNTL retains the value latched during the break. Figure 15-6. TIM Counter Registers (TCNTH:TCNTL) #### 15.9.3 TIM Counter Modulo Registers The read/write TIM modulo registers contain the modulo value for the TIM counter. When the TIM counter reaches the modulo value, the overflow flag (TOF) becomes set, and the TIM counter resumes counting from \$0000 at the next timer clock. Writing to the high byte (TMODH) inhibits the TOF bit and overflow interrupts until the low byte (TMODL) is written. Reset sets the TIM counter modulo registers. Figure 15-7. TIM Counter Modulo Registers (TMODH:TMODL) NOTE: Reset the TIM counter before writing to the TIM counter modulo registers. # 15.9.4 TIM Channel Status and Control Registers Each of the TIM channel status and control registers does the following: - Flags input captures and output compares - Enables input capture and output compare interrupts - Selects input capture, output compare, or PWM operation - Selects high, low, or toggling output on output compare - Selects rising edge, falling edge, or any edge as the active input capture trigger - Selects output toggling on TIM overflow - Selects 0% and 100% PWM duty cycle - Selects buffered or unbuffered output compare/PWM operation Figure 15-8. TIM Channel Status and Control Registers (TSC0:TSC1) #### CHxF — Channel x Flag Bit When channel x is an input capture channel, this read/write bit is set when an active edge occurs on the channel x pin. When channel x is an output compare channel, CHxF is set when the value in the TIM counter registers matches the value in the TIM channel x registers. Clear CHxF by reading the TIM channel x status and control register with CHxF set and then writing a 0 to CHxF. If another interrupt request occurs before the clearing sequence is complete, then writing 0 to CHxF has no effect. Therefore, an interrupt request cannot be lost due to inadvertent clearing of CHxF. Reset clears the CHxF bit. Writing a 1 to CHxF has no effect. - 1 = Input capture or output compare on channel x - 0 = No input capture or output compare on channel x # CHxIE — Channel x Interrupt Enable Bit This read/write bit enables TIM CPU interrupt service requests on channel x. Reset clears the CHxIE bit. - 1 = Channel x CPU interrupt requests enabled - 0 = Channel x CPU interrupt requests disabled #### MSxB — Mode Select Bit B This read/write bit selects buffered output compare/PWM operation. MSxB exists only in the TIM channel 0 status and control register. Setting MS0B disables the channel 1 status and control register and reverts TCH1 to general-purpose I/O. Reset clears the MSxB bit. - 1 = Buffered output compare/PWM operation enabled - 0 = Buffered output compare/PWM operation disabled #### MSxA — Mode Select Bit A When ELSxB:A $\neq$ 00, this read/write bit selects either input capture operation or unbuffered output compare/PWM operation. See **Table 15-3**. - 1 = Unbuffered output compare/PWM operation - 0 = Input capture operation When ELSxB:A = 00, this read/write bit selects the initial output level of the TCHx pin (see **Table 15-3**). Reset clears the MSxA bit. - 1 = Initial output level low - 0 = Initial output level high **NOTE:** Before changing a channel function by writing to the MSxB or MSxA bit, set the TSTOP and TRST bits in the TIM status and control register (TSC). Table 15-3. Mode, Edge, and Level Selection | MSxB | MSxA | ELSxB | ELSxA | Mode | Configuration | |------|------|-------|-------|----------------------|---------------------------------------------------| | Х | 0 | 0 | 0 | Output preset | Pin under port control; initial output level high | | Х | 1 | 0 | 0 | Output preset | Pin under port control; initial output level low | | 0 | 0 | 0 | 1 | | Capture on rising edge only | | 0 | 0 | 1 | 0 | Input capture | Capture on falling edge only | | 0 | 0 | 1 | 1 | | Capture on rising or falling edge | | 0 | 1 | 0 | 0 | | Software compare only | | 0 | 1 | 0 | 1 | Output compare | Toggle output on compare | | 0 | 1 | 1 | 0 | or PWM | Clear output on compare | | 0 | 1 | 1 | 1 | | Set output on compare | | 1 | Х | 0 | 1 | Buffered | Toggle output on compare | | 1 | Х | 1 | 0 | output<br>compare or | Clear output on compare | | 1 | Х | 1 | 1 | buffered PWM | Set output on compare | # ELSxB and ELSxA — Edge/Level Select Bits When channel x is an input capture channel, these read/write bits control the active edge-sensing logic on channel x. When channel x is an output compare channel, ELSxB and ELSxA control the channel x output behavior when an output compare occurs. When ELSxB and ELSxA are both clear, channel x is not connected to an I/O port, and pin TCHx is available as a general-purpose I/O pin. **Table 15-3** shows how ELSxB and ELSxA work. Reset clears the ELSxB and ELSxA bits. # **NOTE:** After initially enabling a TIM channel register for input capture operation and selecting the edge sensitivity, clear CHxF to ignore any erroneous edge detection flags. ### TOVx — Toggle-On-Overflow Bit When channel x is an output compare channel, this read/write bit controls the behavior of the channel x output when the TIM counter overflows. When channel x is an input capture channel, TOVx has no effect. Reset clears the TOVx bit. - 1 = Channel x pin toggles on TIM counter overflow. - 0 = Channel x pin does not toggle on TIM counter overflow. # **NOTE:** When TOVx is set, a TIM counter overflow takes precedence over a channel x output compare if both occur at the same time. # CHxMAX — Channel x Maximum Duty Cycle Bit When the TOVx bit is at 1, setting the CHxMAX bit forces the duty cycle of buffered and unbuffered PWM signals to 100%. As **Figure 15-9** shows, the CHxMAX bit takes effect in the cycle after it is set or cleared. The output stays at the 100% duty cycle level until the cycle after CHxMAX is cleared. Figure 15-9. CHxMAX Latency # 15.9.5 TIM Channel Registers These read/write registers contain the captured TIM counter value of the input capture function or the output compare value of the output compare function. The state of the TIM channel registers after reset is unknown. In input capture mode (MSxB:MSxA = 0:0), reading the high byte of the TIM channel x registers (TCHxH) inhibits input captures until the low byte (TCHxL) is read. In output compare mode (MSxB:MSxA $\neq$ 0:0), writing to the high byte of the TIM channel x registers (TCHxH) inhibits output compares until the low byte (TCHxL) is written. Figure 15-10. TIM Channel Registers (TCH0H/L:TCH1H/L) # **Section 16. Development Support** #### 16.1 Introduction This section describes the break module, the monitor read-only memory (MON), and the monitor mode entry methods. # 16.2 Break Module (BRK) The break module can generate a break interrupt that stops normal program flow at a defined address to enter a background program. Features include: - Accessible input/output (I/O) registers during the break Interrupt - Central processor unit (CPU) generated break interrupts - Software-generated break interrupts - Computer operating properly (COP) disabling during break interrupts # 16.2.1 Functional Description When the internal address bus matches the value written in the break address registers, the break module issues a breakpoint signal (BKPT) to the system integration module (SIM). The SIM then causes the CPU to load the instruction register with a software interrupt instruction (SWI). The program counter vectors to \$FFFC and \$FFFD (\$FEFC and \$FEFD in monitor mode). The following events can cause a break interrupt to occur: - A CPU generated address (the address in the program counter) matches the contents of the break address registers. - Software writes a 1 to the BRKA bit in the break status and control register. When a CPU generated address matches the contents of the break address registers, the break interrupt is generated. A return-from-interrupt instruction (RTI) in the break routine ends the break interrupt and returns the microcontroller unit (MCU) to normal operation. Figure 16-1 shows the structure of the break module. Figure 16-2 provides a summary of the I/O registers. Figure 16-1. Break Module Block Diagram Figure 16-2. Break I/O Register Summary When the internal address bus matches the value written in the break address registers or when software writes a 1 to the BRKA bit in the break status and control register, the CPU starts a break interrupt by: - Loading the instruction register with the SWI instruction - Loading the program counter with \$FFFC and \$FFFD (\$FEFC and \$FEFD in monitor mode) # The break interrupt timing is: - When a break address is placed at the address of the instruction opcode, the instruction is not executed until after completion of the break interrupt routine. - When a break address is placed at an address of an instruction operand, the instruction is executed before the break interrupt. - When software writes a 1 to the BRKA bit, the break interrupt occurs just before the next instruction is executed. By updating a break address and clearing the BRKA bit in a break interrupt routine, a break interrupt can be generated continuously. #### **CAUTION:** A break address should be placed at the address of the instruction opcode. When software does not change the break address and clears the BRKA bit in the first break interrupt routine, the next break interrupt will not be generated after exiting the interrupt routine even when the internal address bus matches the value written in the break address registers. # 16.2.1.1 Flag Protection During Break Interrupts The system integration module (SIM) controls whether or not module status bits can be cleared during the break state. The BCFE bit in the break flag control register (BFCR) enables software to clear status bits during the break state. See 13.8.2 Break Flag Control Register and the Break Interrupts subsection for each module. #### 16.2.1.2 TIM During Break Interrupts A break interrupt stops the timer counter. #### 16.2.1.3 COP During Break Interrupts The COP is disabled during a break interrupt with monitor mode when BDCOP bit is set in break auxiliary register (BRKAR). #### 16.2.2 Break Module Registers These registers control and monitor operation of the break module: - Break status and control register (BRKSCR) - Break address register high (BRKH) - Break address register low (BRKL) - Break status register (BSR) - Break flag control register (BFCR) # 16.2.2.1 Break Status and Control Register The break status and control register (BRKSCR) contains break module enable and status bits. Figure 16-3. Break Status and Control Register (BRKSCR) # BRKE — Break Enable Bit This read/write bit enables breaks on break address register matches. Clear BRKE by writing a 0 to bit 7. Reset clears the BRKE bit. - 1 = Breaks enabled on 16-bit address match - 0 = Breaks disabled #### BRKA — Break Active Bit This read/write status and control bit is set when a break address match occurs. Writing a 1 to BRKA generates a break interrupt. Clear BRKA by writing a 0 to it before exiting the break routine. Reset clears the BRKA bit. - 1 = Break address match - 0 = No break address match # 16.2.2.2 Break Address Registers The break address registers (BRKH and BRKL) contain the high and low bytes of the desired breakpoint address. Reset clears the break address registers. Figure 16-4. Break Address Register High (BRKH) Figure 16-5. Break Address Register Low (BRKL) # 16.2.2.3 Break Auxiliary Register The break auxiliary register (BRKAR) contains a bit that enables software to disable the COP while the MCU is in a state of break interrupt with monitor mode. Figure 16-6. Break Auxiliary Register (BRKAR) BDCOP — Break Disable COP Bit This read/write bit disables the COP during a break interrupt. Reset clears the BDCOP bit. 1 = COP disabled during break interrupt 0 = COP enabled during break interrupt #### 16.2.2.4 Break Status Register The break status register (BSR) contains a flag to indicate that a break caused an exit from wait mode. This register is only used in emulation mode. Figure 16-7. Break Status Register (BSR) # SBSW — SIM Break Stop/Wait SBSW can be read within the break state SWI routine. The user can modify the return address on the stack by subtracting one from it. - 1 = Wait mode was exited by break interrupt - 0 = Wait mode was not exited by break interrupt # 16.2.2.5 Break Flag Control Register The break control register (BFCR) contains a bit that enables software to clear status bits while the MCU is in a break state. Figure 16-8. Break Flag Control Register (BFCR) # BCFE — Break Clear Flag Enable Bit This read/write bit enables software to clear status bits by accessing status registers while the MCU is in a break state. To clear status bits during the break state, the BCFE bit must be set. - 1 = Status bits clearable during break - 0 = Status bits not clearable during break #### 16.2.3 Low-Power Modes The WAIT and STOP instructions put the MCU in low power- consumption standby modes. If enabled, the break module will remain enabled in wait and stop modes. However, since the internal address bus does not increment in these modes, a break interrupt will never be triggered. # 16.3 Monitor Module (MON) This subsection describes the monitor module (MON) and the monitor mode entry methods. The monitor allows debugging and programming of the microcontroller unit (MCU) through a single-wire interface with a host computer. Monitor mode entry can be achieved without use of the higher test voltage, V<sub>TST</sub>, as long as vector addresses \$FFFE and \$FFFF are blank, thus reducing the hardware requirements for in-circuit programming. #### Features include: - Normal user-mode pin functionality on most pins - One pin dedicated to serial communication between MCU and host computer - Standard non-return-to-zero (NRZ) communication with host computer - Execution of code in random-access memory (RAM) or FLASH - FLASH memory security feature<sup>(1)</sup> - FLASH memory programming interface - Use of external 9.8304 MHz crystal or clock to generate internal frequency of 2.4576 MHz - Simple internal oscillator mode of operation (no external clock or high voltage) - Monitor mode entry without high voltage, V<sub>TST</sub>, if reset vector is blank (\$FFFE and \$FFFF contain \$FF) - Standard monitor mode entry if high voltage is applied to IRQ #### 16.3.1 Functional Description Figure 16-9 shows a simplified diagram of monitor mode entry. The monitor module receives and executes commands from a host computer. Figure 16-10, Figure 16-11, and Figure 16-12 show example circuits used to enter monitor mode and communicate with a host computer via a standard RS-232 interface. <sup>1.</sup> No security feature is absolutely secure. However, Motorola's strategy is to make reading or copying the FLASH difficult for unauthorized users. Figure 16-9. Simplified Monitor Mode Entry Flowchart Simple monitor commands can access any memory address. In monitor mode, the MCU can execute code downloaded into RAM by a host computer while most MCU pins retain normal operating mode functions. All communication between the host computer and the MCU is through the PTA0 pin. A level-shifting and multiplexing interface is required between PTA0 and the host computer. PTA0 is used in a wired-OR configuration and requires a pullup resistor. The monitor code has been updated from previous versions of the monitor code to allow enabling the internal oscillator to generate the internal clock. This addition, which is enabled when $\overline{IRQ}$ is held low out of reset, is intended to support serial communication/programming at 9600 baud in monitor mode by using the internal oscillator, and the internal oscillator user trim value OSCTRIM (FLASH location \$FFC0, if programmed) to generate the desired internal frequency (3.2 MHz). Since this feature is enabled only when $\overline{IRQ}$ is held low out of reset, it cannot be used when the reset vector is programmed (i.e., the value is not \$FFFF) because entry into monitor mode in this case requires $V_{TST}$ on $\overline{IRQ}$ . The $\overline{IRQ}$ pin must remain low during this monitor session in order to maintain communication. **Table 16-1** shows the pin conditions for entering monitor mode. As specified in the table, monitor mode may be entered after a power-on reset (POR) and will allow communication at 9600 baud provided one of the following sets of conditions is met: - If \$FFFE and \$FFFF do not contain \$FF (programmed state): - The external clock is 9.8304 MHz - $\overline{IRQ} = V_{TST}$ - If \$FFFE and \$FFFF contain \$FF (erased state): - The external clock is 9.8304 MHz - $\overline{IRQ} = V_{DD}$ (this can be implemented through the internal $\overline{IRQ}$ pullup) - If \$FFFE and \$FFFF contain \$FF (erased state): - $\overline{IRQ} = V_{SS}$ (internal oscillator is selected, no external clock required) The rising edge of the internal $\overline{RST}$ signal latches the monitor mode. Once monitor mode is latched, the values on PTA1 and PTA4 pins can be changed. Once out of reset, the MCU waits for the host to send eight security bytes (see **16.3.2 Security**). After the security bytes, the MCU sends a break signal (10 consecutive logic 0s) to the host, indicating that it is ready to receive a command. Figure 16-10. Monitor Mode Circuit (External Clock, with High Voltage) Figure 16-11. Forced Monitor Mode Circuit (External Clock, No High Voltage) Figure 16-12. Forced Monitor Mode Circuit (Internal Clock, No High Voltage) #### 16.3.1.1 Normal Monitor Mode RST and OSC1 functions will be active on the PTA3 and PTA5 pins respectively as long as $V_{TST}$ is applied to the $\overline{IRQ}$ pin. If the $\overline{IRQ}$ pin is lowered (no longer $V_{TST}$ ) then the chip will still be operating in monitor mode, but the pin functions will be determined by the settings in the configuration registers (see Section 5. Configuration Register (CONFIG)) when $V_{TST}$ was lowered. With $V_{TST}$ lowered, the BIH and BIL instructions will read the $\overline{IRQ}$ pin state only if IRQEN is set in the CONFIG2 register. If monitor mode was entered with $V_{TST}$ on $\overline{IRQ}$ , then the COP is disabled as long as $V_{TST}$ is applied to $\overline{IRQ}$ . **Table 16-1. Monitor Mode Signal Requirements and Options** | Mode | IRQ<br>(PTA2) | RST<br>(PTA3) | Reset<br>Vector | Serial<br>Communication | _ | de<br>ction | СОР | Communication<br>Speed | | 1 | Comments | |--------------------------------|-------------------------|---------------|-------------------|-------------------------|--------------|--------------|----------|------------------------|----------------------|--------------|---------------------------------| | | | | | PTA0 | PTA1 | PTA4 | 001 | External Clock | Bus<br>Frequency | Baud<br>Rate | Comments | | Normal<br>Monitor | V <sub>TST</sub> | $V_{DD}$ | Х | 1 | 1 | 0 | Disabled | 9.8304<br>MHz | 2.4576<br>MHz | 9600 | Provide external clock at OSC1. | | Forced<br>Monitor | V <sub>DD</sub> | Х | \$FFFF<br>(blank) | 1 | Х | Х | Disabled | 9.8304<br>MHz | 2.4576<br>MHz | 9600 | Provide external clock at OSC1. | | | V <sub>SS</sub> | Х | \$FFFF<br>(blank) | 1 | Х | Х | Disabled | Х | 3.2 MHz<br>(Trimmed) | 9600 | Internal clock is active. | | User | Х | Х | Not<br>\$FFFF | Х | Х | Х | Enabled | Х | Х | Х | | | MON08<br>Function<br>[Pin No.] | V <sub>TST</sub><br>[6] | RST<br>[4] | _ | COM<br>[8] | MOD0<br>[12] | MOD1<br>[10] | | OSC1<br>[13] | _ | _ | | - PTA0 must have a pullup resistor to V<sub>DD</sub> in monitor mode. Communication speed in the table is an example to obtain a baud rate of 9600. Baud rate using external oscillator is bus frequency / 256 and baud rate using internal oscillator is bus frequency / 333. External clock is a 9.8304 MHz oscillator on OSC1. - 4. X = don't care - 5. MON08 pin refers to P&E Microcomputer Systems' MON08-Cyclone 2 by 8-pin connector. | NC | 1 | 2 | GND | |----------|----|----|------| | NC | 3 | 4 | RST | | NC | 5 | 6 | ĪRQ | | NC | 7 | 8 | PTA0 | | NC | 9 | 10 | PTA4 | | NC | 11 | 12 | PTA1 | | OSC1 | 13 | 14 | NC | | $V_{DD}$ | 15 | 16 | NC | #### 16.3.1.2 Forced Monitor Mode If entering monitor mode without high voltage on $\overline{IRQ}$ , then startup port pin requirements and conditions, (PTA1/PTA4) are not in effect. This is to reduce circuit requirements when performing in-circuit programming. NOTE: If the reset vector is blank and monitor mode is entered, the chip will see an additional reset cycle after the initial power-on reset (POR). Once the reset vector has been programmed, the traditional method of applying a voltage, $V_{TST}$ , to $\overline{IRQ}$ must be used to enter monitor mode. If monitor mode was entered as a result of the reset vector being blank, the COP is always disabled regardless of the state of IRQ. If the voltage applied to the $\overline{IRQ}$ is less than $V_{TST}$ , the MCU will come out of reset in user mode. Internal circuitry monitors the reset vector fetches and will assert an internal reset if it detects that the reset vectors are erased (\$FF). When the MCU comes out of reset, it is forced into monitor mode without requiring high voltage on the $\overline{IRQ}$ pin. Once out of reset, the monitor code is initially executing with the internal clock at its default frequency. If $\overline{\text{IRQ}}$ is held high, all pins will default to regular input port functions except for PTA0 and PTA5 which will operate as a serial communication port and OSC1 input respectively (refer to **Figure 16-11**). That will allow the clock to be driven from an external source through OSC1 pin. If $\overline{\text{IRQ}}$ is held low, all pins will default to regular input port function except for PTA0 which will operate as serial communication port. Refer to **Figure 16-12**. Regardless of the state of the IRQ pin, it will not function as a port input pin in monitor mode. Bit 2 of the Port A data register will always read 0. The BIH and BIL instructions will behave as if the IRQ pin is enabled, regardless of the settings in the configuration register. See Section 5. Configuration Register (CONFIG). The COP module is disabled in forced monitor mode. Any reset other than a power-on reset (POR) will automatically force the MCU to come back to the forced monitor mode. #### 16.3.1.3 Monitor Vectors In monitor mode, the MCU uses different vectors for reset, SWI (software interrupt), and break interrupt than those for user mode. The alternate vectors are in the \$FE page instead of the \$FF page and allow code execution from the internal monitor firmware instead of user code. NOTE: Exiting monitor mode after it has been initiated by having a blank reset vector requires a power-on reset (POR). Pulling RST (when RST pin available) low will not exit monitor mode in this situation. **Table 16-2** summarizes the differences between user mode and monitor mode regarding vectors. Table 16-2. Mode Difference | | Functions | | | | | | | |---------|----------------------|---------------------|----------------------|---------------------|--------------------|-------------------|--| | Modes | Reset<br>Vector High | Reset<br>Vector Low | Break<br>Vector High | Break<br>Vector Low | SWI<br>Vector High | SWI<br>Vector Low | | | User | \$FFFE | \$FFFF | \$FFFC | \$FFFD | \$FFFC | \$FFFD | | | Monitor | \$FEFE | \$FEFF | \$FEFC | \$FEFD | \$FEFC | \$FEFD | | #### 16.3.1.4 Data Format Communication with the monitor ROM is in standard non-return-to-zero (NRZ) mark/space data format. Transmit and receive baud rates must be identical. Figure 16-13. Monitor Data Format ### 16.3.1.5 Break Signal A start bit (logic 0) followed by nine logic 0 bits is a break signal. When the monitor receives a break signal, it drives the PTA0 pin high for the duration of two bits and then echoes back the break signal. Figure 16-14. Break Transaction #### 16.3.1.6 Baud Rate The monitor communication baud rate is controlled by the frequency of the external or internal oscillator and the state of the appropriate pins as shown in **Table 16-1**. **Table 16-1** also lists the bus frequencies to achieve standard baud rates. The effective baud rate is the bus frequency divided by 256 when using an external oscillator. When using the internal oscillator in forced monitor mode, the effective baud rate is the bus frequency divided by 335. #### 16.3.1.7 Commands The monitor ROM firmware uses these commands: - READ (read memory) - WRITE (write memory) - IREAD (indexed read) - IWRITE (indexed write) - READSP (read stack pointer) - RUN (run user program) The monitor ROM firmware echoes each received byte back to the PTA0 pin for error checking. An 11-bit delay at the end of each command allows the host to send a break character to cancel the command. A delay of two bit times occurs before each echo and before READ, IREAD, or READSP data is returned. The data returned by a read command appears after the echo of the last byte of the command. NOTE: Wait one bit time after each echo before sending the next byte. #### Notes: - 1 = Echo delay, approximately 2 bit times - 2 = Data return delay, approximately 2 bit times 3 = Cancel command delay, 11 bit times - 4 = Wait 1 bit time before sending next byte. Figure 16-15. Read Transaction - 1 = Echo delay, approximately 2 bit times 2 = Cancel command delay, 11 bit times 3 = Wait 1 bit time before sending next byte. Figure 16-16. Write Transaction A brief description of each monitor mode command is given in **Table 16-3** through **Table 16-8**. Table 16-3. READ (Read Memory) Command Table 16-4. WRITE (Write Memory) Command Table 16-5. IREAD (Indexed Read) Command Table 16-6. IWRITE (Indexed Write) Command A sequence of IREAD or IWRITE commands can access a block of memory sequentially over the full 64-Kbyte memory map. Reads stack pointer **Description** Operand None Returns incremented stack pointer value (SP + 1) in **Data Returned** high-byte:low-byte order \$0C **Opcode Command Sequence** FROM HOST SP HIGH READSP READSP ECHO RETURN Table 16-7. READSP (Read Stack Pointer) Command Table 16-8. RUN (Run User Program) Command The MCU executes the SWI and PSHH instructions when it enters monitor mode. The RUN command tells the MCU to execute the PULH and RTI instructions. Before sending the RUN command, the host can modify the stacked CPU registers to prepare to run the host program. The READSP command returns the incremented stack pointer value, SP + 1. The high and low bytes of the program counter are at addresses SP + 5 and SP + 6. Figure 16-17. Stack Pointer at Monitor Mode Entry ### 16.3.2 Security A security feature discourages unauthorized reading of FLASH locations while in monitor mode. The host can bypass the security feature at monitor mode entry by sending eight security bytes that match the bytes at locations \$FFF6—\$FFFD. Locations \$FFF6—\$FFFD contain user-defined data. **NOTE:** Do not lea Do not leave locations \$FFF6—\$FFFD blank. For security reasons, program locations \$FFF6—\$FFFD even if they are not used for vectors. During monitor mode entry, the MCU waits after the power-on reset for the host to send the eight security bytes on pin PTA0. If the received bytes match those at locations \$FFF6—\$FFFD, the host bypasses the security feature and can read all FLASH locations and execute code from FLASH. Security remains bypassed until a power-on reset occurs. If the reset was not a power-on reset, security remains bypassed and security code entry is not required. See **Figure 16-18**. Upon power-on reset, if the received bytes of the security code do not match the data at locations \$FFF6—\$FFFD, the host fails to bypass the security feature. The MCU remains in monitor mode, but reading a FLASH location returns an invalid value and trying to execute code from FLASH causes an illegal address reset. After receiving the eight security bytes from the host, the MCU transmits a break character, signifying that it is ready to receive a command. NOTE: The MCU does not transmit a break character until after the host sends the eight security bytes. Figure 16-18. Monitor Mode Entry Timing To determine whether the security code entered is correct, check to see if bit 6 of RAM address \$80 is set. If it is, then the correct security code has been entered and FLASH can be accessed. If the security sequence fails, the device should be reset by a power-on reset and brought up in monitor mode to attempt another entry. After failing the security sequence, the FLASH module can also be mass erased by executing an erase routine that was downloaded into internal RAM. The mass erase operation clears the security code locations so that all eight security bytes become \$FF (blank). # **Development Support** # **Section 17. Electrical Specifications** #### 17.1 Introduction This section contains electrical and timing specifications. Characteristics for guaranteed operating conditions. ## 17.2 Absolute Maximum Ratings Maximum ratings are the extreme limits to which the microcontroller unit (MCU) can be exposed without permanently damaging it. NOTE: This device is not guaranteed to operate properly at the maximum ratings. Refer to 17.5 5-V DC Electrical Characteristics and 17.9 3.3-V DC Electrical | Characteristic <sup>(1)</sup> | Symbol | Value | Unit | |------------------------------------------------------------------------------------|--------------------------------------|-----------------------------------------|------| | Supply voltage | $V_{DD}$ | -0.3 to +6.0 | V | | Input voltage | V <sub>IN</sub> | $V_{SS} - 0.3 \text{ to } V_{DD} + 0.3$ | V | | Mode entry voltage, IRQ pin | V <sub>TST</sub> | V <sub>SS</sub> -0.3 to +9.1 | V | | Maximum current per pin excluding PTA0–PTA5, V <sub>DD</sub> , and V <sub>SS</sub> | I | ±15 | mA | | Maximum current for pins PTA0-PTA5 | I <sub>PTA0</sub> —I <sub>PTA5</sub> | ±25 | mA | | Storage temperature | T <sub>STG</sub> | -55 to +150 | °C | | Maximum current out of V <sub>SS</sub> | I <sub>MVSS</sub> | 100 | mA | | Maximum current into V <sub>DD</sub> | I <sub>MVDD</sub> | 100 | mA | <sup>1.</sup> Voltages references to V<sub>SS</sub>. NOTE: This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum-rated voltages to this high-impedance circuit. For proper operation, it is recommended that $V_{IN}$ and $V_{OUT}$ be constrained to the range $V_{SS} \leq (V_{IN} \text{ or } V_{OUT}) \leq V_{DD}$ . Reliability of operation is enhanced if unused inputs are connected to an appropriate logic voltage level (for example, either $V_{SS}$ or $V_{DD}$ .) ## 17.3 Functional Operating Range | Characteristic | Symbol | Value | Unit | Temp.<br>Code | |------------------------------------------------------------------------------------|----------------|------------------------------------------|------|---------------| | Operating temperature range (T <sub>L</sub> to T <sub>H</sub> ) | T <sub>A</sub> | -40 to +125<br>-40 to +105<br>-40 to +85 | °C | M<br>> C | | Operating voltage range <sup>(1)</sup> (V <sub>DDMIN</sub> to V <sub>DDMAX</sub> ) | $V_{DD}$ | 2.2 to 3.6 | V | | <sup>1.</sup> $V_{DD}$ must be above $V_{TRIPR}$ upon power on. ## 17.4 Thermal Characteristics | Characteristic | Symbol | Value | Unit | |------------------------------------------------------------------|-----------------------|------------------------------------------------------------------------|------| | Thermal resistance<br>16-pin PDIP<br>16-pin SOIC<br>16-pin TSSOP | $\theta_{ extsf{JA}}$ | 76<br>90<br>133 | °C/W | | I/O pin power dissipation | P <sub>I/O</sub> | User determined | W | | Power dissipation <sup>(1)</sup> | P <sub>D</sub> | $P_D = (I_{DD} \times V_{DD})$<br>+ $P_{I/O} = K/(T_J + 273^{\circ}C)$ | W | | Constant <sup>(2)</sup> | К | $P_{D} x (T_{A} + 273^{\circ}C) + P_{D}^{2} x \theta_{JA}$ | W/°C | | Average junction temperature | T <sub>J</sub> | $T_A + (P_D \times \theta_{JA})$ | °C | | Maximum junction temperature | T <sub>JM</sub> | 150 | °C | <sup>1.</sup> Power dissipation is a function of temperature. <sup>2.</sup> K constant unique to the device. K can be determined for a known $T_A$ and measured $P_D$ . With this value of K, $P_D$ and $T_J$ can be determined for any value of $T_A$ . ## 17.5 5-V DC Electrical Characteristics | Characteristic <sup>(1)</sup> | Symbol | Min | Typ <sup>(2)</sup> | Max | Unit | |----------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|----------------------------------------------------------------------|--------------------|-----------------------|------| | Output high voltage $I_{Load} = -2.0$ mA, all I/O pins $I_{Load} = -10.0$ mA, all I/O pins $I_{Load} = -15.0$ mA, PTA0, PTA1, PTA3-PTA5 only | V <sub>OH</sub> | V <sub>DD</sub> -0.4<br>V <sub>DD</sub> -1.5<br>V <sub>DD</sub> -0.8 | | _<br>_<br>_ | V | | Maximum combined I <sub>OH</sub> (all I/O pins) | I <sub>OHT</sub> | _ | _ | 50 | mA | | Output low voltage $I_{Load} = 1.6$ mA, all I/O pins $I_{Load} = 10.0$ mA, all I/O pins $I_{Load} = 15.0$ mA, PTA0, PTA1, PTA3-PTA5 only | V <sub>OL</sub> | _<br>_<br>_<br>_ | _<br>_<br>_ | 0.4<br>1.5<br>0.8 | V | | Maximum combined I <sub>OL</sub> (all I/O pins) | I <sub>OHL</sub> | _ | _ | 50 | mA | | Input high voltage<br>PTA0-PTA5, PTB0-PTB7 | V <sub>IH</sub> | 0.7 x V <sub>DD</sub> | _ | V <sub>DD</sub> | V | | Input low voltage<br>PTA0-PTA5, PTB0-PTB7 | V <sub>IL</sub> | V <sub>SS</sub> | _ | 0.3 x V <sub>DD</sub> | V | | Input hysteresis | V <sub>HYS</sub> | 0.06 x V <sub>DD</sub> | _ | _ | V | | DC injection current, all ports | I <sub>INJ</sub> | -2 | _ | +2 | mA | | Total dc current injection (sum of all I/O) | I <sub>INJTOT</sub> | -25 | _ | +25 | mA | | Digital I/O ports Hi-Z leakage current<br>Typical at 25 W°C | I <sub>IL</sub> | -10<br> | <br>±0.1 | +10<br>— | μА | | Digital input only ports leakage current (PA2/IRQ/KBI2) | I <sub>IN</sub> | -1 | _ | +1 | μΑ | | Capacitance Ports (as input) Ports (as input) | C <sub>IN</sub><br>C <sub>OUT</sub> | | _ | 12<br>8 | pF | | POR rearm voltage <sup>(3)</sup> | V <sub>POR</sub> | 0 | _ | 100 | mV | | POR rise time ramp rate <sup>(4)</sup> | R <sub>POR</sub> | 0.035 | _ | _ | V/ms | | Monitor mode entry voltage | V <sub>TST</sub> | V <sub>DD</sub> + 2.5 | _ | 9.1 | V | | Pullup resistors <sup>(5)</sup><br>PTA0–PTA5, PTB0–PTB7 | R <sub>PU</sub> | 16 | 26 | 36 | kΩ | | Low-voltage inhibit reset, trip falling voltage | V <sub>TRIPF</sub> | 3.90 | 4.20 | 4.50 | V | | Low-voltage inhibit reset, trip rising voltage | V <sub>TRIPR</sub> | 4.00 | 4.30 | 4.60 | V | | Low-voltage inhibit reset/recover hysteresis | V <sub>HYS</sub> | _ | 100 | _ | mV | <sup>1.</sup> $V_{DD}$ = 3.0 to 5.5 Vdc, $V_{SS}$ = 0 Vdc, $T_A$ = $T_L$ to $T_H$ , unless otherwise noted. 2. Typical values reflect average measurements at midpoint of voltage range, 25°C only. <sup>3.</sup> Maximum is highest voltage that POR is guaranteed. <sup>4.</sup> If minimum V<sub>DD</sub> is not reached before the internal POR reset is released, LVI will hold the part in reset until minimum V<sub>DD</sub> <sup>5.</sup> $R_{PU1}$ and $R_{PU2}$ are measured at $V_{DD}$ = 5.0 V. # **Electrical Specifications** ## 17.6 Control Timing | Characteristic <sup>(1)</sup> | Symbol | Min | Max | Unit | |------------------------------------------------|-------------------------------------|---------------------|-----|------------------| | Internal operating frequency | f <sub>OP</sub> (f <sub>Bus</sub> ) | _ | 2 | MHz | | Internal clock period (1/f <sub>OP</sub> ) | t <sub>cyc</sub> | 500 | _ | ns | | RST input pulse width low | t <sub>RL</sub> | 175 | _ | ns | | IRQ interrupt pulse width low (edge-triggered) | t <sub>ILIH</sub> | 125 | _ | ns | | IRQ interrupt pulse period | t <sub>ILIL</sub> | Note <sup>(2)</sup> | _ | t <sub>cyc</sub> | - 1. $V_{SS} = 0$ Vdc; timing shown with respect to 20% $V_{DD}$ and 70% $V_{DD}$ unless otherwise noted. 2. The minimum period is the number of cycles it takes to execute the interrupt service routine plus 1 $t_{cyc}$ . Figure 17-1. RST and IRQ Timing # 17.7 Typical 5-V Output Drive Characteristics Figure 17-2. Typical 5-Volt Output High Voltage versus Output High Current (25°C) Figure 17-3. Typical 5-Volt Output Low Voltage versus Output Low Current (25°C) # **Electrical Specifications** ### 17.8 5-V Oscillator Characteristics | Characteristic | Symbol | Min | Тур | Max | Unit | |--------------------------------------------------------|---------------------|-----------------|--------------------|-----|------| | Internal oscillator frequency <sup>(1)</sup> | f <sub>INTCLK</sub> | _ | 25.6 | _ | MHz | | Crystal frequency, XTALCLK <sup>(1)</sup> | foscxclk | 8 | _ | 32 | MHz | | External RC oscillator frequency, RCCLK <sup>(1)</sup> | f <sub>RCCLK</sub> | 2 | _ | 12 | MHz | | External clock reference frequency <sup>(1) (2)</sup> | foscxclk | dc | _ | 32 | MHz | | Crystal load capacitance <sup>(3)</sup> | C <sub>L</sub> | _ | 20 | _ | pF | | Crystal fixed capacitance <sup>(2)</sup> | C <sub>1</sub> | _ | 2 x C <sub>L</sub> | _ | _ | | Crystal tuning capacitance <sup>(2)</sup> | C <sub>2</sub> | _ | 2 x C <sub>L</sub> | _ | _ | | Feedback bias resistor | R <sub>B</sub> | _ | 10 | _ | MΩ | | RC oscillator external resistor | R <sub>EXT</sub> | See Figure 17-4 | | | _ | - 1. Bus frequency, $f_{\mbox{\scriptsize OP}},$ is oscillator frequency divided by 4. - 2. No more than 10% duty cycle deviation from 50%. - 3. Consult crystal vendor data sheet. Figure 17-4. RC versus Frequency (5 Volts @ 25°C) ## 17.9 3.3-V DC Electrical Characteristics | Characteristic <sup>(1)</sup> | Symbol | Min | Typ <sup>(2)</sup> | Max | Unit | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|----------------------------------------------------------------------|--------------------|-----------------------|------| | Output high voltage I <sub>Load</sub> = -0.6 mA, all I/O pins I <sub>Load</sub> = -4.0 mA, all I/O pins I <sub>Load</sub> = -10.0 mA, PTA0, PTA1, PTA3-PTA5 only | V <sub>OH</sub> | V <sub>DD</sub> -0.3<br>V <sub>DD</sub> -1.0<br>V <sub>DD</sub> -0.8 | _<br>_<br>_ | _<br>_<br>_ | V | | Maximum combined I <sub>OH</sub> (all I/O pins) | I <sub>OHT</sub> | _ | _ | 50 | mA | | Output low voltage I <sub>Load</sub> = 0.5 mA, all I/O pins I <sub>Load</sub> = 6.0 mA, all I/O pins I <sub>Load</sub> = 10.0 mA, PTA0, PTA1, PTA3-PTA5 only | V <sub>OL</sub> | _<br>_<br>_ | | 0.3<br>1.0<br>0.8 | V | | Maximum combined I <sub>OL</sub> (all I/O pins) | I <sub>OHL</sub> | _ | _ | 50 | mA | | Input high voltage<br>PTA0-PTA5, PTB0-PTB7 | V <sub>IH</sub> | 0.7 x V <sub>DD</sub> | _ | V <sub>DD</sub> | V | | Input low voltage<br>PTA0-PTA5, PTB0-PTB7 | V <sub>IL</sub> | V <sub>SS</sub> | _ | 0.3 x V <sub>DD</sub> | V | | Input hysteresis | V <sub>HYS</sub> | 0.06 x V <sub>DD</sub> | _ | _ | V | | DC injection current, all ports | I <sub>INJ</sub> | -2 | _ | +2 | mA | | Total dc current injection (sum of all I/O) | I <sub>INJTOT</sub> | -25 | _ | +25 | mA | | Digital I/O ports Hi-Z leakage current<br>Typical at 25°C | I <sub>IL</sub> | -10<br>- | <br>±0.5 | +10<br>— | μА | | Digital input only ports leakage current (PA2/IRQ/KBI2) | I <sub>IN</sub> | -1 | _ | +1 | μΑ | | Capacitance Ports (as input) Ports (as input) | C <sub>IN</sub><br>C <sub>OUT</sub> | | = | 12<br>8 | pF | | POR rearm voltage <sup>(3)</sup> | V <sub>POR</sub> | 0 | _ | 100 | mV | | POR rise time ramp rate <sup>(4)</sup> | R <sub>POR</sub> | 0.035 | _ | _ | V/ms | | Monitor mode entry voltage | V <sub>TST</sub> | V <sub>DD</sub> + 2.5 | _ | V <sub>DD</sub> + 4.0 | V | | Pullup resistors <sup>(5)</sup><br>PTA0–PTA5, PTB0–PTB7 | R <sub>PU</sub> | 16 | 26 | 36 | kΩ | | Low-voltage inhibit reset, trip falling voltage | V <sub>TRIPF</sub> | 2.65 | 2.8 | 3.0 | V | | Low-voltage inhibit reset, trip rising voltage | V <sub>TRIPR</sub> | 2.75 | 2.9 | 3.10 | V | | Low-voltage inhibit reset/recover hysteresis | V <sub>HYS</sub> | _ | 60 | _ | mV | <sup>1.</sup> $V_{DD}$ = 3.0 to 3.6 Vdc, $V_{SS}$ = 0 Vdc, $T_A$ = $T_L$ to $T_H$ , unless otherwise noted. 2. Typical values reflect average measurements at midpoint of voltage range, 25°C only. <sup>3.</sup> Maximum is highest voltage that POR is guaranteed. <sup>4.</sup> If minimum V<sub>DD</sub> is not reached before the internal POR reset is released, LVI will hold the part in reset until minimum V<sub>DD</sub> is reached. <sup>5.</sup> $R_{PU1}$ and $R_{PU2}$ are measured at $V_{DD}$ = 3.0 V # 17.10 Typical 3.3-V Output Drive Characteristics Figure 17-5. Typical 3.3-Volt Output High Voltage versus Output High Current (25°C) Figure 17-6. Typical 3.3-Volt Output Low Voltage versus Output Low Current (25°C) ## 17.11 3.3-V Control Timing | Characteristic <sup>(1)</sup> | Symbol | Min | Max | Unit | |---------------------------------------------|------------------|-----|-----|------| | Internal operating frequency <sup>(2)</sup> | f <sub>OP</sub> | _ | 4 | MHz | | RST input pulse width low <sup>(3)</sup> | t <sub>IRL</sub> | 1.5 | _ | μS | - 1. $V_{DD}$ = 3.0 to 3.6 Vdc, $V_{SS}$ = 0 Vdc, $T_A$ = $T_L$ to $T_H$ ; timing shown with respect to 20% $V_{DD}$ and 70% $V_{DD}$ , unless otherwise - 2. Some modules may require a minimum frequency greater than dc for proper operation; see appropriate table for this information. - 3. Minimum pulse width reset is guaranteed to be recognized. It is possible for a smaller pulse width to cause a reset. #### 17.12 3.3-V Oscillator Characteristics | Characteristic | Symbol | Min | Тур | Max | Unit | |--------------------------------------------------------|---------------------|-----------------|--------------------|-----|------| | Internal oscillator frequency <sup>(1)</sup> | f <sub>INTCLK</sub> | _ | 12.8 | _ | MHz | | Crystal frequency, XTALCLK <sup>(1)</sup> | foscxclk | 8 | _ | 16 | MHz | | External RC oscillator frequency, RCCLK <sup>(1)</sup> | f <sub>RCCLK</sub> | 2 | _ | 12 | MHz | | External clock reference frequency <sup>(1) (2)</sup> | foscxclk | dc | _ | 16 | MHz | | Crystal load capacitance <sup>(3)</sup> | C <sub>L</sub> | _ | 20 | _ | pF | | Crystal fixed capacitance <sup>(2)</sup> | C <sub>1</sub> | _ | 2 x C <sub>L</sub> | _ | _ | | Crystal tuning capacitance <sup>(2)</sup> | C <sub>2</sub> | _ | 2 x C <sub>L</sub> | _ | _ | | Feedback bias resistor | R <sub>B</sub> | _ | 10 | _ | МΩ | | RC oscillator external resistor | R <sub>EXT</sub> | See Figure 17-7 | | | _ | - Bus frequency, f<sub>OP</sub>, is oscillator frequency divided by 4. No more than 10% duty cycle deviation from 50% - 3. Consult crystal vendor data sheet Figure 17-7. RC versus Frequency (3 Volts @ 25°C) # **Electrical Specifications** ## 17.13 Supply Current Characteristics | Characteristic <sup>(1)</sup> | Voltage | Bus<br>Freq.<br>(MHz) | Symbol | Тур | Max | Unit | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-----------------------|------------------|---------------------------------------------|--------------------------------|----------------------------------| | Run mode V <sub>DD</sub> supply current <sup>(2)</sup> | 5.0<br>3.3 | 4<br>4 | RI <sub>DD</sub> | 4.5<br>2.7 | | mA | | WAIT mode V <sub>DD</sub> supply current <sup>(3)</sup> | 5.0<br>3.3 | 4<br>4 | WI <sub>DD</sub> | 1.7<br>1.0 | | mA | | Stop mode V <sub>DD</sub> supply current <sup>(4)</sup> -40 to 85°C -40 to 105°C -40 to 125°C 25°C 25°C with auto wake-up enabled Incremental current with LVI enabled at 25°C | 5.0 | | SI <sub>DD</sub> | 0.10<br>0.22<br>0.34<br>6.50<br>5.70<br>125 | <br> -<br> -<br> -<br> -<br> - | μΑ<br>μΑ<br>μΑ<br>nA<br>μΑ<br>μΑ | | -40 to 85°C -40 to 105°C -40 to 125°C 25°C 25°C 25°C with auto wake-up enabled Incremental current with LVI enabled at 25°C | 3.3 | | | 0.10<br>0.14<br>0.18<br>4.60<br>1.30<br>102 | | μΑ<br>μΑ<br>μΑ<br>nA<br>μΑ<br>μΑ | <sup>1.</sup> $V_{DD}$ = 3.3 to 5.5 Vdc, $V_{SS}$ = 0 Vdc, $T_A$ = $T_L$ to $T_H$ , unless otherwise noted. <sup>2.</sup> Run (operating) $I_{DD}$ measured using external square wave clock source. All inputs 0.2 V from rail. No dc loads. Less than 100 pF on all outputs. All ports configured as inputs. Measured with all modules enabled. <sup>3.</sup> Wait (operating) I<sub>DD</sub> measured using external square wave clock source. All inputs 0.2 V from rail. No dc loads. Less than 100 pF on all outputs. All ports configured as inputs. Measured with all modules enabled. <sup>4.</sup> Stop I<sub>DD</sub> measured with all ports driven 0.2 V or less from rail. No dc loads. On the 8-pin versions, port B is configured as inputs with pullups enabled. Figure 17-8. Typical 5-Volt Run Current versus Bus Frequency (25°C) Figure 17-9. Typical 3.3-Volt Run Current versus Bus Frequency (25°C) # **Electrical Specifications** # 17.14 Analog-to-Digital Converter Characteristics | Characteristic | Symbol | Min | Max | Unit | Comments | |-----------------------------------|--------------------|------------------------------|------------------------------|--------------------------|-------------------------------------------------------------------| | Supply voltage | V <sub>DDAD</sub> | 3.0<br>(V <sub>DD</sub> min) | 5.5<br>(V <sub>DD</sub> max) | V | _ | | Input voltages | V <sub>ADIN</sub> | V <sub>SS</sub> | V <sub>DD</sub> | V | _ | | Resolution | B <sub>AD</sub> | 8 | 8 | Bits | _ | | Absolute accuracy | A <sub>AD</sub> | ± 0.5 | ± 1.5 | LSB | Includes quantization | | ADC internal clock | f <sub>ADIC</sub> | 0.5 | 1.048 | MHz | t <sub>ADIC</sub> = 1/f <sub>ADIC</sub> ,<br>tested only at 1 MHz | | Conversion range | R <sub>AD</sub> | V <sub>SS</sub> | V <sub>DD</sub> | V | _ | | Power-up time | t <sub>ADPU</sub> | 16 | _ | t <sub>ADIC</sub> cycles | $t_{ADIC} = 1/f_{ADIC}$ | | Conversion time | t <sub>ADC</sub> | 16 | 17 | t <sub>ADIC</sub> cycles | $t_{ADIC} = 1/f_{ADIC}$ | | Sample time <sup>(1)</sup> | t <sub>ADS</sub> | 5 | _ | t <sub>ADIC</sub> cycles | $t_{ADIC} = 1/f_{ADIC}$ | | Zero input reading <sup>(2)</sup> | Z <sub>ADI</sub> | 00 | 01 | Hex | V <sub>IN</sub> = V <sub>SS</sub> | | Full-scale reading <sup>(3)</sup> | F <sub>ADI</sub> | FE | FF | Hex | $V_{IN} = V_{DD}$ | | Input capacitance | C <sub>ADI</sub> | _ | 8 | pF | Not tested | | Input leakage <sup>(3)</sup> | I <sub>INADC</sub> | _ | ± 1 | μА | _ | <sup>1.</sup> Source impedances greater than 10 k $\Omega$ adversely affect internal RC charging time during input sampling. <sup>2.</sup> Zero-input/full-scale reading requires sufficient decoupling measures for accurate conversions. The external system error caused by input leakage current is approximately equal to the product of R source and input current. ## 17.15 Timer Interface Module Characteristics | Characteristic | Symbol | Min | Max | Unit | |---------------------------------|-------------------------------------|----------------------|-----|------------------| | Timer input capture pulse width | t <sub>TH</sub> , t <sub>TL</sub> | 2 | _ | t <sub>cyc</sub> | | Timer Input capture period | t <sub>TLTL</sub> | Note <sup>(1)</sup> | _ | t <sub>cyc</sub> | | Timer input clock pulse width | t <sub>TCL</sub> , t <sub>TCH</sub> | t <sub>cyc</sub> + 5 | _ | ns | <sup>1.</sup> The minimum period is the number of cycles it takes to execute the interrupt service routine plus 1 $t_{cyc}$ . Figure 17-10. Input Capture Timing # **Electrical Specifications** ## 17.16 Memory Characteristics | Characteristic | Symbol | Min | Тур | Max | Unit | |-----------------------------------------------|----------------------------------|------------|--------|------------|--------| | RAM data retention voltage | V <sub>RDR</sub> | 1.3 | _ | _ | V | | FLASH program bus clock frequency | _ | 1 | _ | _ | MHz | | FLASH read bus clock frequency | f <sub>Read</sub> <sup>(1)</sup> | 0 | _ | 8 M | Hz | | FLASH page erase time <1 K cycles >1 K cycles | t <sub>Erase</sub> | 0.9<br>3.6 | 1<br>4 | 1.1<br>5.5 | ms | | FLASH mass erase time | t <sub>MErase</sub> | 4 | _ | _ | ms | | FLASH PGM/ERASE to HVEN setup time | t <sub>NVS</sub> | 10 | _ | _ | μS | | FLASH high-voltage hold time | t <sub>NVH</sub> | 5 | _ | _ | μS | | FLASH high-voltage hold time (mass erase) | t <sub>NVHL</sub> | 100 | _ | _ | μS | | FLASH program hold time | t <sub>PGS</sub> | 5 | _ | _ | μS | | FLASH program time | t <sub>PROG</sub> | 30 | _ | 40 | μS | | FLASH return to read time | t <sub>RCV</sub> <sup>(2)</sup> | 1 | _ | _ | μS | | FLASH cumulative program HV period | t <sub>HV</sub> <sup>(3)</sup> | _ | _ | 4 | ms | | FLASH endurance <sup>(4)</sup> | _ | 10 k | 100 k | _ | Cycles | | FLASH data retention time <sup>(5)</sup> | _ | 15 | 100 | _ | Years | - 1. $f_{\mbox{\scriptsize Read}}$ is defined as the frequency range for which the FLASH memory can be read. - 2. t<sub>RCV</sub> is defined as the time it needs before the FLASH can be read after turning off the high voltage charge pump, by clearing HVEN to 0. - 3. $t_{HV}$ is defined as the cumulative high voltage programming time to the same row before next erase. $t_{HV}$ must satisfy this condition: $t_{NVS} + t_{NVH} + t_{PGS} + (t_{PROG} \times 32) \le t_{HV}$ maximum. - 4. Typical endurance was evaluated for this product family. For additional information on how Motorola defines. *Typical Endurance*, please refer to Engineering Bulletin EB619. - 5. Typical data retention values are based on intrinsic capability of the technology measured at high temperature and de-rated to 25°C using the Arrhenius equation. For additional information on how Motorola defines *Typical Data Retention*, please refer to Engineering Bulletin EB618. # Section 18. Ordering Information and Mechanical Specifications #### 18.1 Introduction This section provides ordering information for the MC68HC908QL4, MC68HC908QL3, and MC68HC908QL2 along with the dimensions for: - 16-pin plastic dual in-line package (PDIP - 16-pin small outline integrated circuit (SOIC) package - 16-pin thin shrink small outline package (TSSOP) The following figures show the latest package drawings at the time of this publication. To make sure that you have the latest package specifications, contact your local Motorola Sales Office. #### 18.2 MC Order Numbers **Table 18-1. MC Order Numbers** | MC Order Number | ADC | FLASH Memory | Package | |-----------------|-----|--------------|-------------| | MC68HC908QL4 | Yes | 4096 bytes | 16-pins | | MC68HC908QL3 | No | 4096 bytes | PDIP, SOIC, | | MC68HC908QL2 | Yes | 2048 bytes | and TSSOP | Temperature and package designators: $C = -40^{\circ}C \text{ to } +85^{\circ}C$ V = -40°C to +105°C (available for $V_{DD} = 5$ V only) M = -40°C to +125°C (available for $V_{DD} = 5$ V only) P = Plastic dual in-line package (PDIP) DW = Small outline integrated circuit package (SOIC) DT = Thin shrink small outline package (TSSOP) Figure 18-1. Device Numbering System # **Ordering Information and Mechanical Specifications** ## 18.3 16-Pin Plastic Dual In-Line Package (Case #648D) #### NOTES: - DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. CONTROLLING DIMENSION: INCH. - DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL. - DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION. - MOLD FLASHOR PROTRUSIONS SHALL NOT EXCEED 0.25 (0.010). - ROUNDED CORNERS OPTIONAL. | | INCHES | | MILLIMETER | | | |-----|-----------|-------|------------|-------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 0.740 | 0.760 | 18.80 | 19.30 | | | В | 0.245 | 0.260 | 6.23 | 6.60 | | | U | 0.145 | 0.175 | 3.69 | 4.44 | | | D | 0.015 | 0.021 | 0.39 | 0.53 | | | F | 0.050 | 0.070 | 1.27 | 1.77 | | | G | 0.100 BSC | | 2.54 BSC | | | | Ξ | 0.050 BSC | | 1.27 BSC | | | | 7 | 0.008 | 0.015 | 0.21 | 0.38 | | | K | 0.120 | 0.140 | 3.05 | 3.55 | | | L | 0.295 | 0.305 | 7.50 | 7.74 | | | М | 0 ° | 10° | 0 ° | 10° | | | S | 0.015 | 0.035 | ი ვი | 0.88 | | ## 18.4 16-Pin Small Outline Integrated Circuit Package (Case #751G) #### NOTES: - DIMENSIONS ARE IN MILLIMETERS. - INTERPRET DIMENSIONS AND TOLERANCES PER ASME Y14.5M, 1994. - DIMENSIONS D AND E DO NOT INLCUDE MOLD PROTRUSION. - MAXIMUM MOLD PROTRUSION 0.15 PER SIDE - DIMENSION B DOES NOT INCLUDE DAMBAR PROTRUSION, ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.13 TOTAL IN EXCESS OF THE B DIMENSION AT MAXIMUM MATERIAL CONDITION. | | MILLIMETERS | | | | |-----|-------------|-------|--|--| | DIM | MIN | MAX | | | | A | 2.35 | 2.65 | | | | A1 | 0.10 | 0.25 | | | | в | 0.35 | 0.49 | | | | U | 0.23 | 0.32 | | | | ۵ | 10.15 | 10.45 | | | | ш | 7.40 | 7.60 | | | | Φ | 1.27 BSC | | | | | Ξ | 10.05 | 10.55 | | | | h | 0.25 | 0.75 | | | | ۲ | 0.40 | 1.00 | | | | a | 0 ° | 7° | | | ## 18.5 16-Pin Thin Shrink Small Outline Package (Case #948F) # Ordering Information and Mechanical Specifications #### **HOW TO REACH US:** #### USA/EUROPE/LOCATIONS NOT LISTED: Motorola Literature Distribution P.O. Box 5405 Denver, Colorado 80217 1-800-521-6274 or 480-768-2130 #### JAPAN: Motorola Japan Ltd. SPS, Technical Information Center 3-20-1, Minami-Azabu, Minato-ku Tokyo 106-8573, Japan 81-3-3440-3569 #### ASIA/PACIFIC: Motorola Semiconductors H.K. Ltd. Silicon Harbour Centre 2 Dai King Street Tai Po Industrial Estate Tai Po, N.T., Hong Kong 852-26668334 #### **HOME PAGE:** http://motorola.com/semiconductors Information in this document is provided solely to enable system and software implementers to use Motorola products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. MOTOROLA and the Stylized M Logo are registered in the US Patent and Trademark Office. All other product or service names are the property of their respective owners. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer. © Motorola Inc. 2003