

# FDS6892A

# **Dual N-Channel Logic Level PWM Optimized PowerTrench® MOSFET**

## **General Description**

These N-Channel Logic Level MOSFETs are produced using Fairchild Semiconductor's advanced PowerTrench process that has been especially tailored to minimize the on-state resistance and yet maintain superior switching performance.

These devices are well suited for low voltage and battery powered applications where low in-line power loss and fast switching are required.

### **Features**

- 7.5 A, 20 V.  $R_{DS(ON)} = 18 \ m\Omega \ @ \ V_{GS} = 4.5 \ V$   $R_{DS(ON)} = 24 \ m\Omega \ @ \ V_{GS} = 2.5 \ V$
- Low gate charge (12 nC)
- High performance trench technology for extremely low R<sub>DS(ON)</sub>
- High power and current handling capability





Absolute Maximum Ratings TA=25°C unless otherwise noted

| Symbol                                              | Parameter                                        |           | Ratings     | Units |  |
|-----------------------------------------------------|--------------------------------------------------|-----------|-------------|-------|--|
| V <sub>DSS</sub>                                    | Drain-Source Voltage                             |           |             | V     |  |
| V <sub>GSS</sub>                                    | Gate-Source Voltage                              |           | ± 12        | V     |  |
| I <sub>D</sub>                                      | Drain Current - Continuous                       | (Note 1a) | 7.5         | A     |  |
|                                                     | - Pulsed                                         |           | 30          |       |  |
| P <sub>D</sub> Power Dissipation for Dual Operation |                                                  |           | 2           | W     |  |
|                                                     | Power Dissipation for Single Operation           | (Note 1a) | 1.6         |       |  |
|                                                     |                                                  | (Note 1b) | 1           |       |  |
|                                                     |                                                  | (Note 1c) | 0.9         |       |  |
| T <sub>J</sub> , T <sub>STG</sub>                   | Operating and Storage Junction Temperature Range |           | -55 to +150 | °C    |  |

## **Thermal Characteristics**

| $R_{\theta JA}$   | Thermal Resistance, Junction-to-Ambient | (Note 1a) | 78 | °C/W |
|-------------------|-----------------------------------------|-----------|----|------|
| R <sub>e,IC</sub> | Thermal Resistance, Junction-to-Case    | (Note 1)  | 40 | °C/W |

# **Package Marking and Ordering Information**

| Device Marking    | Device | Reel Size | Tape width | Quantity   |
|-------------------|--------|-----------|------------|------------|
| FDS6892A FDS6892A |        | 13"       | 12mm       | 2500 units |

| Symbol                                      | Parameter                                         | Test Conditions                                                                                                             | Min | Тур            | Max            | Units |
|---------------------------------------------|---------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|-----|----------------|----------------|-------|
| Off Char                                    | acteristics                                       |                                                                                                                             |     | l              | l              | l     |
| BV <sub>DSS</sub>                           | Drain-Source Breakdown Voltage                    | $V_{GS} = 0 \text{ V}, \qquad I_{D} = 250  \mu\text{A}$                                                                     | 20  |                |                | V     |
| <u>ΔBV<sub>DSS</sub></u><br>ΔT <sub>J</sub> | Breakdown Voltage Temperature Coefficient         | $I_D$ = 250 $\mu$ A, Referenced to 25°C                                                                                     |     | 5              |                | mV/°C |
| I <sub>DSS</sub>                            | Zero Gate Voltage Drain Current                   | $V_{DS} = 16 \text{ V},  V_{GS} = 0 \text{ V}$<br>$V_{DS} = 16 \text{ V}, V_{GS} = 0 \text{ V}, T_{J} = 55^{\circ}\text{C}$ |     |                | 1<br>10        | μА    |
| I <sub>GSSF</sub>                           | Gate-Body Leakage, Forward                        | $V_{GS} = 12 \text{ V},  V_{DS} = 0 \text{ V}$                                                                              |     |                | 100            | nA    |
| I <sub>GSSR</sub>                           | Gate-Body Leakage, Reverse                        | $V_{GS} = -12 \text{ V},  V_{DS} = 0 \text{ V}$                                                                             |     |                | -100           | nA    |
| On Char                                     | acteristics (Note 2)                              |                                                                                                                             |     |                |                |       |
| V <sub>GS(th)</sub>                         | Gate Threshold Voltage                            | $V_{DS} = V_{GS}$ , $I_D = 250 \mu A$                                                                                       | 0.6 | 0.9            | 1.5            | V     |
| $\Delta V_{GS(th)} \over \Delta T_J$        | Gate Threshold Voltage<br>Temperature Coefficient | $I_D$ = 250 $\mu$ A, Referenced to 25°C                                                                                     |     | -3             |                | mV/°C |
| R <sub>DS(on)</sub>                         | Static Drain–Source<br>On–Resistance              | $\begin{array}{cccccccccccccccccccccccccccccccccccc$                                                                        |     | 13<br>17<br>18 | 18<br>24<br>27 | mΩ    |
| I <sub>D(on)</sub>                          | On-State Drain Current                            | $V_{GS} = 4.5V$ , $V_{DS} = 5 V$                                                                                            | 15  |                |                | Α     |
| <b>g</b> <sub>FS</sub>                      | Forward Transconductance                          | $V_{DS} = 5 \text{ V}, \qquad I_{D} = 7.5 \text{ A}$                                                                        |     | 37             |                | S     |
| Dynamic                                     | Characteristics                                   |                                                                                                                             |     |                |                |       |
| C <sub>iss</sub>                            | Input Capacitance                                 | $V_{DS} = 10 \text{ V},  V_{GS} = 0 \text{ V},$                                                                             |     | 1333           |                | pF    |
| C <sub>oss</sub>                            | Output Capacitance                                | f = 1.0 MHz                                                                                                                 |     | 301            |                | pF    |
| C <sub>rss</sub>                            | Reverse Transfer Capacitance                      |                                                                                                                             |     | 160            |                | pF    |
| Switchir                                    | ng Characteristics (Note 2)                       |                                                                                                                             |     |                |                |       |
| t <sub>d(on)</sub>                          | Turn-On Delay Time                                | $V_{DD} = 10 \text{ V},  I_D = 1 \text{ A},$                                                                                |     | 8              | 16             | ns    |
| t <sub>r</sub>                              | Turn-On Rise Time                                 | $V_{GS} = 4.5 \text{ V},  R_{GEN} = 6 \Omega$                                                                               |     | 15             | 27             | ns    |
| t <sub>d(off)</sub>                         | Turn-Off Delay Time                               |                                                                                                                             |     | 26             | 42             | ns    |
| t <sub>f</sub>                              | Turn-Off Fall Time                                |                                                                                                                             |     | 9              | 18             | ns    |
| Qg                                          | Total Gate Charge                                 | $V_{DS} = 10 \text{ V},  I_{D} = 7.5 \text{ A},$                                                                            |     | 12             | 17             | nC    |
| $Q_{gs}$                                    | Gate-Source Charge                                | V <sub>GS</sub> = 4.5 V                                                                                                     |     | 2.5            |                | nC    |
| $Q_{gd}$                                    | Gate-Drain Charge                                 |                                                                                                                             |     | 3              |                | nC    |
| Drain-S                                     | ource Diode Characteristics                       | and Maximum Ratings                                                                                                         |     |                |                |       |
| Is                                          | Maximum Continuous Drain-Source                   |                                                                                                                             |     |                | 1.3            | А     |
| V <sub>SD</sub>                             | Drain-Source Diode Forward<br>Voltage             | $V_{GS} = 0 \text{ V},  I_S = 1.3 \text{ A}  \text{(Note 2)}$                                                               |     | 0.7            | 1.2            | V     |

## Notes:

R<sub>8JA</sub> is the sum of the junction-to-case and case-to-ambient thermal resistance where the case thermal reference is defined as the solder mounting surface of the drain pins. R<sub>8JC</sub> is guaranteed by design while R<sub>8CA</sub> is determined by the user's board design.



a) 78°C/W when mounted on a 0.5in<sup>2</sup> pad of 2 oz copper



b) 125°C/W when mounted on a 0.02 in² pad of 2 oz copper



c) 135°C/W when mounted on a minimum mounting pad.

Scale 1 : 1 on letter size paper

2. Pulse Test: Pulse Width < 300µs, Duty Cycle < 2.0%

# **Typical Characteristics**



Figure 1. On-Region Characteristics.



Figure 2. On-Resistance Variation with Drain Current and Gate Voltage.



Figure 3. On-Resistance Variation with Temperature.



Figure 4. On-Resistance Variation with Gate-to-Source Voltage.



Figure 5. Transfer Characteristics.



Figure 6. Body Diode Forward Voltage Variation with Source Current and Temperature.

# **Typical Characteristics**





Figure 7. Gate Charge Characteristics.



Figure 8. Capacitance Characteristics.



Figure 9. Maximum Safe Operating Area.





Figure 11. Transient Thermal Response Curve.

Thermal characterization performed using the conditions described in Note 1c. Transient thermal response will change depending on the circuit board design.

#### **TRADEMARKS**

The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

SMART START™  $VCX^{TM}$ FAST ® OPTOLOGIC™ STAR\*POWER™ FASTr™ Bottomless™ OPTOPLANAR™ Stealth™ CoolFET™ FRFET™ PACMAN™ SuperSOT™-3 CROSSVOLT™ GlobalOptoisolator™ POP™ SuperSOT™-6 DenseTrench™ GTO™ Power247™  $HiSeC^{TM}$ SuperSOT™-8  $Power Trench^{\, @}$ DOME™ SyncFET™ EcoSPARK™ ISOPLANAR™ QFET™ TinyLogic™ E<sup>2</sup>CMOS<sup>TM</sup> LittleFET™  $OS^{TM}$ 

EnSigna™ MicroFET™ QT Optoelectronics™ TruTranslation™
FACT™ MicroPak™ Quiet Series™ UHC™
FACT Quiet Series™ MICROWIRE™ SILENT SWITCHER® UltraFET®

STAR\*POWER is used under license

#### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS. NOR THE RIGHTS OF OTHERS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the
- 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

### PRODUCT STATUS DEFINITIONS

### **Definition of Terms**

| Datasheet Identification | Product Status            | Definition                                                                                                                                                                                                            |
|--------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative or<br>In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                                    |
| Preliminary              | First Production          | This datasheet contains preliminary data, and supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. |
| No Identification Needed | Full Production           | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design.                                                       |
| Obsolete                 | Not In Production         | This datasheet contains specifications on a product that has been discontinued by Fairchild semiconductor. The datasheet is printed for reference information only.                                                   |

Rev. H4

Search:

Go

DATASHEETS, SAMPLES, BUY

TECHNICAL INFORMATION APPLICATIONS DESIGN CENTER SUPPORT COMPANY INVESTORS MY F.

Home >> Find products >>

# **FDS6892A**

Dual N-Channel Logic Level PWM Optimized PowerTrench MOSFET

Models

Qualification Support

### **Contents**

- General description
- Features
- Product status/pricing/packaging
- Order Samples

### **General description**

These N-Channel Logic Level MOSFETs are produced using Fairchild Semiconductor's advanced PowerTrench process that has been especially tailored to minimize the on-state resistance and yet maintain superior switching performance.

These devices are well suited for low voltage and battery powered applications where low in-line power loss and fast switching are required.

#### back to top

#### **Features**

- 7.5 A. 20 V
  - $\circ~$  R<sub>DS(ON)</sub> = 18 m $\Omega$  @ V<sub>GS</sub> = 4.5 V
  - $\circ$  R<sub>DS(ON)</sub> = 24 m $\Omega$  @ V<sub>GS</sub> = 2.5 V
- · Low gate charge
- High performance trench technology for extremely low R<sub>DS(ON)</sub>
- High power and current handling capability

#### back to top

Product status/pricing/packaging

BUY

# BUY

**Datasheet** Download this datasheet



e-mail this datasheet



This page Print version

This product Use in FETBench Analysis



#### **Related Links**

Request samples

How to order products

**Product Change Notices** (PCNs)

Support

Sales support

Quality and reliability

Design center

| Product | Product status | Pb-free Status | Pricing* | Package type | Leads | Packing method | Package Marking Convention** |
|---------|----------------|----------------|----------|--------------|-------|----------------|------------------------------|
|         |                |                |          |              |       |                |                              |

| FDS6892A       | Full Production | Full<br>Production | \$1.00 | <u>SO-8</u> | 8 | TAPE REEL | Line 1: <b>\$Y</b> (Fairchild logo)<br>& <b>Z</b> (Asm. Plant Code)<br>& <b>2</b> (2-Digit Date Code)<br>& <b>T</b> (Die Trace Code)<br>Line 2: FDS Line 3: 6892A |
|----------------|-----------------|--------------------|--------|-------------|---|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FDS6892A_NF073 | Full Production | Full<br>Production | N/A    | <u>SO-8</u> | 8 | TAPE REEL | Line 1: <b>\$Y</b> (Fairchild logo) & <b>Z</b> (Asm. Plant Code) & <b>2</b> (2-Digit Date Code) & <b>T</b> (Die Trace Code) Line 2: FDS Line 3: 6892A             |
| FDS6892A_NF40  | Full Production | Full<br>Production | \$1.00 | <u>SO-8</u> | 8 | TAPE REEL | Line 1: <b>\$Y</b> (Fairchild logo) & <b>Z</b> (Asm. Plant Code) & <b>2</b> (2-Digit Date Code) & <b>T</b> (Die Trace Code) Line 2: FDS Line 3: 6892A             |

<sup>\*</sup> Fairchild 1,000 piece Budgetary Pricing

\*\* A sample button will appear if the part is available through Fairchild's on-line samples program. If there is no sample button, please contact a Fairchild distributor to obtain samples



Indicates product with Pb-free second-level interconnect. For more information click here.

Package marking information for product FDS6892A is available. Click here for more information .

## back to top

#### Models

| Package & leads | Condition         | Temperature range | Software version | Revision date |  |
|-----------------|-------------------|-------------------|------------------|---------------|--|
| PSPICE          |                   |                   |                  |               |  |
| SO-8-8          | <u>Electrical</u> | 25°C to 125°C     | Orcad 9.1        | Nov 16, 2004  |  |
| 30-6-6          | <u>Electrical</u> | 25°C to 125°C     | Orcad 9.1        | Feb 3, 2005   |  |

## back to top

## **Qualification Support**

Click on a product for detailed qualification data

| Product        |
|----------------|
| FDS6892A       |
| FDS6892A_NF073 |
|                |

# FDS6892A NF40

## back to top

## © 2007 Fairchild Semiconductor



Products | Design Center | Support | Company News | Investors | My Fairchild | Contact Us | Site Index | Privacy Policy | Site Terms & Conditions | Standard Terms & Conditions |