**Document Title** 

#### 16M DDR SYNCHRONOUS SRAM

# **Revision History**

| <u>RevNo.</u><br>Rev. 0.0 | History<br>Initial document.                                                                                                                                                                                                                                                                                                                                                  | <u>DraftData</u><br>Feb. 2003 | <u>Remark</u><br>Advance |
|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|--------------------------|
| Rev. 0.1                  | Remove K7D163688B                                                                                                                                                                                                                                                                                                                                                             | Jun. 2003                     | Advance                  |
| Rev. 0.2                  | Change AC CHARACTERISTICS<br>-Data Setup time -33 : 0.25 -> 0.3<br>-Data Hold time -33 : 0.25 -> 0.3<br>-Remove : tqTrK, tcxcv<br>-Add : tcxcH,tcxcL,tcHqV,tcLqV,tcHqX,tcLqX,tcLqZ,tcHLZ<br>Change RECOMMENDED DC OPERATING CONDITIONS<br>-Input Reference Voltage (Max) : 1.0 -> 0.95<br>Change DC CHARACTERISTICS<br>- Fill up the blank(TBD)<br>- Change IsB1 : 150 -> 100 | Sep. 2003                     | Advance                  |
| Rev. 0.3                  | Change PACKAGE PIN CONFIGURATIONS - Remove the number at DQ pins                                                                                                                                                                                                                                                                                                              | Oct. 2003                     | Advance                  |

The attached data sheets are prepared and approved by SAMSUNG Electronics. SAMSUNG Electronics CO., LTD. reserve the right to change the specifications. SAMSUNG Electronics will evaluate and reply to your requests and questions on the parameters of this device. If you have any questions, please contact the SAMSUNG branch office near your office, call or cortact Headquarters.



#### FEATURES

- 1Mx18 Organizations.
- 1.8V VDD/1.5V VDDQ.(1.9V max VDDQ)
- · HSTL Input and Outputs.
- Single Differential HSTL Clock.
- Synchronous Pipeline Mode of Operation with Self-Timed Late Write.
- Free Running Active High and Active Low Echo Clock Output Pin.
- Asynchronous Output Enable.

- Registered Addresses, Burst Control and Data Inputs.
- Registered Outputs.
- Double and Single Data Rate Burst Read and Write.
- Burst Count Controllable With Max Burst Length of 4
- Interleved and Linear Burst mode support
- Bypass Operation Support
- Programmable Impedance Output Drivers.
- JTAG Boundary Scan (subset of IEEE std. 1149.1)
- 153(9x17) Pin Ball Grid Array Package(14mmx22mm)

#### **GENERAL DESCRIPTION**

The K7D161888B are 18,874,368 bit Synchronous Pipeline Burst Mode SRAM devices. They are organized as 1,048,576 words by 18 bits for K7D161888B, fabricated using Samsung's advanced CMOS technology.

Single differential HSTL level clock, K and  $\overline{K}$  are used to initiate the read/write operation and all internal operations are self-timed. At the rising edge of K clock, all addresses and burst control inputs are registered internally. Data inputs are registered one cycle after write addresses are asserted(Late Write), at the rising edge of K clock for single data rate (SDR) write operations and at rising and falling edge of K clock for a double data rate (DDR) write operations.

Data outputs are updated from output registers off the rising edges of K clock for SDR read operations, and off the rising and falling edges of K clock for DDR read operations. Free running echo clocks are supported which are representive of data output access time for all SDR and DDR operations.

The chip is operated with a single +1.8V power supply and is compatible with Extended HSTL input and output. The package is 9x17(153) Ball Grid Array balls on a 1.27mm pitch.

#### **ORDERING INFORMATION**

| Part Number     | Organization | Maximum<br>Frequency |
|-----------------|--------------|----------------------|
| K7D161888B-HC37 |              | 370MHz               |
| K7D161888B-HC33 | 1Mx18        | 333MHz               |
| K7D161888B-HC30 |              | 300MHz               |
| K7D161888B-HC25 |              | 250MHz               |



# FUNCTIONAL BLOCK DIAGRAM



### **PIN DESCRIPTION**

| Pin Name | Pin Description                                         | Pin Name | Pin Description                       |
|----------|---------------------------------------------------------|----------|---------------------------------------|
| К, К     | Differential Clocks                                     | ZQ       | Output Driver Impedance Control Input |
| SA       | Synchronous Address Input                               | тск      | JTAG Test Clock                       |
| SA0, SA1 | Synchronous Burst Address Input (SA <sub>0</sub> = LSB) | TMS      | JTAG Test Mode Select                 |
| DQ       | Synchronous Data I/O                                    | TDI      | JTAG Test Data Input                  |
| CQ, CQ   | Differential Output Echo Clocks                         | TDO      | JTAG Test Data Output                 |
| B1       | Load External Address                                   | Vref     | HSTL Input Reference Voltage          |
| B2       | Burst R/W Enable                                        | Vdd      | Power Supply                          |
| B3       | Single/Double Data Selection                            | Vddq     | Output Power Supply                   |
| G        | Asynchronous Output Enable                              | Vss      | GND                                   |
| LBO      | Linear Burst Order                                      | NC       | No Connection                         |



# Advance 1Mx18 SRAM

# PACKAGE PIN CONFIGURATIONS(TOP VIEW)

#### K7D161888B(1Mx18)

|   | 1   | 2    | 3   | 4   | 5               | 6    | 7   | 8    | 9   |
|---|-----|------|-----|-----|-----------------|------|-----|------|-----|
| Α | Vss | Vddq | SA  | SA  | ZQ              | SA   | SA  | Vddq | Vss |
| В | NC  | DQ   | SA  | Vss | B1              | Vss  | SA  | NC   | DQ  |
| С | Vss | Vddq | SA  | SA  | G               | SA   | SA  | Vddq | Vss |
| D | DQ  | NC   | SA  | Vss | Vdd             | Vss  | SA  | DQ   | NC  |
| Е | Vss | Vddq | Vss | Vdd | Vref            | Vdd  | Vss | Vddq | Vss |
| F | NC  | CQ1  | NC  | Vdd | Vdd             | Vdd  | DQ  | NC   | DQ  |
| G | Vss | Vddq | Vss | Vss | К               | Vss  | Vss | Vddq | Vss |
| н | DQ  | NC   | DQ  | Vdd | ĸ               | Vdd  | NC  | DQ   | NC  |
| J | Vss | Vddq | Vss | Vdd | Vdd             | Vdd  | Vss | Vddq | Vss |
| к | NC  | DQ   | NC  | Vss | B2              | Vss  | DQ  | NC   | DQ  |
| L | Vss | Vddq | Vss | LBO | Вз              | MODE | Vss | Vddq | Vss |
| м | DQ  | NC   | DQ  | Vdd | Vdd             | Vdd  | NC  | CQ1  | NC  |
| N | Vss | Vddq | Vss | Vdd | Vref            | Vdd  | Vss | Vddq | Vss |
| Р | NC  | DQ   | SA  | Vss | Vdd             | Vss  | SA  | NC   | DQ  |
| R | Vss | Vddq | Vdd | SA  | SA1             | SA   | Vdd | Vddq | Vss |
| т | DQ  | NC   | SA  | Vss | SA <sub>0</sub> | Vss  | SA  | DQ   | NC  |
| U | Vss | Vddq | TMS | TDI | ТСК             | TDO  | NC  | Vddq | Vss |

\* Mode Pin(6L)is a internally NC.



#### Read Operation(Single and Double)

During SDR read operations, addresses and controls are registered at the first rising edge of K clock and then the internal array is read between first and second rising edges of K clock. Data outputs are updated from output registers off the second rising edge of K clock. During DDR read operations, addresses and controls are registered at the first rising edge of K clock, and then the internal array is read twice between first and second rising edges of K clock. Data outputs are updated from output registers sequentially by burst order off the second rising and falling edge of K clock.

Interleave and linear burst operation is controlled by  $\overline{\text{LBO}}$  pin and the burst count is controllable with the maximum burst length of 4. To avoid data contention, at least one NOP operations are required between the last read and the first write operation.

#### Write Operation(Late Write)

During SDR write operations, addresses and controls are registered at the first rising edge of K clock and data inputs are registered at the following rising edge of K clock. During DDR write operations, addresses and controls are registered at the first rising edge of K clock and data inputs are registered twice at the following rising and falling edge of K clock. Write addresses and data inputs are stored in the data in registers until the next write operation, and only at the next write operation are data inputs fully written into SRAM array.

#### Echo clock operation

Free running type of Echo clocks are generated from K clock regardless of read, write and NOP operations. They will stop operation only when K clock is in the stop mode.

Echo clocks are designed to represent data output access time and this allows the echo clocks to be used as reference to capture data outputs outputs.

#### **Bypass Read Operation**

Bypass read operation occurs when the last write operation is followed by a read operation where write and read addresses are identical. For this case, data outputs are from the data in registers instead of SRAM array.

#### Programmable Impedance Output Driver

The data output and echo clock driver impedance are adjusted by an external resistor, RQ, connected between ZQ pin and Vss, and are equal to RQ/5. For example,  $250\Omega$  resistor will give an output impedance of  $50\Omega$ . Output driver impedance tolerance is 15% by test(10% by design) and is periodically readjusted to reflect the changes in supply voltage and temperature. Impedance updates occur early in cycles that do not activate the outputs, such as deselect cycles. They may also occur in cycles initiated with  $\overline{G}$  high. In all cases impedance updates are transparent to the user and do not produce access time "push-outs" or other anomalous behavior in the SRAM. Impedance updates occur no more often than every 32 clock cycles. Clock cycles are counted whether the SRAM is selected or not and proceed regardless of the type of cycle being executed. Therefore, the user can be assured that after 33 continuous read cycles have occurred, an impedance update will occur the next time  $\overline{G}$  are high at a rising edge of the K clock. There are no power up requirements for the SRAM. However, to guarantee optimum output driver impedance after power up, the SRAM needs 1024 non-read cycles.

#### Power-Up/Power-Down Supply Voltage Sequencing

The following power-up supply voltage application is recommended: Vss, VDD, VDDQ, VREF, then VIN. VDD and VDDQ can be applied simultaneously, as long as VDDQ does not exceed VDD by more than 0.5V during power-up. The following power-down supply voltage removal sequence is recommended: VIN, VREF, VDDQ, VDD, VSs. VDD and VDDQ can be removed simultaneously, as long as VDDQ does not exceed VDD by more than 0.5V during power-down.



### **TRUTH TABLE**

| К          | G | B1 | B2 | B3 | DQ   | Operation                     |
|------------|---|----|----|----|------|-------------------------------|
| L          | Х | Х  | Х  | Х  | Hi-Z | Clock Stop                    |
| $\uparrow$ | Х | Н  | L  | Х  | Hi-Z | No Operation, Pipeline High-Z |
| $\uparrow$ | L | L  | Н  | Н  | DOUT | Load Address, Single Read     |
| $\uparrow$ | L | L  | Н  | L  | DOUT | Load Address, Double Read     |
| $\uparrow$ | Х | L  | L  | Н  | DIN  | Load Address, Single Write    |
| $\uparrow$ | Х | L  | L  | L  | DIN  | Load Address, Double Write    |
| $\uparrow$ | Х | Н  | Н  | Х  | В    | Increment Address, Continue   |

**NOTE** : - B(Both) is DIN in write cycle and DOUT in read cycle. Byte write function is not supported. X means "Don't Care". - K & K are complementary.

### BURST SEQUENCE TABLE

# 4 Burst Operation for Interleaved Burst (LBO = VDDQ)

| Interleaved Burst | Case 1     |    | Burst Case 1 Case 2 |    | Case 3     |    | Case 4     |    |
|-------------------|------------|----|---------------------|----|------------|----|------------|----|
|                   | <b>A</b> 1 | Ao | <b>A</b> 1          | Ao | <b>A</b> 1 | Ao | <b>A</b> 1 | Ao |
| First Address     | 0          | 0  | 0                   | 1  | 1          | 0  | 1          | 1  |
|                   | 0          | 1  | 0                   | 0  | 1          | 1  | 1          | 0  |
|                   | 1          | 0  | 1                   | 1  | 0          | 0  | 0          | 1  |
| Fourth Address    | 1          | 1  | 1                   | 0  | 0          | 1  | 0          | 0  |

**NOTE** : - For Interleave Burst  $\overline{LBO}$  = VDDQ is recommended. If  $\overline{LBO}$  = VDD, it must not exceed 1.9V.

### 4 Burst Operation for Linear Burst (LBO = Vss)

| Linear Burst Mode   | Case 1     |    | Case 2     |    | Case 3     |    | Case 4     |    |
|---------------------|------------|----|------------|----|------------|----|------------|----|
|                     | <b>A</b> 1 | Ao |
| First Address       | 0          | 0  | 0          | 1  | 1          | 0  | 1          | 1  |
|                     | 0          | 1  | 1          | 0  | 1          | 1  | 0          | 0  |
|                     | 1          | 0  | 1          | 1  | 0          | 0  | 0          | 1  |
| v<br>Fourth Address | 1          | 1  | 0          | 0  | 0          | 1  | 1          | 0  |



# **BUS CYCLE STATE DIAGRAM**



#### NOTE :

1. State transitions ;  $\overline{B}_1$  =(Load Address), B1=(Increment Address, Continue) B2 =(Read),  $\overline{B}_2$  =(Write)

 $B_3 = (Single Data Rate), \overline{B}_3 = (Double Data Rate)$ 



#### **ABSOLUTE MAXIMUM RATINGS**

| Parameter                             | Symbol | Value            | Unit |
|---------------------------------------|--------|------------------|------|
| Core Supply Voltage Relative to Vss   | Vdd    | -0.5 to 2.3      | V    |
| Output Supply Voltage Relative to Vss | Vddq   | -0.5 to 2.3      | V    |
| Voltage on any pin Relative to Vss    | Vin    | -0.5 to VDDQ+0.5 | V    |
| Output Short-Circuit Current(per I/O) | Ιουτ   | 25               | mA   |
| Storage Temperature                   | TSTR   | -55 to 125       | °C   |

**NOTE**: Power Dissipation Capability will be dependent upon package characteristics and use environment. See enclosed thermal impedance data. Stresses greater than those listed under " Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operating sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

### **RECOMMENDED DC OPERATING CONDITIONS**

| Parameter                   | Symbol | Min      | Тур  | Max      | Unit | Note |
|-----------------------------|--------|----------|------|----------|------|------|
| Core Power Supply Voltage   | Vdd    | 1.7      | 1.8  | 1.9      | V    |      |
| Output Power Supply Voltage | Vddq   | 1.4      | 1.5  | 1.9      | V    |      |
| Input High Level Voltage    | Vін    | Vref+0.1 | -    | Vddq+0.3 | V    | 1, 2 |
| Input Low Level Voltage     | VIL    | -0.3     | -    | Vref-0.1 | V    | 1, 3 |
| Input Reference Voltage     | Vref   | 0.68     | 0.75 | 0.95     | V    |      |

NOTE :1. These are DC test criteria. DC design criteria is VREF±50mV. The AC VIH/VIL levels are defined separately for measuring timing parameters.

2. VIH (Max)DC=VDDQ+0.3, VIH (Max)AC=2.6V (2.1V for DQs) (pulse width  $\leq$  20% of cycle time).

3. VIL (Min)DC=-0.3V, VIL (Min)AC=-1.0V (-0.5V for DQs) (pulse width  $\leq$  20% of cycle time).

#### **DC CHARACTERISTICS**

| Parameter                                                                 | Symbol                           | Min      | Max                      | Unit | Note |
|---------------------------------------------------------------------------|----------------------------------|----------|--------------------------|------|------|
| Average Power Supply Operating Current<br>(Cycle time = tкнкн min)        | IDD37<br>IDD33<br>IDD30<br>IDD25 | -        | 500<br>450<br>400<br>350 | mA   | 1,2  |
| Stop Clock Standby Current<br>(VIN=VDD-0.2V or 0.2V fixed, K=Low, K=High) | ISB1                             | -        | 100                      | mA   | 1    |
| Input Leakage Current<br>(VIN=Vss or VDDQ)                                | Iц                               | -1       | 1                        | μΑ   |      |
| Output Leakage Current<br>(Vout=Vss or VDDQ)                              | Ilo                              | -1       | 1                        | μΑ   |      |
| Output High Voltage(Programmable Impedance Mode)                          | Voh1                             | Vddq/2   | Vddq                     | V    | 3    |
| Output Low Voltage(Programmable Impedance Mode)                           | Vol1                             | Vss      | Vddq/2                   | V    | 4    |
| Output High Voltage(Iон=-0.1mA)                                           | Vон2                             | VDDQ-0.2 | Vddq                     | V    | 5    |
| Output Low Voltage(IoL=0.1mA)                                             | Vol2                             | Vss      | 0.2                      | V    | 5    |

NOTE :1. Minimum cycle. IOUT=0mA.

2. 50% read cycles.

3.  $|\text{Ioh}| = (\text{VDDQ}/2)/(\text{RQ}/5) \pm 15\%$  @Voh=VDDQ/2 for  $175\Omega \le \text{RQ} \le 350\Omega$ .

4.  $|I_{OL}|=(V_{DDQ}/2)/(RQ/5)\pm 15\%$  @Vol=VDDQ/2 for  $175\Omega \le RQ \le 350\Omega$ .

5. Minimum Impedance Mode when ZQ pin is connected to Vss.



### **PIN CAPACITANCE**

| Parameter               | Symbol | Test Condition | ТҮР | Max | Unit |
|-------------------------|--------|----------------|-----|-----|------|
| Input Capacitance       | CIN    | VIN=0V         | -   | 4   | pF   |
| Data Output Capacitance | Соит   | Vout=0V        | -   | 5   | pF   |

NOTE : Periodically sampled and not 100% tested.(TA=25°C, f=1MHz)

# AC TEST CONDITIONS(TA=0 to 70°C, VDD=1.7 - 1.9V, VDDQ=1.5V)

| Parameter                          | Symbol    | Value       | Unit | Note |  |
|------------------------------------|-----------|-------------|------|------|--|
| Input High/Low Level               | VIH/VIL   | 1.25/0.25   | V    | -    |  |
| Input Reference Level              | Vref      | 0.75        | V    | -    |  |
| Input Rise/Fall Time               | Tr/Tf     | 0.5/0.5     | ns   | -    |  |
| Output Timing Reference Level      |           | 0.75        | V    | -    |  |
| Clock Input Timing Reference Level |           | Cross Point | V    | -    |  |
| Output Load                        | See Below |             |      |      |  |

### AC TEST OUTPUT LOAD





# **AC TIMING CHARACTERISTICS**

| DADAMETED                        | CVMDOL        |           | 37        | -:        | 33                | -3        | 30        | -2        | 25        |       | NOTES |
|----------------------------------|---------------|-----------|-----------|-----------|-------------------|-----------|-----------|-----------|-----------|-------|-------|
| PARAMETER                        | SYMBOL        | Min       | Мах       | Min       | Max               | Min       | Max       | Min       | Max       | UNITS | NOTES |
| Clock                            | r.            |           |           | I         | I                 | I         | I         |           | I         |       |       |
| Clock Cycle Time                 | tкнкн         | 2.7       | -         | 3.0       | -                 | 3.3       | -         | 4.0       | -         | ns    | 1     |
| Clock High Pulse Width           | tĸнĸ∟         | 1.3       | -         | 1.3       | -                 | 1.5       | -         | 1.7       | -         | ns    |       |
| Clock Low Pulse Width            | tк∟кн         | 1.3       | -         | 1.3       | -                 | 1.5       | -         | 1.7       | -         | ns    |       |
| Setup Times                      |               |           |           |           |                   |           |           |           |           |       |       |
| Address Setup Time               | <b>t</b> avkh | 0.4       | -         | 0.4       | -                 | 0.4       | -         | 0.5       | -         | ns    |       |
| Control(B1,B2,B3) Setup Time     | tв∨кн         | 0.4       | -         | 0.4       | -                 | 0.4       | -         | 0.5       | -         | ns    |       |
| Data Setup Time                  | <b>t</b> DVKX | 0.25      | -         | 0.3       | -                 | 0.3       | -         | 0.4       | -         | ns    | 2     |
| Hold Times                       |               |           |           |           |                   |           |           |           |           |       |       |
| Address Hold Time                | tкнах         | 0.4       | -         | 0.4       | -                 | 0.4       | -         | 0.5       | -         | ns    |       |
| Control(B1,B2,B3) Hold Time      | tкнвх         | 0.4       | -         | 0.4       | -                 | 0.4       | -         | 0.5       | -         | ns    |       |
| Data Hold Time                   | tKXDX         | 0.25      | -         | 0.3       | -                 | 0.3       | -         | 0.4       | -         | ns    | 2     |
| Output Times                     |               |           |           |           |                   |           |           |           |           |       |       |
| Echo Clock High Pulse Width      | <b>tCHCL</b>  | tкнк∟-0.1 | tкнкL+0.1 | tкнк∟-0.1 | tкнк∟+0.1         | tкнк∟-0.2 | tкнкL+0.2 | tкнк∟-0.3 | tкнк∟+0.3 | ns    | 2     |
| Echo Clock Low Pulse Width       | <b>t</b> CLCH | tк∟кн-0.1 | tк∟кн+0.1 | tкlкн-0.1 | tк∟кн <b>+0.1</b> | tкlкн-0.2 | tк∟кн+0.2 | tкlкн-0.3 | tк∟кн+0.3 | ns    | 2     |
| Clock Crossing to Echo Clock     | tсхсн         | 0.5       | 2.3       | 0.5       | 2.3               | 0.5       | 2.3       | 0.5       | 2.3       | ns    | 3     |
| Clock Crossing to Echo Clock Low | tcxcL         | 0.5       | 2.3       | 0.5       | 2.3               | 0.5       | 2.3       | 0.5       | 2.3       | ns    | 3     |
| Echo Clock High to Output Vaild  | <b>t</b> CHQV | -0.20     | 0.20      | -0.20     | 0.20              | -0.20     | 0.20      | -0.20     | 0.20      | ns    |       |
| Echo Clock Low to Output Valid   | <b>t</b> CLQV | -0.20     | 0.20      | -0.20     | 0.20              | -0.20     | 0.20      | -0.20     | 0.20      | ns    |       |
| Echo Clock High to Output Hold   | tснох         | -0.20     |           | -0.20     |                   | -0.20     |           | -0.20     |           | ns    |       |
| Echo Clock Low to Output Hold    | <b>t</b> CLQX | -0.20     |           | -0.20     |                   | -0.20     |           | -0.20     |           | ns    |       |
| Echo Clock High to Output High-Z | <b>t</b> CHQZ |           | 0.20      |           | 0.20              |           | 0.20      |           | 0.20      | ns    |       |
| Echo Clock High to Output Low-Z  | <b>t</b> CHLZ | -0.20     |           | -0.20     |                   | -0.20     |           | -0.20     |           | ns    |       |
| G Low to Output Valid            | tGLQV         | -         | 1.7       | -         | 1.8               | -         | 1.9       | -         | 2.1       | ns    |       |
| G High to Output Low-Z           | tGHQX         | 0.5       |           | 0.5       |                   | 0.5       |           | 0.5       |           | ns    |       |
| G High to Output High-Z          | tGHQHZ        | -         | 1.7       | -         | 1.8               | -         | 1.9       | -         | 2.1       | ns    |       |

 $\ensuremath{\textbf{Notes}}\xspace$  1. The maximum cycle time must be limited to guarantee AC timing specification.

This parameter is guaranteed by <u>design</u>, and may not be tested at values shown in the table.
 This parameter refers to CQ and CQ rising and falling edges.
 K and K Clocks must be used differencitally to meet AC timing specifications.



# **Advance** 1Mx18 SRAM



### TIMING WAVEFORMS FOR DOUBLE DATA RATE CYCLES (Burst Length=4, 2)

#### NOTE

- Qoir refers to output from address A. Qo2 refers to output from the next internal burst address following A, etc.
   Outputs are disabled(High-Z) one clock cycle after NOP detected or after no pending data requests are present.
   Doing more than one Read Continue or Write Continue will cause the address to wrap around.



# Advance 1Mx18 SRAM



# TIMING WAVEFORMS FOR SINGLE DATA RATE CYCLES (Burst Length=4, 2, 1)

NOTE :

1. Qo1 refers to output from address Ao. Qo2 refers to output from the next internal burst address following Ao, etc.

2. Outputs are disabled(High-Z) one clock cycle after NOP detected or after no pending data requests are present.

3. This devices supports cycle lengths of 1, 2, 4. Continue(B1=HIGH, B2=HIGH, B3=X) up to three times following a B1 operation. Any further Continue assertions constitute invalid operations. 4. This device will have an address wraparound if further Continues are applied.



### IEEE 1149.1 TEST ACCESS PORT AND BOUNDARY SCAN-JTAG

The SRAM provides a limited set of IEEE standard 1149.1 JTAG functions. This is to test the connectivity during manufacturing between SRAM, printed circuit board and other components. Internal data is not driven out of SRAM under JTAG control. In conformance with IEEE 1149.1, the SRAM contains a TAP controller, Instruction Register, Bypass Register and ID register. The TAP controller has a standard 16-state machine that resets internally upon power-up, therefore, TRST signal is not required. It is possible to use this device without utilizing the TAP. To disable the TAP controller without interfacing with normal operation of the SRAM, TCK must be tied to Vss to preclude mid level input. TMS and TDI are designed so an undriven input will produce a response identical to the application of a logic 1, and therefore can be left unconnected. But they may also be tied to VbD through a resistor. TDO should be left unconnected.

#### JTAG Block Diagram



#### **TAP Controller State Diagram**

#### **JTAG Instruction Coding**

| IR2 | IR1 | IR0 | Instruction | TDO Output              | Notes |
|-----|-----|-----|-------------|-------------------------|-------|
| 0   | 0   | 0   | EXTEST      | Boundary Scan Register  | 1     |
| 0   | 0   | 1   | IDCODE      | Identification Register | 2     |
| 0   | 1   | 0   | SAMPLE-Z    | Boundary Scan Register  | 1     |
| 0   | 1   | 1   | BYPASS      | Bypass Register         | 3     |
| 1   | 0   | 0   | SAMPLE      | Boundary Scan Register  | 4     |
| 1   | 0   | 1   | BYPASS      | Bypass Register         | 3     |
| 1   | 1   | 0   | BYPASS      | Bypass Register         | 3     |
| 1   | 1   | 1   | BYPASS      | Bypass Register         | 3     |

NOTE :

1. Places DQs in Hi-Z in order to sample all input data regardless of other SRAM inputs.

2. TDI is sampled as an input to the first ID register to allow for the serial shift of the external TDI data.

Bypass register is initiated to Vss when BYPASS instruction is invoked.

The Bypass Register also holds serially loaded TDI when exiting the Shift DR states.

4. SAMPLE instruction does not places DQs in Hi-Z.





#### SCAN REGISTER DEFINITION

| Part    | Instruction Register | Bypass Register | ID Register | Boundary Scan |
|---------|----------------------|-----------------|-------------|---------------|
| 1M x 18 | 3 bits               | 1 bits          | 32 bits     | 49 bits       |

# **ID REGISTER DEFINITION**

| Part    | Revision Number<br>(31:28) | Part Configuration (27:18) | Vendor Definition<br>(17:12) | Samsung JEDEC Code<br>(11: 1) | Start Bit<br>(0) |
|---------|----------------------------|----------------------------|------------------------------|-------------------------------|------------------|
| 1M x 18 | 0000                       | 01000 00011                | XXXXXX                       | 00001001110                   | 1                |

| BOON | DARY | SCAN | EXIT | ORDE | R(x18) | )  |
|------|------|------|------|------|--------|----|
| 26   | 4A   | SA   |      | SA   | 6A     | 25 |
| 27   | 4C   | SA   |      | SA   | 6C     | 24 |
| 28   | ЗA   | SA   |      | SA   | 7A     | 23 |
| 29   | 3B   | SA   |      | SA   | 7B     | 22 |
| 30   | 3C   | SA   |      | SA   | 7C     | 21 |
| 31   | 3D   | SA   |      | SA   | 7D     | 20 |
| 32   | 2B   | DQ   |      |      |        |    |
|      |      |      |      | DQ   | 9B     | 19 |
|      |      |      |      | DQ   | 8D     | 18 |
|      |      |      |      | DQ   | 7F     | 17 |
| 33   | 1D   | DQ   |      |      |        |    |
| 34   | 2F   | CQ   |      |      |        |    |
|      |      |      |      | DQ   | 9F     | 16 |
| 35   | ЗH   | DQ   |      |      |        |    |
|      |      |      |      | DQ   | 8H     | 15 |
| 36   | 1H   | DQ   |      |      |        |    |
| 37   | 5A   | ZQ   |      | G    | 5C     | 14 |
| 38   | 5B   | B1   |      | К    | 5G     | 13 |
| 39   | 5K   | B2   |      | ĸ    | 5H     | 12 |
| 40   | 5L   | Вз   |      | MODE | 6L     | 11 |
| 41   | 4L   | LBO  |      | DQ   | 9K     | 10 |
|      |      |      |      |      |        |    |
| 42   | 2K   | DQ   |      | DQ   | 7K     | 9  |
|      |      |      |      |      |        |    |
| 43   | 1M   | DQ   |      | CQ   | 8M     | 8  |
|      |      |      |      | DQ   | 9P     | 7  |
|      |      |      |      |      |        |    |
| 44   | ЗM   | DQ   |      |      |        |    |
| 45   | 2P   | DQ   |      |      |        |    |
| 46   | 1T   | DQ   |      | DQ   | 8T     | 6  |
|      |      |      |      | SA   | 7P     | 5  |
| 47   | 3P   | SA   |      | SA   | 7T     | 4  |
| 48   | ЗT   | SA   |      | SA   | 6R     | 3  |
| 49   | 4R   | SA   |      | SA   | 5T     | 2  |
|      |      |      |      | SA   | 5R     | 1  |

# **BOUNDARY SCAN EXIT ORDER(x18)**

\* Reserved for Mode Pin



# JTAG DC OPERATING CONDITIONS

| Parameter                     | Symbol | Min  | Тур | Max     | Unit | Note |
|-------------------------------|--------|------|-----|---------|------|------|
| Power Supply Voltage          | Vdd    | 1.7  | 1.8 | 1.9     | V    |      |
| Input High Level              | Vін    | 1.5  | -   | Vdd+0.3 | V    |      |
| Input Low Level               | VIL    | -0.3 | -   | 0.7     | V    |      |
| Output High Voltage(Iон=-2mA) | Vон    | 1.5  | -   | Vdd     | V    |      |
| Output Low Voltage(IoL=2mA)   | Vol    | Vss  | -   | 0.2     | V    |      |

NOTE : 1. The input level of SRAM pin is to follow the SRAM DC specification.

# JTAG AC TEST CONDITIONS

| Parameter                               | Symbol  | Min     | Unit | Note |
|-----------------------------------------|---------|---------|------|------|
| Input High/Low Level                    | VIH/VIL | 1.8/0.0 | V    |      |
| Input Rise/Fall Time                    | TR/TF   | 1.0/1.0 | ns   |      |
| Input and Output Timing Reference Level |         | 0.9     | V    | 1    |

NOTE : 1. See SRAM AC test output load on page 5.

# **JTAG AC Characteristics**

| Parameter                 | Symbol        | Min | Max | Unit | Note |
|---------------------------|---------------|-----|-----|------|------|
| TCK Cycle Time            | tснсн         | 50  | -   | ns   |      |
| TCK High Pulse Width      | <b>tCHCL</b>  | 20  | -   | ns   |      |
| TCK Low Pulse Width       | <b>t</b> CLCH | 20  | -   | ns   |      |
| TMS Input Setup Time      | tм∨сн         | 5   | -   | ns   |      |
| TMS Input Hold Time       | tснмх         | 5   | -   | ns   |      |
| TDI Input Setup Time      | <b>t</b> DVCH | 5   | -   | ns   |      |
| TDI Input Hold Time       | <b>t</b> CHDX | 5   | -   | ns   |      |
| Clock Low to Output Valid | tCLQV         | 0   | 10  | ns   |      |

# JTAG TIMING DIAGRAM





#### **153 BGA PACKAGE DIMENSIONS**



NOTE :

- 1. All Dimensions are in Millimeters. 2. Solder Ball to PCS Offset : 0.10 MAX.
- 3. PCB to Cavity Offset : 0.10 MAX.

### **153 BGA PACKAGE THERMAL CHARACTERISTICS**

| Parameter                         | Symbol   | Thermal Resistance | Unit | Note |
|-----------------------------------|----------|--------------------|------|------|
| Junction to Ambient(at still air) | Theta_JA | TBD                | °C/W |      |
| Junction to Case                  | Theta_JC | TBD                | °C/W |      |
| Junction to Board                 | Theta_JB | TBD                | °C/W |      |

**NOTE** : 1. Junction temperature can be calculated by :  $T_J = T_A + P_D x$  Theta\_JA.

