

#### AT93C56B and AT93C66B

3-wire Serial EEPROM 2K (256 x 8 or 128 x 16) and 4K (512 x 8 or 256 x 16)

**DATASHEET** 

#### **Features**

- Low-voltage operation
  - $V_{CC} = 1.7V \text{ to } 5.5V$
- User-selectable internal organization
  - 2K: 256 x 8 or 128 x 16
  - 4K: 512 x 8 or 256 x 16
- 3-wire serial interface
- Sequential Read operation
- 2MHz clock rate (5V)
- Self-timed write cycle (5ms max)
- High reliability
  - Endurance: 1,000,000 write cycles
  - Data retention: 100 years
- 8-lead JEDEC SOIC, 8-lead TSSOP, 8-pad UDFN, 8-pad XDFN, and 8-ball VFBGA packages

#### **Description**

The Atmel® AT93C56B/66B provides 2,048/4,096 bits of Serial Electrically Erasable Programmable Read-Only Memory (EEPROM) organized as 128/256 words of 16 bits each (when the ORG pin is connected to  $V_{\rm CC}$ ) and 256/512 words of 8 bits each (when the ORG pin is tied to ground). The device is optimized for use in many industrial and commercial applications where low-power and low-voltage operations are essential. The AT93C56B/66B is available in space-saving 8-lead JEDEC SOIC, 8-lead TSSOP, 8-pad UDFN, 8-pad XDFN, and 8-ball VFBGA packages.

The AT93C56B/66B is enabled through the Chip Select pin (CS) and accessed via a 3-wire serial interface consisting of Data Input (DI), Data Output (DO), and Shift Clock (SK). Upon receiving a Read instruction at DI, the address is decoded, and the data is clocked out serially on the DO pin. The write cycle is completely self-timed, and no separate erase cycle is required before Write. The write cycle is only enabled when the part is in the Erase/Write Enable state. When CS is brought high following the initiation of a write cycle, the DO pin outputs the Ready/Busy status of the part.

The AT93C56B/66B operates from 1.7V to 5.5V.

# 1. Pin Configurations and Pinouts

Table 1-1. Pin Configurations

| Pin Name        | Function              |
|-----------------|-----------------------|
| CS              | Chip Select           |
| SK              | Serial Data Clock     |
| DI              | Serial Data Input     |
| DO              | Serial Data Output    |
| GND             | Ground                |
| V <sub>CC</sub> | Power Supply          |
| ORG             | Internal Organization |
| NC              | No Connect            |



Note: Drawings are not to scale.

# 2. Absolute Maximum Ratings\*

| Operating Temperature55°C to +125°C       |
|-------------------------------------------|
| Storage Temperature65°C to +150°C         |
| Voltage on any pin with respect to ground |
| Maximum Operating Voltage 6.25V           |
| DC Output Current                         |

\*Notice: Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.



# 3. Block Diagram



Note: When the ORG pin is connected to  $V_{CC}$ , the x 16 organization is selected. When it is connected to ground, the x 8 organization is selected. If the ORG pin is left unconnected, and the application does not load the input beyond the capability of the internal  $1M\Omega$  pull-up resistor, then the x 16 organization is selected.



# 4. Memory Organization

### 4.1 Pin Capacitance<sup>(1)</sup>

Applicable over recommended operating range from  $T_A$  = 25°C, f = 1.0MHz,  $V_{CC}$  = 5.0V (unless otherwise noted).

| Symbol           | Test Conditions                | Max | Units | Conditions            |
|------------------|--------------------------------|-----|-------|-----------------------|
| C <sub>OUT</sub> | Output Capacitance (DO)        | 5   | pF    | V <sub>OUT</sub> = 0V |
| C <sub>IN</sub>  | Input Capacitance (CS, SK, DI) | 5   | pF    | V <sub>IN</sub> = 0V  |

Note: 1. This parameter is characterized, and is not 100% tested.

## 4.2 DC Characteristics

Applicable over recommended operating range from  $T_{Al}$  = -40°C to +85°C,  $V_{CC}$  = 1.7V to 5.5V (unless otherwise noted).

| Symbol                          | Parameter           | Test Condition                                             |                          | Min                   | Тур  | Max                   | Unit |
|---------------------------------|---------------------|------------------------------------------------------------|--------------------------|-----------------------|------|-----------------------|------|
| V <sub>CC1</sub>                | Supply Voltage      |                                                            |                          | 1.7                   |      | 5.5                   | V    |
| V <sub>CC2</sub>                | Supply Voltage      |                                                            |                          | 2.5                   |      | 5.5                   | V    |
| V <sub>CC3</sub>                | Supply Voltage      |                                                            |                          | 4.5                   |      | 5.5                   | V    |
|                                 | Supply Current      | V - 5 0V                                                   | Read at 1.0MHz           |                       | 0.5  | 2.0                   | mA   |
| I <sub>cc</sub>                 | Supply Current      | V <sub>CC</sub> = 5.0V                                     | Write at 1.0MHz          |                       | 0.5  | 2.0                   | mA   |
| I <sub>SB1</sub>                | Standby Current     | V <sub>CC</sub> = 1.7V                                     | CS = 0V                  |                       | 0.4  | 1.0                   | μA   |
| I <sub>SB2</sub>                | Standby Current     | V <sub>CC</sub> = 2.5V                                     | CS = 0V                  |                       | 6.0  | 10.0                  | μA   |
| I <sub>SB3</sub>                | Standby Current     | V <sub>CC</sub> = 5.0V                                     | CS = 0V                  |                       | 10.0 | 15.0                  | μΑ   |
| I <sub>IL</sub>                 | Input Leakage       | V <sub>IN</sub> = 0V to V <sub>CC</sub>                    |                          |                       | 0.1  | 3.0                   | μA   |
| I <sub>OL</sub>                 | Output Leakage      | V <sub>IN</sub> = 0V to V <sub>CC</sub>                    |                          |                       | 0.1  | 3.0                   | μΑ   |
| V <sub>IL1</sub> <sup>(1)</sup> | Input Low Voltage   | $2.5V \leq V_{CC} \leq 5.5V$                               |                          | -0.6                  |      | 0.8                   | V    |
| V <sub>IH1</sub> <sup>(1)</sup> | Input High Voltage  | $2.5V \leq V_{CC} \leq 5.5V$                               |                          | 2.0                   |      | V <sub>CC</sub> + 1   | V    |
| V <sub>IL2</sub> <sup>(1)</sup> | Input Low Voltage   | $1.7V \le V_{CC} \le 2.5V$                                 |                          | -0.6                  |      | V <sub>CC</sub> x 0.3 | V    |
| V <sub>IH2</sub> <sup>(1)</sup> | Input High Voltage  | $1.7V \le V_{CC} \le 2.5V$                                 |                          | V <sub>CC</sub> x 0.7 |      | V <sub>CC</sub> + 1   | V    |
| V <sub>OL1</sub>                | Output Low Voltage  | $2.5V \leq V_{CC} \leq 5.5V$                               | I <sub>OL</sub> = 2.1mA  |                       |      | 0.4                   | V    |
| V <sub>OH1</sub>                | Output High Voltage | $2.5V \leq V_{CC} \leq 5.5V$                               | I <sub>OH</sub> = -0.4mA | 2.4                   |      |                       | V    |
| V <sub>OL2</sub>                | Output Low Voltage  | $1.7V \leq V_{CC} \leq 2.5V$                               | I <sub>OL</sub> = 0.15mA |                       |      | 0.2                   | V    |
| V <sub>OH2</sub>                | Output High Voltage | $1.7 \text{V} \leq \text{V}_{\text{CC}} \leq 2.5 \text{V}$ | I <sub>OH</sub> = -100μA | V <sub>CC</sub> - 0.2 |      |                       | V    |

Note: 1.  $V_{IL}$  min and  $V_{IH}$  max are reference only, and are not tested.



### 4.3 AC Characteristics

Applicable over recommended operating range from  $T_{AI}$  = -40°C to + 85°C,  $V_{CC}$  = as specified, CL = 1 TTL gate and 100pF (unless otherwise noted).

| Symbol                   | Parameter                                                                   | Test Condition            |                                                            | Min   | Max   | Units        |
|--------------------------|-----------------------------------------------------------------------------|---------------------------|------------------------------------------------------------|-------|-------|--------------|
|                          |                                                                             | $4.5V \le V_{CC} \le 5.8$ | 5V                                                         | 0     | 2     | MHz          |
| f <sub>SK</sub>          | SK Clock Frequency                                                          | $2.5V \le V_{CC} \le 5.8$ | 0                                                          | 1     | MHz   |              |
|                          |                                                                             | $1.7V \le V_{CC} \le 5.8$ | 5V                                                         | 0     | 250   | kHz          |
| 4                        | CV Lligh Time                                                               | $2.5V \le V_{CC} \le 5.8$ | 5V                                                         | 250   |       | ns           |
| t <sub>skH</sub>         | SK High Time                                                                | $1.7V \le V_{CC} \le 5.8$ | 5V                                                         | 1000  |       | ns           |
| 4                        | SK Low Time                                                                 | $2.5V \le V_{CC} \le 5.8$ | 5V                                                         | 250   |       | ns           |
| t <sub>SKL</sub>         | SK Low Time                                                                 | $1.7V \le V_{CC} \le 5.8$ | 5V                                                         | 1000  |       | ns           |
| 4                        | Minimum CC Law Time                                                         | $2.5V \le V_{CC} \le 5.8$ | 5V                                                         | 250   |       | ns           |
| t <sub>CS</sub>          | Minimum CS Low Time                                                         | $1.7V \le V_{CC} \le 5.8$ | 5V                                                         | 1000  |       | ns           |
| 4                        | CS Setup Time                                                               | Polativo to SK            | $2.5V \le V_{CC} \le 5.5V$                                 | 50    |       | ns           |
| t <sub>CSS</sub>         | CS Setup Time                                                               | Relative to SK            | $1.7V \le V_{CC} \le 5.5V$                                 | 200   |       | ns           |
| 4                        | DI Catua Tima                                                               | Relative to SK            | $2.5V \le V_{CC} \le 5.5V$                                 | 100   |       | ns           |
| t <sub>DIS</sub>         | DI Setup Time                                                               | Relative to SN            | $1.7V \le V_{CC} \le 5.5V$                                 | 400   |       | ns           |
| t <sub>CSH</sub>         | CS Hold Time                                                                | Relative to SK            |                                                            | 0     |       | ns           |
| +                        | DI Hold Time                                                                | Ullaid Time               | $2.5V \le V_{CC} \le 5.5V$                                 | 100   |       | ns           |
| t <sub>DIH</sub>         | Di Floid Time                                                               | Relative to SK            | $1.7 \text{V} \leq \text{V}_{\text{CC}} \leq 5.5 \text{V}$ | 400   |       | ns           |
| 4                        | Output Delay to 1                                                           | AC Test                   | $2.5V \le V_{CC} \le 5.5V$                                 |       | 250   | ns           |
| t <sub>PD1</sub>         | Output Delay to 1                                                           | AC TEST                   | $1.7V \le V_{CC} \le 5.5V$                                 |       | 1000  | ns           |
| +                        | Output Delay to 0                                                           | AC Test                   | $2.5V \le V_{CC} \le 5.5V$                                 |       | 250   | ns           |
| t <sub>PD0</sub>         | Output Delay to 0                                                           | AC TEST                   | $1.7 \text{V} \leq \text{V}_{\text{CC}} \leq 5.5 \text{V}$ |       | 1000  | ns           |
| 4                        | CS to Status Valid                                                          | AC Test                   | $2.5V \le V_{CC} \le 5.5V$                                 |       | 250   | ns           |
| t <sub>sv</sub>          | CS to Status Vallu                                                          | AC TEST                   | $1.7V \le V_{CC} \le 5.5V$                                 |       | 1000  | ns           |
| 4                        | CC to DO in High impedance                                                  | AC Test                   | $2.5V \le V_{CC} \le 5.5V$                                 |       | 150   | ns           |
| t <sub>DF</sub>          | CS to DO in High-impedance                                                  | CS = V <sub>IL</sub>      | $1.7V \le V_{CC} \le 5.5V$                                 |       | 400   | ns           |
| t <sub>WP</sub>          | Write Cycle Time $1.7 \text{V} \leq \text{V}_{\text{CC}} \leq 5.5 \text{V}$ |                           |                                                            | 5     | ms    |              |
| Endurance <sup>(1)</sup> | 5.0V, 25°C                                                                  |                           |                                                            | 1,000 | 0,000 | Write Cycles |

Note: 1. This parameter is characterized, and is not 100% tested.



### 4.4 AT93C56B/66B Instruction Set

|             |    |        | Addr                      | ess                 | Data                            |                                  |                                                                                                             |
|-------------|----|--------|---------------------------|---------------------|---------------------------------|----------------------------------|-------------------------------------------------------------------------------------------------------------|
| Instruction | SB | Opcode | <b>x</b> 8 <sup>(1)</sup> | x 16 <sup>(1)</sup> | x 8                             | x 16                             | Comments                                                                                                    |
| READ        | 1  | 10     | $A_8 - A_0$               | $A_7 - A_0$         |                                 |                                  | Reads data stored in memory at specified address.                                                           |
| EWEN        | 1  | 00     | 11XXXXXXX                 | 11XXXXXX            |                                 |                                  | Write Enable must precede all programming modes.                                                            |
| ERASE       | 1  | 11     | $A_8 - A_0$               | $A_7 - A_0$         |                                 |                                  | Erases memory location $A_N - A_0$ .                                                                        |
| WRITE       | 1  | 01     | $A_8 - A_0$               | $A_7 - A_0$         | D <sub>7</sub> – D <sub>0</sub> | D <sub>15</sub> – D <sub>0</sub> | Writes memory location $A_N - A_0$ .                                                                        |
| ERAL        | 1  | 00     | 10XXXXXXX                 | 10XXXXXX            |                                 |                                  | Erases all memory locations.  Valid only at V <sub>CC3</sub> (Section 4.2, "DC Characteristics" on page 4). |
| WRAL        | 1  | 00     | 01XXXXXXX                 | 01XXXXXX            | D <sub>7</sub> – D <sub>0</sub> | D <sub>15</sub> – D <sub>0</sub> | Writes all memory locations. Valid only at $V_{\text{CC3}}$ (Section 4.2) and Disable Register cleared.     |
| EWDS        | 1  | 00     | 00XXXXXX                  | 00XXXXXX            |                                 |                                  | Disables all programming instructions.                                                                      |

Note: 1. The Xs in the address field represent don't care values, and must be clocked.



#### 5. Functional Description

The AT93C56B/66B is accessed via a simple and versatile 3-wire serial communication interface. Device operation is controlled by seven instructions issued by the Host processor. A valid instruction starts with a rising edge of CS and consists of a Start bit (Logic 1), followed by the appropriate opcode, and the desired memory address location.

**Read:** The Read instruction contains the address code for the memory location to be read. After the instruction and address are decoded, data from the selected memory location is available at the Serial Output pin, DO. Output data changes are synchronized with the rising edges of the Serial Clock pin, SK. It should be noted that a dummy bit (Logic 0) precedes the 8-bit or 16-bit data output string. The AT93C56B/66B supports sequential Read operations. The device will automatically increment the internal address pointer and clock out the next memory location as long as Chip Select (CS) is held high. In this case, the dummy bit (Logic 0) will not be clocked out between memory locations, thus allowing for a continuous stream of data to be read.

**Erase/Write Enable (EWEN):** To ensure data integrity, the part automatically goes into the Erase/Write Disable (EWDS) state when power is first applied. An Erase/Write Enable (EWEN) instruction must be executed first before any programming instructions can be carried out.

Note: Once in the EWEN state, programming remains enabled until an EWDS instruction is executed, or  $V_{CC}$  power is removed from the part.

**Erase:** The Erase instruction programs all bits in the specified memory location to the Logic 1 state. The self-timed erase cycle starts once the Erase instruction and address are decoded. The DO pin outputs the Ready/Busy status of the part if CS is brought high after being kept low for a minimum of t<sub>CS</sub>. A Logic 1 at the DO pin indicates that the selected memory location has been erased, and the part is ready for another instruction.

**Write:** The Write instruction contains the 8-bits or 16-bits of data to be written into the specified memory location. The self-timed programming cycle,  $t_{WP}$ , starts after the last bit of data is received at Serial Data Input pin DI. The DO pin outputs the Ready/Busy status of the part if CS is brought high after being kept low for a minimum of  $t_{CS}$ . A Logic 0 at DO indicates that programming is still in progress. A Logic 1 indicates that the memory location at the specified address has been written with the data pattern contained in the instruction, and the part is ready for further instructions. A Ready/Busy status cannot be obtained if CS is brought high after the end of the self-timed programming cycle,  $t_{WP}$ .

**Erase All (ERAL):** The Erase All (ERAL) instruction programs every bit in the Memory Array to the Logic 1 state and is primarily used for testing purposes. The DO pin outputs the ready/busy status of the part if CS is brought high after being kept low for a minimum of  $t_{CS}$ . The ERAL instruction is valid only at  $V_{CG3}$  (Section 4.2, "DC Characteristics" on page 4).

**Write All (WRAL):** The Write All (WRAL) instruction programs all memory locations with the data patterns specified in the instruction. The DO pin outputs the Ready/Busy status of the part if CS is brought high after being kept low for a minimum of  $t_{CS}$ . The WRAL instruction is valid only at  $V_{CC3}$  (Section 4.2).

**Erase/Write Disable (EWDS):** To protect against accidental data disturbance, the Erase/Write Disable (EWDS) instruction disables all programming modes and should be executed after all programming operations. The operation of the Read instruction is independent of both the EWEN and EWDS instructions and can be executed at any time.



# 6. Timing Diagrams

Figure 6-1. Synchronous Data Timing



Table 6-1. Organization Key for Timing Diagrams

|                | AT93C56B (2K)                 |                               | AT93C6         | 66B (4K)        |
|----------------|-------------------------------|-------------------------------|----------------|-----------------|
| I/O            | x 8                           | x 16                          | x 8            | x 16            |
| A <sub>N</sub> | A <sub>8</sub> <sup>(1)</sup> | A <sub>7</sub> <sup>(2)</sup> | A <sub>8</sub> | A <sub>7</sub>  |
| D <sub>N</sub> | D <sub>7</sub>                | D <sub>15</sub>               | D <sub>7</sub> | D <sub>15</sub> |

Notes: 1.  $A_8$  is a don't-care value, but the extra clock is required.

2.  $A_7$  is a don't-care value, but the extra clock is required.



Figure 6-2. Read Timing



Figure 6-3. EWEN Timing



Figure 6-4. EWDS Timing





Figure 6-5. Write Timing



Figure 6-6. WRAL Timing<sup>(1)</sup>



Note: 1. Valid only at  $V_{CC3}$  (Section 4.2, "DC Characteristics" on page 4).



Figure 6-7. Erase Timing



Figure 6-8. ERAL Timing<sup>(1)</sup>



Note: 1. Valid only at V<sub>CC3</sub> (Section 4.2, "DC Characteristics" on page 4).



## 7. Ordering Code Detail





# 8. Part Markings

### AT93C56B and AT93C66B: Package Marking Information



Note 1: • designates pin 1

Note 2: Package drawings are not to scale

| Catalog Number Truncation                                                     |            |            |                            |                            |                         |                            |  |
|-------------------------------------------------------------------------------|------------|------------|----------------------------|----------------------------|-------------------------|----------------------------|--|
| AT93C56B                                                                      | }          |            |                            | Truncation Code ###: 56B   |                         |                            |  |
| AT93C66B                                                                      | }          |            |                            | Truncation Code ###: 66B   |                         |                            |  |
| Date Code                                                                     | es         |            |                            |                            | Voltage                 | s                          |  |
| Y = Year                                                                      |            | M = Month  |                            | WW = Work Week of Assembly | % :                     | = Minimum Voltage          |  |
| 3: 2013                                                                       | 7: 2017    | A: January |                            | 02: Week 2                 | M:                      | 1.7V min                   |  |
| 4: 2014                                                                       | 8: 2018    | B: Februar | у                          | 04: Week 4                 |                         |                            |  |
| 5: 2015                                                                       | 9: 2019    |            | -                          |                            |                         |                            |  |
| 6: 2016                                                                       | 0: 2020    | L: Decemb  | er                         | 52: Week 52                |                         |                            |  |
| Country o                                                                     | f Assembly | •          | Lot Nu                     | t Number                   |                         | Grade/Lead Finish Material |  |
| @ = Country of Assembly A                                                     |            | AAA,       | A = Atmel Wafer Lot Number | U:<br>H:                   |                         |                            |  |
| Trace Code                                                                    |            |            |                            | Atmel T                    | runcation               |                            |  |
| XX = Trace Code (Atmel Lot Numbers Correspond to Code) Example: AA, AB YZ, ZZ |            |            | d to Code)                 | ATM:                       | Atmel<br>Atmel<br>Atmel |                            |  |

3/22/13

| Atmel                                              | TITLE                                                          | DRAWING NO. | REV. | ] |
|----------------------------------------------------|----------------------------------------------------------------|-------------|------|---|
| Package Mark Contact:<br>DL-CSO-Assy_eng@atmel.com | 93C56-66BSM, AT93C56B and AT93C66B Package Marking Information | 93C56-66BSM | В    |   |



#### **Ordering Information** 9.

| Atmel Ordering Code            | Lead Finish                        | Package    | Voltage      | Operation Range        |  |
|--------------------------------|------------------------------------|------------|--------------|------------------------|--|
| AT93C56B-SSHM-B <sup>(1)</sup> |                                    | 8S1        |              |                        |  |
| AT93C56B-SSHM-T <sup>(2)</sup> |                                    | 651        |              |                        |  |
| AT93C56B-XHM-B <sup>(1)</sup>  | NiPdAu                             | 0)/        |              |                        |  |
| AT93C56B-XHM-T <sup>(2)</sup>  | (Lead-free/Halogen-free)           | 8X         |              | Industrial Temperature |  |
| AT93C56B-MAHM-T <sup>(2)</sup> |                                    | 8MA2       | 1.7V to 5.5V | (-40°C to 85°C)        |  |
| AT93C56B-MEHM-T <sup>(2)</sup> |                                    | 8ME1       |              |                        |  |
| AT93C56B-CUM-T <sup>(2)</sup>  | SnAgCu<br>(Lead-free/Halogen-free) | 8U3-1      |              |                        |  |
| AT93C56B-WWU11M <sup>(3)</sup> | _                                  | Wafer Sale |              |                        |  |
| AT93C66B-SSHM-B <sup>(1)</sup> |                                    |            |              |                        |  |
| A193C00B-SSHM-B**/             |                                    | 8S1        |              |                        |  |
| AT93C66B-SSHM-T <sup>(2)</sup> |                                    |            |              |                        |  |
| AT93C66B-XHM-B <sup>(1)</sup>  | NiPdAu                             | 8X         |              |                        |  |
| AT93C66B-XHM-T <sup>(2)</sup>  | (Lead-free/Halogen-free)           | 0.4        |              | Industrial Temperature |  |
| AT93C66B-MAHM-T <sup>(2)</sup> |                                    | 8MA2       | 1.7V to 5.5V | (–40°C to 85°C)        |  |
| AT93C66B-MEHM-T <sup>(2)</sup> |                                    | 8ME1       |              |                        |  |
| AT93C66B-CUM-T <sup>(2)</sup>  | SnAgCu<br>(Lead-free/Halogen-free) | 8U3-1      |              |                        |  |
| AT93C66B-WWU11M <sup>(3)</sup> | _                                  | Wafer Sale |              |                        |  |

- Notes: 1. B = Bulk
  - 2. T = Tape and Reel
    - SOIC = 4k per reel
    - TSSOP, UDFN, XDFN, and VFBGA = 5k per reel
  - 3. For wafer sales, please contact Atmel sales.

|       | Package Type                                                                  |
|-------|-------------------------------------------------------------------------------|
| 8S1   | 8-lead, 0.150" wide, Plastic Gull Wing, Small Outline (JEDEC SOIC)            |
| 8X    | 8-lead, 0.170" wide, Thin Shrink Small Outline (TSSOP)                        |
| 8MA2  | 8-pad, 2.00mm x 3.00mm body, 0.50mm pitch, Ultra Thin Dual No Lead (UDFN)     |
| 8ME1  | 8-pad, 1.80mm x 2.20mm body, Extra Thin Dual No Lead (XDFN)                   |
| 8U3-1 | 8-ball, 1.50mm x 2.00mm body, 0.50mm pitch, Small Die Ball Grid Array (VFBGA) |



# 10. Packaging Information

#### 10.1 8S1 — 8-lead JEDEC SOIC



**TOP VIEW** 



SIDE VIEW

Notes: This drawing is for general information only. Refer to JEDEC Drawing MS-012, Variation AA for proper dimensions, tolerances, datums, etc.



**END VIEW** 

COMMON DIMENSIONS (Unit of Measure = mm)

| SYMBOL | MIN  | NOM      | MAX  | NOTE |
|--------|------|----------|------|------|
| Α      | 1.35 | _        | 1.75 |      |
| A1     | 0.10 | _        | 0.25 |      |
| b      | 0.31 | _        | 0.51 |      |
| С      | 0.17 | _        | 0.25 |      |
| D      | 4.80 | _        | 5.05 |      |
| E1     | 3.81 | _        | 3.99 |      |
| E      | 5.79 | _        | 6.20 |      |
| е      |      | 1.27 BSC | ,    |      |
| L      | 0.40 | _        | 1.27 |      |
| Ø      | 0°   | _        | 8°   |      |

6/22/11

**Atmel** 

Package Drawing Contact: packagedrawings@atmel.com

TITLE

8S1, 8-lead (0.150" Wide Body), Plastic Gull Wing Small Outline (JEDEC SOIC)

GPC DRAWING NO. REV.
SWB 8S1 G



#### 10.2 8X — 8-lead TSSOP





Side View

- Notes: 1. This drawing is for general information only. Refer to JEDEC Drawing MO-153, Variation AA, for proper dimensions, tolerances, datums, etc.
  - 2. Dimension D does not include mold Flash, protrusions or gate burrs. Mold Flash, protrusions and gate burrs shall not exceed 0.15mm (0.006in) per side.
  - 3. Dimension E1 does not include inter-lead Flash or protrusions. Inter-lead Flash and protrusions shall not exceed 0.25mm (0.010in) per side.
  - 4. Dimension b does not include Dambar protrusion. Allowable Dambar protrusion shall be 0.08mm total in excess of the b dimension at maximum material condition. Dambar cannot be located on the lower radius of the foot. Minimum space between protrusion and adjacent lead is 0.07mm.
  - 5. Dimension D and E1 to be determined at Datum Plane H.



**COMMON DIMENSIONS** (Unit of Measure = mm)

| SYMBOL | MIN      | NOM      | MAX  | NOTE |
|--------|----------|----------|------|------|
| Α      | ı        | -        | 1.20 |      |
| A1     | 0.05     | -        | 0.15 |      |
| A2     | 0.80     | 1.00     | 1.05 |      |
| D      | 2.90     | 3.00     | 3.10 | 2, 5 |
| E      | 6.40 BSC |          |      |      |
| E1     | 4.30     | 4.40     | 4.50 | 3, 5 |
| b      | 0.19     | _        | 0.30 | 4    |
| е      |          | 0.65 BSC |      |      |
| L      | 0.45     | 0.60     | 0.75 |      |
| L1     | 1.00 REF |          |      |      |
| С      | 0.09     | -        | 0.20 |      |
|        |          |          |      |      |

12/8/11

| Atmel                                                 | TITLE                                                                       | GPC | DRAWING NO. | REV. |
|-------------------------------------------------------|-----------------------------------------------------------------------------|-----|-------------|------|
| Package Drawing Contact:<br>packagedrawings@atmel.com | 8X, 8-lead 4.4mm Body, Plastic Thin<br>Shrink Small Outline Package (TSSOP) | TNR | 8X          | E    |



### 10.3 8MA2 — 8-pad UDFN









COMMON DIMENSIONS (Unit of Measure = mm)

| SYMBOL | MIN      | NOM       | MAX  | NOTE |
|--------|----------|-----------|------|------|
| D      | 1.90     | 2.00      | 2.10 |      |
| E      | 2.90     | 3.00      | 3.10 |      |
| D2     | 1.40     | 1.50      | 1.60 |      |
| E2     | 1.20     | 1.30      | 1.40 |      |
| Α      | 0.50     | 0.55      | 0.60 |      |
| A1     | 0.0      | 0.02      | 0.05 |      |
| A2     | _        | _         | 0.55 |      |
| С      |          | 0.152 REI | =    |      |
| L      | 0.30     | 0.35      | 0.40 |      |
| е      | 0.50 BSC |           |      |      |
| b      | 0.18     | 0.25      | 0.30 | 3    |
| K      | 0.20     | -         | _    |      |

Notes: 1. This drawing is for general information only. Refer to JEDEC Drawing MO-229, for proper dimensions, tolerances, datums, etc.

- 2. The terminal #1 ID is a laser-marked feature.
- 3. Dimension b applies to metallized terminal and is measured between 0.15  $\mbox{mm}$ and 0.30 mm from the terminal tip. If the terminal has the optional radius on the other end of the terminal, the dimension should not be measured in that radius area.

9/6/12

REV.

С

## **Atmel**

Package Drawing Contact: packagedrawings@atmel.com

| TITLE                                                                                                          | GPC | DRAWING NO. |
|----------------------------------------------------------------------------------------------------------------|-----|-------------|
| 8MA2, 8-pad, 2 x 3 x 0.6 mm Body, Thermally<br>Enhanced Plastic Ultra Thin Dual Flat No<br>Lead Package (UDFN) | YNZ | 8MA2        |



### 10.4 8ME1 — 8-pad XDFN





#### 10.5 8U3-1 — 8-ball VFBGA



**TOP VIEW** 



Notes:

- 1. This drawing is for general information only.
- 2. Dimension 'b' is measured at maximum solder ball diameter.

8 SOLDER BALLS

3. Solder ball composition shall be 95.5Sn-4.0Ag-.5Cu.



COMMON DIMENSIONS (Unit of Measure - mm)

| •        |                      | · ·  |      |
|----------|----------------------|------|------|
| MIN      | NOM                  | MAX  | NOTE |
| 0.73     | 0.79                 | 0.85 |      |
| 0.09     | 0.14                 | 0.19 |      |
| 0.40     | 0.45                 | 0.50 |      |
| 0.20     | 0.25                 | 0.30 | 2    |
| 1.50 BSC |                      |      |      |
|          | 2.0 BSC              |      |      |
| 0.50 BSC |                      |      |      |
| 0.25 REF |                      |      |      |
| 1.00 BSC |                      |      |      |
| 0.25 REF |                      |      |      |
|          | 0.73<br>0.09<br>0.40 | 0.73 | 0.73 |

3/27/12

Package Drawing Contact: packagedrawings@atmel.com

TITLE 8U3-1, 8-ball, 1.50mm x 2.00mm body, 0.50mm pitch, VFBGA Package GPC DRAWING NO. REV.
GXU 8U3-1 E



# 11. Revision History

| Revision No. | Date    | Comments                                                                                                                                                                             |
|--------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 8735B        | 04/2013 | Correct Synchronous Data Timing figure and remove note.  Update TSSOP package option from 8A2 to 8X.  Update UDFN package option from 8Y6 to 8MA2.  Update template and Atmel logos. |
| 8735A        | 01/2011 | Initial document release.                                                                                                                                                            |











Atmel Corporation 1600 Technology Drive, San Jose, CA 95110 USA

T: (+1)(408) 441.0311

F: (+1)(408) 436.4200

www.atmel.com

© 2013 Atmel Corporation. All rights reserved. / Rev.: Atmel-8735B-SEEPROM-AT93C56B-66B-Datasheet\_042013

Atmel®, Atmel logo and combinations thereof, and others, are registered trademarks or trademarks of Atmel Corporation or its subsidiaries. Other terms and product names may be trademarks of others.

DISCLAIMER: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN THE ATMEL TERMS AND CONDITIONS OF SALES LOCATED ON THE ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITIVE, SPECIAL OR INCIDENTAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS AND PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and products descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life.

SAFETY-CRITICAL, MILITARY, AND AUTOMOTIVE APPLICATIONS DISCLAIMER: Atmel products are not designed for and will not be used in connection with any applications where the failure of such products would reasonably be expected to result in significant personal injury or death ("Safety-Critical Applications") without an Atmel officer's specific written consent. Safety-Critical Applications include, without limitation, life support devices and systems, equipment or systems for the operation of nuclear facilities and weapons systems. Atmel products are not designed nor intended for use in military or aerospace applications or environments unless specifically designated by Atmel as military-grade. Atmel products are not designed nor intended for use in automotive applications unless specifically designated by Atmel as automotive-grade.