# ZN425E-8/ZN425J-8/ZN425D T-51-09-08 # 8-BIT D-A/A-D CONVERTER The ZN425 is a monolithic 8-bit D-A converter containing an R-2R ladder network of diffused resistors with precision bipolar switches, and in addition a counter and a 2.5V precision voltage reference. The counter is a powerful addition which allows a precision staircase to be generated very simply by clocking the counter. #### **FEATURES** - ±1/2 LSB Linearity Error - 0°C to +70°C (ZN425E-8, ZN425D) - -55°C to +125°C (ZN425J-8) - TTL and 5V CMOS Compatible - Single +5V Supply - Settling Time (D-A) 1µs Typical - Conversion Time (A-D) 1ms Typical, using Ramp and Compare Technique - Extra Components Required D-A:Reference Capacitor (Direct Voltage Output Through 10kohms Typ.) A-D:Comparator, Gate, Clock and Reference ## Capacitor **ORDERING INFORMATION** | Device type | e type Operating temperature | | | | | |-------------|------------------------------|------|--|--|--| | ZN425D | 0°C to +70°C | MP16 | | | | | ZN425E-8 | 0°C to +70°C | DP16 | | | | | ZN425J-8 | -55°C to +125°C | DG16 | | | | Pin connections - top view 121 ## T-51-09-08 #### INTRODUCTION The ZN425 is an 8-bit dual mode D-A/A-D converter. It contains an 8-bit D-A converter using an advanced design of R-2R ladder network and an array of precision bipolar switches plus an 8-bit binary counter and a 2.5V precision voltage reference all on a single monolithic chip. The special design of ladder network results in full 8-bit accuracy using normal diffused resistors. The use of the on-chip reference voltage is pin optional to retain flexibility. An external fixed or varying reference may therefore be substituted. By including on the chip an 8-bit binary counter, A-D conversion can be obtained simply by adding an external comparator (ZN424P) and clock inhibit gating (7400). By simply clocking the counter the ZN425 can be used as a self-contained precision ramp generator. A logic input select switch is incorporated which determines whether the precision switches accept the outputs from the binary counter or external digital inputs depending upon whether the control signal is respectively high or low. The converter is of the voltage switching type and uses an R-2R resistor ladder network as shown in Fig. 2. Each 2R element is connected either to OV or V<sub>REF</sub> by transistor switches specially designed for low offset voltage (typically 1mV). Binary weighted voltages are produced at the output of the R-2R ladder, the value depending on the digital number applied to the bit inputs. #### **ABSOLUTE MAXIMUM RATINGS** Supply voltage Vcc Max. voltage, logic and VREF inputs Operating temperature range Storage temperature range +7.0V+5.5V See note 3 0°C to 70°C (ZN425E-8, ZN425D) -55°C to +125°C (ZN425J-8) 55°C to +125°C **CHARACTERISTICS** (at $T_{amb} = 25$ °C and $V_{CC} = +5V$ unless otherwise specified) ## Internal voltage reference T-51-09-08 | Parameter | Symbol | Min. | Тур. | Max. | Units | Conditions | |------------------------------------------|------------------|------|------|------|--------|----------------------| | Output voltage | V <sub>REF</sub> | 2.4 | 2.55 | 2.7 | V | I = 7.5mA (internal) | | Slope resistance | R <sub>S</sub> | - | 2 | 4 | Ω | I = 7.5mA (internal) | | V <sub>REF</sub> temperature coefficient | | - | 40 | - | ppm/°C | I = 7.5mA (internal) | Note: The internal reference requires a $0.22\mu F$ stabilising capacitor between pins 1 and 16. ## 8-Bit D-A converter and counter | Parameter | Symbol | Min. | Тур. | Max. | Units | Conditions | |------------------------------|-----------------|-------|-------|-------|--------|----------------------------------------------| | Resolution | | 8 | _ | - | bits | | | Non-linearity | | _ | _ | ±0.5 | LSB | See note 3 | | Differential non-linearity | | _ | ±0.5 | - | LSB | See note 6 | | Settling time | | - | 1.0 | - | μS | 1LSB step | | Settling time to 0.5LSB | | - | 1.5 | 2.5 | μs | All bits ON to OFF or OFF to ON | | Offset voltage ZN425J-8 | · · | - | 8 | 12 | m∨ | All bits OFF<br>See note 3 | | ZN425E-8 and ZN425D | Vos | _ | 3 | 8 | m∨ | See note S | | Full-scale output | | 2.545 | 2.550 | 2.555 | ٧ | All bits ON<br>Ext. V <sub>REF</sub> = 2.56V | | Full-scale temp. coefficient | | _ | 3 | - | ppm/°C | Ext. V <sub>REF</sub> = 2.56V | | Linearity error temp. coeff. | | _ | 7.5 | - | ppm/°C | Relative to F.S.R. | | Analogue output resistance | Ro | _ | 10 | _ | kΩ | | | External reference voltage | | 0 | - | 3.0 | ٧ | | | Supply voltage | V <sub>CC</sub> | 4.5 | - | 5.5 | V | See note 3 | | Supply current | I <sub>s</sub> | _ | 25 | 35 | mA | | | High level input voltage | V <sub>IH</sub> | 2.0 | - | _ | V | See notes 1 and 2 | | Low level input voltage | V <sub>IL</sub> | - | _ | 0.7 | ٧ | | **ZN425** T-51-09-08 #### **CHARACTERISTICS** (cont.) | Parameter | Symbol | Min. | Тур. | Max. | Units | Conditions | |-------------------------------------------------------|-----------------|------|------|-------|-------|------------------------------------------------------------| | High level input current | I <sub>IH</sub> | | | 10 | μΑ | V <sub>CC</sub> = max.<br>V <sub>I</sub> = 2.4V | | | | _ | - | 100 | μΑ | V <sub>CC</sub> = max.<br>V <sub>I</sub> = 5.5V | | Low level input current bit inputs | I <sub>IL</sub> | - | - | -0.68 | mA | V <sub>CC</sub> = max.<br>V <sub>I</sub> = 0.3V | | Low level input current, clock reset and input select | ار | _ | - | -0.18 | mA | | | High level output current | Гон | - | _ | -40 | μΑ | | | Low level output current | I <sub>OL</sub> | _ | | 1.6 | mA | | | High level output voltage | V <sub>OH</sub> | 2.4 | _ | - | ٧ | $V_{CC} = min. Q = 1$<br>$I_{load} = -40\mu A$ | | Low level output voltage | V <sub>OL</sub> | - | - | 0.4 | ٧ | V <sub>CC</sub> = min., Q = 0<br>I <sub>load</sub> = 1.6mA | | Maximum counter clock frequency | f <sub>c</sub> | 3 | 5 | - | MHz | See note 5 | | Reset pulse width | t <sub>R</sub> | 200 | - | - | ns | See note 4 | ## Notes: - The input select pin (2) must be held low when the bit pins (5, 6, 7, 9, 10, 11, 12 and 13) are driven externally. - To obtain counter outputs on bit pins the input select pin (2) should be taken to $\pm V \cos via$ a $\pm 1 k\Omega$ resistor. - The ZN425J differs from the ZN425E and ZN425D in the following respects: - (a) For the ZN425J, the maximum linearity error may increase to ±1LSB over the temperature ranges -55°C to 0°C and +70°C to +125°C. (b) Maximum operating voltage. Between 70°C and 125°C the maximum supply voltage is - reduced to 5.0V. - (c) Offset voltage. The difference is due to package lead resistance. This offset will normally be removed by the setting up procedure, and because the offset temperature coefficient is low, the specified accuracy will be maintained. - 4: The device may be reset by gating from its own counter. - F<sub>max</sub> in A-D mode is 300kHz, see Operating Note 2. - Monotonic over full operating temperature range. #### **OPERATING NOTES** #### 1. 8-bit D-A converter The ZN425 gives an analogue voltage output directly from pin 14 therefore the usual current to voltage converting amplifier is not required. The output voltage drift, due to the temperature coefficient of the analogue output resistance $R_o$ , will be less than 0.004% per °C (or 1LSB/100°C) if $R_L$ is chosen to be $\geqslant 650 \mathrm{k}\Omega$ . In order to remove the offset voltage and to calibrate the converter a buffer amplifier is necessary. Fig. 4 shows a typical scheme using the internal reference voltage. To minimise temperature drift in this and similar applications the source resistance to the inverting input of the operational amplifier should be approximately $6k\Omega$ . The calibration procedure is as follows: - i. Set all bits to OFF (low) and adjust R2 until $V_{OUT} = 0.000V$ . - ii. Set all bits to ON (high) and adjust $R_1$ until $V_{OUT}\!=\!Nominal$ full-scale reading 1LSB. - iii. Repeat i. and ii. $$(1LSB = \frac{3.84}{256} = 15.0 \text{mV})$$ T-51-09-08 #### 2. 8-bit A-D converter **ZN425** A counter type ADC can be constructed by adding a voltage comparator and a latch as in Fig. 5. On the negative edge of the CONVERT COMMAND pulse (15µs minimum) the counter is set to zero and the STATUS latch to logical 1. On the positive edge the gate is opened, enabling clock pulses to be fed to the counter input of the ZN425. The minimum negative clock pulse width to the ZN425 is 100ns. The analogue output of the ZN425 ramps until it equals the voltage on the other input of the comparator. At this point the comparator output goes low and resets the STATUS latch to inhibit further clock pulses. The logical 0 from the status latch indicates that the 8-bit digital output is a valid representation of the analogue input voltage. A small capacitor of 47pF is added to the ZN425 output to stop any positive going glitches prematurely resetting the status latch. This capacitance is in parallel with the ZN425 output capacitance (20-30pF) and they form a time constant with the ZN425 output resistance (10kΩ). This time constant is the main limit to the maximum clock frequency. With a fast comparator the clock frequency can be up to 300kHz. Using the ZN424P as a comparator the clock frequency should be restricted to 100kHz. The conversion time varies with the input being a maximum for full-scale input. Maximum conversion time = 256 seconds clock frequency in Hz ### 3. Precision ramp generator The inclusion of an 8-bit binary counter on the chip gives the ZN425 a useful ramp generator function. The circuit, Fig. 6, uses the same buffer stages as the D-A converter. The calibration procedure is also the same. Holding pin 2 low will set all bits to ON and if RESET is taken low with pin 2 high all the bits are turned OFF. If the end voltages of the ramp are not required to be set accurately then the buffer stage could be omitted and the voltage ramp will appear directly at pin 14. # 4. Alternative output buffer using the 741 The following circuit, employing the 741 operational amplifier, may be used as the output buffer for both the 8-bit D-A converter (Fig.4) and the precision ramp generator (Fig.6). ## 5. Further applications Details of a wide range of additional applications, described in the Application Notes section.