### ST72331 # 8-BIT MCU WITH 8 TO 16K ROM/OTP/EPROM, 256 EEPROM, 384 TO 512 BYTES RAM, ADC, WDG, SCI, SPI AND 2 TIMERS #### PRELIMINARY DATA - User Program Memory (ROM/OTP/EPROM): 8 to 16K bytes - User EEPROM: 256 bytes - Data RAM: 384 to 512 bytes including 256 bytes of stack - Master Reset and Power-On Reset - Low Voltage Detector (LVD) Reset option - Run and Power Saving modes - 44 or 32 multifunctional bidirectional I/O lines: - 15 or 9 programmable interrupt inputs - 8 or 4 high sink outputs - 8 or 6 analog alternate inputs - 13 alternate functions - EMI filtering - Software or Hardware Watchdog (WDG) - Two 16-bit Timers, each featuring: - 2 Input Captures 1) - 2 Output Compares 1) - External Clock input (on Timer A) - PWM and Pulse Generator modes - Synchronous Serial Peripheral Interface (SPI) - Asynchronous Serial Communications Interface (SCI) - 8-bit ADC with 8 channels <sup>2)</sup> - 8-bit Data Manipulation - 63 basic Instructions and 17 main Addressing Modes - 8 x 8 Unsigned Multiply Instruction - True Bit Manipulation - Complete Development Support on DOS/ WINDOWS™ Real-Time Emulator - Full Software Package on DOS/WINDOWS<sup>TM</sup> (C-Compiler, Cross-Assembler, Debugger) #### Notes: - 1. One only on Timer A. - 2. Six channels only for ST72331J. #### **Device Summary** | Features | ST72331J2 | ST72331J4 | ST72331N2 | ST72331N4 | | | |------------------------|-------------------------------------------------------------------------|-----------|-----------|-----------|--|--| | Program Memory - bytes | 8K | 16K | 8K | 16K | | | | EEPROM - bytes | 256 | | | | | | | RAM (stack) - bytes | 384 (256) | 512 (256) | 384 (256) | 512 (256) | | | | Peripherals | Watchdog, Timers, SPI, SCI, ADC and optional Low Voltage Detector Reset | | | | | | | Operating Supply | 3 to 5.5 V | | | | | | | CPU Frequency | 8MHz max (16MHz oscillator) - 4MHz max over 85°C | | | | | | | Temperature Range | - 40°C to + 125°C | | | | | | | Package | TQFP44 - SDIP42 TQFP64 - SDIP56 | | | | | | Rev. 1.5 1/97 **April 1999** ### Table of Contents — | 1 GENI | ERAL DESCRIPTION | . 4 | |--------|---------------------------------------------|-----| | 1.1 | INTRODUCTION | . 4 | | 1.2 | PIN DESCRIPTION | . 5 | | 1.3 | MEMORY MAP | . 9 | | 1.4 | OPTION BYTE | 12 | | 2 CEN | TRAL PROCESSING UNIT | 13 | | 2.1 | INTRODUCTION | 13 | | 2.2 | MAIN FEATURES | 13 | | 2.3 | CPU REGISTERS | 13 | | 3 CLO | CKS, RESET, INTERRUPTS & POWER SAVING MODES | 16 | | 3.1 | CLOCK SYSTEM | 16 | | | 3.1.1 General Description | 16 | | | 3.1.2 External Clock | 16 | | 3.2 | RESET | | | | 3.2.1 Introduction | | | | 3.2.2 External Reset | | | | 3.2.3 Reset Operation | | | 3.3 | INTERRUPTS | | | | POWER SAVING MODES | | | 0.4 | 3.4.1 Introduction | | | | 3.4.2 Slow Mode | | | | 3.4.3 Wait Mode | | | | 3.4.4 Halt Mode | | | | MISCELLANEOUS REGISTER | | | | CHIP PERIPHERALS | | | 4.1 | I/O PORTS | | | | 4.1.1 Introduction | | | | 4.1.2 Functional Description | | | 12 | 4.1.3 Register Description | | | 4.2 | 4.2.1 Introduction | | | | 4.2.1 Introduction | | | | 4.2.3 Functional description | ٠. | | | 4.2.4 Register Description | | | 4.3 | WATCHDOG TIMER (WDG) | 35 | | | 4.3.1 Introduction | | | | 4.3.2 Main Features | | | | 4.3.3 Functional Description | | | | 4.3.4 Hardware Watchdog Option | | | 44 | WDG REGISTER MAP | | | | 16-BIT TIMER | | | 1.0 | 4.5.1 Introduction | | | | | 38 | ### Table of Contents — | | 4.5.3 Functional Description | | |--------|-----------------------------------------|----| | 4.0 | S SERIAL COMMUNICATIONS INTERFACE (SCI) | | | | 4.6.1 Introduction | | | | 4.6.2 Main Features | | | | 4.6.3 General Description | 53 | | | 4.6.4 Functional Description | | | | 4.6.5 Register Description | | | 4. | 7 SERIAL PERIPHERAL INTERFACE (SPI) | | | | 4.7.1 Introduction | | | | 4.7.2 Main Features | | | | 4.7.4 Functional Description | | | | 4.7.5 Register Description | | | 4.8 | 8 8-BIT A/D CONVERTER (ADC) | | | | 4.8.1 Introduction | 75 | | | 4.8.2 Main Features | | | | 4.8.3 Functional Description | | | - INIO | 4.8.4 Register Description | | | | TRUCTION SET | | | 5. | | | | | 5.1.1 Inherent | | | | 5.1.3 Direct | | | | 5.1.4 Indexed (No Offset, Short, Long) | | | | 5.1.5 Indirect (Short, Long) | | | | 5.1.6 Indirect Indexed (Short, Long) | | | | 5.1.7 Relative mode (Direct, Indirect) | | | | 2 INSTRUCTION GROUPS | | | | ECTRICAL CHARACTERISTICS | | | 6. | | | | 6.2 | | | | 6.3 | | | | 6.4 | 4 DC ELECTRICAL CHARACTERISTICS | 86 | | 6. | 5 PERIPHERAL CHARACTERISTICS | 86 | | 7 GE | NERAL INFORMATION | 91 | | 7. | 1 EPROM ERASURE | 91 | | 7.5 | PACKAGE MECHANICAL DATA | 92 | | 7.3 | 3 ORDERING INFORMATION | 95 | | | 7.9.1 Transfer Of Customer Code | OΕ | #### 1 GENERAL DESCRIPTION #### 1.1 INTRODUCTION The ST72331 HCMOS Microcontroller Unit (MCU) is a member of the ST7 family. The device is based on an industry-standard 8-bit core and features an enhanced instruction set. The device is normally operated at a 16 MHz oscillator frequency. Under software control, the ST72331 may be placed in either Wait, Slow or Halt modes, thus reducing power consumption. The enhanced instruction set and addressing modes afford real programming potential. In addition to standard 8-bit data management, the ST72331 features true bit manipulation, 8x8 unsigned multiplication and indirect addressing modes on the whole memory. The device includes a low consumption and fast start on-chip oscillator, CPU, program memory (ROM/OTP/EPROM versions), EEPROM, RAM, 44 (QFP64 and SDIP56) or 32 (QFP44 and SDIP42) I/O lines, a Low Voltage Detector (LVD) and the following on-chip peripherals: Analog-to-Digital converter (ADC) with 8 (QFP64, SDIP56) or 6 (QFP44, SDIP42) multiplexed analog inputs, industry standard synchronous SPI and asynchronous SCI serial interfaces, digital Watchdog, two independent 16-bit Timers, one featuring an External Clock Input, and both featuring Pulse Generator capabilities, 2 Input Captures and 2 Output Compares (only 1 Input Capture and 1 Output Compare on Timer A). Figure 1. ST72331 Block Diagram <u> 577</u> #### 1.2 PIN DESCRIPTION Figure 2. 64-Pin Thin QFP Package Pinout Figure 4. 44-Pin Thin QFP Package Pinout Figure 3. 56-Pin Shrink DIP Package Pinout Figure 5. 42-Pin Shrink DIP Package Pinout Table 1. ST72331Nx Pin Description | | Pin n°<br>SDIP56 | Pin Name | Туре | Description | Remarks | |----|------------------|--------------|------|-------------------------------------------|-------------------------| | 1 | 49 | PE4 | 1/0 | Port E4 | High Sink | | 2 | 50 | PE5 | I/O | Port E5 | High Sink | | 3 | 51 | PE6 | 1/0 | Port E6 | High Sink | | 4 | 52 | PE7 | 1/0 | Port E7 | High Sink | | 5 | 53 | PB0 | I/O | Port B0 | External Interrupt: El2 | | 6 | 54 | PB1 | I/O | Port B1 | External Interrupt: El2 | | 7 | 55 | PB2 | I/O | Port B2 | External Interrupt: El2 | | 8 | 56 | PB3 | 1/0 | Port B3 | External Interrupt: El2 | | 9 | 1 | PB4 | I/O | Port B4 | External Interrupt: El3 | | 10 | 2 | PB5 | I/O | Port B5 | External Interrupt: El3 | | 11 | 3 | PB6 | I/O | Port B6 | External Interrupt: El3 | | 12 | 4 | PB7 | 1/0 | Port B7 | External Interrupt: El3 | | 13 | 5 | PD0/AIN0 | I/O | Port D0 or ADC Analog Input 0 | | | 14 | 6 | PD1/AIN1 | I/O | Port D1 or ADC Analog Input 1 | | | 15 | 7 | PD2/AIN2 | I/O | Port D2 or ADC Analog Input 2 | | | 16 | 8 | PD3/AIN3 | 1/0 | Port D3 or ADC Analog Input 3 | | | 17 | 9 | PD4/AIN4 | I/O | Port D4 or ADC Analog Input 4 | | | 18 | 10 | PD5/AIN5 | 1/0 | Port D5 or ADC Analog Input 5 | | | 19 | 11 | PD6/AIN6 | I/O | Port D6 or ADC Analog Input 6 | | | 20 | 12 | PD7/AIN7 | I/O | Port D7 or ADC Analog Input 7 | | | 21 | 13 | $V_{DDA}$ | S | Power Supply for analog peripheral (ADC) | | | 22 | 14 | $V_{SSA}$ | S | Ground for analog peripheral (ADC) | | | 23 | | $V_{DD_3}$ | S | Main power supply | | | 24 | | $V_{SS\_3}$ | S | Ground | | | 25 | 15 | PF0/CLKOUT | I/O | Port F0 or CPU Clock Output | External Interrupt: EI1 | | 26 | 16 | PF1 | I/O | Port F1 | External Interrupt: El1 | | 27 | 17 | PF2 | I/O | Port F2 | External Interrupt: El1 | | 28 | | NC | | Not Connected | | | 29 | 18 | PF4/OCMP1_A | I/O | Port F4 or Timer A Output Compare 1 | | | 30 | | NC | | Not Connected | | | 31 | 19 | PF6/ICAP1_A | I/O | Port F6 or Timer A Input Capture 1 | | | 32 | 20 | PF7/EXTCLK_A | I/O | Port F7 or External Clock on Timer A | | | 33 | 21 | $V_{DD_0}$ | S | Main power supply | | | 34 | 22 | $V_{SS\_0}$ | s | Ground | | | 35 | 23 | PC0/OCMP2_B | I/O | Port C0 or Timer B Output Compare 2 | | | 36 | 24 | PC1/OCMP1_B | I/O | Port C1 or Timer B Output Compare 1 | | | 37 | 25 | PC2/ICAP2_B | I/O | Port C2 or Timer B Input Capture 2 | | | 38 | 26 | PC3/ICAP1_B | I/O | Port C3 or Timer B Input Capture 1 | | | 39 | 27 | PC4/MISO | I/O | Port C4 or SPI Master In / Slave Out Data | | | 40 | 28 | PC5/MOSI | I/O | Port C5 or SPI Master Out / Slave In Data | | | 41 | 29 | PC6/SCK | I/O | Port C6 or SPI Serial Clock | | | 42 | 30 | PC7/SS | 1/0 | Port C7 or SPI Slave Select | | | 43 | 31 | PA0 | I/O | Port A0 | External Interrupt: EI0 | | 1 | Pin n°<br>SDIP56 | Pin Name | Туре | Description | Remarks | |----|------------------|------------------------------------|------|-------------------------------------------------------------------------------------------------------------|----------------------------------------| | 44 | 32 | PA1 | I/O | Port A1 | External Interrupt: EI0 | | 45 | 33 | PA2 | I/O | Port A2 | External Interrupt: EI0 | | 46 | 34 | PA3 | I/O | Port A3 | External Interrupt: EI0 | | 47 | 35 | $V_{DD\_1}$ | S | Main power supply | | | 48 | 36 | V <sub>SS_1</sub> | S | Ground | | | 49 | 37 | PA4 | I/O | Port A4 | High Sink | | 50 | 38 | PA5 | I/O | Port A5 | High Sink | | 51 | 39 | PA6 | I/O | Port A6 | High Sink | | 52 | 40 | PA7 | 1/0 | Port A7 | High Sink | | 53 | 41 | TEST/V <sub>PP</sub> <sup>1)</sup> | s | Test mode pin . In the EPROM programming mode, this pin acts as the programming voltage input $V_{\rm PP.}$ | This pin must be tied low in user mode | | 54 | 42 | RESET | 1/0 | Bidirectional. Active low. Top priority non maska | ble interrupt. | | 55 | | NC | | Not Connected | | | 56 | | NC | | Not Connected | | | 57 | 43 | V <sub>SS_2</sub> | S | Ground | | | 58 | 44 | OSCOUT | 0 | Input/Output Oscillator pin. These pins connect | a parallel-resonant | | 59 | 45 | OSCIN | 1 | crystal, or an external source to the on-chip osci | llator. | | 60 | 46 | $V_{DD_2}$ | S | Main power supply | | | 61 | 47 | PE0/TDO | I/O | Port E1 or SCI Transmit Data Out | | | 62 | 48 | PE1/RDI | I/O | Port E1 or SCI Receive Data In | | | 63 | | NC | | Not Connected | | | 64 | | NC | | Not Connected | | Note 1: V<sub>PP</sub> on EPROM/OTP only. Table 2. ST72331Jx Pin Description | 1 | Pin n°<br>SDIP42 | Pin Name | Type | Description | Remarks | |----|------------------|------------|------|------------------------------------------|-------------------------| | 1 | 38 | PE1/RDI | I/O | Port E1 or SCI Receive Data In | | | 2 | 39 | PB0 | 1/0 | Port B0 | External Interrupt: EI2 | | 3 | 40 | PB1 | I/O | Port B1 | External Interrupt: El2 | | 4 | 41 | PB2 | I/O | Port B2 | External Interrupt: El2 | | 5 | 42 | PB3 | I/O | Port B3 | External Interrupt: El2 | | 6 | 1 | PB4 | I/O | Port B4 | External Interrupt: EI3 | | 7 | 2 | PD0/AIN0 | I/O | Port D0 or ADC Analog Input 0 | | | 8 | 3 | PD1/AIN1 | I/O | Port D1 or ADC Analog Input 1 | | | 9 | 4 | PD2/AIN2 | 1/0 | Port D2 or ADC Analog Input 2 | | | 10 | 5 | PD3/AIN3 | I/O | Port D3 or ADC Analog Input 3 | | | 11 | 6 | PD4/AIN4 | I/O | Port D4 or ADC Analog Input 4 | | | 12 | 7 | PD5/AIN5 | 1/0 | Port D5 or ADC Analog Input 5 | | | 13 | 8 | $V_{DDA}$ | S | Power Supply for analog peripheral (ADC) | | | 14 | 9 | $V_{SSA}$ | S | Ground for analog peripheral (ADC) | | | 15 | 10 | PF0/CLKOUT | I/O | Port F0 or CPU Clock Output | External Interrupt: EI1 | | 16 | 11 | PF1 | I/O | Port F1 | External Interrupt: EI1 | | 17 | 12 | PF2 | I/O | Port F2 | External Interrupt: EI1 | | 1 | Pin n°<br>SDIP42 | Pin Name | Туре | Description | Remarks | | |----|------------------|------------------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|--| | 18 | 13 | PF4/OCMP1_A | 1/0 | Port F4 or Timer A Output Compare 1 | | | | 19 | 14 | PF6/ICAP1_A | 1/0 | Port F6 or Timer A Input Capture 1 | | | | 20 | 15 | PF7/EXTCLK_A | 1/0 | Port F7 or External Clock on Timer A | | | | 21 | | $V_{\mathrm{DD}\_0}$ | S | Main power supply | | | | 22 | | V <sub>SS_0</sub> | S | Ground | | | | 23 | 16 | PC0/OCMP2_B | 1/0 | Port C0 or Timer B Output Compare 2 | | | | 24 | 17 | PC1/OCMP1_B | 1/0 | Port C1 or Timer B Output Compare 1 | | | | 25 | 18 | PC2/ICAP2_B | 1/0 | Port C2 or Timer B Input Capture 2 | | | | 26 | 19 | PC3/ICAP1_B | 1/0 | Port C3 or Timer B Input Capture 1 | | | | 27 | 20 | PC4/MISO | 1/0 | Port C4 or SPI Master In / Slave Out Data | | | | 28 | 21 | PC5/MOSI | 1/0 | Port C5 or SPI Master Out / Slave In Data | | | | 29 | 22 | PC6/SCK | 1/0 | Port C6 or SPI Serial Clock | | | | 30 | 23 | PC7/SS | 1/0 | Port C7 or SPI Slave Select | | | | 31 | 24 | PA3 | 1/0 | Port A3 | External Interrupt: EI0 | | | 32 | 25 | $V_{\mathrm{DD}\_1}$ | S | Main power supply | | | | 33 | 26 | V <sub>SS_1</sub> | S | Ground | | | | 34 | 27 | PA4 | I/O | Port A4 | High Sink | | | 35 | 28 | PA5 | 1/0 | Port A5 | High Sink | | | 36 | 29 | PA6 | 1/0 | Port A6 | High Sink | | | 37 | 30 | PA7 | 1/0 | Port A7 | High Sink | | | 38 | 31 | TEST/V <sub>PP</sub> <sup>1)</sup> | s | Test mode pin. In the EPROM programming mode, this pin acts as the programming voltage input V <sub>PP</sub> . This pin must low in user models in the programming low in user models. | | | | 39 | 32 | RESET | 1/0 | Bidirectional. Active low. Top priority non mas | kable interrupt. | | | 40 | 33 | V <sub>SS_2</sub> | S | Ground | | | | 41 | 34 | OSCOUT | 0 | Input/Output Oscillator pin. These pins connect a parallel-resonant | | | | 42 | 35 | OSCIN | 1 | crystal, or an external source to the on-chip oscillator. | | | | 43 | 36 | $V_{\mathrm{DD}\_2}$ | S | Main power supply | | | | 44 | 37 | PE0/TDO | I/O | Port E0 or SCI Transmit Data Out | | | Note 1: V<sub>PP</sub> on EPROM/OTP only. #### 1.3 MEMORY MAP Figure 6. Program Memory Map **Table 3. Interrupt Vector Map** | Vector Address | Description | Remarks | |----------------|----------------------------------|--------------------| | FFE0-FFE1h | Not Used | | | FFE2-FFE3h | Not Used | | | FFE4-FFE5h | EEPROM Interrupt Vector | Internal Interrupt | | FFE6-FFE7h | SCI Interrupt Vector | Internal Interrupt | | FFE8-FFE9h | TIMER B Interrupt Vector | Internal Interrupt | | FFEA-FFEBh | TIMER A Interrupt Vector | Internal Interrupt | | FFEC-FFEDh | SPI interrupt vector | Internal Interrupt | | FFEE-FFEFh | Not Used | | | FFF0-FFF1h | External Interrupt Vector EI3 | External Interrupt | | FFF2-FFF3h | External Interrupt Vector EI2 | External Interrupt | | FFF4-FFF5h | External Interrupt Vector EI1 | External Interrupt | | FFF6-FFF7h | External Interrupt Vector EI0 | External Interrupt | | FFF8-FFF9h | Not Used | | | FFFA-FFFBh | Not Used | | | FFFC-FFFDh | TRAP (software) Interrupt Vector | CPU Interrupt | | FFFE-FFFFh | RESET Vector | | Table 4. Hardware Register Memory Map | Address | Label | | Reset<br>Status | Remarks | | | | |-------------------|-------------------------|-------|---------------------------|---------|-------------------|--|--| | 0000h | | PADR | Data Register | 00h | R/W | | | | 0001h | Port A | PADDR | Data Direction Register | 00h | R/W | | | | 0002h | | PAOR | Option Register | 00h | R/W 1) | | | | 0003h | | • | Reserved Area (1 byte) | • | • | | | | 0004h | | PCDR | Data Register | 00h | R/W | | | | 0005h | Port C | PCDDR | Data Direction Register | 00h | R/W | | | | 0006h | | PCOR | Option Register | 00h | R/W | | | | 0007h | | | Reserved Area (1 byte) | | <u> </u> | | | | 0008h | | PBDR | Data Register | 00h | R/W | | | | 0009h | Port B | PBDDR | Data Direction Register | 00h | R/W | | | | 000Ah | | PBOR | Option Register | 00h | R/W 1) | | | | 000Bh | | • | Reserved Area (1 byte) | • | | | | | 000Ch | | PEDR | Data Register | 00h | R/W | | | | 000Dh | Port E | PEDDR | Data Direction Register | 00h | R/W | | | | 000Eh | | PEOR | Option Register | 0Ch | R/W 1) | | | | 000Fh | Reserved Area (1 byte) | | | | | | | | 0010h | | PDDR | Data Register | 00h | R/W | | | | 0011h | Port D | PDDDR | Data Direction Register | 00h | R/W | | | | 0012h | | PDOR | Option Register | 00h | R/W 1) | | | | 0013h | | • | Reserved Area (1 byte) | • | | | | | 0014h | | PFDR | Data Register | 00h | R/W | | | | 0015h | Port F | PFDDR | Data Direction Register | 00h | R/W | | | | 0016h | | PFOR | Option Register | 28h | R/ <b>W</b> 1) | | | | 0017h to | | • | Reserved Area (9 bytes) | | | | | | 001Fh | | | rteserved Area (3 bytes) | | _ | | | | 0020h | | MISCR | Miscellaneous Register | 00h | | | | | 0021h | | SPIDR | SPI Data I/O Register | xxh | R/ <b>W</b> | | | | 0022h | SPI | SPICR | SPI Control Register | xxh | R/W | | | | 0023h | | SPISR | SPI Status Register | 00h | Read Only | | | | 0024h to | | | Reserved Area (6 bytes) | | | | | | 0029h | Reserved Area (6 bytes) | | | | | | | | 002Ah | WDG | WDGCR | Watchdog Control Register | 7Fh | R/W | | | | 002Bh | I WDG | WDGSR | Watchdog Status Register | 00h | R/W <sup>3)</sup> | | | | 002Ch | EEPROM | EEPCR | EEPROM Control Register | 00h | R/W Register | | | | 002Dh to<br>0030h | | 1 | Reserved Area (4 bytes) | | | | | **577** | Address | Block | Register<br>Label | Register Name | Reset<br>Status | Remarks | | | | |-------------|---------|------------------------|------------------------------------------|-----------------|---------------------------|--|--|--| | 0031h | | TACR2 | Control Register2 | 00h | R/W | | | | | 0032h | | TACR1 | Control Register1 | 00h | R/W | | | | | 0033h | | TASR | Status Register | xxh | Read Only | | | | | 0034h-0035h | | TAIC1HR | Input Capture1 High Register | xxh | Read Only | | | | | | | TAIC1LR | Input Capture1 Low Register | xxh | Read Only | | | | | 0036h-0037h | | TAOC1HR | Output Compare1 High Register | 80h | R/W | | | | | | | TAOC1LR | Output Compare1 Low Register | 00h | R/W | | | | | 0038h-0039h | Timer A | TACHR | Counter High Register | FFh | Read Only | | | | | | | TACLR | Counter Low Register | FCh | Read Only | | | | | 003Ah-003Bh | | TAACHR | Alternate Counter High Register | FFh | Read Only | | | | | | | TAACLR | Alternate Counter Low Register | FCh | Read Only | | | | | 003Ch-003Dh | | TAIC2HR | Input Capture2 High Register | xxh | Read Only <sup>2)</sup> | | | | | | | TAIC2LR | Input Capture2 Low Register | xxh | Read Only <sup>2)</sup> | | | | | 003Eh-003Fh | | TAOC2HR | Output Compare2 High Register | 80h | R/ <b>W</b> <sup>2)</sup> | | | | | | | TAOC2LR | Output Compare2 Low Register | 00h | R/ <b>W</b> <sup>2)</sup> | | | | | 0040h | | Reserved Area (1 byte) | | | | | | | | 0041h | | TBCR2 | Control Register2 | 00h | R/W | | | | | 0042h | | TBCR1 | Control Register1 | 00h | R/W | | | | | 0043h | | TBSR | Status Register | xxh | Read Only | | | | | 0044h-0045h | | TBIC1HR | Input Capture1 High Register | xxh | Read Only | | | | | | | TBIC1LR | Input Capture1 Low Register | xxh | Read Only | | | | | 0046h-0047h | | TBOC1HR | Output Compare1 High Register | 80h | R/W | | | | | | | TBOC1LR | Output Compare1 Low Register | 00h | R/W | | | | | 0048h-0049h | Timer B | TBCHR | Counter High Register | FFh | Read Only | | | | | | | TBCLR | Counter Low Register | FCh | Read Only | | | | | 004Ah-004Bh | | TBACHR | Alternate Counter High Register | FFh | Read Only | | | | | | | TBACLR | Alternate Counter Low Register | FCh | Read Only | | | | | 004Ch-004Dh | | TBIC2HR | Input Capture2 High Register | xxh | Read Only | | | | | | | TBIC2LR | Input Capture2 Low Register | xxh | Read Only | | | | | 004Eh-004Fh | | TBOC2HR | Output Compare2 High Register | 80h | R/W | | | | | | | TBOC2LR | Output Compare2 Low Register | 00h | R/ <b>W</b> | | | | | 0050h | | SCISR | SCI Status Register | C0h | Read Only | | | | | 0051h | | SCIDR | SCI Data Register | xxh | R/W | | | | | 0052h | | SCIBRR | SCI Baud Rate Register | 00xxb | R/W | | | | | 0053h | | SCICR1 | SCI Control Register 1 | xxh | R/W | | | | | 0054h | SCI | SCICR2 | SCI Control Register 2 | 00h | R/W | | | | | 0055h | | SCIERPR | SCI Extended Receive Prescaler Register | 00h | R/W | | | | | 0056h | | | Reserved | | Reserved | | | | | 0057h | | SCIETPR | SCI Extended Transmit Prescaler Register | 00h | R/W | | | | | 0058h to | | • | Reserved Area (24 bytes) | • | | | | | | 006Fh | | | neserved Area (24 bytes) | | | | | | | 0070h | ADC | ADCDR | ADC Data Register | 00h | Read Only | | | | | 0071h | ADC | ADCCSR | ADC Control/Status Register | 00h | R/W | | | | | 0072h to | | • | Decembed A (4.4 | • | | | | | | 007Fh | | | Reserved Area (14 bytes) | | | | | | | | | | | | | | | | - Notes: 1. The bits corresponding to unavailable pins are forced to 1 by hardware, this affects the reset status value. 2. External pin not available. 3. Not used in versions without Low Voltage Detector Reset. #### 1.4 OPTION BYTE The user has the option to select software watchdog or hardware watchdog (see description in the Watchdog chapter). When programming EPROM or OTP devices, this option is selected in a menu by the user of the EPROM programmer before burning the EPROM/OTP. The Option Byte is located in a non-user map. No address has to be specified. The Option Byte is at FFh after UV erasure and must be properly programmed to set desired options. For ROM devices, the option (software or hardware watchdog) must be specified in the option list provided to STMicroelectronics with the ROM code (see ordering information). The Option Byte is hardware programmed as the ROM content. #### **OPTBYTE** Bit 7:4 = Not used Bit 3 = Reserved, must be cleared. Bit 2 = Reserved, must be set on ST72331N devices and must be cleared on ST72331J devices. Bit 1 = Not used Bit 0 = WDG Watchdog disable - 0: The Watchdog is enabled after reset (Hardware Watchdog). - 1: The Watchdog is not enabled after reset (Software Watchdog). #### **2 CENTRAL PROCESSING UNIT** #### 2.1 INTRODUCTION This CPU has a full 8-bit architecture and contains six internal registers allowing efficient 8-bit data manipulation. #### 2.2 MAIN FEATURES - 63 basic instructions - Fast 8-bit by 8-bit multiply - 17 main addressing modes (with indirect addressing mode) - Two 8-bit index registers - 16-bit stack pointer - 8 MHz CPU internal frequency - Low power modes - Maskable hardware interrupts - Non-maskable software interrupt #### 2.3 CPU REGISTERS The 6 CPU registers shown in Figure 7 are not present in the memory mapping and are accessed by specific instructions. #### Accumulator (A) The Accumulator is an 8-bit general purpose register used to hold operands and the results of the arithmetic and logic calculations and to manipulate data #### Index Registers (X and Y) In indexed addressing modes, these 8-bit registers are used to create either effective addresses or temporary storage areas for data manipulation. (The Cross-Assembler generates a precede instruction (PRE) to indicate that the following instruction refers to the Y register.) The Y register is not affected by the interrupt automatic procedures (not pushed to and popped from the stack). #### Program Counter (PC) The program counter is a 16-bit register containing the address of the next instruction to be executed by the CPU. It is made of two 8-bit registers PCL (Program Counter Low which is the LSB) and PCH (Program Counter High which is the MSB). Figure 7. CPU Registers # CENTRAL PROCESSING UNIT (Cont'd) CONDITION CODE REGISTER (CC) Read/Write Reset Value: 111x1xxx | 7 | | | | | | | 0 | |---|---|---|---|---|---|---|---| | 1 | 1 | 1 | н | _ | Z | Z | С | The 8-bit Condition Code register contains the interrupt mask and four flags representative of the result of the instruction just executed. This register can also be handled by the PUSH and POP instructions. These bits can be individually tested and/or controlled by specific instructions. #### Bit 4 = **H** Half carry. This bit is set by hardware when a carry occurs between bits 3 and 4 of the ALU during an ADD or ADC instruction. It is reset by hardware during the same instructions. - 0: No half carry has occurred. - 1: A half carry has occurred. This bit is tested using the JRH or JRNH instruction. The H bit is useful in BCD arithmetic subroutines. #### Bit 3 = I Interrupt mask. This bit is set by hardware when entering in interrupt or by software to disable all interrupts except the TRAP software interrupt. This bit is cleared by software. - 0: Interrupts are enabled. - 1: Interrupts are disabled. This bit is controlled by the RIM, SIM and IRET instructions and is tested by the JRM and JRNM instructions. **Note:** Interrupts requested while I is set are latched and can be processed when I is cleared. By default an interrupt routine is not interruptable because the I bit is set by hardware when you en- ter it and reset by the IRET instruction at the end of the interrupt routine. If the I bit is cleared by software in the interrupt routine, pending interrupts are serviced regardless of the priority level of the current interrupt routine. #### Bit 2 = N Negative. This bit is set and cleared by hardware. It is representative of the result sign of the last arithmetic, logical or data manipulation. It is a copy of the 7<sup>th</sup> bit of the result. - 0: The result of the last operation is positive or null. - 1: The result of the last operation is negative (i.e. the most significant bit is a logic 1). This bit is accessed by the JRMI and JRPL instructions. #### Bit $1 = \mathbf{Z} Zero$ . This bit is set and cleared by hardware. This bit indicates that the result of the last arithmetic, logical or data manipulation is zero. - 0: The result of the last operation is different from zero - 1: The result of the last operation is zero. This bit is accessed by the JREQ and JRNE test instructions. #### Bit $0 = \mathbf{C} \ Carry/borrow$ . This bit is set and cleared by hardware and software. It indicates an overflow or an underflow has occurred during the last arithmetic operation. - 0: No overflow or underflow has occurred. - 1: An overflow or underflow has occurred. This bit is driven by the SCF and RCF instructions and tested by the JRC and JRNC instructions. It is also affected by the "bit test and branch", shift and rotate instructions. # CENTRAL PROCESSING UNIT (Cont'd) Stack Pointer (SP) Read/Write Reset Value: 01FFh The Stack Pointer is a 16-bit register which is always pointing to the next free location in the stack. It is then decremented after data has been pushed onto the stack and incremented before data is popped from the stack (see Figure 8). Since the stack is 256 bytes deep, the 8th most significant bits are forced by hardware. Following an MCU Reset, or after a Reset Stack Pointer instruction (RSP), the Stack Pointer contains its reset value (the SP7 to SP0 bits are set) which is the stack higher address. The least significant byte of the Stack Pointer (called S) can be directly accessed by a LD instruction. **Note:** When the lower limit is exceeded, the Stack Pointer wraps around to the stack upper limit, without indicating the stack overflow. The previously stored information is then overwritten and therefore lost. The stack also wraps in case of an underflow. The stack is used to save the return address during a subroutine call and the CPU context during an interrupt. The user may also directly manipulate the stack by means of the PUSH and POP instructions. In the case of an interrupt, the PCL is stored at the first location pointed to by the SP. Then the other registers are stored in the next locations as shown in Figure 8. - When an interrupt is received, the SP is decremented and the context is pushed on the stack. - On return from interrupt, the SP is incremented and the context is popped from the stack. A subroutine call occupies two locations and an interrupt five locations in the stack area. Figure 8. Stack Manipulation Example #### 3 CLOCKS, RESET, INTERRUPTS & POWER SAVING MODES #### 3.1 CLOCK SYSTEM #### 3.1.1 General Description The MCU accepts either a crystal or ceramic resonator, or an external clock signal to drive the internal oscillator. The internal clock ( $f_{CPU}$ ) is derived from the external oscillator frequency ( $f_{OSC}$ ). The external Oscillator clock is first divided by 2, and an additional division factor of 2, 4, 8, or 16 can be applied, in Slow Mode, to reduce the frequency of the $f_{CPU}$ ; this clock signal is also routed to the onchip peripherals. The CPU clock signal consists of a square wave with a duty cycle of 50%. The internal oscillator is designed to operate with an AT-cut parallel resonant quartz crystal resonator in the frequency range specified for $f_{\rm osc}.$ The circuit shown in Figure 10 is recommended when using a crystal, and Table 5 lists the recommended capacitance and feedback resistance values. The crystal and associated components should be mounted as close as possible to the input pins in order to minimize output distortion and start-up stabilisation time. Use of an external CMOS oscillator is recommended when crystals outside the specified frequency ranges are to be used. #### 3.1.2 External Clock An external clock may be applied to the OSCIN input with the OSCOUT pin not connected, as shown on Figure 9. Table 5 Recommended Values for 16 MHz Crystal Resonator ( $C_0 < 7pF$ ) | R <sub>SMAX</sub> | 40 Ω | <b>60</b> Ω | <b>150</b> Ω | |---------------------|---------|-------------|--------------| | C <sub>OSCIN</sub> | 56pF | 47pF | 22pF | | C <sub>OSCOUT</sub> | 56pF | 47pF | 22pF | | R <sub>P</sub> | 1-10 MΩ | 1-10 MΩ | 1-10 ΜΩ | **R<sub>SMAX</sub>:** Parasitic series resistance of the quartz crystal (upper limit). $C_0$ : Parasitic shunt capacitance of the quartz crystal (upper limit 7pF). **C**OSCOUT, **C**OSCIN: Maximum total capacitance on pins OSCIN and OSCOUT (the value includes the external capacitance tied to the pin plus the parasitic capacitance of the board and of the device). $\mathbf{R}_{\mathbf{p}}$ : External shunt resistance. Recommended value for oscillator stability is $1\,\mathrm{M}\Omega$ . Figure 9. External Clock Source Connections Figure 10. Crystal/Ceramic Resonator Figure 11. Clock Prescaler Block Diagram 477 #### 3.2 RESET #### 3.2.1 Introduction There are four sources of Reset: - RESET pin (external source) - Power-On Reset (Internal source) - WATCHDOG (Internal Source) - Low Voltage Detection Reset (internal source) The Reset Service Routine vector is located at address FFFEh-FFFFh. #### 3.2.2 External Reset The RESET pin is both an input and an open-drain output with integrated pull-up resistor. When one of the internal Reset sources is active, the Reset pin is driven low to reset the whole application. #### 3.2.3 Reset Operation The duration of the Reset condition, which is also reflected on the output pin, is fixed at 4096 internal CPU Clock cycles. A Reset signal originating from an external source must have a duration of at least 200 µs in order to be recognised. At the end of the Power-On Reset cycle, the MCU may be held in the Reset condition by an External Reset signal. The RESET pin may thus be used to ensure $V_{DD}$ has risen to a point where the MCU can operate correctly before the user program is run. Following a Power-On Reset event, or after exiting Halt mode, a 4096 CPU Clock cycle delay period is initiated in order to allow the oscillator to stabilise and to ensure that recovery has taken place from the Reset state. During the Reset cycle, the device Reset pin acts as an output that is pulsed low. In its high state, an internal pull-up resistor connected to the Reset pin. This resistor can be pulled low by external circuitry to reset the device. The Reset pin is an asynchronous signal which plays a major role in EMS performance. In a noisy environment, the best external network is a double capacitive decoupling consisting of 0.1 $\mu$ F to $V_{SS}$ and 0.1 $\mu$ F to $V_{DD}$ . Figure 12. Reset Block Diagram #### **RESET** (Cont'd) #### 3.2.4 Low Voltage Detector Reset The on-chip Low Voltage Detector (LVD) generates a static reset when the supply voltage is below a reference value. The LVD functions both during power-on as well as when the power supply drops (brown-out). The reference value for a voltage drop is lower than the reference value for power-on in order to avoid a parasitic reset when the MCU starts running and sinks current on the supply (hysteresis). The LVD Reset circuitry generates a reset when $V_{DD}$ is below: V<sub>LVDUP</sub> when V<sub>DD</sub> is rising V<sub>LVDDOWN</sub> when V<sub>DD</sub> is falling Provided the minimun $V_{DD}$ value (guaranteed for the oscillator frequency) is above $V_{LVDDOWN}$ , the MCU can only be in two modes: - under full software control or - in static safe reset In this condition, secure operation is always ensured for the application without the need for external reset hardware. During a Low Voltage Detector Reset, the RESET pin is held low, thus permitting the MCU to reset other devices. In noisy environments, the power supply may drop for short periods and cause the Low Voltage Detector to generate a Reset too frequently. In such cases, it is recommended to use devices without the LVD Reset option and to rely on the watchdog function to detect application runaway conditions. Figure 13. Low Voltage Detector Reset Function Figure 14. Low Voltage Detector Reset Signal **Note:** See electrical characteristics for values of $V_{LVDUP}$ and $V_{LVDDOWN}$ Figure 15. Temporization timing diagram after an internal Reset #### 3.3 INTERRUPTS The ST7 core may be interrupted by one of two different methods: maskable hardware interrupts as listed in the Interrupt Mapping Table and a non-maskable software interrupt (TRAP). The Interrupt processing flowchart is shown in Figure 1. The maskable interrupts must be enabled clearing the I bit in order to be serviced. However, disabled interrupts may be latched and processed when they are enabled (see external interrupts subsection). **57** When an interrupt has to be serviced: - Normal processing is suspended at the end of the current instruction execution. - The PC, X, A and CC registers are saved onto the stack. - The I bit of the CC register is set to prevent additional interrupts. - The PC is then loaded with the interrupt vector of the interrupt to service and the first instruction of the interrupt service routine is fetched (refer to the Interrupt Mapping Table for vector addresses). The interrupt service routine should finish with the IRET instruction which causes the contents of the saved registers to be recovered from the stack. **Note:** As a consequence of the IRET instruction, the I bit will be cleared and the main program will resume. #### **Priority management** By default, a servicing interrupt can not be interrupted because the I bit is set by hardware entering in interrupt routine. In the case several interrupts are simultaneously pending, an hardware priority defines which one will be serviced first (see the Interrupt Mapping Table). #### Non Maskable Software Interrupts This interrupt is entered when the TRAP instruction is executed regardless of the state of the I bit. It will be serviced according to the flowchart on Figure 1. #### Interrupts and Low power mode All interrupts allow the processor to leave the Wait low power mode. Only external and specific mentioned interrupts allow the processor to leave the Halt low power mode (refer to the "Exit from HALT" column in the Interrupt Mapping Table). #### **External Interrupts** External interrupt vectors can be loaded in the PC register if the corresponding external interrupt occurred and if the I bit is cleared. These interrupts allow the processor to leave the Halt low power mode The external interrupt polarity is selected through the miscellaneous register or interrupt register (if available). External interrupt triggered on edge will be latched and the interrupt request automatically cleared upon entering the interrupt service routine. If more than one input pin of a group connected to the same interrupt line is selected simultaneously, this will be logically ORed. Warning: The type of sensitivity defined in the Miscellaneous or Interrupt register (if available) applies to the EI source. In case of an ORed source (as described on the I/O ports section). A low level on an I/O pin configured as input with interrupt, masks the interrupt request even in case of rising-edge sensitivity. #### **Peripheral Interrupts** Different peripheral interrupt flags in the status register are able to cause an interrupt when they are active if both: - The I bit of the CC register is cleared. - The corresponding enable bit is set in the control register. If any of these two conditions is false, the interrupt is latched and thus remains pending. Clearing an interrupt request is done by: - writing "0" to the corresponding bit in the status register or - an access to the status register while the flag is set followed by a read or write of an associated register. **Note**: the clearing sequence resets the internal latch. A pending interrupt (i.e. waiting for being enabled) will therefore be lost if the clear sequence is executed. #### INTERRUPTS (Cont'd) Figure 16. Interrupt Processing Flowchart Table 6. Interrupt Mapping | Source<br>Block | Description | Register<br>Label | Flag | Exit<br>from<br>HALT | Vector<br>Address | Priority<br>Order | |-----------------|--------------------------------|-------------------|--------|----------------------|-------------------|-------------------| | RESET | Reset | N/A | N/A | yes | FFFEh-FFFFh | Highest | | TRAP | Software | N/A | N/A | no | FFFCh-FFFDh | Priority | | | NOT USED | | | | FFFAh-FFFBh | | | | NOT USED | | | | FFF8h-FFF9h | | | EI0 | Ext. Interrupt (Ports PA0:PA3) | N/A | N/A | | FFF6h-FFF7h | | | El1 | Ext. Interrupt (Ports PF0:PF2) | N/A | N/A | yes | FFF4h-FFF5h | | | El2 | Ext. Interrupt (Ports PB0:PB3) | N/A | N/A | yes | FFF2h-FFF3h | | | El3 | Ext. Interrupt (Ports PB4:PB7) | N/A | N/A | | FFF0h-FFF1h | | | | NOT USED | | | | FFEEh-FFEFh | | | SPI | Transfer Complete | SPISR | SPIF | | FFECh-FFEDh | | | | Mode Fault | OI IOI1 | MODF | | I I LOII-I I LOII | | | | Input Capture 1 | | ICF1_A | | | | | | Output Compare 1 | | OCF1_A | | FFEAh-FFEBh | | | TIMER A | Input Capture 2 | TASR | ICF2_A | | | | | | Output Compare 2 | | OCF2_A | | | | | | Timer Overflow | | TOF_A | | | | | | Input Capture 1 | | ICF1_B | | | | | | Output Compare 1 | | OCF1_B | no | | | | TIMER B | Input Capture 2 | TBSR | ICF2_B | ] " | FFE8h-FFE9h | | | | Output Compare 2 | | OCF2_B | | | | | | Timer Overflow | | TOF_B | 1 | | | | | Transmit Buffer Empty | | TDRE | | | | | | Transmit Complete | | TC | 1 | | 🕁 | | SCI | Receive Buffer Full | SCISR | RDRF | | FFE6h-FFE7h | ▼ | | | Idle Line Detect | | IDLE | | | Lowest | | | Overrun | | OR | | | Priority | | EEPROM | EEPROM End of Programming | EEPCR | E2ITE | | FFE4h-FFE5h | | | | NOT USED | | | | FFE2h-FFE3h | | | | NOT USED | | | | FFE0h-FFE1h | | #### 3.4 POWER SAVING MODES #### 3.4.1 Introduction There are three Power Saving modes. Slow Mode is selected by setting the relevant bits in the Miscellaneous register. Wait and Halt modes may be entered using the WFI and HALT instructions. #### 3.4.2 Slow Mode In Slow mode, the oscillator frequency can be divided by a value defined in the Miscellaneous Register. The CPU and peripherals are clocked at this lower frequency. Slow mode is used to reduce power consumption, and enables the user to adapt clock frequency to available supply voltage. #### 3.4.3 Wait Mode Wait mode places the MCU in a low power consumption mode by stopping the CPU. All peripherals remain active. During Wait mode, the I bit (CC Register) is cleared, so as to enable all interrupts. All other registers and memory remain unchanged. The MCU will remain in Wait mode until an Interrupt or Reset occurs, whereupon the Program Counter branches to the starting address of the Interrupt or Reset Service Routine. The MCU will remain in Wait mode until a Reset or an Interrupt occurs, causing it to wake up. Refer to Figure 17 below. Figure 17. WAIT Flow Chart **Note:** Before servicing an interrupt, the CC register is pushed on the stack. The I-Bit is set during the interrupt routine and cleared when the CC register is popped. #### **POWER SAVING MODES (Cont'd)** #### 3.4.4 Halt Mode The Halt mode is the MCU lowest power consumption mode. The Halt mode is entered by executing the HALT instruction. The internal oscillator is then turned off, causing all internal processing to be stopped, including the operation of the on-chip peripherals. The Halt mode cannot be used when the watchdog is enabled, if the HALT instruction is executed while the watchdog system is enabled, a watchdog reset is generated thus resetting the entire MCU. When entering Halt mode, the I bit in the CC Register is cleared so as to enable External Interrupts. If an interrupt occurs, the CPU becomes active. The MCU can exit the Halt mode upon reception of an interrupt or a reset. Refer to the Interrupt Mapping Table. The oscillator is then turned on and a stabilization time is provided before releasing CPU operation. The stabilization time is 4096 CPU clock cycles. After the start up delay, the CPU continues operation by servicing the interrupt which wakes it up or by fetching the reset vector if a reset wakes it up. Figure 18. HALT Flow Chart 2) if reset PERIPH. CLOCK = ON ; if interrupt PERIPH. CLOCK = OFF **Note:** Before servicing an interrupt, the CC register is pushed on the stack. The I-Bit is set during the interrupt routine and cleared when the CC register is popped. #### 3.5 MISCELLANEOUS REGISTER The Miscellaneous register allows to select the SLOW operating mode, the polarity of external interrupt requests and to output the internal clock. Register Address: 0020h — Read/Write Reset Value: 0000 0000 (00h) | | | | | | | | 0 | |------|------|-----|------|------|------|------|-----| | PEI3 | PEI2 | мсо | PEI1 | PEI0 | PSM1 | PSM0 | SMS | Bit 7:6 = **PEI[3:2]** External Interrupt El3 and El2 Polarity Options. These bits are set and cleared by software. They determine which event on El2 and El3 causes the external interrupt according to Table 7. Table 7. El2 and El3 External Interrupt Polarity Options | MODE | PEI3 | PEI2 | |---------------------------------------------|------|------| | Falling edge and low level<br>(Reset state) | 0 | 0 | | Falling edge only | 1 | 0 | | Rising edge only | 0 | 1 | | Rising and falling edge | 1 | 1 | #### Bit 5 = MCO Main Clock Out This bit is set and cleared by software. When set it allows to output the Internal Clock on PF0 I/O. 0 - PF0 is a normal I/O port. Bit 4:3 = **PEI1-PEI0** External Interrupt EI1 and EI0 Polarity Options. These bits are set and cleared by software. They determine which event on EI0 and EI1 causes the external interrupt according to Table 8. Table 8. El0 and El1 External Interrupt Polarity Options | MODE | PEI1 | PEI0 | |------------------------------------------|------|------| | Falling edge and low level (Reset state) | 0 | 0 | | Falling edge only | 1 | 0 | | Rising edge only | 0 | 1 | | Rising and falling edge | 1 | 1 | #### Bit 2:1 = **PSM[1:0]** Prescaler for Slow Mode These bits are set and cleared by software. They determine the CPU clock when the SMS bit is set according to the following table. Table 9. f<sub>CPU</sub> Value in Slow Mode | f <sub>CPU</sub> Value | PSM1 | PSM0 | |------------------------|------|------| | f <sub>OSC</sub> / 4 | 0 | 0 | | f <sub>OSC</sub> / 16 | 0 | 1 | | f <sub>OSC</sub> / 8 | 1 | 0 | | f <sub>OSC</sub> / 32 | 1 | 1 | Bit 0 = **SMS** Slow Mode Select This bit is set and cleared by software. 0: Normal Mode - f<sub>CPU</sub> = f<sub>OSC</sub>/ 2 (Reset state) 1: Slow Mode - the $f_{\mbox{\footnotesize{CPU}}}$ value is determined by the PSM1 and PSM0 bits. *577* <sup>1 -</sup> f<sub>CPU</sub> outputs on PF0 pin. #### **4 ON-CHIP PERIPHERALS** #### 4.1 I/O PORTS #### 4.1.1 Introduction The I/O ports offer different functional modes: - transfer of data through digital inputs and outputs and for specific pins: - analog signal input (ADC) - alternate signal input/output for the on-chip peripherals. - external interrupt generation An I/O port is composed of up to 8 pins. Each pin can be programmed independently as digital input (with or without interrupt generation) or digital output. #### 4.1.2 Functional Description Each port is associated to 2 main registers: - Data Register (DR) - Data Direction Register (DDR) and some of them to an optional register: Option Register (OR) Each I/O pin may be programmed using the corresponding register bits in DDR and OR registers: bit X corresponding to pin X of the port. The same correspondence is used for the DR register. The following description takes into account the OR register, for specific ports which do not provide this register refer to the I/O Port Implementation Section 4.1.2.5. The generic I/O block diagram is shown on Figure 20. #### 4.1.2.1 Input Modes The input configuration is selected by clearing the corresponding DDR register bit. In this case, reading the DR register returns the digital value applied to the external I/O pin. Different input modes can be selected by software through the OR register. #### Notes: - 1. All the inputs are triggered by a Schmitt trigger. - 2. When switching from input mode to output mode, the DR register should be written first to output the correct value as soon as the port is configured as an output. #### Interrupt function When an I/O is configured in Input with Interrupt, an event on this I/O can generate an external Interrupt request to the CPU. The interrupt polarity is given independently according to the description mentioned in the Miscellaneous register or in the interrupt register (where available). Each pin can independently generate an Interrupt request. Each external interrupt vector is linked to a dedicated group of I/O port pins (see Interrupts section). If more than one input pin is selected simultaneously as interrupt source, this is logically ORed. For this reason if one of the interrupt pins is tied low, it masks the other ones. #### 4.1.2.2 Output Mode The pin is configured in output mode by setting the corresponding DDR register bit. In this mode, writing "0" or "1" to the DR register applies this digital value to the I/O pin through the latch. Then reading the DR register returns the previously stored value. **Note**: In this mode, the interrupt function is disabled. #### 4.1.2.3 Digital Alternate Function When an on-chip peripheral is configured to use a pin, the alternate function is automatically selected. This alternate function takes priority over standard I/O programming. When the signal is coming from an on-chip peripheral, the I/O pin is automatically configured in output mode (push-pull or open drain according to the peripheral). When the signal is going to an on-chip peripheral, the I/O pin has to be configured in input mode. In this case, the pin's state is also digitally readable by addressing the DR register. #### Notes: - 1. Input pull-up configuration can cause an unexpected value at the input of the alternate peripheral input. - 2. When the on-chip peripheral uses a pin as input and output, this pin must be configured as an input (DDR = 0). **Warning:** The alternate function must not be activated as long as the pin is configured as input with interrupt, in order to avoid generating spurious interrupts. #### 4.1.2.4 Analog Alternate Function When the pin is used as an ADC input the I/O must be configured as input, floating. The analog multiplexer (controlled by the ADC registers) switches the analog voltage present on the selected pin to the common analog rail which is connected to the ADC input. It is recommended not to change the voltage level or loading on any port pin while conversion is in progress. Furthermore it is recommended not to have clocking pins located close to a selected analog pin. **Warning**: The analog input voltage level must be within the limits stated in the Absolute Maximum Ratings. #### 4.1.2.5 I/O Port Implementation The hardware implementation on each I/O port depends on the settings in the DDR and OR registers and specific feature of the I/O port such as ADC Input (see Figure 20) or true open drain. Switching these I/O ports from one state to another should be done in a sequence that prevents unwanted side effects. Recommended safe transitions are illustrated in Figure 19. Other transitions are potentially risky and should be avoided, since they are likely to present unwanted side-effects such as spurious interrupt generation. Figure 19. Recommended I/O State Transition Diagram Figure 20. I/O Block Diagram **Table 10. Port Mode Configuration** | Configuration Mode | Pull-up | P-buffer | |--------------------------|-------------|-------------| | Floating | 0 | 0 | | Pull-up | 1 | 0 | | Push-pull | 0 | 1 | | True Open Drain | not present | not present | | Open Drain (logic level) | 0 | 0 | #### Legend: - 0 present, not activated - 1 present and activated #### Notes: - No OR Register on some ports (see register map). - ADC Switch on ports with analog alternate functions. **Table 11. Port Configuration** | Port | Pin name | Input (D | DDR = 0) | Output ( | DDR = 1) | |--------|-----------------------|-----------|-------------------------|------------------|-------------------------------| | Port | Pili lialile | OR = 0 | OR = 1 | OR = 0 | OR =1 | | | PA0:PA2 <sup>1)</sup> | floating* | pull-up with interrupt | open-drain | push-pull | | Port A | PA3 | floating* | pull-up with interrupt | open-drain | push-pull | | | PA4:PA7 | floa | ting* | open drain, higl | n sink capability | | Port B | PB0:PB4 | floating* | pull-up with interrupt | open-drain | push-pull | | POIL B | PB5:PB7 <sup>1)</sup> | floating* | pull-up with interrupt | open-drain | push-pull | | Port C | PC0:PC7 | floating* | pull-up | open-drain | push-pull | | Port D | PD0:PD5 | floating* | pull-up | open-drain | push-pull | | PORD | PD6:PD7 <sup>1)</sup> | floating* | pull-up | open-drain | push-pull | | Port E | PE0:PE1 | floating* | pull-up | open-drain | push-pull | | FOILE | PE4:PE7 <sup>1)</sup> | floati | floating* <sup>2)</sup> | | sink capability <sup>3)</sup> | | Port F | PF0:PF2 | floating* | pull-up with interrupt | open-drain | push-pull | | FUILE | PF4, PF6, PF7 | floating* | pull-up | open-drain | push-pull | #### Notes: - 1. ST72331N only - 2. For OTP/EPROM version, when OR=0: floating & when OR=1: reserved - 3. For OTP/EPROM version, when OR=0: open-drain, high sink capability & when OR=1: reserved **Warning:** All bits of the DDR register which correspond to unconnected I/Os must be left at their reset value. They must not be modified by the user otherwise a spurious interrupt may be generated. **577** <sup>\*</sup> Reset state (The bits corresponding to unavailable pins are forced to 1 by hardware, this affects the reset status value). #### 4.1.3 Register Description #### 4.1.3.1 Data registers Port A Data Register (PADR) Port B Data Register (PBDR) Port C Data Register (PCDR) Port D Data Register (PDDR) Port E Data Register (PEDR) Port F Data Register (PFDR) Read/Write Reset Value: 0000 0000 (00h) | , | | | | | | | U | |----|----|----|----|----|----|----|----| | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | #### Bit 7:0 = D7-D0 Data Register 8 bits. The DR register has a specific behaviour according to the selected input/output configuration. Writing the DR register is always taken in account even if the pin is configured as an input. Reading the DR register returns either the DR register latch content (pin configured as output) or the digital value applied to the I/O pin (pin configured as input). #### 4.1.3.2 Data direction registers Port A Data Direction Register (PADDR) Port B Data Direction Register (PBDDR) Port C Data Direction Register (PCDDR) Port D Data Direction Register (PDDDR) Port E Data Direction Register (PEDDR) Port F Data Direction Register (PFDDR) Read/Write Reset Value: 0000 0000 (00h) (input mode) | | | | | | | | 0 | |-----|-----|-----|-----|-----|-----|-----|-----| | DD7 | DD6 | DD5 | DD4 | DD3 | DD2 | DD1 | DD0 | #### Bit 7:0 = DD7-DD0 Data Direction Register 8 bits. The DDR register gives the input/output direction configuration of the pins. Each bits is set and cleared by software. 0: Input mode 1: Output mode #### 4.1.3.3 Option registers Port A Option Register (PAOR) Port B Option Register (PBOR) Port C Option Register (PBOR) Port D Option Register (PBOR) Port E Option Register (PBOR) Port F Option Register (PFOR) Read/Write Reset Value: see Register Memory Map Table 4 | 7 | | | | | | | 0 | |----|------------|------------|----|----|----|----|----| | 07 | <b>O</b> 6 | <b>O</b> 5 | 04 | О3 | O2 | 01 | 00 | #### Bit 7:0 = O7-O0 Option Register 8 bits. The OR register allow to distinguish in input mode if the interrupt capability or the floating configuration is selected. In output mode it select push-pull or open-drain capability. Each bit is set and cleared by software. Input mode: 0: floating input 1: input pull-up with interrupt Output mode: 0: open-drain configuration 1: push-pull configuration Table 12. I/O Port Register Map | Address<br>(Hex.) | Register<br>Label | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------------|-------------------|-----|-----|-----|-----|-----|-----|-----|-----| | 0000h | PADR | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | 0001h | PADDR | DD7 | DD6 | DD5 | DD4 | DD3 | DD2 | DD1 | DD0 | | 0002h | PAOR | 07 | O6 | O5 | 04 | О3 | O2 | 01 | 00 | | 0004h | PCDR | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | 0005h | PCDDR | DD7 | DD6 | DD5 | DD4 | DD3 | DD2 | DD1 | DD0 | | 0006h | PCOR | 07 | O6 | O5 | 04 | О3 | 02 | 01 | 00 | | 0008h | PBDR | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | 0009h | PBDDR | DD7 | DD6 | DD5 | DD4 | DD3 | DD2 | DD1 | DD0 | | 000Ah | PBOR | 07 | O6 | O5 | 04 | О3 | O2 | 01 | 00 | | 000Ch | PEDR | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | 000Dh | PEDDR | DD7 | DD6 | DD5 | DD4 | DD3 | DD2 | DD1 | DD0 | | 000Eh | PEOR | 07 | O6 | O5 | 04 | O3 | O2 | 01 | 00 | | 0010h | PDDR | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | 0011h | PDDDR | DD7 | DD6 | DD5 | DD4 | DD3 | DD2 | DD1 | DD0 | | 0012h | PDOR | 07 | O6 | O5 | 04 | О3 | 02 | 01 | 00 | | 0014h | PFDR | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | 0015h | PFDDR | DD7 | DD6 | DD5 | DD4 | DD3 | DD2 | DD1 | DD0 | | 0016h | PFOR | 07 | O6 | O5 | 04 | O3 | O2 | 01 | 00 | #### 4.2 EEPROM (EEP) #### 4.2.1 Introduction The Electrically Erasable Programmable Read Only Memory is used to store data that need a non volatile back-up. The use of the EEPROM requires a basic protocol described in this chapter. #### 4.2.2 Main Features - Up to 16 bytes programmed in the same cycle - EEPROM mono-voltage (charge pump) - Chained erase and programming cycles - Internal control of the global programming cycle duration - End of programming cycle interrupt flag - WAIT mode management Figure 21. EEPROM Block Diagram #### **EEPROM** (Cont'd) #### 4.2.3 Functional description #### 4.2.3.1 Read operation (E2LAT=0) The EEPROM can be read as a normal ROM location when the E2LAT bit of the CR register is cleared. In a read cycle, the desired byte is put on the data bus in less than 1 CPU clock cycle. This means that reading data from EEPROM takes the same time as reading data from EPROM, but this memory cannot be used to execute machine code. #### 4.2.3.2 Write operation (E2LAT=1) The EEPROM programming flowchart is shown in Figure 23. To access write mode set the E2LAT bit, the E2PGM bit stays cleared. Then when a write access to the EEPROM occurs, the value on the data bus is latched on the 16 data latches depending on the address. When E2PGM is set, all the previous bytes written (1 up to 16) are programmed in the EEPROM cells. The effective high address (row) is determined by the last EEPROM write sequence. To avoid wrong programming, the user must take care that all the bytes written between two programming sequences have the same high address: only the four Least Significant Bits of the address can change. At the end of the cycle, the E2PGM and E2LAT bits are cleared simultaneously, and an interrupt is generated if the E2ITE bit is set. **Note**: Care should be taken during the programming cycle. Writing to the same memory location will over-program the memory (logical AND between the two write access data result) because the data latches are only cleared at the end of the programming cycle and by the falling edge of E2LAT bit. It is not possible to read the latched data. #### 4.2.3.3 Wait mode The EEPROM can enter WAIT mode on execution of the WFI instruction of the microcontroller. The EEPROM will immediately enter this mode if there is no programming in progress, otherwise the EEPROM will finish the cycle and then enter WAIT mode. #### 4.2.3.4 Halt mode The EEPROM immediatly enters HALT mode if the microcontroller executes the HALT instruction. Therefore the EEPROM will stop the function in progress, and data may be corrupted. #### 4.2.3.5 EEPROM Access Error handling If a read access occurs while E2LAT=1, then the data bus will not be driven. If a write access occurs while E2LAT=0, then the data on the bus will not be latched. If a programming cycle is interrupted (by software/ RESET action), the memory data will not be guaranteed. #### **EEPROM** (Cont'd) Figure 22. EEPROM Programming Cycle Figure 23. EEPROM Programming Flowchart #### **EEPROM** (Cont'd) ## 4.2.4 Register Description EEPROM CONTROL REGISTER (CR) Read/Write Reset Value: 0000 0000 (00h) 7 0 0 0 0 0 0 E2ITE E2LAT E2PGM Bit 7:3 = Reserved, forced by hardware to 0. Bit 2 = **E2ITE**: *Interrupt enable*. This bit is set and cleared by software. O: Interrupt disabled Interrupt enabled Bit 1 = **E2LAT**: Read/Write mode. This bit is set by software. It is cleared by hardware at the end of the programming cycle. It can only be cleared by software if E2PGM=0. 0: Řead mode 1: Write mode Bit 0 = **E2PGM**: *Programming Control*. This bit is set by software to begin the programming cycle. At the end of the programming cycle, this bit is cleared by hardware and an interrupt is generated if the E2ITE bit is set. 0: Programming finished or not started 1: Programming cycle is in progress **Note**: if the E2PGM bit is cleared during the programming cycle, the memory data is not guaranteed. #### 4.3 WATCHDOG TIMER (WDG) #### 4.3.1 Introduction The Watchdog timer is used to detect the occurrence of a software fault, usually generated by external interference or by unforeseen logical conditions, which causes the application program to abandon its normal sequence. The Watchdog circuit generates an MCU reset on expiry of a programmed time period, unless the program refreshes the counter's contents before the T6 bit becomes cleared. #### 4.3.2 Main Features - Programmable timer (64 increments of 12288 CPU cycles) - Programmable reset - Reset (if watchdog activated) after a HALT instruction or when the T6 bit reaches zero - Hardware Watchdog selectable by option byte. - Watchdog Reset indicated by status flag (in versions with Safe Reset option only) Figure 24. Watchdog Block Diagram #### WATCHDOG TIMER (Cont'd) #### 4.3.3 Functional Description The counter value stored in the CR register (bits T6:T0), is decremented every 12,288 machine cycles, and the length of the timeout period can be programmed by the user in 64 increments. If the watchdog is activated (the WDGA bit is set) and when the 7-bit timer (bits T6:T0) rolls over from 40h to 3Fh (T6 becomes cleared), it initiates a reset cycle pulling low the reset pin for typically 500ns. The application program must write in the CR register at regular intervals during normal operation to prevent an MCU reset. The value to be stored in the CR register must be between FFh and C0h (see Table 13): - The WDGA bit is set (watchdog enabled) - The T6 bit is set to prevent generating an immediate reset - The T5:T0 bits contain the number of increments which represents the time delay before the watchdog produces a reset. Table 13. Watchdog Timing (f<sub>CPU</sub> = 8 MHz) | | CR Register initial value | WDG timeout period (ms) | |-----|---------------------------|-------------------------| | Max | FFh | 98.304 | | Min | C0h | 1.536 | **Notes:** Following a reset, the watchdog is disabled. Once activated it cannot be disabled, except by a reset. The T6 bit can be used to generate a software reset (the WDGA bit is set and the T6 bit is cleared). If the watchdog is activated, the HALT instruction will generate a Reset. #### 4.3.4 Hardware Watchdog Option If Hardware Watchdog Is selected by option byte, the watchdog is always active and the WDGA bit in the CR is not used. Refer to the device-specific Option Byte description. ## 4.3.5 Register Description CONTROL REGISTER (CR) Read/Write Reset Value: 0111 1111 (7Fh) Bit 7 = **WDGA** Activation bit. This bit is set by software and only cleared by hardware after a reset. When WDGA = 1, the watchdog can generate a reset. 0: Watchdog disabled 1: Watchdog enabled **Note:** This bit is not used if the hardware watchdog otion is enabled by option byte. Bit 6-0 = T[6:0] 7-bit timer (MSB to LSB). These bits contain the decremented value. A reset is produced when it rolls over from 40h to 3Fh (T6 become cleared). #### STATUS REGISTER (SR) Read/Write Reset Value\*: 0000 0000 (00h) Bit 0 = WDOGF Watchdog flag. This bit is set by a watchdog reset and cleared by software or a power on/off reset. This bit is useful for distinguishing power/on off or external reset and watchdog reset. - 0: No Watchdog reset occurred - 1: Watchdog reset occurred - \* Only by software and power on/off reset **Note:** This register is not used in versions without LVD Reset. # 4.4 WDG Register Map | Address (Hex.) | Register Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|---------------|------|---|---|---|-------|---|---|-------| | 2A | CR | WDGA | | _ | _ | T6 T0 | | _ | | | 2B | SR | - | - | - | - | - | - | - | WDOGF | # **4.5 16-BIT TIMER** #### 4.5.1 Introduction The timer consists of a 16-bit free-running counter driven by a programmable prescaler. It may be used for a variety of purposes, including pulse length measurement of up to two input signals (*input capture*) or generation of up to two output waveforms (*output compare* and *PWM*). Pulse lengths and waveform periods can be modulated from a few microseconds to several milliseconds using the timer prescaler and the CPU clock prescaler. ### 4.5.2 Main Features - Programmable prescaler: f<sub>CPU</sub> divided by 2, 4 or 8. - Overflow status flag and maskable interrupt - External clock input (must be at least 4 times slower than the CPU clock speed) with the choice of active edge - Output compare functions with - 2 dedicated 16-bit registers - 2 dedicated programmable signals - 2 dedicated status flags - 1 dedicated maskable interrupt - Input capture functions with - 2 dedicated 16-bit registers - 2 dedicated active edge selection signals - 2 dedicated status flags - 1 dedicated maskable interrupt - Pulse width modulation mode (PWM) - One pulse mode - 5 alternate functions on I/O ports (ICAP1, ICAP2, OCMP1, OCMP2, EXTCLK)\* The Block Diagram is shown in Figure 25. \*Note: Some external pins are not available on all devices. Refer to the device pin out description. When reading an input signal which is not available on an external pin, the value will always be '1'. # 4.5.3 Functional Description #### 4.5.3.1 Counter The principal block of the Programmable Timer is a 16-bit free running increasing counter and its associated 16-bit registers: # Counter Registers - Counter High Register (CHR) is the most significant byte (MSB). - Counter Low Register (CLR) is the least significant byte (LSB). # **Alternate Counter Registers** - Alternate Counter High Register (ACHR) is the most significant byte (MSB). - Alternate Counter Low Register (ACLR) is the least significant byte (LSB). These two read-only 16-bit registers contain the same value but with the difference that reading the ACLR register does not clear the TOF bit (overflow flag), (see note at the end of paragraph titled 16-bit read sequence). Writing in the CLR register or ACLR register resets the free running counter to the FFFCh value. The timer clock depends on the clock control bits of the CR2 register, as illustrated in Table 14. The value in the counter register repeats every 131.072, 262.144 or 524.288 internal processor-clock cycles depending on the CC1 and CC0 bits. Figure 25. Timer Block Diagram **16-bit read sequence:** (from either the Counter Register or the Alternate Counter Register). Beginning of the sequence Sequence completed The user must read the MSB first, then the LSB value is buffered automatically. This buffered value remains unchanged until the 16-bit read sequence is completed, even if the user reads the MSB several times. After a complete reading sequence, if only the CLR register or ACLR register are read, they return the LSB of the count value at the time of the read. An overflow occurs when the counter rolls over from FFFFh to 0000h then: - The TOF bit of the SR register is set. - A timer interrupt is generated if: - TOIE bit of the CR1 register is set and - I bit of the CC register is cleared. If one of these conditions is false, the interrupt remains pending to be issued as soon as they are both true. Clearing the overflow interrupt request is done in two steps: - 1. Reading the SR register while the TOF bit is set. - 2. An access (read or write) to the CLR register. **Notes:** The TOF bit is not cleared by accesses to ACLR register. This feature allows simultaneous use of the overflow function and reads of the free running counter at random times (for example, to measure elapsed time) without the risk of clearing the TOF bit erroneously. The timer is not affected by WAIT mode. In HALT mode, the counter stops counting until the mode is exited. Counting then resumes from the previous count (MCU awakened by an interrupt) or from the reset count (MCU awakened by a Reset). #### 4.5.3.2 External Clock The external clock (where available) is selected if CC0=1 and CC1=1 in CR2 register. The status of the EXEDG bit determines the type of level transition on the external clock pin EXT-CLK that will trigger the free running counter. The counter is synchronised with the falling edge of the internal CPU clock. At least four falling edges of the CPU clock must occur between two consecutive active edges of the external clock; thus the external clock frequency must be less than a quarter of the CPU clock frequency. Figure 26. Counter Timing Diagram, internal clock divided by 2 Figure 27. Counter Timing Diagram, internal clock divided by 4 Figure 28. Counter Timing Diagram, internal clock divided by 8 57 # 4.5.3.3 Input Capture In this section, the index, i, may be 1 or 2. The two input capture 16-bit registers (IC1R and IC2R) are used to latch the value of the free running counter after a transition detected by the ICAP *i* pin (see figure 5). | | MS Byte | LS Byte | |------|----------------|----------------| | ICiR | IC <i>i</i> HR | IC <i>i</i> LR | ICi Rregister is a read-only register. The active transition is software programmable through the IEDG*i* bit of the Control Register (CR*i*). Timing resolution is one count of the free running counter: $(f_{CPL}/(CC1.CC0))$ . #### **Procedure** To use the input capture function select the following in the CR2 register: - Select the timer clock (CC1-CC0) (see Table 14). - Select the edge of the active transition on the ICAP2 pin with the IEDG2 bit. And select the following in the CR1 register: - Set the ICIE bit to generate an interrupt after an input capture. - Select the edge of the active transition on the ICAP1 pin with the IEDG1 bit. When an input capture occurs: - ICFi bit is set. - The ICiR register contains the value of the free running counter on the active transition on the ICAPi pin (see Figure 30). - A timer interrupt is generated if the ICIE bit is set and the I bit is cleared in the CC register. Otherwise, the interrupt remains pending until both conditions become true. Clearing the Input Capture interrupt request is done in two steps: - 1. Reading the SR register while the ICFi bit is set. - 2. An access (read or write) to the ICiLR register. **Note:** After reading the IC*i*HR register, transfer of input capture data is inhibited until the IC*i*LR register is also read. The ICiR register always contains the free running counter value which corresponds to the most recent input capture. During HALT mode, if at least one valid input capture edge occurs on the ICAP*i* pin, the input capture detection circuitry is armed. This does not set any timer flags, and does not "wake-up" the MCU. If the MCU is awoken by an interrupt, the input capture flag will become active, and data corresponding to the first valid edge during HALT mode will be present. Figure 29. Input Capture Block Diagram Figure 30. Input Capture Timing Diagram ## 4.5.3.4 Output Compare In this section, the index, i, may be 1 or 2. This function can be used to control an output waveform or indicating when a period of time has elapsed. When a match is found between the Output Compare register and the free running counter, the output compare function: - Assigns pins with a programmable value if the OCIE bit is set - Sets a flag in the status register - Generates an interrupt if enabled Two 16-bit registers Output Compare Register 1 (OC1R) and Output Compare Register 2 (OC2R) contain the value to be compared to the free running counter each timer clock cycle. | | MS Byte | LS Byte | |------|----------------|----------------| | OC/R | OC <i>i</i> HR | OC <i>i</i> LR | These registers are readable and writable and are not affected by the timer hardware. A reset event changes the OC/R value to 8000h. Timing resolution is one count of the free running counter: ( $f_{CPU/(CC1.CC0)}$ ). # **Procedure** To use the output compare function, select the following in the CR2 register: - Set the OC/E bit if an output is needed then the OCMP/i pin is dedicated to the output compare i function. - Select the timer clock (CC1-CC0) (see Table 14). And select the following in the CR1 register: - Select the OLVLi bit to applied to the OCMPi pins after the match occurs. - Set the OCIE bit to generate an interrupt if it is needed. When a match is found: - OCFi bit is set. - The OCMPi pin takes OLVLi bit value (OCMPi pin latch is forced low during reset and stays low until valid compares change it to a high level). - A timer interrupt is generated if the OCIE bit is set in the CR2 register and the I bit is cleared in the CC register (CC). Clearing the output compare interrupt request is done by: - Reading the SR register while the OCFi bit is set. - 2. An access (read or write) to the OCiLR register. **Note:** After a processor write cycle to the OC*i*HR register, the output compare function is inhibited until the OC*i*LR register is also written. If the OC*i*E bit is not set, the OCMP*i* pin is a general I/O port and the OLVL*i* bit will not appear when a match is found but an interrupt could be generated if the OCIE bit is set. The value in the 16-bit OC*i*R register and the OLV*i* bit should be changed after each successful comparison in order to control an output waveform or establish a new elapsed timeout. When the clock is divided by 2, OCF*i* and OCMP*i* are set while the counter value equals the OC*i*R register value (see Figure 32, on page 45). This behaviour is the same in OPM or PWM mode. When the clock is divided by 4, 8 or in external clock mode, OCF*i* and OCMP*i* are set while the counter value equals the OC*i*R register value plus 1 (see Figure 33, on page 45). The OCiR register value required for a specific timing application can be calculated using the following formula: $$\Delta \text{ OC} \textit{i} R = \frac{\Delta t * f_{CPU}}{t_{PRESC}}$$ Where: Δt = Desired output compare period (in seconds) f<sub>CPU</sub> = Internal clock frequency t<sub>PRESC</sub> = Timer clock prescaler (CC1-CC0 bits, see Table 14) The following procedure is recommended to prevent the OCF*i* bit from being set between the time it is read and the write to the OC*i*R register: - Write to the OCiHR register (further compares are inhibited). - Read the SR register (first step of the clearance of the OCFi bit, which may be already set). - Write to the OCiLR register (enables the output compare function and clears the OCFi bit). Figure 31. Output Compare Block Diagram Figure 32. Output Compare Timing Diagram, Internal Clock Divided by 2 Figure 33. Output Compare Timing Diagram, Internal Clock Divided by 4 ## 4.5.3.5 Forced Compare Mode In this section *i* may represent 1 or 2. The following bits of the CR1 register are used: When the FOLV*i* bit is set, the OLV*i* bit is copied to the OCMP*i* pin. The OLV*i* bit has to be toggled in order to toggle the OCMP*i* pin when it is enabled (OC *i*E bit=1). The OCF*i* bit is not set, and thus no interrupt request is generated. #### 4.5.3.6 One Pulse Mode One Pulse mode enables the generation of a pulse when an external event occurs. This mode is selected via the OPM bit in the CR2 register. The one pulse mode uses the Input Capture1 function and the Output Compare1 function. #### **Procedure** To use one pulse mode: - 1. Load the OC1R register with the value corresponding to the length of the pulse (see the formula in Section 4.5.3.7). - 2. Select the following in the the CR1 register: - Using the OLVL1 bit, select the level to be applied to the OCMP1 pin after the pulse. - Using the OLVL2 bit, select the level to be applied to the OCMP1 pin during the pulse. - Select the edge of the active transition on the ICAP1 pin with the IEDG1 bit. - 3. Select the following in the CR2 register: - Set the OC1E bit, the OCMP1 pin is then dedicated to the Output Compare 1 function. - Set the OPM bit. Select the timer clock CC1-CC0 (see Table 14). Then, on a valid event on the ICAP1 pin, the counter is initialized to FFFCh and OLVL2 bit is loaded on the OCMP1 pin. When the value of the counter is equal to the value of the contents of the OC1R register, the OLVL1 bit is output on the OCMP1 pin, (See Figure 34). **Note:** The OCF1 bit cannot be set by hardware in one pulse mode but the OCF2 bit can generate an Output Compare interrupt. The ICF1 bit is set when an active edge occurs and can generate an interrupt if the ICIE bit is set. When the Pulse Width Modulation (PWM) and One Pulse Mode (OPM) bits are both set, the PWM mode is the only active one. Figure 34. One Pulse Mode Timing 47/ #### 4.5.3.7 Pulse Width Modulation Mode Pulse Width Modulation mode enables the generation of a signal with a frequency and pulse length determined by the value of the OC1R and OC2R registers. The pulse width modulation mode uses the complete Output Compare 1 function plus the OC2R register. # **Procedure** To use pulse width modulation mode: - 1. Load the OC2R register with the value corresponding to the period of the signal. - 2. Load the OC1R register with the value corresponding to the length of the pulse if (OLVL1=0 and OLVL2=1). - 3. Select the following in the CR1 register: - Using the OLVL1 bit, select the level to be applied to the OCMP1 pin after a successful comparison with OC1R register. - Using the OLVL2 bit, select the level to be applied to the OCMP1 pin after a successful comparison with OC2R register. - 4. Select the following in the CR2 register: - Set OC1E bit: the OCMP1 pin is then dedicated to the output compare 1 function. - Set the PWM bit. - Select the timer clock (CC1-CC0) (see Table 14). If OLVL1=1 and OLVL2=0 the length of the pulse is the difference between the OC2R and OC1R registers. The OC/R register value required for a specific timing application can be calculated using the following formula: OC/R Value = $$\frac{t \cdot f_{CPU}}{t_{PRESC}}$$ - 5 #### Where: - t = Desired output compare period (seconds) - f<sub>CPU</sub> = Internal clock frequency (see Miscellaneous register) - t<sub>PRESC</sub> = Timer clock prescaler (CC1-CC0 bits, see Table 14) The Output Compare 2 event causes the counter to be initialized to FFFCh (See Figure 35). **Note:** After a write instruction to the OC*i*HR register, the output compare function is inhibited until the OC*i*LR register is also written. The ICF1 bit is set by hardware when the counter reaches the OC2R value and can produce a timer interrupt if the ICIE bit is set and the I bit is cleared. Therefore the Input Capture 1 function is inhibited but the Input Capture 2 is available. The OCF1 and OCF2 bits cannot be set by hardware in PWM mode therefore the Output Compare interrupt is inhibited. When the Pulse Width Modulation (PWM) and One Pulse Mode (OPM) bits are both set, the PWM mode is the only active one. Figure 35. Pulse Width Modulation Mode Timing # 4.5.4 Register Description Each Timer is associated with three control and status registers, and with six pairs of data registers (16-bit values) relating to the two input captures, the two output compares, the counter and the alternate counter. # **CONTROL REGISTER 1 (CR1)** Read/Write Reset Value: 0000 0000 (00h) Bit 7 = ICIE Input Capture Interrupt Enable. 0: Interrupt is inhibited. 1: A timer interrupt is generated whenever the ICF1 or ICF2 bit of the SR register is set. Bit 6 = **OCIE** *Output Compare Interrupt Enable*. 0: Interrupt is inhibited. 1: A timer interrupt is generated whenever the OCF1 or OCF2 bit of the SR register is set. Bit 5 = **TOIE** *Timer Overflow Interrupt Enable*. 0: Interrupt is inhibited. 1: A timer interrupt is enabled whenever the TOF bit of the SR register is set. Bit 4 = **FOLV2** Forced Output Compare 2. This bit is set and cleared by software. 0: No effect on the OCMP2 pin. 1: Forces the OLVL2 bit to be copied to the OCMP2 pin. Bit 3 = FOLV1 Forced Output Compare 1. This bit is set and cleared by software. 0: No effect on the OCMP1 pin. 1: Forces OLVL1 to be copied to the OCMP1 pin. # Bit 2 = OLVL2 Output Level 2. This bit is copied to the OCMP2 pin whenever a successful comparison occurs with the OC2R register and OCxE is set in the CR2 register. This value is copied to the OCMP1 pin in One Pulse Mode and Pulse Width Modulation mode. # Bit 1 = **IEDG1** Input Edge 1. This bit determines which type of level transition on the ICAP1 pin will trigger the capture. 0: A falling edge triggers the capture. 1: A rising edge triggers the capture. # Bit 0 = **OLVL1** Output Level 1. The OLVL1 bit is copied to the OCMP1 pin whenever a successful comparison occurs with the OC1R register and the OC1E bit is set in the CR2 register. # **CONTROL REGISTER 2 (CR2)** Read/Write Reset Value: 0000 0000 (00h) 7 0 | OC1E | OC2E | OPM | IPWM | CC1 | CC0 | IEDG2 | EXEDG | |------|------|-----|------|-----|-----|-------|-------| | | | | | | | | | ### Bit 7 = **OC1E** Output Compare 1 Enable. - 0: Output Compare 1 function is enabled, but the OCMP1 pin is a general I/O. - 1: Output Compare 1 function is enabled, the OCMP1 pin is dedicated to the Output Compare 1 capability of the timer. # Bit 6 = **OC2E** Output Compare 2 Enable. - 0: Output Compare 2 function is enabled, but the OCMP2 pin is a general I/O. - 1: Output Compare 2 function is enabled, the OCMP2 pin is dedicated to the Output Compare 2 capability of the timer. # Bit 5 = **OPM** One Pulse Mode. - 0: One Pulse Mode is not active. - 1: One Pulse Mode is active, the ICAP1 pin can be used to trigger one pulse on the OCMP1 pin; the active transition is given by the IEDG1 bit. The length of the generated pulse depends on the contents of the OC1R register. # Bit 4 = **PWM** Pulse Width Modulation. - 0: PWM mode is not active. - 1: PWM mode is active, the OCMP1 pin outputs a programmable cyclic signal; the length of the pulse depends on the value of OC1R register; the period depends on the value of OC2R register. # Bit 3, 2 = **CC1-CC0** Clock Control. The value of the timer clock depends on these bits: **Table 14. Clock Control Bits** | Timer Clock | CC1 | CC0 | |----------------------------------|-----|-----| | f <sub>CPU</sub> / 4 | 0 | 0 | | f <sub>CPU</sub> / 2 | 0 | 1 | | f <sub>CPU</sub> / 8 | 1 | 0 | | External Clock (where available) | 1 | 1 | ## Bit 1 = IEDG2 Input Edge 2. This bit determines which type of level transition on the ICAP2 pin will trigger the capture. - 0: A falling edge triggers the capture. - 1: A rising edge triggers the capture. # Bit 0 = **EXEDG** External Clock Edge. This bit determines which type of level transition on the external clock pin EXTCLK will trigger the free running counter. - 0: A falling edge triggers the free running counter. - 1: A rising edge triggers the free running counter. # 16-BIT TIMER (Cont'd) STATUS REGISTER (SR) Read Only Reset Value: 0000 0000 (00h) The three least significant bits are not used. 7 0 ICF1 OCF1 TOF ICF2 OCF2 0 0 0 Bit 7 = ICF1 Input Capture Flag 1. 0: No input capture (reset value). An input capture has occurred or the counter has reached the OC2R value in PWM mode. To clear this bit, first read the SR register, then read or write the low byte of the IC1R (IC1LR) register. Bit 6 = **OCF1** Output Compare Flag 1. 0: No match (reset value). 1: The content of the free running counter has matched the content of the OC1R register. To clear this bit, first read the SR register, then read or write the low byte of the OC1R (OC1LR) register. Bit 5 = **TOF** Timer Overflow. 0: No timer overflow (reset value). 1: The free running counter rolled over from FFFFh to 0000h. To clear this bit, first read the SR register, then read or write the low byte of the CR (CLR) register. **Note:** Reading or writing the ACLR register does not clear TOF. Bit 4 = **ICF2** Input Capture Flag 2. 0: No input capture (reset value). 1: An input capture has occurred. To clear this bit, first read the SR register, then read or write the low byte of the IC2R (IC2LR) register. Bit 3 = **OCF2** Output Compare Flag 2. 0: No match (reset value). 1: The content of the free running counter has matched the content of the OC2R register. To clear this bit, first read the SR register, then read or write the low byte of the OC2R (OC2LR) register. Bit 2-0 = Reserved, forced by hardware to 0. # **INPUT CAPTURE 1 HIGH REGISTER (IC1HR)** Read Only Reset Value: Undefined This is an 8-bit read only register that contains the high part of the counter value (transferred by the input capture 1 event). | 7 | | | | 0 | |-----|--|--|--|-----| | MSB | | | | LSB | # **INPUT CAPTURE 1 LOW REGISTER (IC1LR)** Read Only Reset Value: Undefined This is an 8-bit read only register that contains the low part of the counter value (transferred by the input capture 1 event). | 7 | | | | 0 | |-----|--|--|--|-----| | MSB | | | | LSB | # OUTPUT COMPARE 1 HIGH REGISTER (OC1HR) Read/Write Reset Value: 1000 0000 (80h) This is an 8-bit register that contains the high part of the value to be compared to the CHR register. # OUTPUT COMPARE 1 LOW REGISTER (OC1LR) Read/Write Reset Value: 0000 0000 (00h) This is an 8-bit register that contains the low part of the value to be compared to the CLR register. | 7 | | | | 0 | |-----|--|--|--|-----| | MSB | | | | LSB | # OUTPUT COMPARE 2 HIGH REGISTER (OC2HR) Read/Write Reset Value: 1000 0000 (80h) This is an 8-bit register that contains the high part of the value to be compared to the CHR register. | 7 | _ | | | U | |-----|---|--|--|-----| | MSB | | | | LSB | # OUTPUT COMPARE 2 LOW REGISTER (OC2LR) Read/Write Reset Value: 0000 0000 (00h) This is an 8-bit register that contains the low part of the value to be compared to the CLR register. | 7 | | | | 0 | |-----|--|--|--|-----| | MSB | | | | LSB | # **COUNTER HIGH REGISTER (CHR)** Read Only Reset Value: 1111 1111 (FFh) This is an 8-bit register that contains the high part of the counter value. | 7 | | | | 0 | |-----|--|--|--|-----| | MSB | | | | LSB | # **COUNTER LOW REGISTER (CLR)** Read Only Reset Value: 1111 1100 (FCh) This is an 8-bit register that contains the low part of the counter value. A write to this register resets the counter. An access to this register after accessing the SR register clears the TOF bit. # ALTERNATE COUNTER HIGH REGISTER (ACHR) Read Only Reset Value: 1111 1111 (FFh) This is an 8-bit register that contains the high part of the counter value. | 7 | | | | 0 | |-----|--|--|--|-----| | MSB | | | | LSB | # ALTERNATE COUNTER LOW REGISTER (ACLR) Read Only Reset Value: 1111 1100 (FCh) This is an 8-bit register that contains the low part of the counter value. A write to this register resets the counter. An access to this register after an access to SR register does not clear the TOF bit in SR register. | 7 | | | | 0 | |-----|--|--|--|-----| | MSB | | | | LSB | # **INPUT CAPTURE 2 HIGH REGISTER (IC2HR)** Read Only Reset Value: Undefined This is an 8-bit read only register that contains the high part of the counter value (transferred by the Input Capture 2 event). | 7 | | | | 0 | |-----|--|--|--|-----| | MSB | | | | LSB | # **INPUT CAPTURE 2 LOW REGISTER (IC2LR)** Read Only Reset Value: Undefined This is an 8-bit read only register that contains the low part of the counter value (transferred by the Input Capture 2 event). | 7 | | | | 0 | |-----|--|--|--|-----| | MSB | | | | LSB | Table 15. 16-Bit Timer Register Map and Reset Values | Address<br>(Hex.) | Register<br>Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------------------|----------------------|----------|--------|--------|--------|--------|--------|--------|----------| | TimerA: 32 | CR1 | ICIE | OCIE | TOIE | FOLV2 | FOLV1 | OLVL2 | IEDG1 | OLVL1 | | TimerB: 42 | Reset Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | TimerA: 31 | CR2 | OC1E | OC2E | ОРМ | PWM | CC1 | CC0 | IEDG2 | EXEDG | | TimerB: 41 | Reset Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | TimerA: 33 | SR | ICF1 | OCF1 | TOF | ICF2 | OCF2 | - | - | - | | TimerB: 43 | Reset Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | TimerA: 34<br>TimerB: 44 | IC1HR<br>Reset Value | MSB<br>- | - | - | - | - | - | - | LSB<br>- | | TimerA: 35<br>TimerB: 45 | | MSB<br>- | 1 | 1 | - | - | - | - | LSB<br>- | | TimerA: 36<br>TimerB: 46 | | MSB<br>1 | -<br>0 | -<br>0 | -<br>0 | -<br>0 | -<br>0 | -<br>0 | LSB<br>0 | | TimerA: 37<br>TimerB: 47 | OC1LR<br>Reset Value | MSB<br>0 | - 0 | -<br>0 | -<br>0 | -<br>0 | -<br>0 | -<br>0 | LSB<br>0 | | TimerA: 3E<br>TimerB: 4E | | MSB<br>1 | -<br>0 | -<br>0 | -<br>0 | -<br>0 | -<br>0 | -<br>0 | LSB<br>0 | | TimerA: 3F<br>TimerB: 4F | OC2LR<br>Reset Value | MSB<br>0 | -<br>0 | -<br>0 | -<br>0 | -<br>0 | -<br>0 | -<br>0 | LSB<br>0 | | TimerA: 38<br>TimerB: 48 | CHR<br>Reset Value | MSB<br>1 | 1 | 1 | 1 | 1 | 1 | 1 | LSB<br>1 | | TimerA: 39<br>TimerB: 49 | CLR<br>Reset Value | MSB<br>1 | 1 | 1 | 1 | 1 | 1 | 0 | LSB<br>0 | | TimerA: 3A<br>TimerB: 4A | ACHR<br>Reset Value | MSB<br>1 | 1 | 1 | 1 | 1 | 1 | 1 | LSB<br>1 | | TimerA: 3B<br>TimerB: 4B | | MSB<br>1 | 1 | 1 | 1 | 1 | 1 | 0 | LSB<br>0 | | TimerA: 3C<br>TimerB: 4C | | MSB<br>- | - | - | - | - | - | - | LSB<br>- | | TimerA: 3D<br>TimerB: 4D | IC2LR<br>Reset Value | MSB<br>- | - | - | - | - | - | - | LSB<br>- | 52/97 # 4.6 SERIAL COMMUNICATIONS INTERFACE (SCI) #### 4.6.1 Introduction The Serial Communications Interface (SCI) offers a flexible means of full-duplex data exchange with external equipment requiring an industry standard NRZ asynchronous serial data format. The SCI offers a very wide range of baud rates using two baud rate generator systems. #### 4.6.2 Main Features - Full duplex, asynchronous communications - NRZ standard format (Mark/Space) - Dual baud rate generator systems - Independently programmable transmit and receive baud rates up to 250K baud. - Programmable data word length (8 or 9 bits) - Receive buffer full, Transmit buffer empty and End of Transmission flags - Two receiver wake-up modes: - Address bit (MSB) - Idle line - Muting function for multiprocessor configurations - Separate enable bits for Transmitter and Receiver - Three error detection flags: - Overrun error - Noise error - Frame error - Five interrupt sources with flags: - Transmit data register empty - Transmission complete - Receive data register full - Idle line received - Overrun error detected ## 4.6.3 General Description The interface is externally connected to another device by two pins (see Figure 37): - TDO: Transmit Data Output. When the transmitter is disabled, the output pin returns to its I/O port configuration. When the transmitter is enabled and nothing is to be transmitted, the TDO pin is at high level. - RDI: Receive Data Input is the serial data input. Oversampling techniques are used for data recovery by discriminating between valid incoming data and noise. Through this pins, serial data is transmitted and received as frames comprising: - An Idle Line prior to transmission or reception - A start bit - A data word (8 or 9 bits) least significant bit first - A Stop bit indicating that the frame is complete. This interface uses two types of baud rate generator: - A conventional type for commonly-used baud rates, - An extended type with a prescaler offering a very wide range of baud rates even with non-standard oscillator frequencies. Figure 36. SCI Block Diagram # 4.6.4 Functional Description The block diagram of the Serial Control Interface, is shown in Figure 36. It contains 6 dedicated registers: - Two control registers (CR1 & CR2) - A status register (SR) - A baud rate register (BRR) 4.6.5 for the definitions of each bit. - An extended prescaler receiver register (ERPR) - An extended prescaler transmitter register (ETPR) Refer to the register descriptions in Section # 4.6.4.1 Serial Data Format Word length may be selected as being either 8 or 9 bits by programming the M bit in the CR1 register (see Figure 36). The TDO pin is in low state during the start bit. The TDO pin is in high state during the stop bit. An Idle character is interpreted as an entire frame of "1"s followed by the start bit of the next frame which contains data. A Break character is interpreted on receiving "0"s for some multiple of the frame period. At the end of the last break frame the transmitter inserts an extra "1" bit to acknowledge the start bit. Transmission and reception are driven by their own baud rate generator. Figure 37. Word length programming #### 4.6.4.2 Transmitter The transmitter can send data words of either 8 or 9 bits depending on the M bit status. When the M bit is set, word length is 9 bits and the 9th bit (the MSB) has to be stored in the T8 bit in the CR1 register. #### **Character Transmission** During an SCI transmission, data shifts out least significant bit first on the TDO pin. In this mode, the DR register consists of a buffer (TDR) between the internal bus and the transmit shift register (see Figure 36). #### **Procedure** - Select the M bit to define the word length. - Select the desired baud rate using the BRR and the ETPR registers. - Set the TE bit to assign the TDO pin to the alternate function and to send a idle frame as first transmission. - Access the SR register and write the data to send in the DR register (this sequence clears the TDRE bit). Repeat this sequence for each data to be transmitted. Clearing the TDRE bit is always performed by the following software sequence: - 1. An access to the SR register - 2. A write to the DR register The TDRE bit is set by hardware and it indicates: - The TDR register is empty. - The data transfer is beginning. - The next data can be written in the DR register without overwriting the previous data. This flag generates an interrupt if the TIE bit is set and the I bit is cleared in the CCR register. When a transmission is taking place, a write instruction to the DR register stores the data in the TDR register and which is copied in the shift register at the end of the current transmission. When no transmission is taking place, a write instruction to the DR register places the data directly in the shift register, the data transmission starts, and the TDRE bit is immediately set. When a frame transmission is complete (after the stop bit or after the break frame) the TC bit is set and an interrupt is generated if the TCIE is set and the I bit is cleared in the CCR register. Clearing the TC bit is performed by the following software sequence: - 1. An access to the SR register - 2. A write to the DR register **Note:** The TDRE and TC bits are cleared by the same software sequence. # **Break Characters** Setting the SBK bit loads the shift register with a break character. The break frame length depends on the M bit (see Figure 37). As long as the SBK bit is set, the SCI send break frames to the TDO pin. After clearing this bit by software the SCI insert a logic 1 bit at the end of the last break frame to guarantee the recognition of the start bit of the next frame. #### **Idle Characters** Setting the TE bit drives the SCI to send an idle frame before the first data frame. Clearing and then setting the TE bit during a transmission sends an idle frame after the current word. **Note:** Resetting and setting the TE bit causes the data in the TDR register to be lost. Therefore the best time to toggle the TE bit is when the TDRE bit is set i.e. before writing the next byte in the DR. #### 4.6.4.3 Receiver The SCI can receive data words of either 8 or 9 bits. When the M bit is set, word length is 9 bits and the MSB is stored in the R8 bit in the CR1 register. # Character reception During a SCI reception, data shifts in least significant bit first through the RDI pin. In this mode, DR register consists in a buffer (RDR) between the internal bus and the received shift register (see Figure 36). #### **Procedure** - Select the M bit to define the word length. - Select the desired baud rate using the BRR and the ERPR registers. - Set the RE bit, this enables the receiver which begins searching for a start bit. When a character is received: - The RDRF bit is set. It indicates that the content of the shift register is transferred to the RDR. - An interrupt is generated if the RIE bit is set and the I bit is cleared in the CCR register. - The error flags can be set if a frame error, noise or an overrun error has been detected during reception. Clearing the RDRF bit is performed by the following software sequence done by: - 1. An access to the SR register - 2. A read to the DR register. The RDRF bit must be cleared before the end of the reception of the next character to avoid an overrun error. # **Break Character** When a break character is received, the SPI handles it as a framing error. # **Idle Character** When a idle frame is detected, there is the same procedure as a data received character plus an interrupt if the ILIE bit is set and the I bit is cleared in the CCR register. #### **Overrun Error** An overrun error occurs when a character is received when RDRF has not been reset. Data can not be transferred from the shift register to the TDR register as long as the RDRF bit is not cleared. When a overrun error occurs: - The OR bit is set. - The RDR content will not be lost. - The shift register will be overwritten. - An interrupt is generated if the RIE bit is set and the I bit is cleared in the CCR register. The OR bit is reset by an access to the SR register followed by a DR register read operation. #### Noise Frror Oversampling techniques are used for data recovery by discriminating between valid incoming data and noise. When noise is detected in a frame: - The NF is set at the rising edge of the RDRF bit. - Data is transferred from the Shift register to the DR register. - No interrupt is generated. However this bit rises at the same time as the RDRF bit which itself generates an interrupt. The NF bit is reset by a SR register read operation followed by a DR register read operation. # Framing Error A framing error is detected when: - The stop bit is not recognized on reception at the expected time, following either a de-synchronization or excessive noise. - A break is received. When the framing error is detected: - the FE bit is set by hardware - Data is transferred from the Shift register to the DR register. - No interrupt is generated. However this bit rises at the same time as the RDRF bit which itself generates an interrupt. The FE bit is reset by a SR register read operation followed by a DR register read operation. Figure 38. SCI Baud Rate and Extended Prescaler Block Diagram #### 4.6.4.4 Conventional Baud Rate Generation The baud rate for the receiver and transmitter (Rx and Tx) are set independently and calculated as follows: $$Tx = \frac{f_{CPU}}{(32 \cdot PR) \cdot TR} \qquad Rx = \frac{f_{CPU}}{(32 \cdot PR) \cdot RR}$$ with: PR = 1, 3, 4 or 13 (see SCP0 & SCP1 bits) TR = 1, 2, 4, 8, 16, 32, 64, 128 (see SCT0, SCT1 & SCT2 bits) RR = 1, 2, 4, 8, 16, 32, 64, 128 (see SCR0,SCR1 & SCR2 bits) All this bits are in the BRR register. **Example:** If $f_{CPU}$ is 8 MHz (normal mode) and if PR=13 and TR=RR=1, the transmit and receive baud rates are 19200 baud. **Note:** the baud rate registers MUST NOT be changed while the transmitter or the receiver is enabled. ### 4.6.4.5 Extended Baud Rate Generation The extended prescaler option gives a very fine tuning on the baud rate, using a 255 value prescaler, whereas the conventional Baud Rate Generator retains industry standard software compatibility. The extended baud rate generator block diagram is described in the Figure 38. The output clock rate sent to the transmitter or to the receiver will be the output from the 16 divider divided by a factor ranging from 1 to 255 set in the ERPR or the ETPR register. **Note:** the extended prescaler is activated by setting the ETPR or ERPR register to a value other than zero. The baud rates are calculated as follows: $$Tx = \frac{f_{CPU}}{16 \cdot ETPR} \qquad Rx = \frac{f_{CPU}}{16 \cdot ERPR}$$ with: ETPR = 1,...,255 (see ETPR register) ERPR = 1,... 255 (see ERPR register) # 4.6.4.6 Receiver Muting and Wake-up Feature In multiprocessor configurations it is often desirable that only the intended message recipient should actively receive the full message contents, thus reducing redundant SCI service overhead for all non addressed receivers. The non addressed devices may be placed in sleep mode by means of the muting function. Setting the RWU bit by software puts the SCI in sleep mode: All the reception status bits can not be set. All the receive interrupt are inhibited. A muted receiver may be awakened by one of the following two ways: - by Idle Line detection if the WAKE bit is reset, - by Address Mark detection if the WAKE bit is set. Receiver wakes-up by Idle Line detection when the Receive line has recognised an Idle Frame. Then the RWU bit is reset by hardware but the IDLE bit is not set. Receiver wakes-up by Address Mark detection when it received a "1" as the most significant bit of a word, thus indicating that the message is an address. The reception of this particular word wakes up the receiver, sets the RWU bit and sets the RDRF bit, which allows the receiver to receive this word normally and to use it as an address word. # SERIAL COMMUNICATIONS INTERFACE (Cont'd) 4.6.5 Register Description STATUS REGISTER (SR) Read Only Reset Value: 1100 0000 (C0h) TDRE TC RDRF IDLE OR NF FE - Bit 7 = **TDRE** *Transmit data register empty.* This bit is set by hardware when the content of the TDR register has been transferred into the shift register. An interrupt is generated if the TIE =1 in the CR2 register. It is cleared by a software sequence (an access to the SR register followed by a write to the DR register). - 0: Data is not transferred to the shift register - 1: Data is transferred to the shift register **Note**: data will not be transferred to the shift register as long as the TDRE bit is not reset. # Bit 6 = **TC** *Transmission complete*. This bit is set by hardware when transmission of a frame containing Data, a Preamble or a Break is complete. An interrupt is generated if TCIE=1 in the CR2 register. It is cleared by a software sequence (an access to the SR register followed by a write to the DR register). - 0: Transmission is not complete - 1: Transmission is complete #### Bit 5 = **RDRF** Received data ready flag. This bit is set by hardware when the content of the RDR register has been transferred into the DR register. An interrupt is generated if RIE=1 in the CR2 register. It is cleared by hardware when RE=0 or by a software sequence (an access to the SR register followed by a read to the DR register). - 0: Data is not received - 1: Received data is ready to be read # Bit 4 = **IDLE** *Idle line detect*. This bit is set by hardware when a Idle Line is detected. An interrupt is generated if the ILIE=1 in the CR2 register. It is cleared by hardware when RE=0 by a software sequence (an access to the SR register followed by a read to the DR register). - 0: No Idle Line is detected - 1: Idle Line is detected **Note:** The IDLE bit will not be set again until the RDRF bit has been set itself (i.e. a new idle line occurs). This bit is not set by an idle line when the receiver wakes up from wake-up mode. # Bit 3 = **OR** Overrun error. This bit is set by hardware when the word currently being received in the shift register is ready to be transferred into the RDR register while RDRF=1. An interrupt is generated if RIE=1 in the CR2 register. It is cleared by hardware when RE=0 by a software sequence (an access to the SR register followed by a read to the DR register). - 0: No Overrun error - 1: Overrun error is detected **Note:** When this bit is set RDR register content will not be lost but the shift register will be overwritten. # Bit 2 = NF Noise flag. This bit is set by hardware when noise is detected on a received frame. It is cleared by hardware when RE=0 by a software sequence (an access to the SR register followed by a read to the DR register). - 0: No noise is detected - 1: Noise is detected **Note:** This bit does not generate interrupt as it appears at the same time as the RDRF bit which itself generates an interrupt. # Bit 1 = **FE** Framing error. This bit is set by hardware when a de-synchronization, excessive noise or a break character is detected. It is cleared by hardware when RE=0 by a software sequence (an access to the SR register followed by a read to the DR register). - No Framing error is detected - 1: Framing error or break character is detected **Note:** This bit does not generate interrupt as it appears at the same time as the RDRF bit which itself generates an interrupt. If the word currently being transferred causes both frame error and overrun error, it will be transferred and only the OR bit will be set. Bit 0 = Unused. # SERIAL COMMUNICATIONS INTERFACE (Cont'd) CONTROL REGISTER 1 (CR1) Read/Write Reset Value: Undefined 7 0 R8 T8 - M WAKE - - - Bit 7 = R8 Receive data bit 8. This bit is used to store the 9th bit of the received word when M=1. # Bit 6 = **T8** Transmit data bit 8. This bit is used to store the 9th bit of the transmitted word when M=1. ### Bit 4 = **M** Word length. This bit determines the word length. It is set or cleared by software. 0: 1 Start bit, 8 Data bits, 1 Stop bit 1: 1 Start bit, 9 Data bits, 1 Stop bit ### Bit 3 = **WAKE** Wake-Up method. This bit determines the SCI Wake-Up method, it is set or cleared by software. 0: Idle Line 1: Address Mark # **CONTROL REGISTER 2 (CR2)** Read/Write 7 Reset Value: 0000 0000 (00h) TIE TCIE RIE ILIE TE RE RWU SBK Bit 7 = **TIE** *Transmitter interrupt enable.* This bit is set and cleared by software. 0: interrupt is inhibited 1: An SCI interrupt is generated whenever TDRE=1 in the SR register. Bit 6 = **TCIE** Transmission complete interrupt enable This bit is set and cleared by software. 0: interrupt is inhibited 1: An SCI interrupt is generated whenever TC=1 in the SR register # Bit 5 = **RIE** Receiver interrupt enable. This bit is set and cleared by software. 0: interrupt is inhibited 1: An SCI interrupt is generated whenever OR=1 or RDRF=1 in the SR register ### Bit 4 = **ILIE** *Idle line interrupt enable*. This bit is set and cleared by software. 0: interrupt is inhibited 1: An SCI interrupt is generated whenever IDLE=1 in the SR register. ### Bit 3 = **TE** Transmitter enable. This bit enables the transmitter and assigns the TDO pin to the alternate function. It is set and cleared by software. - 0: Transmitter is disabled, the TDO pin is back to the I/O port configuration. - 1: Transmitter is enabled **Note:** during transmission, a "0" pulse on the TE bit ("0" followed by "1") sends a preamble after the current word. # Bit 2 = **RE** Receiver enable. This bit enables the receiver. It is set and cleared by software. - 0: Receiver is disabled, it resets the RDRF, IDLE, OR, NF and FE bits of the SR register. - Receiver is enabled and begins searching for a start bit. # Bit 1 = RWU Receiver wake-up. This bit determines if the SCI is in mute mode or not. It is set and cleared by software and can be cleared by hardware when a wake-up sequence is recognized. 0: Receiver in active mode 0 1: Receiver in mute mode # Bit 0 = **SBK** Send break. This bit set is used to send break characters. It is set and cleared by software. - 0: No break character is transmitted - 1: Break characters are transmitted **Note:** If the SBK bit is set to "1" and then to "0", the transmitter will send a BREAK word at the end of the current word. # SERIAL COMMUNICATIONS INTERFACE (Cont'd) DATA REGISTER (DR) Read/Write Reset Value: Undefined Contains the Received or Transmitted data character, depending on whether it is read from or written to. | 7 | | | | | | | 0 | |-----|-----|-----|-----|-----|-----|-----|-----| | DR7 | DR6 | DR5 | DR4 | DR3 | DR2 | DR1 | DR0 | The Data register performs a double function (read and write) since it is composed of two registers, one for transmission (TDR) and one for reception (RDR). The TDR register provides the parallel interface between the internal bus and the output shift register (see Figure 36). The RDR register provides the parallel interface between the input shift register and the internal bus (see Figure 36). # **BAUD RATE REGISTER (BRR)** Read/Write Reset Value: 00xx xxxx (XXh) | ′ | | | | | | | U | |------|------|------|------|------|------|------|------| | SCP1 | SCP0 | SCT2 | SCT1 | SCT0 | SCR2 | SCR1 | SCR0 | Bit 7:6= **SCP[1:0]** First SCI Prescaler These 2 prescaling bits allow several standard clock division ranges: | PR Prescaling factor | SCP1 | SCP0 | |----------------------|------|------| | 1 | 0 | 0 | | 3 | 0 | 1 | | 4 | 1 | 0 | | 13 | 1 | 1 | Bit 5:3 = **SCT[2:0]** *SCI Transmitter rate divisor* These 3 bits, in conjunction with the SCP1 & SCP0 bits define the total division applied to the bus clock to yield the transmit rate clock in conventional Baud Rate Generator mode. | TR dividing factor | SCT2 | SCT1 | SCT0 | |--------------------|------|------|------| | 1 | 0 | 0 | 0 | | 2 | 0 | 0 | 1 | | 4 | 0 | 1 | 0 | | 8 | 0 | 1 | 1 | | 16 | 1 | 0 | 0 | | 32 | 1 | 0 | 1 | | 64 | 1 | 1 | 0 | | 128 | 1 | 1 | 1 | **Note:** this TR factor is used only when the ETPR fine tuning factor is equal to 00h; otherwise, TR is replaced by the ETPR dividing factor. Bit 2:0 = SCR[2:0] SCI Receiver rate divisor. These 3 bits, in conjunction with the SCP1 & SCP0 bits define the total division applied to the bus clock to yield the receive rate clock in conventional Baud Rate Generator mode. | RR dividing factor | SCR2 | SCR1 | SCR0 | |--------------------|------|------|------| | 1 | 0 | 0 | 0 | | 2 | 0 | 0 | 1 | | 4 | 0 | 1 | 0 | | 8 | 0 | 1 | 1 | | 16 | 1 | 0 | 0 | | 32 | 1 | 0 | 1 | | 64 | 1 | 1 | 0 | | 128 | 1 | 1 | 1 | **Note:** this RR factor is used only when the ERPR fine tuning factor is equal to 00h; otherwise, RR is replaced by the ERPR dividing factor. # SERIAL COMMUNICATIONS INTERFACE (Cont'd) EXTENDED RECEIVE PRESCALER DIVISION REGISTER (ERPR) Read/Write Reset Value: 0000 0000 (00h) Allows setting of the Extended Prescaler rate division factor for the receive circuit. 7 6 5 4 3 2 1 0 | ERPR # Bit 7:1 = **ERPR[7:0]** 8-bit Extended Receive Prescaler Register. The extended Baud Rate Generator is activated when a value different from 00h is stored in this register. Therefore the clock frequency issued from the 16 divider (see Figure 38) is divided by the binary factor set in the ERPR register (in the range 1 to 255). The extended baud rate generator is not used after a reset. # EXTENDED TRANSMIT PRESCALER DIVISION REGISTER (ETPR) Read/Write Reset Value:0000 0000 (00h) Allows setting of the External Prescaler rate division factor for the transmit circuit. | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------|------|------|------|------|------|------| | ETPR | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | Bit 7:1 = **ETPR[7:0]** 8-bit Extended Transmit Prescaler Register. The extended Baud Rate Generator is activated when a value different from 00h is stored in this register. Therefore the clock frequency issued from the 16 divider (see Figure 38) is divided by the binary factor set in the ETPR register (in the range 1 to 255). The extended baud rate generator is not used after a reset. Table 16. SCI Register Map and Reset Values | Address<br>(Hex.) | Register<br>Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------------|------------------|-------|-------|-------|-------|-------|-------|-------|-------| | 50 | SR | TDRE | TC | RDRF | IDLE | OR | NF | FE | - | | | Reset Value | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | 51 | DR | DR7 | DR6 | DR5 | DR4 | DR3 | DR2 | DR1 | DR0 | | | Reset Value | - | - | - | - | - | - | - | - | | 52 | BRR | SCP1 | SCP0 | SCT2 | SCT1 | SCT0 | SCR2 | SCR1 | SCR0 | | | Reset Value | 0 | 0 | - | - | - | - | - | - | | 53 | CR1 | R8 | T8 | | М | WAKE | | | | | | Reset Value | - | - | - | - | - | - | - | - | | 54 | CR2 | TIE | TCIE | RIE | ILIE | TE | RE | RWU | SBK | | | Reset Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 55 | ERPR | ERPR7 | ERPR6 | ERPR5 | ERPR4 | ERPR3 | ERPR2 | ERPR1 | ERPR0 | | | Reset Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 57 | ETPR | ETPR7 | ETPR6 | ETPR5 | ETPR4 | ETPR3 | ETPR2 | ETPR1 | ETPR0 | | | Reset Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | # 4.7 SERIAL PERIPHERAL INTERFACE (SPI) #### 4.7.1 Introduction The Serial Peripheral Interface (SPI) allows fullduplex, synchronous, serial communication with external devices. An SPI system may consist of a master and one or more slaves or a system in which devices may be either masters or slaves. The SPI is normally used for communication between the microcontroller and external peripherals or another microcontroller. Refer to the Pin Description chapter for the devicespecific pin-out. ### 4.7.2 Main Features - Full duplex, three-wire synchronous transfers - Master or slave operation - Four master mode frequencies - Maximum slave mode frequency = fCPU/2. - Four programmable master bit rates - Programmable clock polarity and phase - End of transfer interrupt flag - Write collision flag protection - Master mode fault protection capability. ## 4.7.3 General description The SPI is connected to external devices through 4 alternate pins: - MISO: Master In Slave Out pin - MOSI: Master Out Slave In pin SCK: Serial Clock pin SS: Slave select pin A basic example of interconnections between a single master and a single slave is illustrated on Figure 39. The MOSI pins are connected together as are MISO pins. In this way data is transferred serially between master and slave (most significant bit When the master device transmits data to a slave device via MOSI pin, the slave device responds by sending data to the master device via the MISO pin. This implies full duplex transmission with both data out and data in synchronized with the same clock signal (which is provided by the master device via the SCK pin). Thus, the byte transmitted is replaced by the byte received and eliminates the need for separate transmit-empty and receiver-full bits. A status flag is used to indicate that the I/O operation is complete. Four possible data/clock timing relationships may be chosen (see Figure 42) but master and slave must be programmed with the same timing mode. Figure 40. Serial Peripheral Interface Block Diagram # 4.7.4 Functional Description Figure 39 shows the serial peripheral interface (SPI) block diagram. This interface contains 3 dedicated registers: - A Control Register (CR) - A Status Register (SR) - A Data Register (DR) Refer to the CR, SR and DR registers in Section 4.7.5for the bit definitions. # 4.7.4.1 Master Configuration In a master configuration, the serial clock is generated on the SCK pin. #### **Procedure** - Select the SPR0 & SPR1 bits to define the serial clock baud rate (see CR register). - Select the CPOL and CPHA bits to define one of the four relationships between the data transfer and the serial clock (see Figure 42). - The SS pin must be connected to a high level signal during the complete byte transmit sequence. - The MSTR and SPE bits must be set (they remain set only if the SS pin is connected to a high level signal). In this configuration the MOSI pin is a data output and to the MISO pin is a data input. # Transmit sequence The transmit sequence begins when a byte is written in the DR register. The data byte is parallel loaded into the 8-bit shift register (from the internal bus) during a write cycle and then shifted out serially to the MOSI pin most significant bit first. When data transfer is complete: - The SPIF bit is set by hardware - An interrupt is generated if the SPIE bit is set and the I bit in the CCR register is cleared. During the last clock cycle the SPIF bit is set, a copy of the data byte received in the shift register is moved to a buffer. When the DR register is read, the SPI peripheral returns this buffered value. Clearing the SPIF bit is performed by the following software sequence: - An access to the SR register while the SPIF bit is set - 2. A write or a read of the DR register. Note: While the SPIF bit is set, all writes to the DR # 4.7.4.2 Slave Configuration In slave configuration, the serial clock is received on the SCK pin from the master device. The value of the SPR0 & SPR1 bits is not used for the data transfer. #### **Procedure** - For correct data transfer, the slave device must be in the same timing mode as the master device (CPOL and CPHA bits). See Figure 42. - The SS pin must be connected to a low level signal during the complete byte transmit sequence. - Clear the MSTR bit and set the SPE bit to assign the pins to alternate function. In this configuration the MOSI pin is a data input and the MISO pin is a data output. # **Transmit Sequence** The data byte is parallel loaded into the 8-bit shift register (from the internal bus) during a write cycle and then shifted out serially to the MISO pin most significant bit first. The transmit sequence begins when the slave device receives the clock signal and the most significant bit of the data on its MOSI pin. When data transfer is complete: - The SPIF bit is set by hardware - An interrupt is generated if SPIE bit is set and I bit in CCR register is cleared. During the last clock cycle the SPIF bit is set, a copy of the data byte received in the shift register is moved to a buffer. When the DR register is read, the SPI peripheral returns this buffered value. Clearing the SPIF bit is performed by the following software sequence: - An access to the SR register while the SPIF bit is set. - 2. A write or a read of the DR register. **Notes:** While the SPIF bit is set, all writes to the DR register are inhibited until the SR register is read. The SPIF bit can be cleared during a second transmission; however, it must be cleared before the second SPIF bit in order to prevent an overrun condition (see Section 4.7.4.6). Depending on the CPHA bit, the SS pin has to be set to write to the DR register between each data byte transfer to avoid a write collision (see Section 4.7.4.4). #### 4.7.4.3 Data Transfer Format During an SPI transfer, data is simultaneously transmitted (shifted out serially) and received (shifted in serially). The serial clock is used to synchronize the data transfer during a sequence of eight clock pulses. The SS pin allows individual selection of a slave device; the other slave devices that are not selected do not interfere with the SPI transfer. # **Clock Phase and Clock Polarity** Four possible timing relationships may be chosen by software, using the CPOL and CPHA bits. The CPOL (clock polarity) bit controls the steady state value of the clock when no data is being transferred. This bit affects both master and slave modes. The combination between the CPOL and CPHA (clock phase) bits selects the data capture clock edge. Figure 42, shows an SPI transfer with the four combinations of the CPHA and CPOL bits. The diagram may be interpreted as a master or slave timing diagram where the SCK pin, the MISO pin, the MOSI pin are directly connected between the master and the slave device. The SS pin is the slave device select input and can be driven by the master device. The master device applies data to its MOSI pinclock edge before the capture clock edge. ### CPHA bit is set The second edge on the SCK pin (falling edge if the CPOL bit is reset, rising edge if the CPOL bit is set) is the MSBit capture strobe. Data is latched on the occurrence of the first clock transition. No write collision should occur even if the SS pin stays low during a transfer of several bytes (see Figure 41). # **CPHA** bit is reset The first edge on the SCK pin (falling edge if CPOL bit is set, rising edge if CPOL bit is reset) is the MSBit capture strobe. Data is latched on the occurrence of the second clock transition. This pin must be toggled high and low between each byte transmitted (see Figure 41). To protect the transmission from a write collision a low value on the SS pin of a slave device freezes the data in its DR register and does not allow it to be altered. Therefore the SS pin must be high to write a new data byte in the DR without producing a write collision. Figure 41. CPHA / SS Timing Diagram Figure 42. Data Clock Timing Diagram 57 #### 4.7.4.4 Write Collision Error A write collision occurs when the software tries to write to the DR register while a data transfer is taking place with an external device. When this happens, the transfer continues uninterrupted; and the software write will be unsuccessful. Write collisions can occur both in master and slave mode. **Note:** a "read collision" will never occur since the received data byte is placed in a buffer in which access is always synchronous with the MCU operation. #### In Slave mode When the CPHA bit is set: The slave device will receive a clock (SCK) edge prior to the latch of the first data transfer. This first clock edge will freeze the data in the slave device DR register and output the MSBit on to the external MISO pin of the slave device. The SS pin low state enables the slave device but the output of the MSBit onto the MISO pin does not take place until the first data transfer clock edge. When the CPHA bit is reset: Data is latched on the occurrence of the first clock transition. The slave device does not have any way of knowing when that transition will occur; therefore, the slave device collision occurs when software attempts to write the DR register after its SS pin has been pulled low. For this reason, the SS pin must be high, between each data byte transfer, to allow the CPU to write in the DR register without generating a write collision. #### In Master mode Collision in the master device is defined as a write of the DR register while the internal serial clock (SCK) is in the process of transfer. The SS pin signal must be always high on the master device. #### WCOL bit The WCOL bit in the SR register is set if a write collision occurs. No SPI interrupt is generated when the WCOL bit is set (the WCOL bit is a status flag only). Clearing the WCOL bit is done through a software sequence (see Figure 43). Figure 43. Clearing the WCOL bit (Write Collision Flag) Software Sequence #### 4.7.4.5 Master Mode Fault Master mode fault occurs when the master device has its SS pin pulled low, then the MODF bit is set. Master mode fault affects the SPI peripheral in the following ways: - The MODF bit is set and an SPI interrupt is generated if the SPIE bit is set. - The SPE bit is reset. This blocks all output from the device and disables the SPI peripheral. - The MSTR bit is reset, thus forcing the device into slave mode. Clearing the MODF bit is done through a software sequence: - A read or write access to the SR register while the MODF bit is set. - 2. A write to the CR register. **Notes:** To avoid any multiple slave conflicts in the case of a system comprising several MCUs, the SS pin must be pulled high during the clearing sequence of the MODF bit. The SPE and MSTR bits may be restored to their original state during or after this clearing sequence. Hardware does not allow the user to set the SPE and MSTR bits while the MODF bit is set except in the MODF bit clearing sequence. In a slave device the MODF bit can not be set, but in a multi master configuration the device can be in slave mode with this MODF bit set. The MODF bit indicates that there might have been a multi-master conflict for system control and allows a proper exit from system operation to a reset or default system state using an interrupt routine. #### 4.7.4.6 Overrun Condition An overrun condition occurs, when the master device has sent several data bytes and the slave device has not cleared the SPIF bit issuing from the previous data byte transmitted. In this case, the receiver buffer contains the byte sent after the SPIF bit was last cleared. A read to the DR register returns this byte. All other bytes are lost. This condition is not detected by the SPI peripheral # 4.7.4.7 Single Master and Multimaster Configurations There are two types of SPI systems: - Single Master System - Multimaster System # Single Master System A typical single master system may be configured. using an MCU as the master and four MCUs as slaves (see Figure 44). The master device selects the individual slave devices by using four pins of a parallel port to control the four SS pins of the slave devices. The SS pins are pulled high during reset since the master device ports will be forced to be inputs at that time, thus disabling the slave devices. Note: To prevent a bus conflict on the MISO line the master allows only one slave device during a transmission. For more security, the slave device may respond to the master with the received data byte. Then the master will receive the previous byte back from the slave device if all MISO and MOSI pins are connected and the slave has not written its DR regis- Other transmission security methods can use ports for handshake lines or data bytes with command fields. # Multi-master System A multi-master system may also be configured by the user. Transfer of master control could be implemented using a handshake method through the I/O ports or by an exchange of code messages through the serial peripheral interface system. The multi-master system is principally handled by the MSTR bit in the CR register and the MODF bit in the SR register. Figure 44. Single Master Configuration # SERIAL PERIPHERAL INTERFACE (Cont'd) 4.7.5 Register Description CONTROL REGISTER (CR) Read/Write Reset Value: 0000xxxx (0xh) Bit 7 = **SPIE** Serial peripheral interrupt enable. This bit is set and cleared by software. - 0: Interrupt is inhibited - 1: An SPI interrupt is generated whenever SPIF=1 or MODF=1 in the SR register # Bit 6 = **SPE** Serial peripheral output enable. This bit is set and cleared by software. It is also cleared by hardware when, in master mode, SS=0 (see Section 4.7.4.5 Master Mode Fault). - 0: I/O port connected to pins - 1: SPI alternate functions connected to pins The SPE bit is cleared by reset, so the SPI peripheral is not initially connected to the external pins. #### Bit 5 = **SPR2** Divider Enable. This bit is set and cleared by software and it is cleared by reset. It is used with the SPR[1:0] bits to set the baud rate. Refer to Table 17. - 0: Divider by 2 enabled - 1: Divider by 2 disabled #### Bit 4 = **MSTR** *Master*. This bit is set and cleared by software. It is also cleared by hardware when, in master mode, SS=0 (see Section 4.7.4.5 Master Mode Fault). - 0: Slave mode is selected - 1: Master mode is selected, the function of the SCK pin changes from an input to an output and the functions of the MISO and MOSI pins are reversed. # Bit 3 = **CPOL** Clock polarity. This bit is set and cleared by software. This bit determines the steady state of the serial Clock. The CPOL bit affects both the master and slave modes. - 0: The steady state is a low value at the SCK pin. - 1: The steady state is a high value at the SCK pin. #### Bit 2 = CPHA Clock phase. This bit is set and cleared by software. - The first clock transition is the first data capture edge. - 1: The second clock transition is the first capture edge. #### Bit 1,0 = **SPR1-SPR0** Serial peripheral rate. These bits are set and cleared by software. Used with the SPR2 bit, they select one of six baud rates to be used as the serial clock when the device is a master. These 2 bits have no effect in slave mode. Table 17. Serial Peripheral Baud Rate | Serial Clock | SPR2 | SPR1 | SPR0 | |-----------------------|------|------|------| | f <sub>CPU</sub> /4 | 1 | 0 | 0 | | f <sub>CPU</sub> /8 | 0 | 0 | 0 | | f <sub>CPU</sub> /16 | 0 | 0 | 1 | | f <sub>CPU</sub> /32 | 1 | 1 | 0 | | f <sub>CPU</sub> /64 | 0 | 1 | 0 | | f <sub>CPU</sub> /128 | 0 | 1 | 1 | # SERIAL PERIPHERAL INTERFACE (Cont'd) STATUS REGISTER (SR) Read Only Reset Value: 0000 0000 (00h) Bit 7 = **SPIF** Serial Peripheral data transfer flag. This bit is set by hardware when a transfer has been completed. An interrupt is generated if SPIE=1 in the CR register. It is cleared by a software sequence (an access to the SR register followed by a read or write to the DR register). - 0: Data transfer is in progress or has been approved by a clearing sequence. - 1: Data transfer between the device and an external device has been completed. **Note:** While the SPIF bit is set, all writes to the DR register are inhibited. Bit 6 = WCOL Write Collision status. This bit is set by hardware when a write to the DR register is done during a transmit sequence. It is cleared by a software sequence (see Figure 43). - 0: No write collision occurred - 1: A write collision has been detected Bit 5 = Unused. Bit 4 = **MODF** *Mode Fault flag.* This bit is set by hardware when the SS pin is pulled low in master mode (see Section 4.7.4.5 Master Mode Fault). An SPI interrupt can be gen- erated if SPIE=1 in the CR register. This bit is cleared by a software sequence (An access to the SR register while MODF=1 followed by a write to the CR register). 0: No master mode fault detected 1: A fault in master mode has been detected Bits 3-0 = Unused. #### DATA I/O REGISTER (DR) Read/Write Reset Value: Undefined | 7 | _ | | | | | | 0 | |----|----|----|----|----|----|----|----| | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | The DR register is used to transmit and receive data on the serial bus. In the master device only a write to this register will initiate transmission/reception of another byte. **Notes:** During the last clock cycle the SPIF bit is set, a copy of the received data byte in the shift register is moved to a buffer. When the user reads the serial peripheral data I/O register, the buffer is actually being read. **Warning:** A write to the DR register places data directly into the shift register for transmission. A read to the DR register returns the value located in the buffer and not the contents of the shift register (see Figure 40). Table 18. SPI Register Map and Reset Values | Address<br>(Hex.) | Register<br>Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------------|------------------|------|------|------|------|------|------|------|------| | 21 | DR | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | 21 | Reset Value | Х | х | х | х | Х | Х | х | х | | 22 | CR | SPIE | SPE | SPR2 | MSTR | CPOL | CPHA | SPR1 | SPR0 | | 22 | Reset Value | 0 | 0 | 0 | 0 | х | х | х | х | | 23 | SR | SPIF | WCOL | - | MODF | - | - | - | - | | 23 | Reset Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | # 4.8 8-BIT A/D CONVERTER (ADC) #### 4.8.1 Introduction The on-chip Analog to Digital Converter (ADC) peripheral is a 8-bit, successive approximation converter with internal sample and hold circuitry. This peripheral has up to 8 multiplexed analog input channels (refer to device pin out description) that allow the peripheral to convert the analog voltage levels from up to 8 different sources. The result of the conversion is stored in a 8-bit Data Register. The A/D converter is controlled through a Control/Status Register. #### 4.8.2 Main Features - 8-bit conversion - Up to 8 channels with multiplexed input - Linear successive approximation - Data register (DR) which contains the results - Conversion complete status flag - On/off bit (to reduce consumption) The block diagram is shown in Figure 45. Figure 45. ADC block diagram ### 8-BIT A/D CONVERTER (ADC) (Cont'd) #### 4.8.3 Functional Description The high level reference voltage $V_{DDA}$ must be connected externally to the $V_{DD}$ pin. The low level reference voltage $V_{SSA}$ must be connected externally to the $V_{SS}$ pin. In some devices (refer to device pin out description) high and low level reference voltages are internally connected to the $V_{DD}$ and $V_{SS}$ pins. Conversion accuracy may therefore be degraded by voltage drops and noise in the event of heavily loaded or badly decoupled power supply lines. #### **Characteristics:** The conversion is monotonic meaning the result never decreases if the analog input does not and never increases if the analog input does not. If input voltage is greater than or equal to $V_{DD}$ (voltage reference high) then results = FFh (full scale) without overflow indication. If input voltage $\leq V_{SS}$ (voltage reference low) then the results = 00h. The conversion time is 64 CPU clock cycles including a sampling time of 31.5 CPU clock cycles. The A/D converter is linear and the digital result of the conversion is given by the formula: Digital result = $\frac{255 \times \text{Input Voltage}}{\text{Reference Voltage}}$ Where Reference Voltage is V<sub>DD</sub> - V<sub>SS</sub>. The accuracy of the conversion is described in the Electrical Characteristics Section. #### Procedure: Refer to the CSR and DR register description section for the bit definitions. Each analog input pin must be configured as input, no pull-up, no interrupt. Refer to the «I/O ports» chapter. Using these pins as analog inputs does not affect the ability of the port to be read as a logic input. In the CSR register: - Select the CH2 to CH0 bits to assign the analog channel to convert. Refer to Table 19. - Set the ADON bit. Then the A/D converter is enabled after a stabilization time (typically 30 μs). It then performs a continuous conversion of the selected channel. When a conversion is complete - The COCO bit is set by hardware. - No interrupt is generated. - The result is in the DR register. A write to the CSR register aborts the current conversion, resets the COCO bit and starts a new conversion. **Notes:** The A/D converter may be disabled by resetting the ADON bit. This feature allows reduced power consumption when no conversion is needed. The A/D converter is not affected by WAIT mode. When the MCU enters HALT mode with the A/D converter enabled, the converter is disabled until the HALT mode is exited and the start-up delay has elapsed. A stabilisation time is also required before accurate conversions can be performed. # 8-BIT A/D CONVERTER (ADC) (Cont'd) 4.8.4 Register Description CONTROL/STATUS REGISTER (CSR) Read/Write Reset Value: 0000 0000 (00h) | 7 | | | | | | | 0 | |------|---|------|---|---|-----|-----|-----| | coco | - | ADON | 0 | - | CH2 | CH1 | СНО | Bit 7 = **COCO** Conversion Complete This bit is set by hardware. It is cleared by software reading the result in the DR register or writing to the CSR register. 0: Conversion is not complete. 1: Conversion can be read from the DR register. Bit 6 = **Reserved**. Must always be cleared. Bit 5 = **ADON** A/D converter On This bit is set and cleared by software. 0: A/D converter is switched off. 1: A/D converter is switched on. Note: a typically 30µs delay time is necessary for the ADC to stabilize when the ADON bit is set. Bit 4 =**Reserved**. Forced by hardware to 0. Bit 3 = **Reserved**. Must always be cleared. Bits 2-0: CH[2:0] Channel Selection These bits are set and cleared by software. They select the analog input to convert. Table 19. Channel Selection | Pin* | CH2 | CH1 | CH0 | |------|-----|-----|-----| | AIN0 | 0 | 0 | 0 | | AIN1 | 0 | 0 | 1 | | AIN2 | 0 | 1 | 0 | | AIN3 | 0 | 1 | 1 | | AIN4 | 1 | 0 | 0 | | AIN5 | 1 | 0 | 1 | | AIN6 | 1 | 1 | 0 | | AIN7 | 1 | 1 | 1 | \*IMPORTANT NOTE: The number of pins AND the channel selection varies according to the device. REFER TO THE DEVICE PINOUT). # **DATA REGISTER (DR)** Read Only Reset Value: 0000 0000 (00h) | 7 | | | | | | | 0 | |-----|-----|-----|-----|-----|-----|-----|-----| | AD7 | AD6 | AD5 | AD4 | AD3 | AD2 | AD1 | AD0 | Bit 7:0 = AD[7:0] Analog Converted Value This register contains the converted analog value in the range 00h to FFh. Reading this register reset the COCO flag. Table 20. ADC Register Map | Address<br>(Hex.) | Register<br>Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------------|------------------|----------|----------|-----------|----------|----------|----------|----------|----------| | 70<br>Reset Value | DR | AD7<br>0 | AD6<br>0 | AD5<br>0 | AD4<br>0 | AD3<br>0 | AD2<br>0 | AD1<br>0 | AD0<br>0 | | 71<br>Reset Value | CSR | 0 COCO | -<br>0 | ADON<br>0 | 0 | -<br>0 | CH2<br>0 | CH1<br>0 | CH0<br>0 | # **5 INSTRUCTION SET** #### **5.1 ST7 ADDRESSING MODES** The ST7 Core features 17 different addressing modes which can be classified in 7 main groups: | Addressing Mode | Example | |-----------------|-----------------| | Inherent | nop | | Immediate | ld A,#\$55 | | Direct | ld A,\$55 | | Indexed | ld A,(\$55,X) | | Indirect | ld A,([\$55],X) | | Relative | jrne loop | | Bit operation | bset byte,#5 | The ST7 Instruction set is designed to minimize the number of bytes required per instruction: To do so, most of the addressing modes may be subdivided in two sub-modes called long and short: - Long addressing mode is more powerful because it can use the full 64 Kbyte address space, however it uses more bytes and more CPU cycles. - Short addressing mode is less powerful because it can generally only access page zero (0000h -00FFh range), but the instruction size is more compact, and faster. All memory to memory instructions use short addressing modes only (CLR, CPL, NEG, BSET, BRES, BTJT, BTJF, INC, DEC, RLC, RRC, SLL, SRL, SRA, SWAP) The ST7 Assembler optimizes the use of long and short addressing modes. Table 21. ST7 Addressing Mode Overview | | Mode | | Syntax | Destination/<br>Source | Pointer<br>Address<br>(Hex.) | Pointer<br>Size<br>(Hex.) | Length<br>(Bytes) | |-----------|----------|----------|---------------------|-----------------------------|------------------------------|---------------------------|------------------------------------------------| | Inherent | | | nop | | | | + 0 | | Immediate | | | ld A,#\$55 | | | | + 1 | | Short | Direct | | ld A,\$10 | 00FF | | | + 1 | | Long | Direct | | ld A,\$1000 | 0000FFFF | | | + 2 | | No Offset | Direct | Indexed | ld A,(X) | 00FF | | | + 0 (with X register)<br>+ 1 (with Y register) | | Short | Direct | Indexed | ld A,(\$10,X) | 001FE | | | + 1 | | Long | Direct | Indexed | ld A,(\$1000,X) | 0000FFFF | | | + 2 | | Short | Indirect | | ld A,[\$10] | 00FF | 00FF | byte | + 2 | | Long | Indirect | | ld A,[\$10.w] | 0000FFFF | 00FF | word | + 2 | | Short | Indirect | Indexed | ld A,([\$10],X) | 001FE | 00FF | byte | + 2 | | Long | Indirect | Indexed | ld A,([\$10.w],X) | 0000FFFF | 00FF | word | + 2 | | Relative | Direct | | jrne loop | PC-128/PC+127 <sup>1)</sup> | | | + 1 | | Relative | Indirect | | jrne [\$10] | PC-128/PC+127 <sup>1)</sup> | 00FF | byte | + 2 | | Bit | Direct | | bset \$10,#7 | 00FF | | | + 1 | | Bit | Indirect | | bset [\$10],#7 | 00FF | 00FF | byte | + 2 | | Bit | Direct | Relative | btjt \$10,#7,skip | 00FF | | | + 2 | | Bit | Indirect | Relative | btjt [\$10],#7,skip | 00FF | 00FF | byte | + 3 | Note 1. At the time the instruction is executed, the Program Counter (PC) points to the instruction following JRxx. 47/ #### **ST7 ADDRESSING MODES** (Cont'd) #### 5.1.1 Inherent All Inherent instructions consist of a single byte. The opcode fully specifies all the required information for the CPU to process the operation. | Inherent Instruction | Function | |----------------------------|-------------------------------------| | NOP | No operation | | TRAP | S/W Interrupt | | WFI | Wait For Interrupt (Low Power Mode) | | HALT | Halt Oscillator (Lowest Power Mode) | | RET | Sub-routine Return | | IRET | Interrupt Sub-routine Return | | SIM | Set Interrupt Mask | | RIM | Reset Interrupt Mask | | SCF | Set Carry Flag | | RCF | Reset Carry Flag | | RSP | Reset Stack Pointer | | LD | Load | | CLR | Clear | | PUSH/POP | Push/Pop to/from the stack | | INC/DEC | Increment/Decrement | | TNZ | Test Negative or Zero | | CPL, NEG | 1 or 2 Complement | | MUL | Byte Multiplication | | SLL, SRL, SRA, RLC,<br>RRC | Shift and Rotate Operations | | SWAP | Swap Nibbles | #### 5.1.2 Immediate Immediate instructions have two bytes, the first byte contains the opcode, the second byte contains the the operand value. | Immediate Instruction | Function | |-----------------------|-----------------------| | LD | Load | | CP | Compare | | ВСР | Bit Compare | | AND, OR, XOR | Logical Operations | | ADC, ADD, SUB, SBC | Arithmetic Operations | #### 5.1.3 Direct In Direct instructions, the operands are referenced by their memory address. The direct addressing mode consists of two submodes: #### Direct (short) The address is a byte, thus requires only one byte after the opcode, but only allows 00 - FF addressing space. #### Direct (long) The address is a word, thus allowing 64 Kbyte addressing space, but requires 2 bytes after the opcode. #### 5.1.4 Indexed (No Offset, Short, Long) In this mode, the operand is referenced by its memory address, which is defined by the unsigned addition of an index register (X or Y) with an offset. The indirect addressing mode consists of three sub-modes: ### Indexed (No Offset) There is no offset, (no extra byte after the opcode), and allows 00 - FF addressing space. #### Indexed (Short) The offset is a byte, thus requires only one byte after the opcode and allows 00 - 1FE addressing space. #### Indexed (long) The offset is a word, thus allowing 64 Kbyte addressing space and requires 2 bytes after the opcode. #### 5.1.5 Indirect (Short, Long) The required data byte to do the operation is found by its memory address, located in memory (pointer). The pointer address follows the opcode. The indirect addressing mode consists of two sub-modes: #### Indirect (short) The pointer address is a byte, the pointer size is a byte, thus allowing 00 - FF addressing space, and requires 1 byte after the opcode. #### Indirect (long) The pointer address is a byte, the pointer size is a word, thus allowing 64 Kbyte addressing space, and requires 1 byte after the opcode. # ST7 ADDRESSING MODES (Cont'd) # 5.1.6 Indirect Indexed (Short, Long) This is a combination of indirect and short indexed addressing modes. The operand is referenced by its memory address, which is defined by the unsigned addition of an index register value (X or Y) with a pointer value located in memory. The pointer address follows the opcode. The indirect indexed addressing mode consists of two sub-modes: #### **Indirect Indexed (Short)** The pointer address is a byte, the pointer size is a byte, thus allowing 00 - 1FE addressing space, and requires 1 byte after the opcode. # **Indirect Indexed (Long)** The pointer address is a byte, the pointer size is a word, thus allowing 64 Kbyte addressing space, and requires 1 byte after the opcode. Table 22. Instructions Supporting Direct, Indexed, Indirect and Indirect Indexed Addressing Modes | Long and Short<br>Instructions | Function | |--------------------------------|--------------------------------------------| | LD | Load | | CP | Compare | | AND, OR, XOR | Logical Operations | | ADC, ADD, SUB, SBC | Arithmetic Addition/subtraction operations | | BCP | Bit Compare | | Short Instructions Only | Functio n | |----------------------------|------------------------------| | CLR | Clear | | INC, DEC | Increment/Decrement | | TNZ | Test Negative or Zero | | CPL, NEG | 1 or 2 Complement | | BSET, BRES | Bit Operations | | BTJT, BTJF | Bit Test and Jump Operations | | SLL, SRL, SRA, RLC,<br>RRC | Shift and Rotate Operations | | SWAP | Swap Nibbles | | CALL, JP | Call or Jump subroutine | #### 5.1.7 Relative mode (Direct, Indirect) This addressing mode is used to modify the PC register value, by adding an 8-bit signed offset to it. | Available Relative Direct/<br>Indirect Instructions | Function | |-----------------------------------------------------|------------------| | JRxx | Conditional Jump | | CALLR | Call Relative | The relative addressing mode consists of two submodes: #### Relative (Direct) The offset is following the opcode. #### Relative (Indirect) The offset is defined in memory, which address follows the opcode. #### **5.2 INSTRUCTION GROUPS** The ST7 family devices use an Instruction Set consisting of 63 instructions. The instructions may be subdivided into 13 main groups as illustrated in the following table: | Load and Transfer | LD | CLR | | | | | | | |----------------------------------|------|------|------|------|------|-------|-----|-----| | Stack operation | PUSH | POP | RSP | | | | | | | Increment/Decrement | INC | DEC | | | | | | | | Compare and Tests | CP | TNZ | BCP | | | | | | | Logical operations | AND | OR | XOR | CPL | NEG | | | | | Bit Operation | BSET | BRES | | | | | | | | Conditional Bit Test and Branch | BTJT | BTJF | | | | | | | | Arithmetic operations | ADC | ADD | SUB | SBC | MUL | | | | | Shift and Rotates | SLL | SRL | SRA | RLC | RRC | SWAP | SLA | | | Unconditional Jump or Call | JRA | JRT | JRF | JP | CALL | CALLR | NOP | RET | | Conditional Branch | JRxx | | | | | | | | | Interruption management | TRAP | WFI | HALT | IRET | | | | | | Code Condition Flag modification | SIM | RIM | SCF | RCF | | | | | #### Using a pre-byte The instructions are described with one to four bytes. In order to extend the number of available opcodes for an 8-bit CPU (256 opcodes), three different prebyte opcodes are defined. These prebytes modify the meaning of the instruction they precede. The whole instruction becomes: PC-2 End of previous instruction PC-1 Prebyte PC opcode PC+1 Additional word (0 to 2) according to the number of bytes required to compute the effective address These prebytes enable instruction in Y as well as indirect addressing modes to be implemented. They precede the opcode of the instruction in X or the instruction using direct addressing mode. The prebytes are: PDY 90 Replace an X based instruction using immediate, direct, indexed, or inherent addressing mode by a Y one. PIX 92 Replace an instruction using direct, direct bit, or direct relative addressing mode to an instruction using the corresponding indirect addressing mode. It also changes an instruction using X indexed addressing mode to an instruction using indirect X indexed addressing mode. PIY 91 Replace an instruction using X indirect indexed addressing mode by a Y one. # **INSTRUCTION GROUPS (Cont'd)** | Mnemo | Description | Function/Example | Dst | Src | Γ | Н | I | N | Z | С | |-------|-----------------------------|---------------------|--------|-----|---|---|---|---|---|---| | ADC | Add with Carry | A = A + M + C | А | М | | Н | | N | Z | С | | ADD | Addition | A = A + M | А | М | | Н | | N | Z | С | | AND | Logical And | A = A . M | А | М | | | | N | Z | | | ВСР | Bit compare A, Memory | tst (A . M) | А | М | | | | N | Z | | | BRES | Bit Reset | bres Byte, #3 | М | | | | | | | | | BSET | Bit Set | bset Byte, #3 | М | | | | | | | | | BTJF | Jump if bit is false (0) | btjf Byte, #3, Jmp1 | М | | | | | | | С | | BTJT | Jump if bit is true (1) | btjt Byte, #3, Jmp1 | М | | | | | | | С | | CALL | Call subroutine | | | | | | | | | | | CALLR | Call subroutine relative | | | | | | | | | | | CLR | Clear | | reg, M | | | | | 0 | 1 | | | СР | Arithmetic Compare | tst(Reg - M) | reg | М | | | | N | Z | С | | CPL | One Complement | A = FFH-A | reg, M | | | | | N | Z | 1 | | DEC | Decrement | dec Y | reg, M | | | | | N | Z | | | HALT | Halt | | | | | | 0 | | | | | IRET | Interrupt routine return | Pop CC, A, X, PC | | | | Н | I | N | Z | С | | INC | Increment | inc X | reg, M | | | | | N | Z | | | JP | Absolute Jump | jp [TBL.w] | | | | | | | | | | JRA | Jump relative always | | | | | | | | | | | JRT | Jump relative | | | | | | | | | | | JRF | Never jump | jrf * | | | | | | | | | | JRIH | Jump if ext. interrupt = 1 | | | | | | | | | | | JRIL | Jump if ext. interrupt = 0 | | | | | | | | | | | JRH | Jump if H = 1 | H = 1 ? | | | | | | | | | | JRNH | Jump if H = 0 | H = 0 ? | | | | | | | | | | JRM | Jump if I = 1 | I = 1 ? | | | | | | | | | | JRNM | Jump if I = 0 | I = 0 ? | | | | | | | | | | JRMI | Jump if N = 1 (minus) | N = 1 ? | | | | | | | | | | JRPL | Jump if N = 0 (plus) | N = 0 ? | | | | | | | | | | JREQ | Jump if Z = 1 (equal) | Z = 1 ? | | | | | | | | | | JRNE | Jump if $Z = 0$ (not equal) | Z = 0 ? | | | | | | | | | | JRC | Jump if C = 1 | C = 1 ? | | | | | | | | | | JRNC | Jump if C = 0 | C = 0 ? | | | | | | | | | | JRULT | Jump if C = 1 | Unsigned < | | | | | | | | | | JRUGE | Jump if C = 0 | Jmp if unsigned >= | | | | | | | | | | JRUGT | Jump if $(C + Z = 0)$ | Unsigned > | | | | | | | | | 82/97 # **INSTRUCTION GROUPS** (Cont'd) | Mnemo | Description | Function/Example | Dst | Src | Н | ı | N | Z | С | |-------|------------------------|---------------------|---------|---------|---|---|---|---|---| | JRULE | Jump if $(C + Z = 1)$ | Unsigned <= | | | | | | | | | LD | Load | dst <= src | reg, M | M, reg | | | N | Z | | | MUL | Multiply | X,A = X * A | A, X, Y | X, Y, A | 0 | | | | 0 | | NEG | Negate (2's compl) | neg \$10 | reg, M | | | | N | Z | С | | NOP | No Operation | | | | | | | | | | OR | OR operation | A = A + M | Α | М | | | N | Z | | | POP | Pop from the Stack | pop reg | reg | М | | | | | | | | | pop CC | cc | М | Н | ı | N | Z | С | | PUSH | Push onto the Stack | push Y | М | reg, CC | | | | | | | RCF | Reset carry flag | C = 0 | | | | | | | 0 | | RET | Subroutine Return | | | | | | | | | | RIM | Enable Interrupts | I = 0 | | | | 0 | | | | | RLC | Rotate left true C | C <= Dst <= C | reg, M | | | | N | Z | С | | RRC | Rotate right true C | C => Dst => C | reg, M | | | | N | Z | С | | RSP | Reset Stack Pointer | S = Max allowed | | | | | | | | | SBC | Subtract with Carry | A = A - M - C | Α | М | | | N | Z | С | | SCF | Set carry flag | C = 1 | | | | | | | 1 | | SIM | Disable Interrupts | l = 1 | | | | 1 | | | | | SLA | Shift left Arithmetic | C <= Dst <= 0 | reg, M | | | | N | Z | С | | SLL | Shift left Logic | C <= Dst <= 0 | reg, M | | | | N | Z | С | | SRL | Shift right Logic | 0 => Dst => C | reg, M | | | | 0 | Z | С | | SRA | Shift right Arithmetic | Dst7 => Dst => C | reg, M | | | | N | Z | С | | SUB | Subtraction | A = A - M | Α | М | | | N | Z | С | | SWAP | SWAP nibbles | Dst[74] <=> Dst[30] | reg, M | | | | N | Z | | | TNZ | Test for Neg & Zero | tnz Ibl1 | | | | | N | Z | | | TRAP | S/W trap | S/W interrupt | | | | 1 | | | | | WFI | Wait for Interrupt | | | | | 0 | | | | | XOR | Exclusive OR | A = A XOR M | Α | М | | | N | Z | | # **6 ELECTRICAL CHARACTERISTICS** #### **6.1 ABSOLUTE MAXIMUM RATINGS** This product contains devices to protect the inputs against damage due to high static voltages, however it is advisable to take normal precaution to avoid application of any voltage higher than the specified maximum rated voltages. For proper operation it is recommended that $V_l$ and $V_O$ be higher than $V_{SS}$ and lower than $V_{DD}$ . Reliability is enhanced if unused inputs are connected to an appropriate logic voltage level ( $V_{DD}$ or $V_{SS}$ ). **Power Considerations.** The average chip-junction temperature, $T_J$ , in Celsius can be obtained from: $T_{J}$ = TA + PD x RthJA Where: $T_A = Ambient Temperature$ . RthJA = Package thermal resistance (junction-to ambient). $P_D = P_{INT} + P_{PORT}$ $P_{INT} = I_{DD} \times V_{DD}$ (chip internal power). P<sub>PORT</sub> =Port power dissipation determined by the user) | Symbol | Parameter | Value | Unit | |--------------------|---------------------------------------------|-------------------------------------------------------------------|------| | $V_{\mathrm{DD}}$ | Digital Supply Voltage | -0.3 to 6.0 | ٧ | | $V_{\mathrm{DDA}}$ | Analog Supply and Reference Voltage | V <sub>DD</sub> - 0.3 to V <sub>DD</sub> + 0.3 | ٧ | | V <sub>I</sub> | Input Voltage | V <sub>SS</sub> - 0.3 to V <sub>DD</sub> + 0.3 | ٧ | | $V_{AI}$ | Analog Input Voltage (A/D Converter) | $V_{SS}$ - 0.3 to $V_{DD}$ + 0.3 $V_{SSA}$ -0.3 to $V_{DDA}$ +0.3 | V | | V <sub>O</sub> | Output Voltage | V <sub>SS</sub> - 0.3 to V <sub>DD</sub> + 0.3 | ٧ | | $IV_DD$ | Total Current into V <sub>DD</sub> (source) | 100 | mA | | $IV_SS$ | Total Current out of V <sub>SS</sub> (sink) | 100 | mA | | T <sub>J</sub> | Junction Temperature | 150 | °C | | T <sub>STG</sub> | Storage Temperature | -60 to 150 | °C | **Note:** Stresses above those listed as "absolute maximum ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these conditions is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. # **6.2 RECOMMENDED OPERATING CONDITIONS** | Symbol | Parameter | Test Conditions | | Unit | | | |-----------------|--------------------------------------|----------------------------------------------------------------------|------------------------------------|------|------------|-------| | Symbol | Farailleter | rest conditions | Min. | Тур. | Max. | Offic | | | | 1 Suffix Version | 0 | | 70 | °C | | T <sub>A</sub> | T <sub>A</sub> Operating Temperature | 6 Suffix Version | -40 | | 85 | °C | | | | 3 Suffix Version | -40 | | 125 | °C | | V <sub>DD</sub> | Operating Supply Voltage | f <sub>OSC</sub> = 16 MHz (1 & 6 Suffix)<br>f <sub>OSC</sub> = 8 MHz | 3.5 <sup>1)</sup><br>3.0 | | 5.5<br>5.5 | V | | fosc | Oscillator Frequency | $V_{DD} = 3.0V$<br>$V_{DD} = 3.5V$ (1 & 6 Suffix) | 0 <sup>2)</sup><br>0 <sup>2)</sup> | | 8<br>16 | MHz | #### Note - 1) A safe reset (with Low Voltage Detector option) is not guaranteed at 16 MHz. - 2) A/D operation and Oscillator start-up are not guaranteed below 1MHz. Figure 46. Maximum Operating Frequency (f<sub>OSC</sub>) Versus Supply Voltage (V<sub>DD</sub>) # **6.3 OSCILLATOR CHARACTERISTICS** $(T_A = -40^{\circ}C \text{ to } +125^{\circ}C \text{ unless otherwise specified})$ | Symbol | Parameter | Test Conditions | | Unit | | | |--------------------|-----------------------------|--------------------------|------|------|------|------| | Symbol | Farameter | rest Conditions | Min. | Тур. | Max. | | | g <sub>m</sub> | Oscillator transconductance | | 2 | | 9 | mA/V | | fosc | Crystal frequency | | 1 | | 16 | MHz | | t <sub>start</sub> | Osc. start up time | V <sub>DD</sub> = 5V±10% | | | 50 | ms | # **6.4 DC ELECTRICAL CHARACTERISTICS** $(T_A = -40^{\circ}C \text{ to } +125^{\circ}C \text{ and } V_{DD} = 5V \text{ unless otherwise specified})$ | 0 | B | Total Constitutions | | Value | | | |------------------|-------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|-----------------------|-------------------|--------------------------|------| | Symbol | | Test Conditions | Min. | Тур. | Max. | Unit | | V <sub>IL</sub> | Input Low Level Voltage<br>All Input pins | 3V < V <sub>DD</sub> < 5.5V | | | V <sub>DD</sub> x 0.3 | V | | V <sub>IH</sub> | Input High Level Voltage<br>All Input pins | 3V < V <sub>DD</sub> < 5.5V | V <sub>DD</sub> x 0.7 | | | ٧ | | V <sub>HYS</sub> | Hysteresis Voltage 1) All Input pins | | | 400 | | mV | | | Low Level Output Voltage<br>All Output pins | l <sub>OL</sub> = +10μA<br>l <sub>OL</sub> = + 2mA | | | 0.1<br>0.4 | | | V <sub>OL</sub> | Low Level Output Voltage<br>High Sink I/O pins | $I_{OL} = +10\mu A$ $I_{OL} = +10mA$ $I_{OL} = +15mA$ $I_{OL} = +20mA, T_A = 85^{\circ}C max$ | | | 0.1<br>1.5<br>3.0<br>3.0 | ٧ | | V <sub>OH</sub> | High Level Output Voltage All Output pins | l <sub>OH</sub> = - 10μA<br>l <sub>OH</sub> = - 2mA | 4.9<br>4.2 | | | ٧ | | I <sub>IL</sub> | Input Leakage Current All Input pins but RESET 4) | $V_{IN} = V_{SS}$ (No Pull-up configured)<br>$V_{IN} = V_{DD}$ | | 0.1 | 1.0 | μА | | l <sub>IH</sub> | Input Leakage Current<br>RESET pin | $V_{IN} = V_{DD}$ | | 0.1 | 1.0 | μΑ | | R <sub>ON</sub> | Reset Weak Pull-up R <sub>ON</sub> | $V_{IN} > V_{IH}$<br>$V_{IN} < V_{IL}$ | 20<br>60 | 40<br>120 | 80<br>240 | kΩ | | $R_{PU}$ | I/O Weak Pull-up R <sub>PU</sub> | $V_{IN} < V_{IL}$ | | 100 | | kΩ | | | Supply Current in RUN Mode <sup>2)</sup> | $f_{OSC}$ = 4 MHz, $f_{CPU}$ = 2 MHz<br>$f_{OSC}$ = 8 MHz, $f_{CPU}$ = 4 MHz<br>$f_{OSC}$ = 16 MHz, $f_{CPU}$ = 8 MHz | | 3.5<br>6<br>11 | 7<br>12<br>20 | mA | | | Supply Current in SLOW Mode <sup>2)</sup> | $f_{OSC}$ = 4 MHz, $f_{CPU}$ = 125 kHz<br>$f_{OSC}$ = 8 MHz, $f_{CPU}$ = 250 kHz<br>$f_{OSC}$ = 16 MHz, $f_{CPU}$ = 500 kHz | | 1.5<br>2.5<br>4.5 | 3<br>5<br>9 | mA | | I <sub>DD</sub> | Supply Current in WAIT Mode <sup>3)</sup> | $f_{OSC}$ = 4MHz, $f_{CPU}$ = 2MHz<br>$f_{OSC}$ = 8MHz, $f_{CPU}$ = 4 MHz<br>$f_{OSC}$ = 16MHz, $f_{CPU}$ = 8 MHz | | 2<br>4<br>6.5 | 4<br>8<br>12 | mA | | | Supply Current in WAIT-<br>MINIMUM Mode <sup>5)</sup> | $f_{OSC}$ = 4 MHz, $f_{CPU}$ = 125 kHz<br>$f_{OSC}$ = 8 MHz, $f_{CPU}$ = 250 kHz<br>$f_{OSC}$ = 16 MHz, $f_{CPU}$ = 500 kHz | | 0.8<br>1<br>1.6 | 1.5<br>2<br>3.5 | mA | | | Supply Current in HALT<br>Mode | $I_{LOAD}$ = 0mA without LVD, $T_A$ = 85°C max $I_{LOAD}$ = 0mA without LVD $I_{LOAD}$ = 0mA with LVD | | 1<br>5<br>70 | 10<br>20<br>100 | μА | #### Notes - 1. Hysteresis voltage between switching levels. Based on characterisation results, not tested. - 2. CPU running with memory access, no DC load or activity on I/O's; clock input (OSCIN) driven by external square wave. - 3. No DC load or activity on I/O's; clock input (OSCIN) driven by external square wave. - 4. Except OSCIN and OSCOUT - 5. WAIT Mode with SLOW Mode selected. Based on characterisation results, not tested. # **6.5 PERIPHERAL CHARACTERISTICS** | | Low Voltage Detection Reset Electrical Specifications (Option) | | | | | | | |---------------------|----------------------------------------------------------------|--------------------------------------|------|------|------|------|--| | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Unit | | | $V_{LVDUP}$ | LVD Reset Trigger, V <sub>DD</sub> rising edge | f 0.MU= may1) | | 3.85 | 4.1 | V | | | $V_{LVDDOWN}$ | LVD Reset Trigger, V <sub>DD</sub> falling edge | $f_{OSC} = 8 \text{ MHz max}^{1)}$ . | 3.35 | 3.6 | 3.85 | V | | | V <sub>LVDHYS</sub> | LVD Reset Trigger, hysteresis <sup>2)</sup> | | | 250 | | mV | | #### Notes: - 1. The safe reset cannot be guaranted by the LVD when fosc is greater than 8MHz. - 2. Based on characterisation results, not tested. 86/97 | | EEPROM Specifications | | | | | | | | | |--------------------|-------------------------------------------------------------------------------------------|---------|------------------|--------|--|--|--|--|--| | Parameter | Conditions | Min | Max | Unit | | | | | | | | $T_A \le 25$ °C; 3.5V to 5.5V @ $f_{OSC} = 16$ MHz, 3V to 5.5V @ $f_{OSC} = 8$ MHz | | 10 <sup>1)</sup> | | | | | | | | Write Time | $T_A \le 85^{\circ}C$ ; 3.5V to 5.5V @ $f_{OSC}$ = 16 MHz, 3V to 5.5V @ $f_{OSC}$ = 8 MHz | | 15 | ms | | | | | | | | $T_A \le 125$ °C; 3V to 5.5V @ $f_{OSC} = 8$ MHz | | 20 | | | | | | | | Write Erase Cycles | T <sub>A</sub> = 25°C | 300,000 | | Cycles | | | | | | | Data Retention | T <sub>A</sub> = 55°C | 10 | | Years | | | | | | Note 1: Based on characterisation results, not tested $(T_A = -40 \text{ to } +125^{\circ}\text{C} \text{ unless otherwise specified}).$ | Analog to Digital Converter Electrical Specifications | | | | | | | | | |-------------------------------------------------------|----------------------------------------------------------|-----------------------------------------|-----------------------|---------|------------|------------------------|--|--| | Symbol | Parameter | Test Conditions | Test Conditions Value | | | | | | | Symbol | Farameter | Milese Voliditions | Min. | Тур. | Max. | Unit | | | | Res | Resolution | | | 8 | | Bit | | | | DLE<br>ILE | Differential linearity error<br>Integral linearity error | $f_{OSC} = 16 \text{ MHz}, V_{DD} = 5V$ | | ±0.3 | ±0.5<br>±1 | LSB | | | | t <sub>C</sub> | Conversion Time | f <sub>OSC</sub> = 16 MHz | | 8<br>64 | | μs<br>Τ <sub>CPU</sub> | | | Note: Noise at $V_{DDA}$ , $V_{SSA} < 10 mV$ Figure 47. ADC Conversion characteristics # PERIPHERAL CHARACTERISTICS (Cont'd) | Serial Peripheral Interface | | | | | | | |-----------------------------|--------------------|------------------------------------------------------------------------------------|-----------------------------------------------------------|-------------|------------|------------------------| | Ref. | Symbol | Parameter | Condition | Value | | Unit | | | | | | Min. | Max. | | | | f <sub>SPI</sub> | SPI frequency | Master<br>Slave | 1/128<br>dc | 1/4<br>1/2 | f <sub>CPU</sub> | | 1 | t <sub>SPI</sub> | SPI clock periode | Master<br>Slave | 4<br>2 | | t <sub>CPU</sub> | | 2 | t <sub>Lead</sub> | Enable lead time | Slave | 120 | | ns | | 3 | t <sub>Lag</sub> | Enable lag time | Slave | 120 | | ns | | 4 | t <sub>SPI_H</sub> | Clock (SCK) high time | Master<br>Slave | 100<br>90 | | ns | | 5 | t <sub>SPI_L</sub> | Clock (SCK) low time | Master<br>Slave | 100<br>90 | | ns | | 6 | t <sub>SU</sub> | Data set-up time | Master<br>Slave | 100<br>100 | | ns | | 7 | t <sub>H</sub> | Data hold time (inputs) | Master<br>Slave | 100<br>100 | | ns | | 8 | t <sub>A</sub> | Access time (time to data active from high impedance state) | Slave | 0 | 120 | ns | | 9 | t <sub>Dis</sub> | Disable time (hold time to high impedance state) | | | 240 | ns | | 10 | t <sub>V</sub> | Data valid | Master (before capture edge)<br>Slave (after enable edge) | 0.25 | 120 | t <sub>CPU</sub><br>ns | | 11 | <sup>t</sup> Hold | Data hold time (outputs) | Master (before capture edge)<br>Slave (after enable edge) | 0.25<br>0 | | t <sub>CPU</sub><br>ns | | 12 | t <sub>Rise</sub> | Rise time (20% $V_{DD}$ to 70% $V_{DD}$ , $C_L = 200pF$ ) | Outputs: SCK,MOSI,MISO<br>Inputs: SCK,MOSI,MISO,SS | | 100<br>100 | ns<br>μs | | 13 | t <sub>Fall</sub> | Fall time<br>(70% V <sub>DD</sub> to 20% V <sub>DD</sub> , C <sub>L</sub> = 200pF) | Outputs: SCK,MOSI,MISO<br>Inputs: SCK,MOSI,MISO,SS | | 100<br>100 | ns<br>µs | Measurement points are $\rm V_{OL},\, V_{OH},\, V_{IL}$ and $\rm V_{IH}$ in the SPI Timing Diagram (OUTPUT) MISO (INPUT) MOSI (OUTPUT) MOSI (OUTPUT) D7-OUT D6-OUT VR000109 Figure 48. SPI Master Timing Diagram CPHA=0, CPOL=0 # PERIPHERAL CHARACTERISTICS (Cont'd) Measurement points are $V_{OL},\,V_{OH},\,V_{IL}$ and $V_{IH}$ in the SPI Timing Diagram Figure 49. SPI Master Timing Diagram CPHA=0, CPOL=1 Figure 50. SPI Master Timing Diagram CPHA=1, CPOL=0 Figure 51. SPI Master Timing Diagram CPHA=1, CPOL=1 # PERIPHERAL CHARACTERISTICS (Cont'd) Measurement points are $V_{OL},\,V_{OH},\,V_{IL}$ and $V_{IH}$ in the SPI Timing Diagram Figure 52. SPI Slave Timing Diagram CPHA=0, CPOL=0 Figure 53. SPI Slave Timing Diagram CPHA=0, CPOL=1 Figure 54. SPI Slave Timing Diagram CPHA=1, CPOL=0 Figure 55. SPI Slave Timing Diagram CPHA=1, CPOL=1 90/97 # **7 GENERAL INFORMATION** #### 7.1 EPROM ERASURE EPROM version devices are erased by exposure to high intensity UV light admitted through the transparent window. This exposure discharges the floating gate to its initial state through induced photo current. It is recommended that the EPROM devices be kept out of direct sunlight, since the UV content of sunlight can be sufficient to cause functional failure. Extended exposure to room level fluorescent lighting may also cause erasure. An opaque coating (paint, tape, label, etc...) should be placed over the package window if the product is to be operated under these lighting conditions. Covering the window also reduces I<sub>DD</sub> in power-saving modes due to photo-diode leakage currents. An Ultraviolet source of wave length 2537 Å yielding a total integrated dosage of 15 Watt-sec/cm<sup>2</sup> is required to erase the device. It will be erased in 15 to 20 minutes if such a UV lamp with a 12mW/cm<sup>2</sup> power rating is placed 1 inch from the device window without any interposed filters. # 7.2 PACKAGE MECHANICAL DATA Figure 56. 42-Pin Shrink Plastic Dual In-Line Package, 600-mil Width Figure 57. 42-Pin Shrink Ceramic Dual In-Line Package, 600-mil Width inches mm Dim. Min Тур Max Min Тур Max 6.35 0.250 Δ Α1 0.38 0.015 0.125 3.18 4.95 0.195 **A2** 0.41 0.016 0.035 b2 0.89 0.20 0.38 0.008 0.015 С D 50.29 53.21 1.980 2.095 Ε 15.01 0.591 E1 12.32 14.73 0.485 0.580 GAGE PLANE 1.78 0.070 е LEAD DETAIL VR01725H eΑ 15.24 0.600 <del>'0000000000000000000000</del> eВ 0.700 17.78 eB. 2.92 5.08 0.115 0.200 Number of Pins Ν Figure 58. 56-Pin Shrink Plastic Dual In Line Package, 600-mil Width Figure 59. 56-Pin Shrink Ceramic Dual In-Line Package, 600-mil Width mm inches Dim Min Typ | Max Min Typ | Max Α 1.60 0.063 0.002 **A**1 0.05 0.15 0.006 **A2** 1.35 1.40 1.45 0.053 0.055 0.057 В 0.30 0.37 0.45 0.012 0.015 0.018 С 0.09 0.20 0.004 0.008 D 16.00 0.630 D1 14.00 0.551 D3 12.00 0.472 Ε 0.630 16.00 E1 14.00 0.551 **E**3 12.00 0.472 0.80 0.031 е Κ 0° 3.5° PIN 1 IDENTIFICATION L 0.45 0.60 0.75 0.018 0.024 0.030 L1 0.039 1.00 **Number of Pins** N 64 ND 16 NE Figure 60. 64-Pin Thin Quad Flat Package Figure 61. 44-Pin Thin Quad Flat Package #### 7.3 ORDERING INFORMATION Each device is available for production in user programmable version (OTP) as well as in factory coded version (ROM). OTP devices are shipped to customer with a default blank content FFh, while ROM factory coded parts contain the code sent by customer. There is one common EPROM version for debugging and prototyping which features the maximum memory size and peripherals of the family. Care must be taken to only use resources available on the target device. #### 7.3.1 Transfer Of Customer Code Customer code is made up of the ROM contents and the list of the selected options (if any). The ROM contents are to be sent on diskette, or by electronic means, with the hexadecimal file generated by the development tool. All unused bytes must be set to FFh. The selected options are communicated to STMicroelectronics using the correctly completed OPTION LIST appended. The STMicroelectronics Sales Organization will be pleased to provide detailed information on contractual points. Figure 62. ROM Factory Coded Device Types Figure 63. OTP User Programmable Device Types Note: The ST72E331J4D0/ST72E331N4D0 (CERDIP 25 $^{\circ}$ C) are used as the EPROM versions for the above devices.