T-51-11 #### **GENERAL DESCRIPTION** The DG201 solid-state analog switches are designed using an improved, high-voltage CMOS monolithic technology. They provide performance advantages not previously available from solid-state switches. Destructive latch-up of solid-state analog gates has been eliminated by INTERSIL's CMOS technology. The DG201 is completely specification and pin-out compatible with the industry standard device. ### **FEATURES** - Switches Greater Than 28V<sub>p-p</sub> Signals With ±15V Supplies - Break-Before-Make Switching t<sub>off</sub> = 250ns, t<sub>on</sub> = Typically 500ns - TTL, DTL, CMOS, PMOS Compatible - Non-Latching With Supply Turn-Off - Complete Monolithic Construction - Industry Standard (DG201) #### **ORDERING INFORMATION** | Industry Standard<br>Part Number | Temperature<br>Range | Package | | |----------------------------------|----------------------|--------------------|--| | DG201AK | -55°C to +125°C | 16-Pin CERDIP | | | DG201BK | -25°C to +85°C | 16-Pin CERDIP | | | DG201CJ | 0°C to +70°C | 16-Pin Plastic DIP | | # T-51-11 #### **ABSOLUTE MAXIMUM RATINGS** | V+ to V | V <sub>IN</sub> to GND<20V | |-------------------------------------|-------------------------------------------| | V+ to V <sub>D</sub> <30V | Current (Any Terminal)<30mA | | V <sub>D</sub> to V <sup>-</sup> | Storage Temperature65°C to +150°C | | V <sub>D</sub> to V <sub>S</sub> | Operating Temperature55°C to +125°C | | V <sub>REF</sub> to V <sup>-</sup> | Lead Temperature (Soldering, 10sec) 300°C | | V <sub>RFF</sub> to V <sub>IN</sub> | Power Dissipation 450mW | | V <sub>REF</sub> to GND<20V | Derate 6mW/°C Above 70°C | NOTE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not Implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. # DG201 ELECTRICAL CHARACTERISTICS (TA=25°C, V+=+15V, V-=-15V) | Per Channel | | Tool | Min/Max Limits | | | | | | | |--------------------------------------------|-----------------------------------------------------------------|----------------------------------------------------------------------------|--------------------|-------------|-------------------|------|-------------|--------------|----| | Combal | Characteristic | Test Conditions | Military | | Commercial | | | Units<br>5°C | | | Symbol Characteristic | | | -55°C +25°C +125°C | | 0°C +25°C +70°C/+ | | +70°C/+85°C | | | | IN(ON) | Input Logic Current | V <sub>IN</sub> =0.8V See Note 1 | 10 | ±1 | 10 | ±1 | ±1 | 10 | μΑ | | IN(OFF) | Input Logic Current | V <sub>IN</sub> =2.4V See Note 1 | 10 | ±1 | 10 | ±1 | ±1 | 10 | μΑ | | R <sub>DS(ON)</sub> | Drain-Source On<br>Resistance | I <sub>S</sub> =10mA<br>V <sub>ANALOG</sub> =±10V | 80 | 80 | 125 | 100 | 100 | 125 | Ω | | R <sub>DS(ON)</sub> | Channel to Channel R <sub>DS(ON)</sub> Match | | | 25<br>(typ) | | | 30<br>(typ) | | Ω | | VANALOG | Analog Signal<br>Handling Capability | | | ±15 (typ) | | | ± 15 (typ) | | ٧ | | D(OFF) | Switch OFF Leakage<br>Current | $V_{ANALOG} = -14V \text{ to } +14V$ | | ±1 | 100 | | ±5 | 100 | nA | | ls(OFF) | Switch OFF Leakage<br>Current | $V_{ANALOG} = -14V \text{ to } +14V$ | | ±1 | 100 | | ±5 | 100 | nA | | I <sub>D(ON)</sub><br>+ I <sub>S(ON)</sub> | Switch ON Leakage<br>Current | V <sub>D</sub> =V <sub>S</sub> = ±14V | | ±2 | 200 | | ±5 | 200 | nA | | t <sub>on</sub> | Switch "ON" Time<br>See Note 2 | $R_L = 1k\Omega$ , $V_{ANALOG}$<br>= -10V to +10V<br>See Figure 3 | | 1.0 | | | 1.0 | | μs | | t <sub>off</sub> | Switch "OFF" Time<br>See Note 2 | R <sub>L</sub> =1kΩ, V <sub>ANALOG</sub><br>= -10V to +10V<br>See Figure 3 | | 0.5 | | | 0.5 | | μs | | Q <sub>(INJ.)</sub> | Charge Injection | See Figure 4 | | 15 (typ) | | | 20 (typ) | | mV | | OIRR | Min. Off Isolation<br>Rejection Ratio | f=1MHz, R <sub>L</sub> =100Ω,<br>C <sub>L</sub> ≤5pF<br>See Figure 5 | | 54<br>(typ) | | | 50<br>(typ) | | dB | | l <sup>+</sup> Q | + Power Supply Quiescent Current | V <sub>IN</sub> =0V to 5V | 2000 | 1000 | 2000 | 2000 | 1000 | 2000 | μΑ | | I <sup>-</sup> Q | Power Supply Quiescent Current | | 2000 | 1000 | 2000 | 2000 | 1000 | 2000 | μΑ | | CCRR | Min. Channel to<br>Channel Cross<br>Coupling Rejection<br>Ratio | One Channel Off | | 54<br>(typ) | | | 50<br>(typ) | | dB | NOTE 1: Typical values are for design aid only, not guaranteed and not subject to production testing. INTERSIL'S SOLE AND EXCLUSIVE WARRANTY OBLIGATION WITH RESPECT TO THIS PRODUCT SHALL BE THAT STATED IN THE WARRANTY ARTICLE OF THE CONDITION OF SALE. THE WARRANTY SHALL BE EXCLUSIVE AND SHALL BE IN LIEU OF ALL OTHER WARRANTIES, EXPRESS, IMPLIED OR STATUTORY, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR USE. T-51-11 **TEST CIRCUITS** NOTE 2: All channels are turned off by high "1" logic inputs and all channels are turned on by low "0" inputs; however 0.8V to 2.4V describes the min. range for switching properly. Peak input current required for transition is typically −120µA. Pull down resistor, if used, ≤ 2KΩ. #### TYPICAL PERFORMANCE CHARACTERISTICS 0277-6 0277 - 7 0277-8 0277-9 INTERSIL'S SOLE AND EXCLUSIVE WARRANTY OBLIGATION WITH RESPECT TO THIS PRODUCT SHALL BE THAT STATED IN THE WARRANTY ARTICLE OF THE CONDITION OF SALE. THE WARRANTY SHALL BE EXCLUSIVE AND SHALL BE IN LIEU OF ALL OTHER WARRANTIES, EXPRESS, IMPLIED OR STATUTORY, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR USE. #### **APPLICATIONS** ## Using the V<sub>REF</sub> Terminal The DG201 has an internal voltage divider that sets the TTL threshold on the input control lines for $V^+=15V$ . The schematic is shown here, with nominal resistor values, giving approximately 2.4V on the $V_{REF}$ pin. As the TTL input signal goes from +0.8V to +2.4V, Q1 and Q2 switch states to turn the switch ON and OFF. If the power supply voltage is less than $\pm 15$ V, then a resistor needs to be added between V<sup>+</sup> and V<sub>REF</sub> pin, to restore $\pm 2.4$ V at V<sub>REF</sub>. The table shows the value of this resistor for various supply voltages, to maintain TTL compatibility. If CMOS logic levels with a $\pm 5$ V supply are being used, the threshold shifts are less critical, but a separate column of suitable values is given in the table. For logic swings of $\pm 5$ V, no resistor is needed. In general, the "low" logic level should be <0.8V to prevent Q1 and Q2 from both being ON together (this will cause incorrect switch function). With open collector logic, and a low value of pull-up resistor, the logic 'low' level can be above 0.8V. In this case, INTERSIL can supply parts with thresholds >1.5V(consult factory). The $V_{\rm REF}$ point should be set at least 2.6V above this "low" state, or to >4.1V. An external resistor of $27 k\Omega$ and $V_{\rm REF}$ is required, for a $\pm$ 15V supply. | V <sup>+</sup><br>Supply<br>(V) | TTL Resistor (kΩ) | CMOS<br>Resistor<br>(k $\Omega$ ) | | | |---------------------------------|-------------------|-----------------------------------|--|--| | +15 | - | _ | | | | +12 | 100 | · <del>-</del> | | | | +10 | 51 | - | | | | +9 | (34) | 34 | | | | +8 | (27) | 27 | | | | +7 | 18 | 18 | | |