#### FINAL # Am27X2048 # 2 Megabit (131,072 x 16-Bit) CMOS ExpressROM™ Device ### **DISTINCTIVE CHARACTERISTICS** - As an OTP EPROM alternative: - Factory optimized programming - Fully tested and guaranteed - As a Mask ROM alternative: - Shorter leadtime - Lower volume per code - **■** Fast access time - 100 ns - Single +5 V power supply - **■** Compatible with JEDEC-approved EPROM pinout - ±10% power supply tolerance - High noise immunity - **■** Low power dissipation - -- 100 μA maximum CMOS standby current - Available in Plastic Dual In-Line Package (PDIP) and Plastic Leaded Chip Carrier (PLCC) - Latch-up protected to 100 mA from -1 V to Vcc+1 V - Versatile features for simple interfacing - Both CMOS and TTL input/output compatibility - Two line control functions. #### **GENERAL DESCRIPTION** The Am27X2048 is a factory programmed and tested OTP EPROM. It is programmed after packaging prior to final test. Every device is rigorously tested under AC and DC operating conditions to your stable code. It is organized as 131.072 by 16 bits and is available in plastic dual in-line (PDIP) as well as plastic leaded chip carrier (PLCC) packages. ExpressROM devices provide a board-ready memory solution for medium to high volume codes with short leadtimes. This offers manufacturers a cost-effective and flexible alternative to OTP EPROMs and mask programmed ROMs. Access times as fast as 100 ns allow operation with high-performance microprocessors with reduced WAIT states. The Am27X2048 offers separate Output Enable (OE) and Chip Enable (CE) controls, thus eliminating bus contention in a multiple bus microprocessor system. AMD's CMOS process technology provides high speed, low power, and high noise immunity. Typical power consumption is only 125 mW in active mode, and 100 uW in standby mode. #### **BLOCK DIAGRAM** 15653B-1 # AMD ### PRODUCT SELECTOR GUIDE | Family Part No. | Am27X2048 | | | | | |----------------------|-----------|------|------|------|------| | Ordering Part No: | | | | | | | V <sub>CC</sub> ±5% | -105 | -125 | | | -255 | | V <sub>cc</sub> ±10% | -100 | -120 | -150 | -200 | | | Max Access Time (ns) | 100 | 120 | 150 | 200 | 250 | | CE (E) Access (ns) | 100 | 120 | 150 | 200 | 250 | | OE (G) Access (ns) | 50 | 50 | 65 | 75 | 100 | # **CONNECTION DIAGRAMS** **Top View** #### Note: 1. JEDEC nomenclature is in parentheses. 15653B-3 #### PIN DESIGNATIONS A0-A16 = Address Inputs CE (E) = Chip Enable Input DQ0-DQ15 = Data Inputs/Outputs DU = No External Connection (Do Not Use) NC = No Internal Connection OE (G) = Output Enable Input PGM (P) = Program Enable Input Vcc = Vcc Supply Voltage Vpp = Program Supply Voltage $V_{SS}$ = Ground # LOGIC SYMBOL # ORDERING INFORMATION Standard Products AMD standard products are available in several packages and operating ranges. The ordering number (Valid Combination) is formed by a combination of: | Valid Combinations | | | | | | |--------------------|----------------|--|--|--|--| | AM27X2048-100 | | | | | | | AM27X2048-105 | 1 | | | | | | AM27X2048-120 | | | | | | | AM27X2048-125 | PC, JC, PI, JI | | | | | | AM27X2048-150 | | | | | | | AM27X2048-200 | 1 | | | | | | AM27X2048-255 | | | | | | #### **Valid Combinations** Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations and to check on newly released combinations. # **FUNCTIONAL DESCRIPTION** Read Mode The Am27X2048 has two control functions, both of which must be logically satisfied in order to obtain data at the outputs. Chip Enable (CE) is the power control and should be used for device selection. Output Enable (OE) is the output control and should be used to gate data to the output pins, independent of device selection. Assuming that addresses are stable, address access time (tacc) is equal to the delay from CE to output (tcE). Data is available at the outputs to after the falling edge of $\overline{\text{OE}}$ , assuming that $\overline{\text{CE}}$ has been LOW and addresses have been stable for at least tacc - toe. ## Standby Mode The Am27X2048 has a CMOS standby mode which reduces the maximum Vcc current to 100 µA. It is placed in CMOS-standby when $\overline{\text{CE}}$ is at Vcc $\pm$ 0.3 V. The Am27X2048 also has a TTL-standby mode which reduces the maximum Vcc current to 1.0 mA. It is placed in TTL-standby when CE is at VIH. When in standby mode, the outputs are in a high-impedance state, independent of the OE input. ## **Output OR-Tieing** To accommodate multiple memory connections, a twoline control function is provided to allow for: - Low memory power dissipation - Assurance that output bus contention will not occur It is recommended that $\overline{CE}$ be decoded and used as the primary device-selecting function, while OE be made a common connection to all devices in the array and connected to the READ line from the system control bus. This assures that all deselected memory devices are in their low-power standby mode and that the output pins are only active when data is desired from a particular memory device. ## **System Applications** During the switch between active and standby conditions, transient current peaks are produced on the rising and falling edges of Chip Enable. The magnitude of these transient current peaks is dependent on the output capacitance loading of the device. At a minimum, a 0.1 uF ceramic capacitor (high frequency, low inherent inductance) should be used on each device between Vcc and Vss to minimize transient effects. In addition, to overcome the voltage drop caused by the inductive effects of the printed circuit board traces on ExpressROM device arrays, a 4.7 µF bulk electrolytic capacitor should be used between Vcc and Vss for each eight devices. The location of the capacitor should be close to where the power supply is connected to the array. #### MODE SELECT TABLE | Mode Pins | CE | ŌĒ | PGM | $V_{PP}$ | Outputs | |----------------|-------------|-----|-----|----------|---------| | Read | VIL | VIL | Х | X | DOUT | | Output Disable | Х | ViH | Х | Х | Hi-Z | | Standby (TTL) | ViH | х | х | Х | Hi-Z | | Standby (CMOS) | Vcc ± 0.3 V | Х | Х | Х | Hi-Z | #### Note: 1. X = Either VIH or VIL ## **ABSOLUTE MAXIMUM RATINGS** | Storage Temperature OTP Products -65°C to +125°C All Other Products -65°C to +150°C | |---------------------------------------------------------------------------------------| | Ambient Temperature with Power Applied –55°C to +125°C | | Voltage with Respect to $V_{SS}$ All pins except Vcc $-0.6$ V to Vcc + $0.6$ V | | Vcc0.6 V to +7.0 V | | | #### Note: Minimum DC voltage on input or I/O pins is -0.5 V. During transitions, the inputs may overshoot Vss to -2.0 V for periods of up to 20 ns. Maximum DC voltage on input and I/O pins is Vcc +0.5 V which may overshoot to Vcc +2.0 V for periods up to 20 ns. Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure of the device to absolute maximum rating conditions for extended periods may affect device reliability. # **OPERATING RANGES** | Commercial (C) Devices | | |------------------------|--------------------| | Case Temperature (Tc) | 0°C to +70°C | | Industrial (I) Devices | | | Case Temperature (Tc) | −40°C to +85°C | | Supply Read Voltages | | | Vcc for Am27X2048-XX5 | +4.75 V to +5.25 V | | Vcc for Am27X2048-XX0 | +4.50 V to +5.50 V | Operating ranges define those limits between which the functionality of the device is guaranteed. # AMD DC CHARACTERISTICS over operating range unless otherwise specified (Notes 1 2 and 4) | Parameter<br>Symbol | Parameter Description | Test Conditions | Min | Max | Unit | |---------------------|-----------------------------------------|--------------------------------------------------------------|------|-----------------------|------| | V <sub>OH</sub> | Output HIGH Voltage | Ι <sub>ΟΗ</sub> = – 400 μΑ | 2.4 | | V | | Vol | Output LOW Voltage | I <sub>OL</sub> = 2.1 mA | | 0.45 | V | | ViH | Input HIGH Voltage | | 2.0 | V <sub>cc</sub> + 0.5 | V | | VIL | Input LOW Voltage | | -0.5 | +0.8 | V | | lu | Input Load Current | V <sub>IN</sub> = 0 V to +V <sub>CC</sub> | | 1.0 | μΑ | | ILO | Output Leakage Current | V <sub>OUT</sub> = 0 V to +V <sub>CC</sub> | | 5.0 | μΑ | | I <sub>CC1</sub> | V <sub>CC</sub> Active Current (Note 3) | CE = V <sub>IL</sub> , f = 5 MHz,<br>I <sub>OUT</sub> = 0 mA | | 50 | mA | | I <sub>CC2</sub> | V <sub>CC</sub> TTL Standby Current | CE = V <sub>IH</sub> | | 1.0 | mA | | lcc3 | Vcc CMOS Standby Current | CE = V <sub>CC</sub> ± 0.3 V | | 100 | μΑ | #### Notes: - 1. Vcc must be applied simultaneously or before VPP, and removed simultaneously or after VPP. - 2. Caution: The Am27X2048 must not be removed from (or inserted into) a socket when Vcc or VPP is applied. - 3. $I_{CC1}$ is tested with $\overline{OE} = V_{IH}$ to simulate open outputs. - Minimum DC Input Voltage is -0.5 V. During transitions, the inputs may overshoot to -2.0 V for periods less than 20 ns. Maximum DC Voltage on output pins is Vcc + 0.5 V, which may overshoot to Vcc + 2.0 V for periods less than 20 ns. Figure 1. Typical Supply Current vs. Frequency $V_{CC} = 5.5 \text{ V}, T = 25^{\circ}\text{C}$ Figure 2. Typical Supply Current vs. Temperature $V_{CC} = 5.5 \text{ V}, f = 5 \text{ MHz}$ # AMD 🗐 ### **CAPACITANCE** | Parameter | | | PD 040 | | PL 044 | | | | |-----------|-----------------------|-----------------------|--------|-----|--------|-----|------|--| | Symbol | Parameter Description | Test Conditions | Тур | Max | Тур | Max | Unit | | | CiN | Input Capacitance | V <sub>IN</sub> = 0 V | 10 | 12 | 7 | 10 | ρF | | | Соит | Output Capacitance | Vour = 0 V | 12 | 15 | 12 | 14 | pF | | #### Notes: - 1. This parameter is only sampled and not 100% tested. - 2. $T_A = +25^{\circ}C$ , f = 1 MHz. # SWITCHING CHARACTERISTICS over operating range unless otherwise specified (Notes 1, 3, and 4) | | ameter<br>mbols | | | | Am27X2048 | | | | T | | |--------------|-----------------|------------------------------------------------------------------|----------------|-----|--------------|--------------|------|------|------|----------| | JEDEC | Standard | Parameter Description | Test Condition | าร | -100<br>-105 | -120<br>-125 | -150 | -200 | -255 | Unit | | tavqv | tACC | Address to<br>Output Delay | CE = OE = VIL | | | | | | | <u> </u> | | | | <del></del> | | Max | 100 | 120 | 150 | 200 | 250 | ns | | <b>TELQV</b> | tCE | Chip Enable to | OE = VIL | Min | | ] | | _ | | | | | | Output Delay | | Max | 100 | 120 | 150 | 200 | 250 | ns | | tglav | toe | Output Enable to | CE = VIL | Min | | | | | | | | | | Output Delay | | Max | 50 | 50 | 55 | 60 | 75 | ns | | tehoz. | to <sub>F</sub> | Chip Enable HIGH or | | Min | 0 | _0 | 0 | 0 | 0 | ns | | tghoz | (Note 2) | Output Enable HIGH,<br>whichever comes<br>first, to Output Float | | Max | 30 | 30 | 30 | 40 | 60 | ,,,, | | taxox | tон | Output Hold from | | Min | 0 | 0 | ō | 0 | -0 | | | | | Addresses, CE, or OE, whichever occurred first | | Max | - | | | | | ns | #### Notes: - 1. VCC must be applied simultaneously or before Vpp, and removed simultaneously or after Vpp. - 2. This parameter is only sampled and not 100% tested. - 3. Caution: The Am27X2048 must not be removed from (or inserted into) a socket or board when VPP or Vcc is applied. - 4. Output Load: 1 TTL gate and CL = 100 pF Input Rise and Fall Times: 20 ns Input Pulse Levels: 0.45 V to 2.4 V Timing Measurement Reference Level: 0.8 V and 2 V for inputs and outputs # SWITCHING TEST CIRCUIT #### OL = 100 pr including lig capacital ### SWITCHING TEST WAVEFORM AC Testing: Inputs are driven at 2.4 V for a Logic "1" and 0.45 V for a Logic "0." Input pulse rise and fall times are ≤ 20 ns. # **KEY TO SWITCHING WAVEFORMS** | WAVEFORM | INPUTS | OUTPUTS | |-----------------|----------------------------------------|-----------------------------------------------------| | | Must be<br>Steady | Will be<br>Steady | | | May<br>Change<br>from H to L | Will be<br>Changing<br>from H to L | | | May<br>Change<br>from L to H | Will be<br>Changing<br>from L to H | | | Don't Care,<br>Any Change<br>Permitted | Changing,<br>State<br>Unknown | | <b>&gt;&gt;</b> | Does Not<br>Apply | Center<br>Line is High-<br>Impedance<br>"Off" State | KS000010 # **SWITCHING WAVEFORMS** - 1. OE may be delayed up to tACC tOE after the falling edge of the addresses without impact on tACC. - 2. tpF is specified from OE or CE, whichever occurs first.