# Ultralow Distortion, 600 MHz Buffer AD9620\* ### **FEATURES** Excellent Gain Accuracy: 0.994 V/V Wide Bandwidth: 600 MHz Slew Rate: 2200 V/µs Ultralow Distortion: -73 dBc @ 20 MHz -91 dBc @ 2.3 MHz Fast Settling Time: 8 ns to 0.02% Low Noise: 2.0 nV/√Hz APPLICATIONS IF/Communications Impedance Transformations Drives Flash ADCs Line Driving ### GENERAL DESCRIPTION The AD9620 is a monolithic, unity gain buffer amplifier that sets new standards in gain accuracy, wide bandwidth and low distortion. Its large signal bandwidth, ultralow distortion over frequency, and drive capabilities of the AD9620 make this buffer an ideal driver for flash ADCs. Other applications which require increased current drive at unity voltage gain, such as cable driving, also benefit from the AD9620's performance. In addition to innovative (patent pending) feedback architecture, special packaging techniques improve dynamic performance by minimizing the reactive effects associated with standard packages. The result is -73 dBc harmonic suppression at 20 MHz, and -91 dBc at 2.3 MHz. The AD9620 also outperforms other amplifiers, including its predecessor AD9630, in terms of small-signal pulse response and dc linearity. These features make the AD9620 the premier driver for high speed, high resolution ADCs. #### DIP CONFIGURATION Available in side-brazed ceramic DIP packages, the "A" suffix unit is guaranteed for -40°C to +85°C operating temperatures; the "S" suffix device is guaranteed from -55°C to +125°C. AD9620 die are de tested at +25°C. # AD9620 — SPECIFICATIONS | ABSOLUTE MAXIMUM RATINGS <sup>1</sup> | |-------------------------------------------| | Supply Voltages $(\pm V_S) \dots \pm 7 V$ | | Input Voltage Range ± V <sub>S</sub> | | Continuous Output Current <sup>2</sup> | | Operating Temperature Ranges | | AD9620AD40°C to +85°C | | AD9620SD55°C to +125°C | | Storage Temperature | | | | |------------------------------------------------------|-------|----|--------| | AD9620AD | _65°C | to | +150°C | | AD9620AD | -05 C | w | 1150 C | | AD9620SD | −65°C | to | +150°C | | Junction Temperature <sup>3</sup> | | | +175℃ | | Lead Soldering Temperature (10 seconds) <sup>4</sup> | | | +300°C | # DC ELECTRICAL CHARACTERISTICS (unless otherwise noted, $\pm V_S = \pm 5 \text{ V}$ ; $R_{IN} = 50 \Omega$ , $R_{LOAD} = 100 \Omega$ ) | | | | Test | AD9620AD | | | AD9620SD | | | | |-------------------------------|--------------------------------------------------------------|---------------------------|-------|----------|-------|------|----------|------------|------|---------| | Parameter | Conditions | Temp | Level | | Тур | Max | Min | Тур | Max | Units | | DC SPECIFICATIONS | | | | | | | | | | | | Output Offset Voltage | | +25°C | I | -8 | ±2 | +8 | -8 | ±2 | +8 | mV | | Offset Voltage TC | | Full | IV | -25 | ±5 | +25 | -25 | ±5 | +25 | μV/°C | | Input Bias Current | | +25℃ | I | -35 | ±6 | +35 | -35 | ±6 | +35 | μA | | Bias Current TC | | Full | IV | -150 | ±50 | +150 | -150 | $\pm 50$ | +150 | nA/°C | | Input Resistance | | +25°C to T <sub>max</sub> | VI | 400 | 800 | | 400 | 800 | | kΩ | | Input Resistance | | T <sub>min</sub> | VI | 190 | | | 190 | | | kΩ | | • | | +25°C | v | | 1.0 | | | 1.0 | _ | pF | | Input Capacitance | $V_{OUT} = 2 V p-p$ | Full | VI | 0.989 | 0.994 | | 0.989 | 0.994 | • | V/V | | Gain | VOUT - 2 V P-P | Full | νī | +2.8 | | -2.8 | +2.8 | | -2.8 | v | | Output Voltage Range | | Full | vi | 40 | | | 40 | | | mA | | Output Current (50 Ω Load) | 1.00 | +25℃ | v | 10 | 0.4 | | ' | 0.4 | | Ω | | Output Impedance | At DC | i e | VI | 52 | 60 | | 52 | 60 | | dB | | Power Supply Rejection Ratio | $\Delta V_S = \pm 5\%$ | Full | | 132 | 0.005 | | 12 | 0.005 | | % | | DC Nonlinearity | ±2 V Full Scale | +25°C | VI | <u> </u> | 0.003 | | | 0.005 | | -/- | | FREOUENCY DOMAIN | | | | | | | ļ | | | | | Bandwidth (-3 dB) | | | 1 | | | | | | | | | Small Signal | $V_{OUT} = \leq 0.7 \text{ V p-p}$ | T <sub>min</sub> to +25°C | II | 320 | 600 | | 320 | 600 | | MHz | | Small Signal | $V_{OUT} = \leq 0.7 \text{ V p-p}$ | T <sub>max</sub> | II | 260 | | | 260 | | | MHz | | Large Signal | $V_{OUT} = 4 \text{ V p-p}$ | T <sub>min</sub> to +25°C | IV | 60 | 80 | | 60 | 80 | | MHz | | Large Signal | $V_{OUT} = 4 \text{ V p-p}$ | T <sub>max</sub> | IV | 45 | | | 45 | | | MHz | | | ≤150 MHz | T <sub>min</sub> to +25°C | II | 1 | 0.8 | 1.5 | | 0.8 | 1.5 | dB | | Amplitude of Peaking | ≤150 MHz | T <sub>max</sub> | II | | 1.5 | 2.2 | | 1.5 | 2.2 | dB | | Amplitude of Peaking | ≤150 MHz | Full | II | 1 | 0 | 0.3 | 1 | 0 | 0.3 | dB | | Amplitude of Rolloff | 1 '' | +25°C | v | | 0.75 | | | 0.75 | | ns | | Group Delay | DC to 150 MHz | +25°C | ľ | | 1.4 | | | 1.4 | | Degrees | | Phase Nonlinearity | DC to 150 MHz | +25°C to T <sub>max</sub> | iv | | -91 | -82 | | -91 | -82 | dBc | | 2nd Harmonic Distortion | 2 V p-p; 2.3 MHz | | IV | | -81 | -73 | | -81 | -73 | dBc | | | 2 V p-p; 2.3 MHz | T <sub>min</sub> | IV | 1 | -71 | -63 | 1 | -71 | -63 | dBc | | | 2 V p-p; 20 MHz | Full | | 1 | -69 | -60 | | -69 | -60 | dBc | | | 2 V p-p; 60 MHz | +25 | I | | | -60 | | -62 | 00 | dBc | | | 2 V p-p; 60 MHz | $T_{\min}$ and $T_{\max}$ | V. | | -62 | 0.0 | | -02<br>-94 | -86 | dBc | | 3rd Harmonic Distortion | 2 V p-p; 2.3 MHz | Full | IV | | -94 | -86 | | -94<br>-81 | -71 | dBc | | | 2 V p-p; 20 MHz | Full | IV | } | -81 | -71 | 1 | | | | | | 2 V p-p; 60 MHz | +25°C | I | 1 | -60 | -52 | | -60 | -52 | dBc | | Spectral Input Noise Voltage | 10 MHz | +25°C | V | | 2.0 | | | 2.0 | | nV/√H | | Average Equivalent Integrated | ı | | | | | | 1 | | | .,, | | Output Noise Voltage | 0.1 to 200 MHz | +25°C | V | | 28 | | | 28 | | μV | | TIME DOMAIN | | | | | | | | | | | | Slew Rate | $V_{OUT} = 4 \text{ V Step}$ | +25°C | IV | 1500 | 2200 | | 1500 | 2200 | | V/µs | | | $V_{OUT} = 1 \text{ V Step}$ | T <sub>min</sub> to +25°C | IV | | 0.8 | 1.2 | | 0.8 | 1.2 | ns | | Rise/Fall Time | $V_{OUT} = 1 \text{ V Step}$ $V_{OUT} = 1 \text{ V Step}$ | T <sub>max</sub> | IV | | 1.1 | 1.5 | | 1.1 | 1.5 | ns | | | $V_{OUT} = 1 \text{ V Step}$<br>$V_{OUT} = 4 \text{ V Step}$ | T <sub>min</sub> to +25°C | iv | | 1.7 | 2.5 | | 1.7 | 2.5 | ns | | | VOUT - 4 V Step | | IV | | 2.3 | 3.4 | | 2.3 | 3.4 | ns | | | $V_{OUT} = 4 \text{ V Step}$ | T <sub>max</sub><br>Full | IV | | 3 | 12 | | 3 | 12 | % | | Overshoot | $V_{OUT} = 2 \text{ V Step}$ | 1.011 | 1 * * | | , | | | - | | | | Settling Time | 1 | E-II | IV | 1 | 6 | 10 | | 6 | 10 | ns | | To 0.1% | $V_{OUT} = 2 \text{ V Step}$ | Full | 1 | 1 | 8 | 16 | | 8 | 16 | ns | | To 0.02% | $V_{OUT} = 2 \text{ V Step}$ | Full | IV | | - | 10 | | 0.02 | 10 | % | | Differential Gain | 4.4 MHz | +25°C | V | 1 | 0.02 | | | | | 1 ''- | | Differential Phase | 4.4 MHz | +25°C | V | - 1 | 0.02 | | 1 | 0.02 | | Degrees | | Parameter | Conditions | _ | Test | AD9620AD | | | AD9620SD | | | | |---------------------|---------------|------|-------|----------|-----|-----|----------|-----|-----|-------| | | | Temp | Level | Min | Typ | Max | Min | Тур | Max | Units | | POWER SUPPLY REQUII | REMENTS | 1 | | | | | | | | | | Quiescent Current | | | | | | | | • | | | | $+I_{S}$ | $+V_S = +5 V$ | Full | l VI | | 40 | 48 | | 40 | 48 | mA | | -I <sub>s</sub> | $-V_S = -5 V$ | Full | VI | İ | 40 | 48 | | 40 | 48 | mA | #### NOTES Absolute maximum ratings are limiting values to be applied individually, and beyond which the serviceability of the circuit may be impaired. Functional operability is not necessarily implied. Exposure to absolute maximum rating conditions for an extended period of time may affect device reliability. #### EXPLANATION OF TEST LEVELS # Test Level - I 100% production tested. - II 100% production tested at +25°C, and sample tested at specified temperatures. - III Sample tested only. - IV Parameter is guaranteed by design and characterization testing. - V Parameter is a typical value only. - VI All devices are 100% production tested at +25°C. 100% production tested at temperature extremes for extended temperature devices; sample tested at temperature extremes for commercial/industrial devices. ## AD9620 DIE LAYOUT 60 (length) × 50 (width) × 15 (height) mils ### ORDERING GUIDE | Model | Temperature<br>Range | Package<br>Description | Package<br>Option* | | | |--------------|----------------------|------------------------|--------------------|--|--| | AD9620AD | -40°C to +85°C | 8-Pin DIP | D-8 | | | | AD9620SD | −55°C to +125°C | 8-Pin DIP | D-8 | | | | AD9620 Chips | +25°C | Dice | ļ | | | <sup>\*</sup>For outline information see Package Information section. AD9620 Bonding Diagram ### THEORY OF OPERATION The AD9620 is a wide bandwidth, unity gain buffer amplifier that utilizes innovative (patent pending) voltage feedback architecture. Large loop gain and high slew rate significantly improve dc linearity and large signal bandwidth when compared with that achieved with more conventional designs. Its large-signal bandwidth compares favorably with competitive devices of open-loop design without their limitations. Open-loop devices often sacrifice de linearity and introduce frequency distortion when driving low load impedances; the AD9620 does not. Its design yields low distortion products that are relatively constant for any resistive load greater than 50 ohms. The AD9620 will satisfy any high performance analog signal processing application requiring isolation or current boosting between the signal source and load. Its combination of high input resistance and low capacitance, dc precision, and exceptional dynamic characteristics sets a new standard in performance that has no equal. Excessive peaking may occur when using the AD9620 to directly drive loads with more than 3 pF of capacitance. To prevent this, a small value of resistance $(R_S)$ should be placed in series with <sup>&</sup>lt;sup>2</sup>Output is short-circuit protected to ground, but not to supplies. Continuous short circuit to ground may affect device reliability. <sup>&</sup>lt;sup>5</sup>Typical side-brazed thermal impedances (part soldered onto board): θ<sub>1A</sub> = 110°C/W; θ<sub>3C</sub> = 20°C/W. <sup>4</sup>External capacitor of AD9620 is attached with 62 Sn/36 Pb/2 Ag solder. Board attachment temperatures should be reviewed to insure the capacitor does not reflow during board mounting. Specifications subject to change without notice. # AD9620 the buffer output. The following figure shows various values of $R_s$ as a function of capacitive load. Figure 1. Recommended Rs vs. CL When the recommended series resistor is used, the AD9620 will have optimum frequency response, as shown in Figure 2. Figure 2. Frequency Response vs. $C_L$ with Recommended $R_S$ Capacitive loads up to 50 pF can be driven with minimal degradation in pulse response with R<sub>S</sub> equal to approximately 12 ohms The output stage has short-circuit protection to ground, but average load currents greater than 70 mA may reduce device reliability. The output driver will shut down if more than approximately 130 mA of instantaneous sink or source current is flowing. This ensures that output clipping will not occur during high slew conditions when driving capacitive loads. #### LAYOUT CONSIDERATIONS Although the AD9620AD/SD is housed in a specially designed package with built-in decoupling capacitors, the layout of the circuit containing the buffer requires careful attention. Without it, dynamic performance may be less than desired. Optimum performance depends on connecting all of the supply pins and ground pins of the AD9620. If they are not connected, the inherent benefits of the buffer's special package will not be realized. A two-ounce copper ground plane on the component side of the board is recommended. It should cover as much of the board as possible with appropriate openings for supply decoupling capacitors and for load and source resistors. Settling time and ac performance will be optimized with surface mount $0.1~\mu F$ supply decoupling capacitors. These should be located within 50 mils of their corresponding device pins, with the opposite side of the capacitor soldered directly to the ground plane. Figure 3. AD9620 Application Circuit (Ceramic DIP) If surface mount capacitors cannot be used, radial lead ceramic capacitors with lead lengths less than 30 mils are recommended. Low frequency power supply decoupling is also necessary and can be accomplished with 4.7 $\mu F$ tantalum capacitors mounted within 0.5 inch of the voltage supply pins. The interaction of the series inductance of the tantalum capacitor with the 0.1 $\mu F$ decoupling capacitor and the supply leads may cause high frequency oscillations at the output. These can be eliminated with a ferrite bead mounted between the tantalum and ceramic capacitors. Connections to the AD9620 should be as short as possible. If either the source circuit or the driven circuit is further than one inch from the buffer, the printed circuit board (PCB) line impedances should be matched to the buffer input and output resistances. Basic microstrip techniques should be observed. The input termination resistor ( $R_{\rm IN}$ ) and $R_{\rm S}$ should both be connected as close to the AD9620 as possible. Its performance characteristics allow the AD9620 to drive terminated cables directly without the use of an output termination resistor for many applications. When used, termination resistors ( $R_{\rm S}$ and $R_{\rm IN}$ ) can be either carbon composition or microwave types. When matching characteristic impedances, precision microwave resistors with tolerance of 1% or better are recommended. The AD9620 should be soldered directly to the PCB with minimum vertical clearance. The use of zero-insertion sockets is discouraged because of their high pin reactances. Use of this type socket will result in peaking and possibly induce oscillation. If sockets must be used for test or prototyping purposes, individual pin sockets such as the AMP 6-330808 series are recommended. # Typical Performance Curves—AD9620 Endpoint DC Linearity Error Input Impedance Output Impedance PSRR vs. Frequency Two-Tone Intermodulation Distortion Offset Voltage and Bias Current vs. Temperature (Worst Case) Forward Gain and Phase Frequency Response vs. $R_{LOAD}$ Small-Signal Pulse Response # AD9620 Harmonic Distortion vs. Frequency