| | | | | | | | | RE | VISI | ONS | | | | | | | | | | | |---------------|--------|---------|-----|----------|--------|-------------|----------|----|----------|----------|-------|------|-------|----------|-------------|-------------|-------------|-------------|------|----| | LTR | | | | | DI | ESCRI | PTIC | N | | | | | DATE | YR- | MO-DA) | | 1 | APPRO | OVED | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | ı | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | REV | | | | | | | | | | | | | _ | | | | | | | | | SHEET | | | | | | | | | | | | | | | | | | | | | | REV | | | | | | <del></del> | | | | | | | | | | | | | | | | SHEET | 15 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | | | | | | | | | | | | | REV STATU | s | | | REV | 7 | | | | | | | | | | | | | | | | | OF SHEETS | | | | SHI | EET | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | | Diet o Mila | | | | <b></b> | RED B | Y | <b>.</b> | | | | | L | L., | <b>.</b> | <u> </u> | | | | | | | PMIC N/A | | | | J€ | eff Bo | wling | | | | DI | EFENS | | | | | PPLY<br>454 | | TER | | | | STAND<br>MIL | | | | | ED BY | _ | | | <u> </u> | <u> </u> | | | | | | | <del></del> | <del></del> | | | | | WIN | | | | f Bow | | | | | MTC | ROC | TRCI | JTT. | MEN | <b>IORY</b> | . DI | GTT | AL, | CMO | s. | | THIS DRAWIN | C TC A | VATI AE | ) E | | OVED B | | | | | | | | | | | TIC | | | | | | FOR USE BY A | LL DEI | PARTME | NTS | Mic | hael | Frye | | | | | | | IORY | (SI | RAM) | , MC | NOL | ITHI | C | | | DEPARTMEN | | | | | | PROVAL | DATE | | | SIL | ICO | N | | | | | | | | | | AMCC N/A | | | | 93- | -05–19 | | | | | SIZ | 3 | CAG | E COI | )E | | 50 | 962- | 9315 | 53 | | | AMSC N/A | | | | REVIS | SION L | EVEL | | | | A | | | 5726 | | | | | | | | | | | | | | | | | | | SHE | ET | | 1 | | OF | 23 | | | | | | DESC FORM 193 | | | | <u> </u> | | | | | | | | | | | | | | | | | <u>DISTRIBUTION STATEMENT A</u>. Approved for public release; distribution is unlimited. 5962-E267-93 #### 1. SCOPE - 1.1 <u>Scope</u>. This drawing forms a part of a one part one part number documentation system (see 6.6 herein). Two product assurance classes consisting of military high reliability (device classes B, Q, and M) and space application (device classes S and V), and a choice of case outlines and lead finishes are available and are reflected in the Part or Identifying Number (PIN). Device class M microcircuits represent non-JAN class B microcircuits in accordance with 1.2.1 of MIL-STD-883, "Provisions for the use of MIL-STD-883 in conjunction with compliant non-JAN devices". When available, a choice of radiation hardness assurance (RHA) levels are reflected in the PIN. - 1.2 PIN. The PIN shall be as shown in the following example: - 1.2.1 <u>RHA designator</u>. Device classes M, B, and S RHA marked devices shall meet the MIL-M-38510 specified RHA levels and shall be marked with the appropriate RHA designator. Device classes Q and V RHA marked devices shall meet the MIL-I-38535 specified RHA levels and shall be marked with the appropriate RHA designator. A dash (-) indicates a non-RHA device. - 1.2.2 <u>Device type(s)</u>. The device type(s) shall identify the circuit function as follows: | Device type | Generic number | <u>1</u> / | <u>Circuit function</u> | Access time | |-------------|----------------|------------|----------------------------|-------------| | 01 | | | 4k x 9 dual port CMOS SRAM | 35 ns | | 02 | | | 4k x 9 dual port CMOS SRAM | 25 ns | | 03 | | | 4k x 9 dual port CMOS SRAM | 20 ns | 1.2.3 <u>Device class designator</u>. The device class designator shall be a single letter identifying the product assurance level (see 6.6 herein) as follows: Device class #### Device requirements documentation М Vendor self-certification to the requirements for non-JAN class B microcircuits in accordance with 1.2.1 of MIL-STD-883 B or S Certification and qualification to MIL-M-38510 Q or V Certification and qualification to MIL-I-38535 1.2.4 <u>Case outline(s)</u>. The case outline(s) shall be as designated in MIL-STD-1835 and as follows: | Outline letter | Descriptive designator | <u>Terminals</u> | Package style | |----------------|------------------------|------------------|------------------------------| | Y | See figure 1 | 68 | Square leadless chip carrier | 1.2.5 <u>Lead finish</u>. The lead finish shall be as specified in MIL-M-38510 for classes M, B, and S or MIL-I-38535 for classes Q and V. Finish letter "X" shall not be marked on the microcircuit or its packaging. The "X" designation is for use in specifications when lead finishes A, B, and C are considered acceptable and interchangeable without preference. 1/ Generic numbers are listed on the Standardized Military Drawing Source Approval Bulletin at the end of this document and will also be listed in MIL-BUL-103 (see 6.7.3 herein). | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-93153 | |-----------------------------------------------------------------|-----------|----------------|------------| | DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET 2 | | 1.3 Absolute maximum ratings. 2/ | | | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|---------------------------------|--------------------| | Supply voltage range | -0.5 V dc to + -0.5 V dc to + 50 mA -65°C to +150° 2.0 W +260°C | +6.0 V dc | | | Case X | 10°c/w <u>3</u> /<br>+150°c <u>4</u> / | | | | 1.4 Recommended operating conditions. | · * <u>-</u> 2/ | | | | Supply voltage range ( $V_{CC}$ ) High level input voltage range ( $V_{IH}$ ) Low level input voltage range ( $V_{II}$ ) Case operating temperature range ( $T_{C}$ ) | 4.5 V dc to 5<br>2.2 V dc to 6<br>-0.5 V dc to -<br>-55°C to +125° | .0 V dc<br>+0.8 V dc <u>5</u> / | | | 1.5 <u>Digital logic testing for device classes Q and V</u> . | | | | | Fault coverage measurement of manufacturing logic tests (MIL-STD-883, test method 5012) | <u>6</u> / percent | | | | 2. APPLICABLE DOCUMENTS | | | | | 2.1 <u>Government specifications</u> , <u>standards</u> , <u>bulletin</u> , <u>s</u> specifications, standards, bulletin, and handbook of the is of Specifications and Standards specified in the solicitation | ssue listed in th | | t of Defense Index | | SPECIFICATIONS | | | | | MILITARY | | | | | MIL-M-38510 - Microcircuits, General Specification<br>MIL-I-38535 - Integrated Circuits, Manufacturing, | | ation for. | | | STANDARDS | | | | | MILITARY | | | | | MIL-STD-480 - Configuration Control-Engineering Ch<br>MIL-STD-883 - Test Methods and Procedures for Micr<br>MIL-STD-1835 - Microcircuit Case Outlines. | | ns and Waivers. | | | BULLETIN | | | | | MILITARY | | | | | MIL-BUL-103 - List of Standardized Military Drawin | ngs (SMD's). | | | | HANDBOOK | | | | | MILITARY | | | | | MIL-HDBK-780 - Standardized Military Drawings. | | | | | 2/ Stresses above the absolute maximum rating may cause per maximum levels may degrade performance and affect relia 3/ When the thermal resistance for this case is specified in herein. 4/ Maximum junction temperature may be increased to +175°( 5/ V <sub>IL</sub> (min) = -3.0 V dc for pulse width less than 20 ns. Values will be added when they become available. | ability.<br>n MIL-STD-1835, tl | hat value shall supersede 1 | • | | STANDARDIZED MILITARY DRAWING DEFENSE FLECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-93153 | | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET 3 | (Copies of the specifications, standards, bulletin, and handbook required by manufacturers in connection with specific acquisition functions should be obtained from the contracting activity or as directed by the contracting activity.) 2.2 <u>Non-Government publications</u>. The following document(s) form a part of this document to the extent specified herein. Unless otherwise specified, the issues of the documents which are DoD adopted are those listed in the issue of the DODISS cited in the solicitation. Unless otherwise specified, the issues of documents not listed in the DODISS are the issues of the documents cited in the solicitation. AMERICAN SOCIETY FOR TESTING AND MATERIALS (ASTM) ASTM Standard F1192-88 - Standard Guide for the Measurement of Single Event Phenomena from Heavy Ion Irradiation of Semiconductor Devices. (Applications for copies of ASTM publications should be addressed to the American Society for Testing and Materials, 1916 Race Street, Philadelphia, PA 19103.) ELECTRONICS INDUSTRIES ASSOCIATION (EIA) JEDEC Standard No. 17 - A Standardized Test Procedure for the Characterization of Latch-up in CMOS Integrated Circuits. (Applications for copies should be addressed to the Electronics Industries Association, 2001 Pennsylvania Street, N.W., Washington, DC 20006.) (Non-Government standards and other publications are normally available from the organizations that prepare or distribute the documents. These documents also may be available in or through libraries or other informational services.) 2.3 <u>Order of precedence</u>. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing shall take precedence. ## 3. REQUIREMENTS - 3.1 <u>Item requirements</u>. The individual item requirements for device class M shall be in accordance with 1.2.1 of MIL-STD-883, "Provisions for the use of MIL-STD-883 in conjunction with compliant non-JAN devices" and as specified herein. The individual item requirements for device classes B and S shall be in accordance with MIL-M-38510 and as specified herein. This is a fully characterized military detail specification and is suitable for qualification of device classes B and S to the requirements of MIL-M-38510. The individual item requirements for device classes Q and V shall be in accordance with MIL-I-38535, the device manufacturer's Quality Management (QM) plan, and as specified herein. - 3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-M-38510 for device classes M, B, and S and MIL-I-38535 for device classes Q and V and herein. - 3.2.1 Case outline(s). The case outline(s) shall be in accordance with 1.2.4 herein and figure 1. - 3.2.2 <u>Terminal connections</u>. The terminal connections shall be as specified on figure 2. - 3.2.3 <u>Truth table(s)</u>. The truth table(s) shall be as specified on figure 3. - 3.2.4 Radiation exposure circuit. The radiation exposure circuit will be provided when RHA product becomes available. - 3.2.5 <u>Functional tests</u>. Various functional tests used to test this device are contained in the appendix. If the test patterns cannot be implemented due to test equipment limitations, alternate test patterns to accomplish the same results shall be allowed. For device class M, alternate test patterns shall be maintained under document revision level control by the manufacturer and shall be made available to the preparing or acquiring activity upon request. For device classes B and S, the test patterns shall be maintained under document revision level control by the manufacturer and shall be made available to the qualifying activity. For device classes Q and V alternate test patterns shall be under the control of the device manufacturer's Technology Review Board (TRB) in accordance with MIL-I-38535 and shall be made available to the preparing or acquiring activity upon request. - 3.3 <u>Electrical performance characteristics and postirradiation parameter limits</u>. Unless otherwise specified herein, the electrical performance characteristics and postirradiation parameter limits are as specified in table I and shall apply over the full case operating temperature range. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-93153 | |-----------------------------------------------------------------|-----------|----------------|------------| | DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET<br>4 | - 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table IIA. The electrical tests for each subgroup are defined in table I. - 3.5 <u>Marking</u>. The part shall be marked with the PIN listed in 1.2 herein. Marking for device class M shall be in accordance with MIL-STD-883 (see 3.1 herein). In addition, the manufacturer's PIN may also be marked as listed in MIL-BUL-103. Marking for device classes B and S shall be in accordance with MIL-M-38510. Marking for device classes Q and V shall be in accordance with MIL-I-38535. - 3.5.1 <u>Certification/compliance mark</u>. The compliance mark for device class M shall be a "C" as required in MIL-STD-883 (see 3.1 herein). The certification mark for device classes B and S shall be a "J" or "JAN" as required in MIL-M-38510. The certification mark for device classes Q and V shall be a "QML" as required in MIL-I-38535. - 3.6 <u>Certificate of compliance</u>. For device class M, a certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-BUL-103 (see 6.7.3 herein). For device classes Q and V, a certificate of compliance shall be required from a QML-38535 listed manufacturer in order to supply to the requirements of this drawing (see 6.7.2 herein). The certificate of compliance submitted to DESC-EC prior to listing as an approved source of supply for this drawing shall affirm that the manufacturer's product meets, for device class M the requirements of MIL-STD-883 (see 3.1 herein), or for device classes Q and V, the requirements of MIL-I-38535 and the requirements herein. - 3.7 <u>Certificate of conformance</u>. A certificate of conformance as required for device class M in MIL-STD-883 (see 3.1 herein) or device classes B and S in MIL-M-38510 or for device classes Q and V in MIL-I-38535 shall be provided with each lot of microcircuits delivered to this drawing. - 3.8 Notification of change for device class M. For device class M, notification to DESC-EC of change of product (see 6.2 herein) involving devices acquired to this drawing is required for any change as defined in MIL-STD-480. - 3.9 <u>Verification and review for device class M</u>. For device class M, DESC, DESC's agent, and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer. - 3.10 <u>Microcircuit group assignment for device classes M, B, and S</u>. Device classes M, B, and S devices covered by this drawing shall be in microcircuit group number 41 (see MIL-M-38510, appendix E). - 3.11 <u>Serialization for device classes S and V</u>. All device class S devices shall be serialized in accordance with MIL-M-38510. Class V shall be serialized in accordance with MIL-I-38535. - 4. QUALITY ASSURANCE PROVISIONS - 4.1 <u>Sampling and inspection</u>. For device class M, sampling and inspection procedures shall be in accordance with section 4 of MIL-M-38510 to the extent specified in MIL-STD-883 (see 3.1 herein). For device classes B and S, sampling and inspection procedures shall be in accordance with MIL-M-38510 and method 5005 of MIL-STD-883, except as modified herein. For device classes Q and V, sampling and inspection procedures shall be in accordance with MIL-I-38535 and the device manufacturer's QM plan. - 4.2 <u>Screening</u>. For device class M, screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection. For device classes B and S, screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to qualification and quality conformance inspection. For device classes Q and V, screening shall be in accordance with MIL-I-38535, and shall be conducted on all devices prior to qualification and technology conformance inspection. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-93153 | |-----------------------------------------------------------------|-----------|----------------|------------| | DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET 5 | JUL 91 | | Symbol | Conditions | Group A | Device | | | Unit | |-----------------------------|-----------------------------|----------------------------------------------------------------------------------------------------------|-----------|--------|--------------|----------|-------------| | | | -55°C ≤ T <sub>C</sub> ≤ +125°C<br>V <sub>CC</sub> = 4.5 V to 5.5 V<br>unless otherwise specified | subgroups | types | Min | Max | | | Output high voltage | v <sub>он</sub> | V <sub>CC</sub> = 4.5 V, I <sub>OH</sub> = -4.0 mA,<br> V <sub>IL</sub> = 0.8 V, V <sub>IH</sub> = 2.2 V | 1,2,3 | All | 2.4 | | <br> V<br> | | Output low voltage | V <sub>OL</sub> | V <sub>CC</sub> = 4.5 V, I <sub>OL</sub> = 4.0 mA, V <sub>IL</sub> = 0.8 V, V <sub>IH</sub> = 2.2 V | 1,2,3 | All | | 0.4 | V | | Input leakage<br>current | <br> I <sub>LI</sub> <br> | GND \leq V_IN \leq V_CC' V_CC' S.5 V | 1,2,3 | ALL | | 10 | μA | | Output leakage<br>current | I <sub>LO</sub> | <br> GND ≤ V <sub>OUT</sub> ≤ V <sub>CC</sub> | 1,2,3 | All | | 10 | <br> µA<br> | | Dynamic operating | Icc | $f = f_{\text{max}} \frac{1}{1}$ , outputs open | 1,2,3 | 01 | | 250 | mA | | current (both ports active) | | | | 02 | | 255 | | | | <u> </u> | | | 03 | | 260 | | | Input capacitance | CIN | V <sub>CC</sub> = 5.0 V, V <sub>IN</sub> = 0 V, f = 1.0 MHz, T <sub>A</sub> = +25°C, See 4.4.1e | 4 | ALL | | 11 | pF | | Output capacitance | <br> C <sub>OUT</sub> | V <sub>CC</sub> = 5.0 V, V <sub>OUT</sub> = 0 V, f = 1.0 MHz, T <sub>A</sub> = +25°C, See 4.4.1e | 4 | ALL | | 11 | <br> pF | | Functional testing | | See 4.4.1c | 7,8A,8B | All | | | | | Read cycle time | tavav | See figures 4 and 5 $\frac{2}{}$ | 9,10,11 | 01 | 35 | | ns | | | | | | 02 | 25 | | _ | | | | | | 03 | 20 | <u> </u> | | | Address access | <sup>t</sup> AVQV | | 9,10,11 | 01 | <br> | 35 | _ ns | | Cime | | | | 02 | <u> </u><br> | 25 | _ | | | | | | 03 | | 20 | | | Output enable access | t <sub>OLQV</sub> | | 9,10,11 | 01 | 1 | 20 | ns | | CIME | | | | 02 | | 12 | _ | | | 1 | | | 03 | İ | 10 | | 6 | Test | Symbol | Conditions | Group A | Device | Limits | | Unit | |---------------------------------|-------------------|---------------------------------------------------------------------------------------------------|---------------|--------|------------|-----|----------| | | | -55°C ≤ T <sub>C</sub> ≤ +125°C<br>V <sub>CC</sub> = 4.5°V to 5.5 V<br>unless otherwise specified | subgroups | types | Min | Max | | | Output hold from address change | <sup>t</sup> avqx | See figures 4 and 5 2/ | 9,10,11 | All | 3 | | ns | | Output low Z time | t <sub>OLQX</sub> | | 9,10,11 | 01 | 3 | | ns | | <u>3</u> / <u>4</u> / | | | | 02,03 | 0 | | | | Output high Z time | t <sub>OHQZ</sub> | | 9,10,11 | 01 | | 15 | 15 ns | | <u>3</u> / <u>4</u> / | 51142 | | | 02 | | 11 | | | | | | | 03 | | 9 | | | Write cycle time | †<br> tavav | | <br> 9,10,11 | 01 | <b>3</b> 5 | | ns | | · | AVAV | | | 02 | 25 | | | | | | | İ | 03 | 20 | | | | Address valid to | tavwh | <br> | 9,10,11 | 01 | 30 | | ns | | end of write | AVWH | | | 02 | 20 | | | | | | | | 03 | 15 | | - | | Address setup time | t <sub>AVWL</sub> | · <br> | 9,10,11 | ALL | 0 | | ns | | Write pulse width | twLwH | | 9,10,11 | 01 | 30 | | ns | | | WLWH | | | 02 | 20 | | | | | | | | 03 | 15 | | - | | Write recovery time | twhax | -<br> <br> | 9,10,11 | ALL | 2 | | ns | | Data valid to end of write | t <sub>DVWH</sub> | -<br> <br> | 9,10,11 | 01 | 25 | | ns | | O. W. 100 | | | | 02 | 15 | 1 | - | | | | - | | 03 | 12 | | <u> </u> | | Data hold time <u>5</u> / | twHQZ | | 9,10,11 | ALL | 0 | 1 | ns | See footnotes at end of table. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON ONLO 45444 | SIZE<br>A | | 5962-93153 | |-----------------------------------------------------------------------------------|-----------|----------------|------------| | DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET<br>7 | # TABLE I. <u>Electrical performance characteristics</u> - Continued. | Test | Symbol | Conditions | Group A | Device | Lin | nits | Unit | |-------------------------------------------------|-------------------|---------------------------------------------------------------------------------------------------|-----------|--------|-----|------|----------| | | | -55°C ≤ T <sub>C</sub> ≤ +125°C<br>V <sub>CC</sub> = 4.5°V to 5.5 V<br>unless otherwise specified | subgroups | types | Min | Max | | | Write enable to | t <sub>WLQZ</sub> | <br> See figures 4 and 5 <u>2</u> / | 9,10,11 | 01 | | 15 | ns | | output in high Z $\underline{3}/\underline{4}/$ | WEGZ | | | 02 | | 11_ | | | | L | | | 03 | | 9 | <u> </u> | | Output active from end of write 3/4/5/ | twHQV | | 9,10,11 | All | 0 | | ns | | Write pulse to data | t <sub>WDD</sub> | · [ | 9,10,11 | 01 | | 55 | ns | | delay <u>6</u> / | WDU | | | 02 | | 45 | | | | | | | 03 | | 40 | | | Write data valid to | t <sub>DDD</sub> | | 9,10,11 | 01 | | 45 | ns | | read data delay <u>6</u> / | | | | 02 | | 35 | _ | | _ | | | | 03 | | 30 | | $f_{\text{max}} = 1/t_{\text{AVAV}} = \text{All inputs cycling at } f = 1/t_{\text{AVAV}}$ (except OE). f = 0 means no address or control lines change. AC tests are performed with input rise and fall times of 3 ns or less, timing reference levels of 1.5 V, input pulse levels of 0 to 3.0 V, and the output load in figure 4, circuit A, unless otherwise specified. Parameter may not be tested, but shall be guaranteed to the limits specified in Table IA. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-93153 | |-----------------------------------------------------------------|-----------|----------------|------------| | DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET<br>8 | Transition is measured ±500 mV from low or high impedance voltage with load. See output load in figure 4, circuit The specification for tweet by the device supplying write data to the RAM under all operating conditions. Although t<sub>WHQZ</sub> and t<sub>WHQQ</sub> values will vary over voltage and temperature, the actual t<sub>WHQZ</sub> will always be smaller than the actual t<sub>WHQQ</sub>. 6/ Port-to-port delay through RAM cells from writing port to reading port. | Symbol | Millimete | ers | Inche | s | | |--------|-----------|-------|----------|----------|--| | į. | Min | Max | Min | Max | | | A | 1.65 | 3.05 | .065 | .120 | | | A1 | 1.40 | 1.91 | .055 | .075 | | | B1 | 0.20 | 0.36 | .008 | .014 | | | B2 | 1.83 | REF | .07 | 2 REF | | | B3 | 0.15 | 0.56 | .006 | .022 | | | D/E | 14.07 | 14.38 | .554 | .566 | | | D1/E1 | 10.16 | REF | .40 | .400 REF | | | D2/E2 | 5.08 | BSC | .20 | D BSC | | | D3/E3 | 1 | 13.59 | | .535 | | | е | 0.64 | BSC | .02 | 5 BSC | | | e1 | 0.38 | | .015 | | | | h | 1.02 | REF | .04 | D REF | | | J | 0.51 | BSC | .020 BSC | | | | LL | 1.14 | 1.40 | . 045 | .055 | | | L1 | 1.14 | 1.40 | .045 | .055 | | | L2 | 1.96 | 2.36 | .077 | .093 | | | L3 | 0.08 | 0.38 | . 003 | .015 | | | ND/NE | 17 | | | | | | N | 68 | 3 | | | | Note: The US government preferred system of measurement is the metric SI system. However, since this item was originally designed using inch-pound units of measurement, in the event of conflict between the metric and inch-pound units, the inch-pound units shall take precedence. Figure 1. <u>Case outline</u>. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-93153 | |-----------------------------------------------------------------|-----------|----------------|------------| | DAYTON, OHIO 45444 | : | REVISION LEVEL | SHEET 9 | | Device<br>types | | All | | | | |-------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Case | | | | | | | outline | X | | | | | | Terminal<br>number | 1/2/<br>Terminal<br>symbol | Terminal<br>number | 1/2/<br>Terminal<br>symbol | | | | 1 2 3 4 4 5 5 6 7 8 9 1 10 11 12 13 13 14 14 15 | NC NC AOL A1L A3L A4L A5L A6L A7L A9L | 35<br>36<br>37<br>38<br>39<br>40<br>41<br>42<br>43<br>44<br>45<br>45<br>46<br>47<br>48 | GND<br>GND<br>I/O <sub>DR</sub><br>I/O <sub>1R</sub><br>I/O <sub>2R</sub><br>I/O <sub>3R</sub><br>V <sub>C</sub><br>I/O <sub>4</sub><br>I/O <sub>5</sub><br>I/O <sub>6</sub><br>I/O <sub>6</sub><br>I/O <sub>7</sub><br>I/O <sub>8</sub><br>GND | | | | 15<br> 16<br> 17<br> 18 | A11L OE NC V <sub>CC</sub> | 50<br>51<br>52 | NC<br> NC_<br> R/W <sub>R</sub><br> GND | | | | 19 | R/WL<br>NC<br>NC<br>SND<br>1/08L<br>1/07L<br>1/06L<br>NC<br>1/05L<br>VCC<br>1/04L<br>1/03L<br>1/02L<br>1/01L<br>1/00L | 53<br>54<br>55<br>56<br>57<br>58<br>59<br>60<br>61<br>62<br>63<br>64<br>65<br>66<br>67<br>68 | GND NC OE A11R A10R A9R A7R A6R A5R A4R A2R A1R A0R NC | | | FIGURE 2. <u>Terminal connections</u>. | STANDARDIZED<br>MILITARY DRAWING<br>DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-93153 | |-----------------------------------------------------------------------|-----------|----------------|-------------| | DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET<br>10 | $<sup>\</sup>frac{1}{2}/$ All V<sub>CC</sub> pins must be connected to power supply. $\frac{1}{2}/$ All GND pins must be connected to ground supply. # Read/Write Control | Let | ft or Ri | ght Port <u>1</u> / | | |-----|----------|---------------------|-------------------------------------------| | R/W | OE | D <sub>0-8</sub> | Function | | L | x | DATAIN | <br> Data on port written into memory<br> | | н | L | DATAOUT | <br> Data in memory output on port | | х | <br> H | Z | High impedance outputs | $<sup>^{1/}</sup>$ A<sub>OL</sub>-A<sub>11L</sub> is not equal to A<sub>OR</sub>-A<sub>11R</sub>. H = High, L = Low, X = Don't care, Z = High impedance. FIGURE 3. Truth table. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-93153 | |-----------------------------------------------------------------|-----------|----------------|-------------| | DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET<br>11 | # READ CYCLE NUMBER 1,EITHER SIDE SEE NOTES 1 AND 2 # READ CYCLE NUMBER 2, EITHER SIDE SEE NOTES 1 AND 3 - NOTES: 1. R/W is high for read cycles. 2. OE = V<sub>IL</sub>. 3. Addresses valid prior to OE transition low. FIGURE 5. <u>Timing waveform diagrams</u>. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-93153 | |-----------------------------------------------------------------|-----------|----------------|-------------| | DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET<br>13 | - 1. R/W must be high during a<u>ll</u> address transitions. t<sub>WHAX</sub> is measured from R/W going high to the end of write cycle. During this period, the I/O pins are in the output state, and input signals must not be applied. 4. Transition is measured ±500 mV from steady state with a 5.0 pF load (including scope and jig). This parameter is <u>sampled</u> and not 100% <u>tested</u>. 5. If OE is low during a R/W controlled write cycle the write pulse width must be the larger of t<sub>WLWH</sub> or (t<sub>WLQZ</sub> + t<sub>DYWH</sub>) to allow the I/O drivers to turn off data to be placed on the bus for the required t<sub>DYWH</sub>. If OE is high during an R/W controlled write cycle, this requirement does not apply and the write pulse can be as short as the specified twLWH. FIGURE 5. Timing waveform diagrams - continued. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-93153 | |-----------------------------------------------------------------|-----------|----------------|-------------| | DAYTON, OHIO 45444 | · | REVISION LEVEL | SHEET<br>14 | TABLE IIA. <u>Electrical test requirements</u>. <u>1/ 2/ 3/ 4/ 5/ 6/ 7/</u> | Line<br>no. | Test<br>requirements | | Subgroups<br>(in accordance with MIL-STD-883,<br>method 5005 table I) | | | Subgroups<br>(in accordance with<br>MIL-I-38535, table III) | | |-------------|-----------------------------------------------|-------------------------------------------------------|-----------------------------------------------------------------------|-------------------------------------------------------|-------------------------------------------------------|-------------------------------------------------------------|--| | | | Device<br>class<br>M | Device<br>class<br>B | Device<br>class<br>S | Device<br>class<br>Q | Device<br>class<br>V | | | 1 | Interim electrical parameters (see 4.2) | | 1,7,9 | 1,7,9 | 1,7,9 | 1,7,9 | | | 2 | Static burn-in I & II method 1015 | Not<br>required | Not<br>required | Required | Not<br>Required | required | | | 3 | Same as line 1 | | | 1*,7* A | | 1*,7* A | | | 4 | Dynamic burn-in<br>method | Required | Required | Required | Required | Required | | | 5 | Same as line 1 | | | 1*,7* Δ | | 1*,7* Δ | | | 6 | Final electrical parameters | 1 <sup>*</sup> ,2,3,7 <sup>*</sup> ,8A,<br>8B,9,10,11 | 1 <sup>*</sup> ,2,3,7 <sup>*</sup> ,8A,<br> 8B,9,10,11 | 1 <sup>*</sup> ,2,3,7 <sup>*</sup> ,8A,<br>8B,9,10,11 | 1 <sup>*</sup> ,2,3,7 <sup>*</sup> ,8A,<br>8B,9,10,11 | 1 <sup>*</sup> ,2,3,7 <sup>*</sup> ,8A<br>8B,9,10,11 | | | 7 | Group A test<br>requirements | 1,2,3,4**,7<br>8A,8B,9,10,11 | 1,2,3,4**,7<br>8A,8B,9,10,11 | 1,2,3,4 <sup>**</sup> ,7<br>8A,8B,9,10,11 | 1,2,3,4**,7<br>8A,8B,9,10,11 | 1,2,3,4**,7<br>8A,8B,9,10,1 | | | 8 | Group B end-point<br>electrical<br>parameters | | | 1,2,3,7<br>8A,8B,9,10,11<br>Δ | | | | | 9 | Group C end-point<br>electrical<br>parameters | 2,3,7,<br>8A,8B | 1,2,3,7,<br>8A,8B ∆ | | 1,2,3,7<br>8A,8B ∆ | 1,2,3,7,8A,<br>8B,9,10,11 Δ | | | 10 | Group D end-point<br>electrical<br>parameters | 2,3,<br>8A,8B | 2,3,<br>8A,8B | 2,3,<br>8A,8B | 2,3,<br>8A,8B | 2,3,<br>8A,8B | | | 11 | Group E end-point<br>electrical<br>parameters | 1,7,9 | 1,7,9 | 1,7,9 | 1,7,9 | 1,7,9 | | <sup>1/</sup> Blank spaces indicate tests are not applicable. 4/ \* indicates PDA applies to subgroups 1 and 7. 5/ \*\* see 4.4.1e. <u>7</u>/ See 4.4.1d. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-93153 | |-----------------------------------------------------------------|-----------|----------------|-------------| | DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET<br>16 | Any or all subgroups may be combined when using high-speed testers. Subgroups 7 and 8 functional tests shall verify the functionality of the device. $<sup>\</sup>overline{\underline{6}}/$ $\Delta$ indicates delta limit (see table IIB) shall be required where specified, and the delta values shall be computed with reference to the previous interim electrical parameters (see line 1). ### 4.2.1 Additional criteria for device classes M, B, and S. - a. Delete the sequence specified as initial (preburn-in) electrical parameters through interim (postburn-in) electrical parameters of method 5004 and substitute lines 1 through 6 of table IIA herein. - b. For device class M, the test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. For device classes B and S, the test circuit shall be submitted to the qualifying activity. For device classes M, B, and S, the test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1015. - (1) Static burn-in for device class S (method 1015 of MIL-STD-883, test condition A). - (a) All inputs shall be connected to GND. Outputs may be open or connected to 4.5 V minimum. Resistors R1 are optional on both inputs and outputs, and required on outputs connected to $V_{CC}$ ±0.5 V. R1 = 220 $\Omega$ to 47 k $\Omega$ . For static II burn-in, reverse all input connections (i.e., $V_{SS}$ to $V_{CC}$ ). - (b) $V_{CC} = 4.5 \text{ V minimum}$ . - (c) Ambient temperature $(T_A)$ shall be +125°C minimum. - (d) Test duration for the static test shall be 48 hours minimum. The 48-hour burn-in shall be broken into two sequences of 24 hours each (static I and static II) followed by interim electrical measurements. - (2) Dynamic burn-in for device classes M, B, and S (method 1015 of MIL-STD-883, test condition D; for circuit, see 4.2.1b herein). - c. Interim and final electrical parameters shall be as specified in table IIA herein. - d. For classes S and B devices, post dynamic burn-in electrical parameter measurements may, at the manufacturer's option, be performed separately or included in the final electrical parameter requirements. # 4.2.2 Additional criteria for device classes Q and V. - a. The burn-in test duration, test condition, and test temperature or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-I-38535. The burn-in test circuit shall be maintained under document revision level control of the device manufacturer's Technology Review Board (TRB) in accordance with MIL-I-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1015. - b. Interim and final electrical test parameters shall be as specified in table IIA herein. - c. Additional screening for device class V beyond the requirements of device class Q shall be as specified in appendix B of MIL-I-38535. # 4.2.3 Percent defective allowable (PDA). - a. The PDA for class S devices shall be 5 percent for static burn-in and 5 percent for dynamic burn-in, based on the exact number of devices submitted to each separate burn-in. - b. The PDA for class B devices shall be in accordance with MIL-M-38510 for dynamic burn-in. - c. Static burn-in I and II failures shall be cumulative for determining PDA. - d. Those devices whose measured characteristics, after burn-in, exceed the specified delta limits or electrical parameter limits specified in table I, subgroup 1, are defective and shall be removed from the lot. The verified failures divided by the total number of devices in the lot initially submitted to burn-in shall be used to determine the percent defective for the lot and the lot shall be accepted or rejected based on the specified PDA. - e. The PDA for device classes Q and V shall be in accordance with MIL-I-38535 for dynamic burn-in. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-93153 | |-----------------------------------------------------------------|-----------|----------------|-------------| | DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET<br>17 | TABLE IIB. Delta limits at +25°C. | Test 1/ | Device types | |----------------------------------|--------------------------------------------| | l lest 1/ | ALL | | I <sub>CC2</sub> , Standby | ±10% of specified value in table I | | I <sub>LI′</sub> I <sub>LO</sub> | <u>+</u> 10% of specified value in table I | $<sup>\</sup>underline{1}/$ The above parameters shall be recorded before and after the required burn-in and life tests to determine the delta $\Delta$ . # 4.3 Qualification inspection. - 4.3.1 <u>Qualification inspection for device classes B and S</u>. Qualification inspection for device classes B and S shall be in accordance with MIL-M-38510. Inspections to be performed shall be those specified in method 5005 of MIL-STD-883 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.5). Qualification data for subgroups 7, 8A, and 8B shall be attributes only. - 4.3.1.1 Qualification extension for device classes B and S. When authorized by the qualifying activity, if a manufacturer qualifies one device type which is identical (i.e., same die) to other device types on this specification, the slower device types may be part I qualified, upon the request of the manufacturer, without any further testing. The faster device types may be part I qualified by performing only group A qualification testing. - 4.3.2 Qualification inspection for device classes Q and V. Qualification inspection for device classes Q and V shall be in accordance with MIL-I-38535. Inspections to be performed shall be those specified in MIL-I-38535 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.5). - 4.4 <u>Conformance inspection</u>. Quality conformance inspection for device class M shall be in accordance with MIL-STD-883 (see 3.1 herein) and as specified herein. Quality conformance inspection for device classes B and S shall be in accordance with MIL-M-38510 and as specified herein. Inspections to be performed for device classes M, B, and S shall be those specified in method 5005 of MIL-STD-883 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.5). Technology conformance inspection for classes Q and V shall be in accordance with MIL-I-38535 including groups A, B, C, D, and E inspections and as specified herein except where option 2 of MIL-I-38535 permits alternate in-line control testing. ## 4.4.1 Group A inspection. - a. Tests shall be as specified in table IIA herein. - b. Subgroups 5 and 6 of table I of method 5005 of MIL-STD-883 shall be omitted. - c. For device class M, subgroups 7 and 8 tests shall be sufficient to verify the truth table. For device classes B and S, subgroups 7 and 8 tests shall be sufficient to verify the truth table as approved by the qualifying activity. For device classes Q and V, subgroups 7 and 8 shall include verifying the functionality of the device. These tests shall have been fault graded in accordance with MIL-STD-883, test method 5012 (see 1.5 herein). - d. O/V (latch-up) tests shall be measured only for initial qualification and after any design or process changes which may affect the performance of the device. For device class M, procedures and circuits shall be maintained under document revision level control by the manufacturer and shall be made available to the preparing activity or acquiring activity upon request. For device classes B and S, the procedures and circuits shall be maintained under document revision control by the manufacturer and shall be made available to the qualifying activity upon request. For device classes Q and V, the procedures and circuits shall be under the control of the device manufacturer's TRB in accordance with MIL-I-38535 and shall be made available to the preparing activity or acquiring activity upon request. Testing shall be on all pins, on five devices with zero failures. Latch-up test shall be considered destructive. Information contained in JEDEC Standard number 17 may be used for reference. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-93153 | |-----------------------------------------------------------------|-----------|----------------|-------------| | DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET<br>18 | - e. Subgroup 4 (C<sub>IN</sub> and C<sub>OUT</sub> measurements) shall be measured only for initial qualification and after any process or design changes which may affect input or output capacitance. Capacitance shall be measured between the designated terminal and GND at a frequency of 1 MHz. Sample size is 15 devices with no failures, and all input and output terminals tested. - 4.4.2 <u>Group B inspection.</u> The group B inspection end-point electrical parameters shall be as specified in table IIA herein. For device class S steady-state life tests, the test circuit shall be submitted to the qualifying activity. - a. For device class S, steady-state life tests shall be conducted using test condition D and the circuit described in 4.2.1b herein, or equivalent as approved by the qualifying activity. - b. For device class S only, end-point electrical parameters shall be as specified in table IIA herein. Delta limits shall apply only to subgroup 5 of group B inspections and shall consist of tests specified in table IIB herein. - 4.4.3 <u>Group C inspection</u>. The group C inspection end-point electrical parameters shall be as specified in table IIA herein. Delta limits shall apply only to subgroup 1 of group C inspection and shall consist of tests specified in table IIB herein. - 4.4.3.1 Additional criteria for device classes M and B. Steady-state life test conditions, method 1005 of MIL-STD-883: - a. Test condition D. For device class M, the test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. For device class B, the test circuit shall be submitted to the qualifying activity. For device classes M and B, the test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1005. - b. $T_A = +125$ °C, minimum. - c. Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883. - 4.4.3.2 Additional criteria for device classes Q and V. The steady-state life test duration, test condition, and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-I-38535. The test circuit shall be maintained under document revision level control by the device manufacturer's TRB in accordance with MIL-I-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1005. - 4.4.4 <u>Group D inspection</u>. The group D inspection end-point electrical parameters shall be as specified in table IIA herein. - 4.4.5 <u>Group E inspection</u>. Group E inspection is required only for parts intended to be marked as radiation hardness assured (see 3.5 herein). RHA levels for device classes B, S, Q, and V shall be M, D, R, and H and for device class M shall be M and D. - a. End-point electrical parameters shall be as specified in table IIA herein. - b. For device classes M, B, and S, the devices shall be subjected to radiation hardness assured tests as specified in MIL-M-38510 for the RHA level being tested. For device classes Q and V, the devices or test vehicle shall be subjected to radiation hardness assured tests as specified in MIL-I-38535 for the RHA level being tested. All device classes must meet the postirradiation end-point electrical parameter limits as defined in table I at $T_A = +25$ °C $\pm 5$ °C, after exposure, to the subgroups specified in table IIA herein. - c. When specified in the purchase order or contract, a copy of the RHA delta limits shall be supplied. - 4.5 <u>Delta measurements for device classes B, S, Q, and V</u>. Delta measurements, as specified in table IIA, shall be made and recorded before and after the required burn-in screens and steady-state life tests to determine delta compliance. The electrical parameters to be measured, with associated delta limits are listed in table IIB. The device manufacturer may, at his option, either perform delta measurements or within 24 hours after burn-in perform final electrical parameter tests, subgroups 1, 7, and 9. | STANDARDIZED<br>MILITARY DRAWING<br>DEFENSE ELECTRONICS SUPPLY CENTER<br>DAYTON, OHIO 45444 | SIZE<br>A | | 5962-93153 | |---------------------------------------------------------------------------------------------|-----------|----------------|-------------| | | | REVISION LEVEL | SHEET<br>19 | #### PACKAGING 5.1 <u>Packaging requirements</u>. The requirements for packaging shall be in accordance with MIL-M-38510 for device classes M, B, and S and MIL-I-38535 for device classes Q and V. #### 6 NOTES (This section contains information of a general or explanatory nature that may be helpful, but is not mandatory.) - 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes. - 6.1.1 <u>Replaceability</u>. Microcircuits covered by this drawing will replace the same generic device covered by a contractor-prepared specification or drawing. - 6.1.2 Substitutability. Device classes B and Q devices will replace device class M devices. - 6.2 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished in accordance with MIL-STD-481 using DD Form 1693, Engineering Change Proposal (Short Form). - 6.3 <u>Record of users</u>. Military and industrial users shall inform Defense Electronics Supply Center when a system application requires configuration control and which SMD's are applicable to that system. DESC will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronic devices (FSC 5962) should contact DESC-EC, telephone (513) 296-6047. - 6.4 <u>Comments</u>. Comments on this drawing should be directed to DESC-EC, Dayton, Ohio 45444, or telephone (513) 296-5377. - 6.5 <u>Abbreviations, symbols, and definitions</u>. The abbreviations, symbols, and definitions used herein are defined in MIL-M-38510, MIL-STD-1331, and as follows: 6.5.1 <u>Timing limits</u>. The table of timing values shows either a minimum or a maximum limit for each parameter. Input requirements are specified from the external system point of view. Thus, address setup time is shown as a minimum since the system must supply at least that much time (even though most devices do not require it). On the other hand, responses from the memory are specified from the device point of view. Thus, the access time is shown as a maximum since the device never provides data later than that time. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-93153 | |-----------------------------------------------------------------|-----------|----------------|------------| | DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET 20 | # 6.5.2 Waveforms. | Waveform<br>symbol | Input | Output | |--------------------|---------------------------------------|----------------------------| | | MUST BE<br>VALID | WILL BE<br>VALID | | | CHANGE FROM<br>H TO L | WILL CHANGE FROM<br>H TO L | | | CHANGE FROM<br>L TO H | WILL CHANGE FROM<br>L TO H | | XXXXXXX | DON'T CARE<br>ANY CHANGE<br>PERMITTED | CHANGING<br>STATE UNKNOWN | | | | HIGH<br>IMPEDANCE | 6.6 One part — one part number system. The one part — one part number system described below has been developed to allow for transitions between identical generic devices covered by the four major microcircuit requirements documents (MIL—M-38510, MIL—H-38534, MIL—I-38535, and 1.2.1 of MIL—STD-883) without the necessity for the generation of unique PIN's. The four military requirements documents represent different class levels, and previously when a device manufacturer upgraded military product from one class level to another, the benefits of the upgraded product were unavailable to the Original Equipment Manufacturer (OEM), that was contractually locked into the original unique PIN. By establishing a one part number system covering all four documents, the OEM can acquire to the highest class level available for a given generic device to meet system needs without modifying the original contract parts selection criteria. | Military documentation format | Example PIN<br><u>under new system</u> | Manufacturing source listing | Document<br><u>listing</u> | |-----------------------------------------------------------------------|----------------------------------------|------------------------------|----------------------------| | New MIL-M-38510 Military Detail<br>Specifications (in the SMD format) | 5962-XXXXXZZ(B or S)YY | QPL-38510<br>(Part 1 or 2) | MIL-BUL-103 | | New MIL-H-38534 Standardized Military<br>Drawings | 5962-XXXXXZZ(H or K)YY | QML-38534 | MIL-BUL-103 | | New MIL-I-38535 Standardized Military<br>Drawings | 5962-XXXXXZZ(Q or V)YY | QML-38535 | MIL-BUL-103 | | New 1.2.1 of MIL-STD-883 Standardized<br>Military Drawings | 5962-XXXXXZZ(M)YY | MIL-BUL-103 | MIL-BUL-103 | # 6.7 Sources of supply. - 6.7.1 <u>Sources of supply for device classes B and S</u>. Sources of supply for device classes B and S are listed in QPL-38510. - 6.7.2 <u>Sources of supply for device classes Q and V</u>. Sources of supply for device classes Q and V are listed in QML-38535. The vendors listed in QML-38535 have submitted a certificate of compliance (see 3.6 herein) to DESC-EC and have agreed to this drawing. - 6.7.3 <u>Approved sources of supply for device class M</u>. Approved sources of supply for class M are listed in MIL-BUL-103. The vendors listed in MIL-BUL-103 have agreed to this drawing and a certificate of compliance (see 3.6 herein) has been submitted to and accepted by DESC-EC. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-93153 | |-----------------------------------------------------------------|-----------|----------------|------------| | DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET 21 | #### APPENDIX #### FUNCTIONAL ALGORITHMS #### 10. SCOPE - 10.1 Scope. Functional algorithms are test patterns which define the exact sequence of events used to verify proper operation of a random access memory (RAM). Each algorithm serves a specific purpose for the testing of the device. It is understood that all manufacturers do not have the same test equipment; therefore, it becomes the responsibility of each manufacturer to guarantee that the test patterns described herein are followed as closely as possible, or equivalent patterns be used that serve the same purpose. Each manufacturer should demonstrate that this condition will be met. Algorithms shall be applied to the device in a topologically pure fashion. This appendix is a mandatory part of the specification. The information contained herein is intended for compliance. - 20. APPLICABLE DOCUMENTS. This section is not applicable to this appendix. - 30. ALGORITHMS - 30.1 Algorithm A (pattern 1). - 30.1.1 Checkerboard, checkerboard-bar. - Step 1. Load memory with a checkerboard data pattern by incrementing from location 0 to maximum. - Step 2. Read memory, verifying the output checkerboard pattern by incrementing from location 0 to maximum. - Step 3. Load memory with a checkerboard-bar pattern by incrementing from location 0 to maximum. - Step 4. Read memory, verifying the output checkerboard-bar pattern by incrementing from location 0 to maximum. - 30.2 Algorithm B (pattern 2). # 30.2.1 March. - Step 1. Load memory with background data, incrementing from minimum to maximum address locations (all "0's"). - Step 2. Read data in location 0. - Step 3. Write complement data to location 0. - Step 4. Read complement data in location 0. - Step 5. Repeat steps 2 through 4 incrementing X-fast sequentially for each location in the array. - Step 6. Read complement data in maximum address location. - Step 7. Write data to maximum address location. - Step 8. Read data in maximum address location. - Step 9. Repeat steps 6 through 8 decrementing X-fast sequentially for each location in the array. - Step 10. Read data in location 0. - Step 11. Write complement data to location 0. - Step 12. Read complement data in location 0. - Step 13. Repeat steps 10 through 12 decrementing X-fast sequentially for each location in the array. - Step 14. Read complement data in maximum address location. - Step 15. Write data to maximum address location. - Step 16. Read data in maximum address location. - Step 17. Repeat steps 14 through 16 incrementing X-fast sequentially for each location in the array. - Step 18. Read background data from memory, decrementing X-fast from maximum to minimum address locations. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-93153 | |-----------------------------------------------------------------|-----------|----------------|------------| | DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET 22 | #### APPENDIX - continued # 30.3 Algorithm C (pattern 3). ### 30.3.1 XY March. - Step 1. Load memory with background data, incrementing from minimum to maximum address locations (all "0's"). - Step 2. Read data in location O. - Step 3. Write complement data to location O. - Step 4. Read complement data in location O. - Step 5. Repeat steps 2 through 4 incrementing Y-fast sequentially for each location in the array. - Step 6. Read complement data in maximum address location. - Step 7. Write data to maximum address location. - Step 8. Read data in maximum address location. - Step 9. Repeat steps 6 through 8 decrementing X-fast sequentially for each location in the array. - Step 10. Read data in location 0. - Step 11. Write complement data to location 0. - Step 12. Read complement data in location 0. - Step 13. Repeat steps 10 through 12 decrementing Y-fast sequentially for each location in the array. - Step 14. Read complement data in maximum address location. - Step 15. Write data to maximum address location. - Step 16. Read data in maximum address location. - Step 17. Repeat steps 14 through 16 incrementing X-fast sequentially for each location in the array. - Step 18. Read background data from memory, decrementing Y-fast from maximum to minimum address locations. # 30.4 Algorithm D (pattern 4). # 30.4.1 CEDES - CE deselect checkerboard, checkerboard-bar. - Step 1. Load memory with a checkerboard data pattern by incrementing from location 0 to maximum. - Step 2. Deselect device, attempt to load memory with checkerboard-bar data pattern by incrementing from location 0 to maximum. - Step 3. Read memory, verifying the output checkerboard pattern by incrementing from location 0 to maximum. - Step 4. Load memory with a checkerboard-bar pattern by incrementing from location 0 to maximum. - Step 5. Deselect device, attempt to load memory with checkerboard data pattern by incrementing from location 0 to maximum. - Step 6. Read memory, verifying the output checkerboard-bar pattern by incrementing from location 0 to maximum. | STANDARDIZED<br>MILITARY DRAWING<br>DEFENSE ELECTRONICS SUPPLY CENTER<br>DAYTON, OHIO 45444 | SIZE<br>A | | 5962-93153 | |---------------------------------------------------------------------------------------------|-----------|----------------|------------| | | | REVISION LEVEL | SHEET 23 |