# AMD Athlon MP Processor Model 6 Data Sheet # Multiprocessor-Capable for Workstation and Server Platforms Publication # 24685 Rev.: B Issue Date: June 2001 #### **Preliminary Information** #### © 2001 Advanced Micro Devices, Inc. All rights reserved. The contents of this document are provided in connection with Advanced Micro Devices, Inc. ("AMD") products. AMD makes no representations or warranties with respect to the accuracy or completeness of the contents of this publication and reserves the right to make changes to specifications and product descriptions at any time without notice. No license, whether express, implied, arising by estoppel or otherwise, to any intellectual property rights is granted by this publication. Except as set forth in AMD's Standard Terms and Conditions of Sale, AMD assumes no liability whatsoever, and disclaims any express or implied warranty, relating to its products including, but not limited to, the implied warranty of merchantability, fitness for a particular purpose, or infringement of any intellectual property right. AMD's products are not designed, intended, authorized or warranted for use as components in systems intended for surgical implant into the body, or in other applications intended to support or sustain life, or in any other application in which the failure of AMD's product could create a situation where personal injury, death, or severe property or environmental damage may occur. AMD reserves the right to discontinue or make changes to its products at any #### **Trademarks** AMD, the AMD logo, AMD Athlon, AMD Duron, and combinations thereof, AMD-760, 3DNow!, and HyperTransport are trademarks of Advanced Micro Devices, Inc. MMX is a trademark of Intel Corporation. Digital and Alpha are trademarks of Digital Corporation. Other product names used in this publication are for identification purposes only and may be trademarks of their respective companies. # **ContentsRevision Historyxi** | | Revi | sion History | . xi | |---|--------------|-------------------------------------------------------------------------|------| | 1 | <b>O</b> ver | view | . 1 | | | 1.1 | AMD Athlon <sup>TM</sup> MP Processor Model 6 Microarchitecture Summary | 3 | | 2 | Inte | rface Signals | | | | | <u> </u> | | | | 2.1<br>2.2 | Overview Signaling Technology | | | | 2.3 | Push–Pull (PP) Drivers | | | | 2.4 | AMD Athlon System Bus Signals | | | 3 | Logi | c Symbol Diagram | | | 4 | · · | er Management | | | | | | | | | 4.1 | Power Management States | | | | | Working State Halt State | | | | | Stop Grant States | | | | | Probe State | | | | 4.2 | Connect and Disconnect Protocol | | | | | Connect Protocol | | | | 4.3 | Clock Control | . 18 | | 5 | CPU | ID Support | 19 | | 6 | Ther | rmal Design | 21 | | 7 | Elec | trical Data | 23 | | | 7.1 | Conventions | . 23 | | | 7.2 | Interface Signal Groupings | | | | 7.3 | Voltage Identification (VID[4:0]) | | | | 7.4 | Frequency Identification (FID[3:0]) | . 25 | | | 7.5 | VCCA AC and DC Characteristics | | | | 7.6 | Decoupling | | | | 7.7 | VCC_CORE Characteristics | | | | 7.8 | Absolute Ratings | | | | 7.9 | VCC_CORE Voltage and Current | | | | 7.10 | SYSCLK and SYSCLK# AC and DC Characteristics | | | | 7.11 | AMD Athlon System Bus AC and DC Characteristics | | | | 7.12 | General AC and DC Characteristics | | | | 7.13 | Thermal Diode Characteristics | | | | 7.14 | APIC PINS AC and DC Characteristics | . 36 | Table of Contents iii | 8 | Signa | al and Power-Up Requirements | 37 | |----|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------| | | 8.1 | Power-Up Requirements | 39 | | 9 | Mecl | nanical Data | | | | 9.1<br>9.2<br>9.3 | Introduction | 41 | | 10 | Pin I | Descriptions | 43 | | | 10.1<br>10.2<br>10.3 | Pin Diagram and Pin Name Abbreviations Pin List Detailed Pin Descriptions A20M# Pin AMD Pin AMD Pin AMD Athlon System Bus Pins Analog Pin APIC Pins, PICCLK, PICD[1:0]# CLKFWDRST Pin CLKIN, RSTCLK (SYSCLK) Pins. CONNECT Pin COREFB and COREFB# Pins CPU_PRESENCE# Pin DBRDY and DBREQ# Pins FERR Pin FID[3:0] Pins FLUSH# Pin IGNNE# Pin INIT# Pin INIT# Pin INTR Pin. JTAG Pins K7CLKOUT and K7CLKOUT# Pins Key Pins NC Pins NMI Pin PGA Orientation Pins PLL Bypass and Test Pins PWROK Pin SADDIN[1:0]# and SADDOUT[1:0]# Pins Scan Pins SCHECK[7:0]# Pin SMI Pin SMI Pin STPCL K# Pin | 5260606060606161616163636363636363646464 | | | | STPCLK# Pin | 64 | *iv* Table of Contents #### **Preliminary Information** #### 24685B-June 2001 AMD Athlon™ MP Processor Model 6 for Multiprocessor Platforms | | THDA and THDC Pins | 64 | |------|---------------------------------------------------|----| | | VCCA Pin | 6 | | | VID[4:0] Pins | 6 | | | VREFSYS Pin | 6 | | | ZN and ZP Pins | 66 | | 11 | Ordering Information | 62 | | | Standard AMD Athlon MP Processor Model 6 Products | 67 | | Appe | endix A Conventions and Abbreviations | 69 | | | Signals and Bits | 69 | | | Data Terminology | 70 | | | Abbreviations and Acronyms | 7 | Table of Contents v 24685B-June 2001 vi Table of Contents ## **List of Figures** | Figure 1. | Logic Symbol Diagram | |------------|---------------------------------------------------------------------------------| | Figure 2. | AMD Athlon™ MP Processor Model 6 Power Management States | | Figure 3. | Example of an AMD Athlon System Bus Disconnect Sequence in the Stop Grant State | | Figure 4. | Exiting the Stop Grant State and Bus Connect Sequence 15 | | Figure 5. | Northbridge Connect State Diagram | | Figure 6. | Processor Connect State Diagram | | Figure 7. | VCC_CORE Voltage Waveform27 | | Figure 8. | SYSCLK and SYSCLK# Differential Clock Signals | | Figure 9. | SYSCLK Waveform30 | | Figure 10. | Signal Relationship Requirements During Power-Up Sequence | | Figure 11. | AMD Athlon MP Processor Model 6 PGA Package Top View | | Figure 12. | AMD Athlon MP Processor Model 6 Pin Diagram— Topside View44 | | Figure 13. | AMD Athlon MP Processor Model 6 Pin Diagram— Bottomside View45 | | Figure 14. | OPN Example for the AMD Athlon MP Processor Model 6 67 | List of Figures vii 24685B-June 2001 viii List of Figures ### **List of Tables** | Table 1. | Thermal Design Power | 21 | |-----------|--------------------------------------------------------|----| | Table 2. | Interface Signal Groupings | 23 | | Table 3. | VID[4:0] DC Characteristics | 24 | | Table 4. | FID[3:0] DC Characteristics | 25 | | Table 5. | VCCA AC and DC Characteristics | 25 | | Table 6. | VCC_CORE Characteristics | 26 | | Table 7. | Absolute Ratings | 28 | | Table 8. | VCC_CORE Voltage and Current | 28 | | Table 9. | SYSCLK and SYSCLK# DC Characteristics | 29 | | Table 10. | SYSCLK and SYSCLK# AC Characteristics | 30 | | Table 11. | AMD Athlon <sup>TM</sup> System Bus DC Characteristics | 31 | | Table 12. | AMD Athlon System Bus AC Characteristics | 32 | | Table 13. | General AC and DC Characteristics | 33 | | Table 14. | Thermal Diode Characteristics | 35 | | Table 15. | APIC Pins AC and DC Characteristics | 36 | | Table 16. | CPGA Mechanical Loading | 41 | | Table 17. | Pin Name Abbreviations | 46 | | Table 18. | Cross-Reference by Pin Location | 52 | | Table 19. | FID[3:0] Clock Multiplier Encodings | 61 | | Table 20. | VID[4:0] Code to Voltage Definition | 65 | | Table 21. | Abbreviations | 71 | | Table 22. | Acronyms | 72 | List of Tables ix 24685B-June 2001 x List of Tables ## **Revision History** | Date | Rev | Description | |------------|-----|-------------------------| | June 2001 | В | Initial Public Release. | | April 2001 | A-0 | Initial NDA Release. | Revision History xi 24685B-June 2001 **xii** Revision History #### 1 Overview # The AMD Athlon™ MP Processor Model 6 powers the next generation in computing platforms, delivering compelling performance for cutting-edge applications and an unprecedented computing experience. The AMD Athlon MP processor model 6 with performance-enhancing cache memory is the latest member of the AMD Athlon family of processors. Offering multiprocessor capability, these processors are designed to meet the reliability and computation-intensive requirements of cutting-edge software applications running required by workstations and servers. Delivered in a socket A PGA package and achieving frequencies of up to 1.2 GHz (1200 MHz), the AMD Athlon MP processor model 6 delivers the integer, floating-point, and 3D multimedia performance for enterprise applications running on x86 system platforms. The AMD Athlon MP processor model 6 offers compelling performance for productivity software, including workstation-class Digital Content Creation (DCC), Electronic Design Automation (EDA), and Computer-Aided Design (CAD), as well as infrastructure and collaborative server applications. It also offers the scalability and 'peace-of-mind' reliability that IT managers and business users require for mission-critical computing. The AMD Athlon MP processor model 6 features the seventh-generation microarchitecture, including a high-speed execution core that includes multiple x86 instruction decoders; a dual-ported, 128-Kbyte, split level-one (L1) cache; a 256-Kbyte on-chip L2 cache; three independent integer pipelines, three address calculation pipelines; and a superscalar, fully pipelined, out-of-order, three-way floating-point engine. The integrated L2 cache supports the growing processor and system bandwidth requirements of emerging software, graphics, I/O, and memory technologies. The processor also features the advanced MOESI cache coherency protocol to ensure efficient cache integrity in a multiprocessing environment. The floating-point engine is capable of delivering superior performance on the numerically complex applications typical of servers and workstations. Prototyping, modeling, and high-end visualization applications can take advantage of the exclusive L2 Translation Lookaside Buffer (TLB) and hardware pre-fetch features of the AMD Athlon MP processor model 6. These full-speed cache features allow applications to spend less time searching for frequently used data and more time on computing tasks. The AMD Athlon MP processor model 6 microarchitecture incorporates enhanced 3DNow!<sup>TM</sup> Professional technology, a high-performance cache architecture, and a system bus that is designed to run at up to 266-MHz and 2.1-Gigabyte per second. This system bus combines the latest technological advances, such as point-to-point topology, source-synchronous packet-based transfers, and low-voltage signaling. The AMD Athlon MP processor model 6 offers one of the most powerful, scalable system bus architectures available for x86 microprocessors. The AMD Athlon MP processor model 6 features a point-to-point front-side bus architecture, providing a more efficient, higher bandwidth bus that allows each processor, in a multiprocessor configuration, to communicate to the system chipsets through two, full speed, independent buses rather than through a common, shared bus. Combined with the AMD-760™ MP chipset, the processor and the system bus interface with double-data rate (DDR) memory subsystems, providing scalable headroom for bandwidth-hungry applications such as large databases, CAD/CAM modeling, and simulation engines. The front-side bus of the AMD Athlon MP processor model 6 also provides multiple-bit error detection and single-bit error correction with 8-bit Error Correcting Code (ECC). The front-side bus with 8-bit ECC delivers the high reliability and consistency demanded by mission-critical applications. The AMD Athlon MP processor model 6 is binary-compatible with existing x86 software and backwards compatible with applications optimized for MMX<sup>TM</sup> and 3DNow!<sup>TM</sup> Professional technologies. Using a data format and Single-Instruction Multiple-Data (SIMD) operations based on the MMX instruction model, the AMD Athlon MP processor model 6 can produce as many as four, 32-bit, single-precision floating-point results per clock cycle. The 3DNow! Professional technology implemented in the AMD Athlon MP processor model 6 includes new integer multimedia instructions and software-directed data movement instructions for optimizing such applications as digital content creation and streaming video for the internet, as well as new instructions for Digital Signal Processing (DSP)/communications applications. The new multimedia instructions incorporated in the AMD Athlon MP processor model 6 further extends the capability of 3DNow! to more software than any other processor in the world. # 1.1 AMD Athlon™ MP Processor Model 6 Microarchitecture Summary The following features summarize the AMD Athlon MP processor model 6 microarchitecture: - A nine-issue, superpipelined, superscalar, x86 processor microarchitecture designed for high clock frequencies - Multiple x86 instruction decoders - Three out-of-order, superscalar, fully pipelined floating-point execution units, which execute all x87 (floating-point), MMX and 3DNow! Professional instructions - Three out-of-order, superscalar, pipelined integer units - Three out-of-order, superscalar, pipelined address calculation units - 72-entry instruction control unit - Advanced dynamic branch prediction - 3DNow! Professional technology with new instructions to enable improved integer-math calculations for speech or video encoding and improved data movement for internet plug-ins and other streaming applications - 266-MHz AMD Athlon system bus (scalable beyond 400 MHz) enabling leading-edge system bandwidth for data movement-intensive applications - Point-to-point front-side bus architecture allowing each processor in a multi-processor configuration to communicate to the system chipsets through two, full speed, independent buses - High-performance cache architecture featuring an integrated 128-Kbyte L1 cache and a 16-way, 256-Kbyte on-chip L2 cache for a total of 384 Kbytes of on-chip cache 24685B-June 2001 - Exclusive L2 Translation Lookaside Buffer (TLB) and hardware pre-fetch - Multiple-bit error detection and single-bit error correction with 8-bit Error Correcting Code (ECC) - Full MP featured Local APIC implementation - Advanced MOESI cache coherency protocol to ensure efficient cache integrity in a multiprocessing environment The AMD Athlon MP processor model 6 delivers superior scalability and system performance in a cost-effective, industry-standard form factor. The processor is compatible with motherboards based on AMD's Socket A. For information about the AMD Athlon MP processor module, see the *AMD Athlon*<sup>TM</sup> *Processor Module Data Sheet*, order# 21016. #### **2** Interface Signals #### 2.1 Overview The AMD Athlon™ system bus architecture is designed to deliver superior data movement bandwidth for next-generation x86 platforms as well as the high-performance required by enterprise-class application software. The system bus architecture consists of three high-speed channels (a unidirectional processor request channel, a unidirectional probe channel, and a 72-bit bidirectional data channel, including 8-bit Error Code Correction [ECC] protection), source-synchronous clocking, and a packet-based protocol. In addition, the system bus supports several control, clock, and legacy signals. The interface signals use an impedance controlled push-pull low-voltage swing signaling technology contained within the Socket A mechanical connector. For more information, see "AMD Athlon<sup>TM</sup> System Bus Signals" on page 6, Chapter 10, "Pin Descriptions" on page 43, and the $AMD\ Athlon^{TM}\ and\ AMD\ Duron^{TM}\ System\ Bus\ Specification,$ order# 21902. #### 2.2 Signaling Technology The AMD Athlon system bus uses a low-voltage, swing signaling technology, that has been enhanced to provide larger noise margins, reduced ringing, and variable voltage levels. The signals are push-pull and impedance compensated. The signal inputs use differential receivers, that require a reference voltage ( $V_{REF}$ ). The reference signal is used by the receivers to determine if a signal is asserted or deasserted by the source. Termination resistors are not needed because the driver is impedance-matched to the motherboard and a high impedance reflection is used at the receiver to bring the signal past the input threshold. For more information about pins and signals, see Chapter 10, "Pin Descriptions" on page 43. 24685B-June 2001 #### 2.3 Push-Pull (PP) Drivers The AMD Athlon MP processor model 6 supports Push-Pull (PP) drivers. The system logic configures the processor with the configuration parameter called SysPushPull (1=PP). The impedance of the PP drivers is set to match the impedance of the motherboard by two external resistors connected to the ZN and ZP pins. See "ZN and ZP Pins" on page 66 for more information. #### 2.4 AMD Athlon™ System Bus Signals The AMD Athlon system bus is a clock-forwarded, point-to-point interface with the following three point-to-point channels: - A 13-bit unidirectional output address/command channel - A 13-bit unidirectional input address/command channel - A 72-bit bidirectional data channel For more information, see Chapter 7, "Electrical Data" on page 23 and the $AMD\ Athlon^{\text{TM}}$ and $AMD\ Duron^{\text{TM}}$ System Bus Specification, order# 21902. #### 3 Logic Symbol Diagram Figure 1 is the logic symbol diagram of the processor. This diagram shows the logical grouping of the input and output signals. **Figure 1. Logic Symbol Diagram** 24685B-June 2001 #### 4 Power Management This chapter describes the power management control system of the AMD Athlon™ MP processor model 6. The power management features of the processor are compliant with the ACPI 1.0b and ACPI 2.0 specifications. #### 4.1 Power Management States The AMD Athlon MP processor model 6 supports low-power Halt and Stop Grant states. These states are used by Advanced Configuration and Power Interface (ACPI) enabled operating systems for processor power management. Figure 2 shows the power management states of the processor. The figure includes the ACPI "Cx" naming convention for these states. Note: The AMD Athlon™ System Bus is connected during the following states: - 1) The Probe state - 2) During transitions between the Halt state and the C2 Stop Grant state - 3) During transitions between the C2 Stop Grant state and the Halt state - 4) C0 Working state Figure 2. AMD Athlon™ MP Processor Model 6 Power Management States The following sections provide an overview of the power management states. For more details, refer to the $AMD\ Athlon^{TM}$ and $AMD\ Duron^{TM}$ System Bus Specification, order# 21902. **Note:** In all power management states that the processor is powered, the system must not stop the system clock (SYSCLK/SYSCLK#) to the processor. #### **Working State** The Working state is the state in which the processor is executing instructions. #### **Halt State** When the processor executes the HLT instruction, the processor enters the Halt state and issues a Halt special cycle to the AMD Athlon system bus. The processor only enters the low power state dictated by the CLK\_Ctl MSR if the system controller (Northbridge) disconnects the AMD Athlon system bus in response to the Halt special cycle. If STPCLK# is asserted, the processor will exit the Halt state and enter the Stop Grant state. The processor will initiate a system bus connect, if it is disconnected, then issue a Stop Grant special cycle. When STPCLK# is deasserted, the processor will exit the Stop Grant state and re-enter the Halt state. The processor will issue a Halt special cycle when re-entering the Halt state. The Halt state is exited when the processor detects the assertion of INIT#, RESET#, or SMI#, or an interrupt via the INTR or NMI pins, or via a local APIC interrupt message. When the Halt state is exited the processor will initiate an AMD Athlon system bus connect if it is disconnected. #### **Stop Grant States** The processor enters the Stop Grant state upon recognition of assertion of STPCLK# input. There are two mechanisms for asserting STPCLK#—hardware and software. The Southbridge can force STPCLK# assertion for throttling to protect the processor from exceeding its maximum case temperature. This is accomplished by asserting the THERM# input to the Southbridge. Throttling asserts STPCLK# for a percentage of a predefined throttling period: STPCLK# is repetitively asserted and deasserted until the THERM# pin is deasserted. Software can force the processor into the Stop Grant state by accessing ACPI-defined registers typically located in the Southbridge. Software places the processor in C2 by reading the PLVL\_2 register in the Southbridge. In C2, probes are allowed, as shown in Figure 2 on page 9 The Stop Grant state is also entered for the S1, Powered On Suspend, system sleep state based on a write to the SLP\_TYP and SLP\_EN fields in the ACPI-defined Power Management 1 control register in the Southbridge. During the S1 sleep state, system software ensures no bus master or probe activity occurs. The Southbridge deasserts STPCLK# and brings the processor out of the S1 Stop Grant state when any enabled resume event occurs. #### **Probe State** The Probe state is entered when the Northbridge connects the AMD Athlon system bus to probe the processor (for example, to snoop the processor caches) when the processor is in the Halt or Stop Grant state. When in the Probe state, the processor responds to a probe cycle in the same manner as when it is in the Working state. When the probe has been serviced, the processor returns to the same state as when it entered the Probe state (Halt or Stop Grant state). When probe activity is completed the processor only returns to a low-power state after the Northbridge disconnects the AMD Athlon system bus again. #### 4.2 Connect and Disconnect Protocol Significant power savings of the processor only occur if the processor is disconnected from the system bus by the Northbridge while in the Halt or Stop Grant state. The Northbridge can optionally initiate a bus disconnect upon the receipt of a Halt or Stop Grant special cycle. The option of disconnecting is controlled by an enable bit in the Northbridge. If the Northbridge requires the processor to service a probe after the system bus has been disconnected, it must first initiate a system bus connect. #### **Connect Protocol** In addition to the legacy STPCLK# signal and the Halt and Stop Grant special cycles, the AMD Athlon system bus connect protocol includes the CONNECT, PROCRDY, and CLKFWDRST signals and a Connect special cycle. AMD Athlon system bus disconnects are initiated by the Northbridge in response to the receipt of a Halt or Stop Grant special cycle. Reconnect is initiated by the processor in response to an interrupt for Halt, STPCLK# deassertion, or by the Northbridge to service a probe. The Northbridge contains BIOS programmable registers to enable the system bus disconnect in response to Halt and Stop Grant special cycles. When the Northbridge receives the Halt or Stop Grant special cycle from the processor and, if there are no outstanding probes or data movements, the Northbridge deasserts CONNECT a minimum of eight SYSCLK periods after the last command sent to the processor. The processor detects the deassertion of CONNECT on a rising edge of SYSCLK and deasserts PROCRDY to the Northbridge. In return, the Northbridge asserts CLKFWDRST in anticipation of reestablishing a connection at some later point. **Note:** The Northbridge must disconnect the processor from the AMD Athlon system bus before issuing the Stop Grant special cycle to the PCI bus, or passing the Stop Grant special cycle to the Southbridge for systems that connect to the Southbridge with HyperTransport<sup>TM</sup> technology. This note applies to current chipset implementation—alternate chipset implementations that do not require this are possible. **Note:** In response to Halt special cycles, the Northbridge passes the Halt special cycle to the PCI bus or Southbridge immediately. The processor can receive an interrupt after it sends a Halt special cycle, or STPCLK# deassertion after it sends a Stop Grant special cycle to the Northbridge but before the disconnect actually occurs. In this case, the processor sends the Connect special cycle to the Northbridge, rather than continuing with the disconnect sequence. In response to the Connect special cycle, the Northbridge cancels the disconnect request. The system is required to assert the CONNECT signal before returning the C-bit for the connect special cycle (assuming CONNECT has been deasserted). For more information, see the *AMD Athlon*<sup>TM</sup> and *AMD Duron*<sup>TM</sup> *System Bus Specification*, order# 21902 for the definition of the C-bit and the Connect special cycle. Figure 3. Example of an AMD Athlon™ System Bus Disconnect Sequence in the Stop Grant State The Northbridge contains BIOS programmable registers to enable the system bus disconnect in response to Halt and Stop Grant special cycles. When the Northbridge receives the Halt or Stop Grant special cycle from the processor and, if there are no outstanding probes or data movements, the Northbridge deasserts CONNECT a minimum of eight SYSCLK periods after the last command sent to the processor. The processor detects the deassertion of CONNECT on a rising edge of SYSCLK and deasserts PROCRDY to the Northbridge. In return, the Northbridge asserts CLKFWDRST in anticipation of reestablishing a connection at some later point. **Note:** The Northbridge must disconnect the processor from the AMD Athlon system bus before issuing the Stop Grant special cycle to the PCI bus, or passing the Stop Grant special cycle to the Southbridge for systems that connect to the Southbridge with HyperTransport<sup>TM</sup> technology. This note applies to current chipset implementation—alternate chipset implementations that do not require this are possible. **Note:** In response to Halt special cycles, the Northbridge passes the Halt special cycle to the PCI bus or Southbridge immediately. The processor can receive an interrupt after it sends a Halt special cycle, or STPCLK# deassertion after it sends a Stop Grant special cycle to the Northbridge but before the disconnect actually occurs. In this case, the processor sends the Connect special cycle to the Northbridge, rather than continuing with the disconnect sequence. In response to the Connect special cycle, the Northbridge cancels the disconnect request. The system is required to assert the CONNECT signal before returning the C-bit for the connect special cycle (assuming CONNECT has been deasserted). For more information, see the *AMD Athlon*<sup>™</sup> and *AMD Duron*<sup>™</sup> System Bus Specification, order# 21902 for the definition of the C-bit and the Connect special cycle. Figure 4 shows the signal sequence of events that takes the processor out of the Stop Grant state, connects the processor to the AMD Athlon system bus, and puts the processor into the Working state. Figure 4. Exiting the Stop Grant State and Bus Connect Sequence The following sequence of events removes the processor from the Stop Grant state and connects it to the system bus: - 1. The Southbridge deasserts STPCLK#, informing the processor of a wake event. - 2. When the processor recognizes STPCLK# deassertion, it exits the low-power state and asserts PROCRDY, notifying the Northbridge to connect to the bus. - 3. The Northbridge asserts CONNECT. - 4. The Northbridge deasserts CLKFWDRST, synchronizing the forwarded clocks between the processor and the Northbridge. - 5. The processor issues a Connect special cycle on the system bus and resumes operating system and application code execution. Figure 5 and Figure 6 on page 17 describe the Northbridge and processor connect state diagrams, respectively. Figure 5. Northbridge Connect State Diagram | | Condition | |---|----------------------------------------------------------------------------------------------------| | 1 | CONNECT is deasserted by the Northbridge (for a previously sent Halt or Stop Grant special cycle). | | 2 | Processor receives a wake-up event and must cancel the disconnect request. | | 3 | Deassert PROCRDY and slow down internal clocks. | | 4 | Processor wake-up event or CONNECT asserted by Northbridge. | | 5 | CLKFWDRST is deasserted by the Northbridge. | | 6 | Forward clocks start three SYSCLK periods after CLKFWDRST is deasserted. | | | Action | | |---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Α | CLKFWDRST is asserted by the Northbridge. | | | В | Issue a Connect special cycle.* | | | С | Return internal clocks to full speed and assert PROCRDY | | | | *The Connect special cycle is only issued after a processor wake-up event (interrupt or STPCLK# deassertion) occurs. If the AMD Athlon™ system bus is connected so the Northbridge can probe the processor a Connect special cycle is not issued at that time (it is only issued after a subsequent processor wake-up event). | | Figure 6. Processor Connect State Diagram 24685B-June 2001 #### 4.3 Clock Control The processor implements a Clock Control (CLK\_Ctl) MSR (address C001\_001Bh) that determines the internal clock divisor when the AMD Athlon system bus is disconnected. #### 5 **CPUID Support** AMD Athlon™ MP processor model 6 version and feature set recognition can be performed through the use of the CPUID instruction, that provides complete information about the processor—vendor, type, name, etc., and its capabilities. Software can make use of this information to accurately tune the system for maximum performance and benefit to users. For information on the use of the CPUID instruction see the following documents: - *AMD Processor Recognition Application Note*, order# 20734 - AMD Athlon<sup>TM</sup> Processor Recognition Application Note Addendum, order# 21922 - *AMD Athlon*<sup>TM</sup> *and AMD Duron*<sup>TM</sup> *Processors BIOS, Software, and Debug Developers Guide,* order# 21656 24685B-June 2001 #### **6** Thermal Design The thermal design power represents the maximum sustained power dissipated while executing publicly available software or instruction sequences under normal system operation at nominal VCC\_CORE. Thermal solutions must monitor the processor temperature to prevent the processor from exceeding its maximum die temperature. The maximum die temperature is specified through characterization at 95°C for 1000 MHz and 1200 MHz frequencies. For information about thermal design for the AMD Athlon<sup>TM</sup> MP processor model 6, including layout and airflow considerations, see the *AMD Processor Thermal*, *Mechanical*, *and Chassis Cooling Design Guide*, order# 23794, and the cooling guidelines on http://www.amd.com. The processor provides a diode that can be used in conjunction with an external temperature sensor to determine the die temperature of the processor. The diode anode (THERMDA) and cathode (THERMDC) are available as pins on the processor. Refer to "THDA and THDC Pins" on page 64 for more details. Table 1 shows the thermal design power specifications. **Table 1. Thermal Design Power** | Frequency<br>(MHz) | Nominal<br>Voltage | Maximum Thermal<br>Power | Typical Thermal<br>Power | Max Die<br>Temperature | |--------------------|--------------------|--------------------------|--------------------------|------------------------| | 1000 | 1.75 V | 46.1 W | 41.3 W | 95°C | | 1200 | 1.75 V | 54.7 W | 49.1 W | 95°C | 24685B-June 2001 #### 7 Electrical Data #### 7.1 Conventions The conventions used in this chapter are as follows: - Current specified as being sourced by the processor is negative. - Current specified as being sunk by the processor is *positive*. #### 7.2 Interface Signal Groupings The electrical data in this chapter is presented separately for each signal group. Table 2 defines each group and the signals contained in each group. **Table 2.** Interface Signal Groupings | Signal Group | Signals | Notes | |---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Power | VID[4:0], VCCA, VCC_CORE, COREFB, COREFB# | See "Absolute Ratings" on page 28, "Voltage Identification (VID[4:0])" on page 24, "VID[4:0] Pins" on page 65, "VCCA AC and DC Characteristics" on page 25, "VCCA Pin" on page 65, and "COREFB and COREFB# Pins" on page 61. | | Frequency | FID[3:0] | See "Frequency Identification<br>(FID[3:0])" on page 25 and<br>"FID[3:0] Pins" on page 61. | | System Clocks | SYSCLK, SYSCLK# (Tied to CLKIN/CLKIN# and RSTCLK/RSTCLK#), PLLBYPASSCLK#, PLLBYPASSCLK | See Table 9, "SYSCLK and SYSCLK#<br>DC Characteristics," on page 29,<br>Table 10, "SYSCLK and SYSCLK# AC<br>Characteristics," on page 30,<br>"SYSCLK and SYSCLK#" on page<br>64, and "PLL Bypass and Test Pins"<br>on page 63. | | AMD Athlon™<br>System Bus | SADDIN[14:2]#, SADDOUT[14:2]#, SADDINCLK#, SADDOUTCLK#, SFILLVAL#, SDATAINVAL#, SDATAOUTVAL#, SDATA[63:0]#, SDATAINCLK[3:0]#, SDATAOUTCLK[3:0]#, SCHECK[7:0]#, CLKFWDRST, PROCRDY, CONNECT | See "AMD Athlon™ System Bus AC and DC Characteristics" on page 31, and "CLKFWDRST Pin" on page 60. | 24685B-June 2001 **Table 2.** Interface Signal Groupings (Continued) | Signal Group | Signals | Notes | |---------------|----------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Southbridge | RESET#, INTR, NMI, SMI#, INIT#, A20M#, FERR, IGNNE#, STPCLK#, FLUSH# | See "General AC and DC Characteristics" on page 33, "INTR Pin" on page 63, "NMI Pin" on page 63, "SMI# Pin" on page 64, "INIT# Pin" on page 63, "A20M# Pin" on page 60, "FERR Pin" on page 61, "IGNNE# Pin" on page 62, "STPCLK# Pin" on page 64, and "FLUSH# Pin" on page 62. | | JTAG | TMS, TCK, TRST#, TDI, TDO | See "General AC and DC Characteristics" on page 33. | | Test | PLLBYPASS#, PLLTEST#, PLLMON1, PLLMON2, SCANCLK1, SCANCLK2, SCANSHIFTEN, SCANINTEVAL, ANALOG | See "General AC and DC<br>Characteristics" on page 33, "PLL<br>Bypass and Test Pins" on page 63,<br>"Scan Pins" on page 64, "Analog<br>Pin" on page 60. | | Miscellaneous | DBREQ#, DBRDY, PWROK | See "General AC and DC<br>Characteristics" on page 33,<br>"DBRDY and DBREQ# Pins" on<br>page 61, "PWROK Pin" on page 64. | | APIC | PICD[1:0]#, PICCLK | See "APIC Pins AC and DC<br>Characteristics" on page 36, and<br>See "APIC Pins, PICCLK,<br>PICD[1:0]#" on page 60. | | Thermal | THERMDA, THERMDC | Table 14, "Thermal Diode<br>Characteristics," on page 35, and<br>"THDA and THDC Pins" on page 64. | #### 7.3 Voltage Identification (VID[4:0]) Table 3 shows the VID[4:0] DC Characteristics. For more information on VID[4:0] DC Characteristics, see "VID[4:0] Pins" on page 65. Table 3. VID[4:0] DC Characteristics | Parameter | Description | Min | Max | |----------------------|-----------------------------------------|---------------------------|-----------------| | I <sub>OL</sub> | Output Current Low | 16 mA | | | V <sub>OH</sub> | Output High Voltage | - | 2.625 V* | | <b>Note:</b> * The V | ID pins must not be pulled above this v | voltage by an external pu | ıllup resistor. | ## 7.4 Frequency Identification (FID[3:0]) Table 4 shows the FID[3:0] DC characteristics. For more information, see "FID[3:0] Pins" on page 61. Table 4. FID[3:0] DC Characteristics | Parameter | Description | Min | Max | |-----------------|-----------------------------------------|--------------------------|----------------| | I <sub>OL</sub> | Output Current Low | 16 mA | | | V <sub>OH</sub> | Output High Voltage | - | 2.625V * | | Note: * The Fi | ID pins must not be pulled above this v | oltage by an external pu | llup resistor. | ### 7.5 VCCA AC and DC Characteristics Table 5 shows the AC and DC characteristics for VCCA. For more information, see "VCCA Pin" on page 65. Table 5. VCCA AC and DC Characteristics | Symbol | Parameter | Min | Nominal | Max | Units | Notes | |-------------------|------------------|------|---------|------|--------|-------| | V <sub>VCCA</sub> | VCCA Pin Voltage | 2.25 | 2.5 | 2.75 | V | 1 | | I <sub>VCCA</sub> | VCCA Pin Current | 0 | | 50 | mA/GHz | 2 | #### Notes: ## 7.6 Decoupling See the AMD $Athlon^{TM}$ Processor Based Motherboard Design Guide, order# 24363, or contact your local AMD office for information about the decoupling required on the motherboard for use with the AMD Athlon MP processor model 6. <sup>1.</sup> Minimum and Maximum voltages are absolute. No transients below minimum nor above maximum voltages are permitted. <sup>2. .</sup>Measured at 2.5 V. ## 7.7 VCC\_CORE Characteristics The AMD Athlon MP processor model 6 is designed to provide functional operation if the voltage and temperature parameters are within the limits defined in Table 6, which also shows the AC and DC characteristics for VCC\_CORE. See Figure 7 on page 27 for a graphical representation of the VCC\_CORE waveform. **Table 6. VCC\_CORE Characteristics** | Parameter | Doccrintion | Mi | Min <sup>1</sup> | | Max <sup>1</sup> | | Units | |----------------------------------------|-------------------------------------------|------|------------------|----------------------|------------------|------|--------| | Parameter | Description | AC | DC | Nominal <sup>1</sup> | DC | AC | Ullits | | VCC_CORE@ 1.75 V | Processor core supply | 1.65 | 1.70 | 1.75 | 1.80 | 1.90 | V | | VCC_CORE <sub>SLEEP</sub> <sup>2</sup> | Processor core supply in sleep state | 1.65 | 1.70 | 1.75 | 1.80 | 1.90 | V | | t <sub>MAX_AC</sub> <sup>3</sup> | Positive excursion time for AC transients | | | | | 10 | μs | | t <sub>MIN_AC</sub> <sup>3</sup> | Negative excursion time for AC transients | | | | | 5 | μs | | T <sub>DIE</sub> | Temperature of processor die | | | | 9 | 5 | °C | - 1. All voltage measurements are taken differentially at the COREFB/COREFB# pins. - 2. Sleep voltage can be used for the S1 sleep state. - 3. Excursion time is defined as the length of time a signal exceeds the DC threshold level. Figure 7 shows the processor core voltage (VCC\_CORE) waveform response to perturbation. The $t_{MIN\_AC}$ (negative AC transient excursion time) and $t_{MAX\_AC}$ (positive AC transient excursion time) represent the maximum allowable time below or above the DC tolerance thresholds. Figure 7. VCC\_CORE Voltage Waveform ## 7.8 Absolute Ratings The AMD Athlon MP processor model 6 should not be subjected to conditions exceeding the absolute ratings, as such conditions can adversely affect long-term reliability or result in functional damage. Table 7 lists the maximum absolute ratings of operation for the AMD Athlon MP processor. **Table 7. Absolute Ratings** | Parameter | Description | Min | Max | |----------------------|----------------------------------------------|--------|----------------------| | VCC_CORE | AMD Athlon™ MP Processor Model 6 core supply | −0.5 V | VCC_CORE Max + 0.5 V | | VCCA | AMD Athlon MP processor model 6 PLL supply | −0.5 V | VCCA Max + 0.5 V | | V <sub>PIN</sub> | Voltage on any signal pin | -0.5 V | VCC_CORE Max + 0.5 V | | T <sub>STORAGE</sub> | Storage temperature of processor | -40° C | 100° C | ## 7.9 VCC\_CORE Voltage and Current Table 8 shows the power and current for the AMD Athlon MP processor model 6 during normal and reduced power states. Table 8. VCC\_CORE Voltage and Current | Frequency<br>(MHz) | Nominal<br>Voltage | Stop Grant<br>(Maximum) | Maximum I <sub>CC</sub><br>(Power Supply Current) <sup>1</sup> | Die Temperature | |--------------------|--------------------|-------------------------|----------------------------------------------------------------|-----------------| | 1000 | 1.75 V | 5 W | 26.3 A | 95°C | | 1200 | 1.75 V | 5 W | 31.3 A | 95°C | | Madaga | | <u> </u> | <u> </u> | <u> </u> | <sup>1.</sup> Measured at Nominal voltage of 1.75 V. ## 7.10 SYSCLK and SYSCLK# AC and DC Characteristics Table 9 shows the DC characteristics of the SYSCLK and SYSCLK# differential clocks. The SYSCLK signal represents CLKIN and RSTCLK tied together while the SYSCLK# signal represents CLKIN# and RSTCLK# tied together. Table 9. SYSCLK and SYSCLK# DC Characteristics | Symbol | Description | Min | Max | Units | |---------------------------|------------------------------------------------------------|-----|--------------------|-------| | V <sub>Threshold-DC</sub> | Crossing before transition is detected (DC) | 400 | | mV | | V <sub>Threshold-AC</sub> | Crossing before transition is detected (AC) | 450 | | mV | | I <sub>LEAK_P</sub> | Leakage current through P-channel pullup to VCC_CORE | -1 | | mA | | I <sub>LEAK_N</sub> | Leakage current through N-channel pulldown to VSS (Ground) | | 1 | mA | | V <sub>CROSS</sub> | Differential signal crossover | | VCC_CORE/2<br>±100 | mV | | C <sub>PIN</sub> | Capacitance | 4 | 12 | pF | Figure 8 shows the DC characteristics of the SYSCLK and SYSCLK# signals. Figure 8. SYSCLK and SYSCLK# Differential Clock Signals Table 10 shows the SYSCLK/SYSCLK# differential clock AC characteristics of the AMD Athlon MP processor model 6. Table 10. SYSCLK and SYSCLK# AC Characteristics | Symbol | Parameter Description | Mir | Min @ | | Max @ | | Notes | |----------------|-----------------------|-----|-------|-------|-------|-----|-------| | | Clock Frequency | 100 | 133 | 100 | 133 | MHz | 3 | | | Duty Cycle | 30% | 30% | 70% | 70% | | | | t <sub>1</sub> | Period | 10 | 7.5 | | | ns | 1, 2 | | t <sub>2</sub> | High Time | 1.8 | 1.05 | | | ns | | | t <sub>3</sub> | Low Time | 1.8 | 1.05 | | | ns | | | t <sub>4</sub> | Fall Time | | | 2 | 2 | ps | | | t <sub>5</sub> | Rise Time | | | 2 | 2 | ps | | | | Period Stability | | | ± 300 | ± 300 | ps | | - 1. Circuitry driving the AMD Athlon system bus clock inputs must exhibit a suitably low closed-loop jitter bandwidth to allow the PLL to track the jitter. The –20dB attenuation point, as measured into a 10- or 20-pF load must be less than 500 kHz. - 2. Circuitry driving the AMD Athlon system bus clock inputs may purposely alter the AMD Athlon system bus clock period (spread spectrum clock generators). In no cases can the AMD Athlon system bus period violate the minimum specification above. AMD Athlon system bus clock inputs can vary from 100% of the specified period to 99% of the specified period at a maximum rate of 100 kHz. - 3. Minimum Clock Frequency is 50 MHz Figure 9 shows a sample waveform of the SYSCLK signal. Figure 9. SYSCLK Waveform ## 7.11 AMD Athlon™ System Bus AC and DC Characteristics Table 11 shows the DC characteristics of the AMD Athlon system bus used by the AMD Athlon MP processor model 6. See Table 6, "VCC\_CORE Characteristics," on page 26 for information on $T_{DIE}$ and VCC\_CORE. For information about SYSCLK and SYSCLK#, see "SYSCLK and SYSCLK#" on page 64 and Table 17, "Pin Name Abbreviations," on page 46. **Table 11. AMD Athlon™ System Bus DC Characteristics** | Symbol | Parameter | Condition | Min | Max | Units | Notes | |--------------------------|--------------------------------------------|--------------------------------------------|------------------------|------------------------|-------|-------| | V <sub>REF</sub> | DC Input Reference Voltage | | (0.5*VCC_CORE)<br>-50 | (0.5*VCC_CORE)<br>+50 | mV | 1 | | I <sub>VREF_LEAK_P</sub> | V <sub>REF</sub> Tristate Leakage Pullup | V <sub>IN</sub> = V <sub>REF</sub> Nominal | -100 | | μΑ | | | I <sub>VREF_LEAK_N</sub> | V <sub>REF</sub> Tristate Leakage Pulldown | V <sub>IN</sub> = V <sub>REF</sub> Nominal | | +100 | μΑ | | | V <sub>IH</sub> | Input High Voltage | | V <sub>REF</sub> + 200 | VCC_CORE +<br>500 | mV | | | V <sub>IL</sub> | Input Low Voltage | | -500 | V <sub>REF</sub> – 200 | mV | | | V <sub>OH</sub> | Output High Voltage | $I_{OUT} = -200 \mu A$ | 0.85 VCC_CORE | VCC_CORE+500 | mV | 2 | | V <sub>OL</sub> | Output Low Voltage | I <sub>OUT</sub> = 1 mA | -500 | 400 | mV | 2 | | I <sub>LEAK_P</sub> | Tristate Leakage Pullup | V <sub>IN</sub> = VSS (Ground) | -1 | | mA | | | I <sub>LEAK_N</sub> | Tristate Leakage Pulldown | V <sub>IN</sub> = VCC_CORE<br>Nominal | | +1 | mA | | | C <sub>IN</sub> | Input Pin Capacitance | | 4 | 12 | pF | 3 | <sup>1.</sup> $V_{REF}$ is nominally set to 50% of VCC\_CORE with actual values that are specific to motherboard design implementation. $V_{REF}$ must be created with a sufficiently accurate DC source and a sufficiently quiet AC response to adhere to the $\pm$ 50 mV specification listed above. <sup>2.</sup> Specified at the $T_{DIF}$ and $VCC\_CORE$ specifications in this document. <sup>3.</sup> The following processor inputs have twice the listed capacitance because they connect to two input pads—SYSCLK, and SYSCLK#. SYSCLK connects to CLKIN/RSTCLK# connects to CLKIN#/RSTCLK#. The AC characteristics of the AMD Athlon system bus are shown in Table 12 on page 32. The parameters are grouped based on the source or destination of the signals involved. Table 12. AMD Athlon™ System Bus AC Characteristics | Group | Symbol | Parameter | Min | Max | Units | Notes | |-------------|----------------------------|----------------------------------------------------|------|------|-------|-------| | All Signals | T <sub>RISE</sub> | Output Rise Slew Rate | 1 | 3 | V/ns | 1 | | All Signais | T <sub>FALL</sub> | Output Fall Slew Rate | 1 | 3 | V/ns | 1 | | | T <sub>SKEW-SAMEEDGE</sub> | Output skew with respect to the same clock edge | - | 385 | ps | 2 | | | T <sub>SKEW-DIFFEDGE</sub> | Output skew with respect to a different clock edge | - | 770 | ps | 2 | | Forward | T <sub>SU</sub> | Input Data Setup Time | 300 | | ps | 3 | | Clocks | T <sub>HD</sub> | Input Data Hold Time | 300 | | ps | 3 | | | C <sub>IN</sub> | Capacitance on input Clocks | 4 | 12 | pF | | | | C <sub>OUT</sub> | Capacitance on output Clocks | 4 | 12 | pF | | | | T <sub>VAL</sub> | RSTCLK to Output Valid | 250 | 2000 | ps | 4,5 | | Sync | T <sub>SU</sub> | Setup to RSTCLK | 500 | | ps | 4,6 | | | T <sub>HD</sub> | Hold from RSTCLK | 1000 | | ps | 4,6 | - 1. Rise and fall time ranges are guidelines over which the I/O has been characterized. - T<sub>SKEW-SAMEEDGE</sub> is the maximum skew within a clock forwarded group between any two signals or between any signal and its forward clock, as measured at the package, with respect to the same clock edge. T<sub>SKEW-DIFFEDGE</sub> is the maximum skew within a clock forwarded group between any two signals or between any signal and its forward clock, as measured at the package, with respect to different clock edges. - 3. Input SU and HD times are with respect to the appropriate Clock Forward Group input clock. - 4. The synchronous signals include PROCRDY, CONNECT, CLKFWDRST. - 5. $T_{VAL}$ is RSTCLK rising edge to output valid for PROCRDY. Test Load is 25 pF. - 6. T<sub>SU</sub> is setup of CONNECT/CLKFWDRST to rising edge of RSTCLK. T<sub>HD</sub> is hold of CONNECT/CLKFWDRST from rising edge of RSTCLK. ### 7.12 General AC and DC Characteristics Table 13 shows the AMD Athlon MP processor model 6 AC and DC characteristics of the Southbridge, JTAG, test, and miscellaneous pins. Table 13. General AC and DC Characteristics | Symbol | Parameter Description | Condition | Min | Max | Units | Notes | |---------------------|-------------------------------------|---------------------------------------|--------------------------|----------------------|-------|-------| | V <sub>IH</sub> | Input High Voltage | | (VCC_CORE/2) +<br>200 mV | VCC_CORE +<br>300 mV | V | 1,2 | | $V_{IL}$ | Input Low Voltage | | -300 | 350 | mV | 1,2 | | V <sub>OH</sub> | Output High Voltage | | VCC_CORE –<br>400 | VCC_CORE + 300 | mV | | | V <sub>OL</sub> | Output Low Voltage | | -300 | 400 | m۷ | | | I <sub>LEAK_P</sub> | Tristate Leakage Pullup | V <sub>IN</sub> = VSS<br>(Ground) | -1 | | mA | | | I <sub>LEAK_N</sub> | Tristate Leakage Pulldown | V <sub>IN</sub> = VCC_CORE<br>Nominal | | 600 | μΑ | | | I <sub>OH</sub> | Output High Current | | | -16 | mA | 3 | | I <sub>OL</sub> | Output Low Current | | 16 | | mA | 3 | | T <sub>SU</sub> | Sync Input Setup Time | | 2.0 | | ns | 4, 5 | | T <sub>HD</sub> | Sync Input Hold Time | | 0.0 | | ps | 4, 5 | | T <sub>DELAY</sub> | Output Delay with respect to RSTCLK | | 0.0 | 6.1 | ns | 5 | | T <sub>BIT</sub> | Input Time to Acquire | | 20.0 | | ns | 7,8 | | T <sub>RPT</sub> | Input Time to Reacquire | | 40.0 | | ns | 9-13 | - 1. Characterized across DC supply voltage range. - 2. Values specified at nominal VCC\_CORE. Scale parameters between VCC\_CORE minimum and VCC\_CORE maximum. - 3. $I_{OL}$ and $I_{OH}$ are measured at $V_{OL}$ max and $V_{OH}$ min, respectively. - 4. Synchronous inputs/outputs are specified with respect to RSTCLK and RSTCK# at the pins. - 5. These are aggregate numbers. - 6. Edge rates indicate the range over which inputs were characterized. - 7. In asynchronous operation, the signal must persist for this time to quarantee capture. - 8. This value assumes RSTCLK frequency is 10 ns $\Longrightarrow$ TBIT = 2\*fRST. - 9. The approximate value for standard case in normal mode operation. - 10. This value is dependent on RSTCLK frequency, divisors, Low Power mode, and core frequency. - 11. Reassertions of the signal within this time are not guaranteed to be seen by the core. - 12. This value assumes that the skew between RSTCLK and K7CLKOUT is much less than one phase. - 13. This value assumes RSTCLK and K7CLKOUT are running at the same frequency, though the processor is capable of other configurations. #### **Table 13. General AC and DC Characteristics (Continued)** | Symbol | Parameter Description | Condition | Min | Max | Units | Notes | |-------------------|-----------------------|-----------|-----|-----|-------|-------| | T <sub>RISE</sub> | Signal Rise Time | | 1.0 | 3.0 | V/ns | 6 | | T <sub>FALL</sub> | Signal Fall Time | | 1.0 | 3.0 | V/ns | 6 | | C <sub>PIN</sub> | Pin Capacitance | | 4 | 12 | pF | | - 1. Characterized across DC supply voltage range. - 2. Values specified at nominal VCC\_CORE. Scale parameters between VCC\_CORE minimum and VCC\_CORE maximum. - 3. $I_{OL}$ and $I_{OH}$ are measured at $V_{OL}$ max and $V_{OH}$ min, respectively. - 4. Synchronous inputs/outputs are specified with respect to RSTCLK and RSTCK# at the pins. - 5. These are aggregate numbers. - 6. Edge rates indicate the range over which inputs were characterized. - 7. In asynchronous operation, the signal must persist for this time to guarantee capture. - 8. This value assumes RSTCLK frequency is 10 ns $\Longrightarrow$ TBIT = 2\*fRST. - 9. The approximate value for standard case in normal mode operation. - 10. This value is dependent on RSTCLK frequency, divisors, Low Power mode, and core frequency. - 11. Reassertions of the signal within this time are not guaranteed to be seen by the core. - 12. This value assumes that the skew between RSTCLK and K7CLKOUT is much less than one phase. - 13. This value assumes RSTCLK and K7CLKOUT are running at the same frequency, though the processor is capable of other configurations. #### 7.13 Thermal Diode Characteristics Table 14 shows the AMD Athlon MP processor model 6 characteristics of the on-board thermal diode **Table 14. Thermal Diode Characteristics** | Symbol | Parameter Description | Min | Nom | Max | Units | Notes | |-----------------|-----------------------|-------|-------|-------|-------|------------| | I <sub>fw</sub> | Forward bias current | 5 | | 300 | μΑ | 1 | | n | Diode ideality factor | 1.002 | 1.008 | 1.016 | | 2, 3, 4, 5 | #### Notes: - 1. The sourcing current should always be used in forward bias only. - 2. Characterized at 95°C with a forward bias current pair of 10 $\mu$ A and 100 $\mu$ A. - 3. Not 100% tested. Specified by design and limited characterization. - 4. The diode ideality factor, n, is a correction factor to the ideal diode equation. For the following equations, use the following variables and constants: n diode ideality factor k Boltzmann constant *q* electron charge constant T diode temperature (Kelvin) $V_{BE}$ Voltage from base to emitter I<sub>C</sub> Collector current $I_{S}$ Saturation current N Ratio of collector currents The equation for $V_{RF}$ is: $$V_{BE} = \frac{nkT}{q} \cdot \ln\left(\frac{I_C}{I_S}\right)$$ By sourcing two currents and using the above equation, a difference in base emitter voltage can be found which leads to the following equation for temperature: $$T = \frac{\Delta V_{BE}}{n \cdot \ln(N) \cdot \frac{k}{q}}$$ 5. If a different sourcing current pair is used other than 10 µA and 100 µA, the following equation should be used to correct the temperature. Subtract this offset from the temperature measured by the temperature sensor. For the following equations, use the following variables and constants: *I<sub>hiah</sub>* High sourcing current *I<sub>low</sub>* Low sourcing current $T_{offset}$ (in °C) can be found using the following equation: $$T_{offset} = (6.0 \cdot 10^4) \cdot \frac{(I_{high} - I_{low})}{\ln\left(\frac{I_{high}}{I_{low}}\right)} - 2.34$$ ### 7.14 APIC Pins AC and DC Characteristics Table 15 shows the AMD Athlon MP processor model 6 AC and DC characteristics of the APIC pins. Table 15. APIC Pins AC and DC Characteristics | Symbol | Parameter Description | Condition | Min | Max | Units | Notes | |---------------------|---------------------------|--------------------------------|------|-------|-------|-------| | V <sub>IH</sub> | Input High Voltage | | 1.7 | 2.625 | V | 1, 3 | | V <sub>IL</sub> | Input Low Voltage | | -300 | 700 | mV | 1, 2 | | V <sub>OH</sub> | Output High Voltage | | | 2.625 | V | 3 | | V <sub>OL</sub> | Output Low Voltage | | -300 | 400 | mV | | | I <sub>LEAK_P</sub> | Tristate Leakage Pullup | V <sub>IN</sub> = VSS (Ground) | -1 | | mA | | | I <sub>LEAK_N</sub> | Tristate Leakage Pulldown | V <sub>IN</sub> = 2.5 V | | 1 | mA | | | I <sub>OL</sub> | Output Low Current | V <sub>OL</sub> Max | 12 | | mA | | | T <sub>RISE</sub> | Signal Rise Time | | 1.0 | 3.0 | V/ns | 4 | | T <sub>FALL</sub> | Signal Fall Time | | 1.0 | 3.0 | V/ns | 4 | | C <sub>PIN</sub> | Pin Capacitance | | 4 | 12 | pF | | - 1. Characterized across DC supply voltage range - 2. Values specified at nominal VDD (1.5 V). Scale parameters with VDD - 3. 2.625 V = 2.5 V + 5% maximum - 4. Edge rates indicate the range over which inputs were characterized # 8 Signal and Power-Up Requirements This chapter describes the AMD Athlon™ MP processor model 6 power-up requirements during system power-up and warm resets. ## 8.1 Power-Up Requirements # Signal Sequence and Timing Description Figure 10 shows the relationship between key signals in the system during a power-up sequence. This figure details the requirements of the processor. Figure 10. Signal Relationship Requirements During Power-Up Sequence - Notes: 1. Figure 10 represents several signals generically by using names not necessarily consistent with any pin lists or schematics. - 2. Requirements 1-6 in Figure 10 are described in "Power-Up Requirements" on page 37 **Power-Up Timing Requirements.** The signal timing requirements are as follows: 1. RESET# must be asserted before PWROK is asserted The AMD Athlon MP processor model 6 does not set the correct clock multiplier if PWROK is asserted prior to a RESET# assertion. It is recommended that RESET# be asserted at least <u>10 nanoseconds</u> prior to the assertion of PWROK. In practice, Southbridges assert RESET# milliseconds before PWROK is deasserted. 2. All motherboard voltage planes must be within specification before PWROK is asserted. PWROK is an output of the voltage regulation circuit on the motherboard. PWROK indicates that VCC\_CORE and all other voltage planes in the system are within specification. The motherboard is required to delay PWROK assertion for a minimum of three milliseconds from the 3.3 V supply being within specification. This ensures that the system clock (SYSCLK/SYSCLK#) is operating within specification when PWROK is asserted. The processor core voltage, VCC\_CORE, must be within specification as dictated by the VID[4:0] pins driven by the processor before PWROK is asserted. Before PWROK assertion, the AMD Athlon MP processor is clocked by a ring oscillator. The AMD Athlon MP processor PLL is powered by VCCA. The processor PLL does not lock if VCCA is not high enough for the processor logic to switch for some period before PWROK is asserted. VCCA must be within specification at least five microseconds before PWROK is asserted. In practice VCCA, VCC\_CORE, and all other voltage planes must be within specification be for several milliseconds before PWROK is asserted. After PWROK is asserted, the processor PLL locks to its operational frequency. 3. The system clock (SYSCLK/SYSCLK#) must be running within specification before PWROK is asserted. When PWROK is asserted, the processor switches from driving the internal processor clock grid from the ring oscillator to driving from the PLL. The reference system clock should be valid at this time. The system clocks are guaranteed to be running after 3.3 V has been within specification for three milliseconds. 4. PWROK assertion to deassertion of RESET#. The duration of RESET# assertion during cold boots is intended to satisfy the time it takes for the PLL to lock with a less than 1-ns phase error. The processor PLL begins to run after PWROK is asserted and the internal clock grid is switched from the ring oscillator to the PLL. The PLL lock time can take from hundreds of nanoseconds to tens of microseconds. It is recommended that the minimum time between PWROK assertion to the deassertion of RESET# be at least 1.0 milliseconds. The AMD Southbridge enforces a delay of 1.5 to 2.0 milliseconds between PWRGD (Southbridge version of PWROK) assertion and NB RESET# deassertion. 5. PWROK must be monotonic. The processor should not switch between the ring oscillator and the PLL after the initial assertion of PWROK. 6. NB\_RESET# must be asserted (causing CONNECT to also assert) before RESET# is deasserted. In practice all Southbridges enforce this requirement. If NB\_RESET# does not assert until after RESET# has deasserted, the processor misinterprets the CONNECT assertion (due to NB\_RESET# being asserted) as the beginning of the SIP transfer (See "Serial Initialization Packet (SIP) Protocol" on page 40). There must be sufficient overlap in the resets to ensure that CONNECT is sampled asserted by the processor before RESET# is deasserted. # Clock Multiplier Selection (FID[3:0]) When RESET# is deasserted, the Northbridge samples the FID[3:0] frequency ID from the processor in a chipset-specific manner. For more information, see "FID[3:0] Pins" on page 61. The Northbridge uses this FID information and other information sampled at the deassertion of RESET# to determine the correct Serial Initialization Packet (SIP) to send to the processor for configuration of the AMD Athlon system bus for the clock multiplier processor frequency indicated by the FID[3:0] code. The SIP is sent to the processor using the SIP protocol. This protocol uses the PROCRDY, CONNECT, and CLKFWDRST signals, which are synchronous to SYSCLK. **Serial Initialization Packet (SIP) Protocol.** Refer to the $AMD\ Athlon^{\text{TM}}$ and $AMD\ Duron^{\text{TM}}$ System Bus Specification, order# 21902 for details of the SIP protocol. ## 8.2 Processor Warm Reset Requirements #### Northbridge Reset Pins RESET cannot be asserted to the processor without also being asserted to the Northbridge. RESET# to the Northbridge is the same in as PCI RESET#. The minimum assertion for PCI RESET# is one millisecond. The AMD Southbridge enforces a minimum assertion of RESET# to the processor, Northbridge, or PCI of 1.5 to 2.0 milliseconds. ## 9 Mechanical Data #### 9.1 Introduction The AMD Athlon<sup>TM</sup> MP processor model 6 connects to the motherboard through a PGA socket named Socket A. For more information, see the AMD Athlon<sup>TM</sup> Processor Based Motherboard Design Guide, order# 24363. ## 9.2 Die Loading The processor die is exposed at the top of the package. This feature facilitates heat transfer from the die to a heat sink. It is critical that the mechanical loading of the heat sink does not exceed the limits shown in Table 16. Any heat sink design should avoid loads on corners and edges of die. The CPGA package has compliant pads that serve to bring surfaces in planar contact. **Table 16. CPGA Mechanical Loading** | Location | Dynamic (MAX) | Static (MAX) | Units | Note | |-------------|---------------|--------------|-------|------| | Die Surface | 100 | 30 | lbf | 2 | | Die Edge | 10 | 10 | lbf | 3 | #### Notes: - 1. Tool—assisted zero insertion force sockets should be designed such that no load is placed on the ceramic substrate of the package. - 2. Load specified for coplanar contact to die surface. - 3. Load defined for a surface at no more than a two degree angle of inclination to die surface. ## 9.3 Package Description Figure 11 on page 42 shows the mechanical drawing of the CPGA processor package. The relevant dimensions and locations of the processor die are shown for reference purposes. Figure 11. AMD Athlon™ MP Processor Model 6 PGA Package Top View # 10 Pin Descriptions ## 10.1 Pin Diagram and Pin Name Abbreviations Figure 12 on page 44 shows the staggered Ceramic Pin Grid Array (CPGA) for the AMD Athlon<sup>TM</sup> MP Processor Model 6. Because some of the pin names are too long to fit in the grid, they are abbreviated. Figure 13 on page 45 shows the bottomside view of the array. Table 17 on page 46 lists all the pins in alphabetical order by pin name, along with the abbreviation where necessary. **Preliminary Information** 44 | 22 | | |-----|--| | 39 | | | 35E | | | Ψ | | | | | | Ħ | | | 2 | | | 8 | | | _ | | | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 28 | 29 | 30 | 31 | 32 | 33 | 34 | 35 | 36 | 37 | | |-----|---------|------|---------|------|--------|------|--------|-----|-------|-----|--------|-----|---------|------------------------------------------------|--------|---------|--------|-----------------|-------|------------|-------|-----|-------------|-----|--------|-----|--------|-----|--------|-----|---------|------|--------|------|--------|----------|--------|-------| | A | • | | SAO#12 | - | SA0#5 | • | SAO#3 | • | SD#55 | 10 | SD#61 | 12 | SD#53 | 14 | SD#63 | 10 | SD#62 | 10 | SCK#7 | 20 | SD#57 | 22 | SD#39 | 24 | SD#35 | 20 | SD#34 | 20 | SD#44 | 30 | SCK#5 | 32 | SDOC#2 | 34 | SD#40 | 30 | | A | | | | VSS | | VCC <br>D | | | SA0#7 | | SAO#9 | | SAO#8 | | SA0#2 | | SD#54 | | SDOC#3 | | SCK#6 | | SD#51 | | SD#60 | | SD#59 | | SD#56 | | SD#37 | | SD#47 | | SD#38 | | SD#45 | | SD#43 | | SD#42 | | SD#41 | $\vdash$ | SDOC#1 | _ | | ( | SAU#/ | VCC | 3AU#9 | VCC | SAU#0 | VSS | SAU#Z | VCC | 3U#34 | VSS | 2000#3 | VCC | SCR#0 | VSS | וכ#טנ | VCC | 2D#00 | VSS | 30#39 | VCC | 20#30 | VSS | 3D#37 | VCC | 3U#4/ | VSS | 3U#30 | VCC | 20#43 | VSS | 3U#43 | VCC | 3D#42 | VSS | 3U#41 | VSS | SDUC#1 | C | | D | SAO#11 | vic | SAOC# | VCC | SAO#4 | 133 | SAO#6 | VLL | SD#52 | A22 | SD#50 | vii | SD#49 | 122 | SDIC#3 | W | SD#48 | 133 | SD#58 | vii | SD#36 | 133 | SD#46 | VLL | SCK#4 | 122 | SDIC#2 | W.C | SD#33 | 133 | SD#32 | vii | SCK#3 | 122 | SD#31 | | SD#22 | | | E | SAU#11 | VSS | SAUC# | VSS | 3AU#4 | VSS | SAU#0 | NC | 3U#3Z | VSS | 30#30 | VCC | 3D#49 | VSS | SDIC#3 | VCC | 3U#40 | vcc | 3U#30 | VCC | 20#30 | VSS | 3U#40 | VCC | SCR#4 | vcc | 2DIC#2 | vec | 3D#33 | NC | 3D#3Z | VCC | 3CN#3 | VCC | 3D#31 | VCC | 3D#22 | E | | F | SAO#10 | 122 | SAO#14 | 1,22 | SAO#13 | 133 | KEY | NC | KEY | A22 | NC | vii | NC | 122 | KEY | vcc | KEY | VSS | NC. | vii | NC | 133 | KEY | VLL | VEV | VSS | NC | VCC | NC. | NC | NC | vii | SD#20 | VLL | SD#23 | νιι<br> | SD#21 | 1 | | G | SAU# IU | vcc | 3AU# 14 | vec | 3AU#13 | NC. | KET | NC. | KET | NC. | NC | vec | NC | vice | KET | vcc | KET | vcc | NC | vcc | NC | vcc | KET | vec | KEY | vcc | NC | NC. | NC | NC. | NC | NC. | 3D#20 | wcc | 3D#23 | wcc | 3D#21 | G | | . Н | 61000 | VCC | 51011 | VCC | H¢. | NC | WD[4] | NC | | NC | | VCC | | VSS | | VCC | | VSS | | VCC | | VSS | | VCC | | VSS | | NC | | NC | N.C | NC | CD#10 | VSS | CDICHI | VSS | CDIIOO | . Н | | J | SAO#0 | 1000 | SAO#1 | | NC | 1100 | VID[4] | | | | | | | | | | | | | | | | | | | | | | | | NC | 1144 | SD#19 | 1166 | SDIC#1 | 1100 | SD#29 | J | | K | | VSS | | VSS | | VSS | | NC | | | | | | | | | | | | | | | | | | | | | ļ | NC | | VCC | | VCC | | VCC | | K | | L | VID[0] | | VID[1] | | VID[2] | | VID[3] | | | | | | | | | | | | | | | | | | | | | | | | NC | | SD#26 | | SCK#2 | <b>—</b> | SD#28 | | | M | DISC | VCC | ne: | VCC | nier | VCC | wr: | VCC | | | | | | | | | | | | | | | | | | | | | | VSS | | VSS | 40.000 | VSS | 40.000 | VSS | 40.000 | M | | N | PICCLK | | PICD#0 | | PICD#1 | | KEY | | | | | | | | | | | | | | | | | | | | | | | | NC | | SD#25 | | SD#27 | | SD#18 | N | | P | | VSS | | VSS | | VSS | | VSS | | | | | | | | | | | | | | | | | | | | | ļ | VCC | | VCC | | VCC | | VCC | | P | | Q | TCK | | TMS | | SCNSN | | KEY | | | | | | | | | | | | | | | | | | | | | | | | NC | | SD#24 | | SD#17 | ш | SD#16 | Q | | R | | VCC | | VCC | | VCC | | VCC | | | | | | | | | | | | | | | | | | | | | | VSS | | VSS | | VSS | | VSS | | R | | S | SCNCK1 | | SCNINV | | SCNCK2 | | THDA | | | | | | | ΔΝ | ИD | Δŧ | hla | n <sup>TN</sup> | 1 N | IP | Dro | )CP | ccr | )r | | | | | | | NC | | SD#7 | | SD#15 | | SD#6 | S | | T | | VSS | | VSS | | VSS | | VSS | | | | | | <i>-</i> \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | | <i></i> | _ | | | | ••• | , | <b>33</b> ( | - | | | | | | VCC | | VCC | | VCC | | VCC | | T | | U | TDI | | TRST# | | TD0 | | THDC | | | | | | | | | | | Mo | ae | <b> </b> 6 | | | | | | | | | | | NC | | SD#5 | | SD#4 | | SCK#0 | U | | ٧ | | VCC | | VCC | | VCC | | VCC | | | | | | | | | Toı | osio | de ' | Vie | w | | | | | | | | | VSS | | VSS | | VSS | | VSS | | ٧ | | W | FID[0] | | FID[1] | | VREF_S | | NC | | | | | | | | | | , | | | | | | | | | | | | | | NC | | SDIC#0 | | SD#2 | | SD#1 | W | | X | | VSS | | VSS | | VSS | | VSS | | | | | | | | | | | | | | | | | | | | | | VCC | | VCC | | VCC | | VCC | | X | | Y | FID[2] | | FID[3] | | NC | | KEY | | | | | | | | | | | | | | | | | | | | | | | | NC | | SCK#1 | | SD#3 | | SD#12 | Y | | Z | | VCC | | VCC | | VCC | | VCC | | | | | | | | | | | | | | | | | | | | | | VSS | | VSS | | VSS | | VSS | | Z | | AA | DBRDY | | DBREQ# | | NC | | KEY | | | | | | | | | | | | | | | | | | | | | | | | NC | | SD#8 | | SD#0 | | SD#13 | AA | | AB | | VSS | | VSS | | VSS | | VSS | | | | | | | | | | | | | | | | | | | | | | VCC | | VCC | | VCC | | VCC | | AB | | AC | STPC# | | PLTST# | | ZN | | NC | | | | | | | | | | | | | | | | | | | | | | | | NC | | SD#10 | | SD#14 | 1 | SD#11 | AC | | AD | | VCC | | VCC | | VCC | | NC | | | | | | | | | | | | | | | | | | | | | Ī | NC | | VSS | | VSS | | VSS | | AD | | AE | A20M# | | PWROK | | ZP | | NC | | | | | | | | | | | | | | | | | | | | | | [ | | NC | | SAI#5 | | SD0C#0 | | SD#9 | AE | | AF | | VSS | | VSS | | NC | | NC | | NC | | VSS | | VCC | | VSS | | VCC | | VSS | | VCC | | VSS | | VCC | | NC | | NC | | NC | | VCC | | VCC | | AF | | AG | FERR | | RESET# | | NC | | KEY | | KEY | | COREFB | | COREFB# | | KEY | | KEY | | NC | | NC | | NC | | NC | | KEY | | KEY | | NC | | SAI#2 | | SAI#11 | 1 | SAI#7 | AG | | AH | | VCC | | VCC | | AMD | | NC | | VCC | | VSS | | VCC | | VSS | | VCC | | VSS | | VCC | | VSS | | VCC | | VSS | | NC | | VSS | | VSS | | VSS | | AH | | AJ | IGNNE# | | INIT# | | VCC | | NC | | NC | | NC | | ANLOG | | NC | | NC | | NC | | CLKFR | | VCCA | | PLBYP# | | NC | | SAI#0 | | SFILLV# | | SAIC# | | SAI#6 | 1 | SAI#3 | AJ | | AK | | VSS | | VSS | | CPR# | | NC | | VCC | | VSS | | VCC | | VSS | | VCC | | VSS | | VCC | | VSS | | VCC | | VSS | | VCC | | VSS | | VCC | | VCC | | AK | | AL | INTR | | FLUSH# | | VCC | | NC | | NC | | NC | | PLMN2 | | PLBYC# | | CLKIN# | | RCLK# | | K7C0 | | CNNCT | | NC | | NC | | SAI#1 | | SDOV# | | SAI#8 | | SAI#4 | | SAI#10 | AL | | AM | | VCC | | VSS | | VSS | | NC | | VCC | | VSS AM | | AN | | | NMI | | SMI# | | NC | | NC | | NC | | PLMN1 | | PLBYC | | CLKIN | | RCLK | | K7CO# | | PRCRDY | | NC | | NC | | SAI#12 | | SAI#14 | | SDINV# | | SAI#13 | | SAI#9 | AN | | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 28 | 29 | 30 | 31 | 32 | 33 | 34 | 35 | 36 | 37 | | Figure 12. AMD Athlon™ MP Processor Model 6 Pin Diagram-Topside View Preliminary Information 45 Figure 13. AMD Athlon™ MP Processor Model 6 Pin Diagram-Bottomside View **Table 17. Pin Name Abbreviations** | <b>Abbreviation</b> | Full Name | Pin | Abbreviation | Full Name | Pin | |---------------------|---------------|-------|--------------|-----------|------| | | A20M# | AE1 | | NC | F8 | | | AMD | AH6 | | NC | F30 | | ANLOG | ANALOG | AJ13 | | NC | G11 | | CLKFR | CLKFWDRST | AJ21 | | NC | G13 | | | CLKIN | AN17 | | NC | G19 | | | CLKIN# | AL17 | | NC | G21 | | CNNCT | CONNECT | AL23 | | NC | G27 | | | COREFB | AG11 | | NC | G29 | | | COREFB# | AG13 | | NC | G31 | | CPR# | CPU_PRESENCE# | AK6 | | NC | H6 | | | DBRDY | AA1 | | NC | H8 | | | DBREQ# | AA3 | | NC | H10 | | | FERR | AG1 | | NC | H28 | | | FID[0] | W1 | | NC | H30 | | | FID[1] | W3 | | NC | H32 | | | FID[2] | Y1 | | NC | J5 | | | FID[3] | Y3 | | NC | J31 | | | FLUSH# | AL3 | | NC | K8 | | | IGNNE# | AJ1 | | NC | K30 | | | INIT# | AJ3 | | NC | L31 | | | INTR | AL1 | | NC | N31 | | <7CO | K7CLKOUT | AL21 | | NC | Q31 | | K7CO# | K7CLKOUT# | AN21 | | NC | S31 | | | KEY | G7 | | NC | U31 | | | KEY | G9 | | NC | W7 | | | KEY | G15 | | NC | W31 | | | KEY | G17 | | NC | Y5 | | | KEY | G23 | | NC | Y31 | | | KEY | G25 | | NC | AA5 | | | KEY | N7 | | NC | AA31 | | | KEY | Q7 | | NC | AC7 | | | KEY | Y7 | | NC | AC31 | | | KEY | AA7 | | NC | AD8 | | | KEY | AG7 | | NC | AD30 | | | KEY | AG9 | | NC | AE7 | | | KEY | AG15 | | NC | AE31 | | | KEY | AG 17 | | NC | AF6 | | | KEY | AG27 | | NC | AF8 | | | KEY | AG29 | | NC | AF10 | Table 17. Pin Name Abbreviations (Continued) | <b>Abbreviation</b> | Full Name | Pin | Abbreviation | Full Name | Pin | |---------------------|---------------|------|--------------|--------------|------------| | | NC | AF28 | PLTST# | PLLTEST# | AC3 | | | NC | AF30 | PRCRDY | PROCREADY | AN23 | | | NC | AF32 | | PWROK | AE3 | | | NC | AG5 | | RESET# | AG3 | | | NC | AG19 | RCLK | RSTCLK | AN19 | | | NC | AG21 | RCLK# | RSTCLK# | AL19 | | | NC | AG23 | SAI#0 | SADDIN[0]# | AJ29 | | | NC | AG25 | SAI#1 | SADDIN[1]# | AL29 | | | NC | AG31 | SAI#2 | SADDIN[2]# | AG33 | | | NC | AH8 | SAI#3 | SADDIN[3]# | AJ37 | | | NC | AH30 | SAI#4 | SADDIN[4]# | AL35 | | | NC | AJ7 | SAI#5 | SADDIN[5]# | AE33 | | | NC | AJ9 | SAI#6 | SADDIN[6]# | AJ35 | | | NC | AJ11 | SAI#7 | SADDIN[7]# | AG37 | | | NC | AJ15 | SAI#8 | SADDIN[8]# | AL33 | | | NC | AJ17 | SAI#9 | SADDIN[9]# | AN37 | | | NC | AJ19 | SAI#10 | SADDIN[10]# | AL37 | | | NC | AJ27 | SAI#11 | SADDIN[11]# | AG35 | | | NC | AK8 | SAI#12 | SADDIN[12]# | AN29 | | | NC | AL7 | SAI#13 | SADDIN[13]# | AN35 | | | NC | AL9 | SAI#14 | SADDIN[14]# | AN31 | | | NC | AL11 | SAIC# | SADDINCLK# | AJ33 | | | NC | AL25 | SAO#0 | SADDOUT[0]# | J1 | | | NC | AL27 | SAO#1 | SADDOUT[1]# | J3 | | | NC | AM8 | SAO#2 | SADDOUT[2]# | <b>C</b> 7 | | | NC | AN7 | SAO#3 | SADDOUT[3]# | A7 | | | NC | AN9 | SAO#4 | SADDOUT[4]# | E5 | | | NC | AN11 | SAO#5 | SADDOUT[5]# | A5 | | | NC | AN25 | SAO#6 | SADDOUT[6]# | E7 | | | NC | AN27 | SAO#7 | SADDOUT[7]# | C1 | | | NMI | AN3 | SAO#8 | SADDOUT[8]# | <b>C</b> 5 | | | PICCLK | N1 | SAO#9 | SADDOUT[9]# | <b>C</b> 3 | | CD#0 | PICD[0]# | N3 | SAO#10 | SADDOUT[10]# | G1 | | CD#1 | PICD[1]# | N5 | SAO#11 | SADDOUT[11]# | E1 | | BYP# | PLLBYPASS# | AJ25 | SAO#12 | SADDOUT[12]# | A3 | | .BYC | PLLBYPASSCLK | AN15 | SAO#13 | SADDOUT[13]# | G5 | | BYC# | PLLBYPASSCLK# | AL15 | SAO#14 | SADDOUT[14]# | G3 | | .MN1 | PLLMON1 | AN13 | SAOC# | SADDOUTCLK# | E3 | | .MN2 | PLLMON2 | AL13 | SCNCK1 | SCANCLK1 | S1 | Table 17. Pin Name Abbreviations (Continued) | <b>Abbreviation</b> | Full Name | Pin | Abbreviation | Full Name | Pin | |---------------------|-------------|------|--------------|----------------|-----| | SCNCK2 | SCANCLK2 | S5 | SD#28 | SDATA[28]# | L37 | | SCNINV | SCANINTEVAL | S3 | SD#29 | SDATA[29]# | J37 | | SCNSN | SCANSHIFTEN | Q5 | SD#30 | SDATA[30]# | A37 | | SCK#0 | SCHECK[0]# | U37 | SD#31 | SDATA[31]# | E35 | | SCK#1 | SCHECK[1]# | Y33 | SD#32 | SDATA[32]# | E31 | | SCK#2 | SCHECK[2]# | L35 | SD#33 | SDATA[33]# | E29 | | SCK#3 | SCHECK[3]# | E33 | SD#34 | SDATA[34]# | A27 | | SCK#4 | SCHECK[4]# | E25 | SD#35 | SDATA[35]# | A25 | | SCK#5 | SCHECK[5]# | A31 | SD#36 | SDATA[36]# | E21 | | SCK#6 | SCHECK[6]# | C13 | SD#37 | SDATA[37]# | C23 | | SCK#7 | SCHECK[7]# | A19 | SD#38 | SDATA[38]# | C27 | | SD#0 | SDATA[0]# | AA35 | SD#39 | SDATA[39]# | A23 | | SD#1 | SDATA[1]# | W37 | SD#40 | SDATA[40]# | A35 | | SD#2 | SDATA[2]# | W35 | SD#41 | SDATA[41]# | C35 | | SD#3 | SDATA[3]# | Y35 | SD#42 | SDATA[42]# | C33 | | SD#4 | SDATA[4]# | U35 | SD#43 | SDATA[43]# | C31 | | SD#5 | SDATA[5]# | U33 | SD#44 | SDATA[44]# | A29 | | SD#6 | SDATA[6]# | S37 | SD#45 | SDATA[45]# | C29 | | SD#7 | SDATA[7]# | S33 | SD#46 | SDATA[46]# | E23 | | SD#8 | SDATA[8]# | AA33 | SD#47 | SDATA[47]# | C25 | | SD#9 | SDATA[9]# | AE37 | SD#48 | SDATA[48]# | E17 | | SD#10 | SDATA[10]# | AC33 | SD#49 | SDATA[49]# | E13 | | SD#11 | SDATA[11]# | AC37 | SD#50 | SDATA[50]# | E11 | | SD#12 | SDATA[12]# | Y37 | SD#51 | SDATA[51]# | C15 | | SD#13 | SDATA[13]# | AA37 | SD#52 | SDATA[52]# | E9 | | SD#14 | SDATA[14]# | AC35 | SD#53 | SDATA[53]# | A13 | | SD#15 | SDATA[15]# | S35 | SD#54 | SDATA[54]# | C9 | | SD#16 | SDATA[16]# | Q37 | SD#55 | SDATA[55]# | A9 | | SD#17 | SDATA[17]# | Q35 | SD#56 | SDATA[56]# | C21 | | SD#18 | SDATA[18]# | N37 | SD#57 | SDATA[57]# | A21 | | SD#19 | SDATA[19]# | J33 | SD#58 | SDATA[58]# | E19 | | SD#20 | SDATA[20]# | G33 | SD#59 | SDATA[59]# | C19 | | SD#21 | SDATA[21]# | G37 | SD#60 | SDATA[60]# | C17 | | SD#22 | SDATA[22]# | E37 | SD#61 | SDATA[61]# | A11 | | SD#23 | SDATA[23]# | G35 | SD#62 | SDATA[62]# | A17 | | SD#24 | SDATA[24]# | Q33 | SD#63 | SDATA[63]# | A15 | | SD#25 | SDATA[25]# | N33 | SDIC#0 | SDATAINCLK[0]# | W33 | | SD#26 | SDATA[26]# | L33 | SDIC#1 | SDATAINCLK[1]# | J35 | | SD#27 | SDATA[27]# | N35 | SDIC#2 | SDATAINCLK[2]# | E27 | Table 17. Pin Name Abbreviations (Continued) | Abbreviation | Full Name | Pin | Abbreviation | Full Name | Pin | |--------------|-----------------|------------|--------------|-----------|-----| | SDIC#3 | SDATAINCLK[3]# | E15 | VCC | VCC_CORE | F28 | | SDINV# | SDATAINVALID# | AN33 | VCC | VCC_CORE | F32 | | SDOC#0 | SDATAOUTCLK[0]# | AE35 | VCC | VCC_CORE | F34 | | SDOC#1 | SDATAOUTCLK[1]# | C37 | VCC | VCC_CORE | F36 | | SDOC#2 | SDATAOUTCLK[2]# | A33 | VCC | VCC_CORE | H2 | | SDOC#3 | SDATAOUTCLK[3]# | C11 | VCC | VCC_CORE | H4 | | SDOV# | SDATAOUTVALID# | AL31 | VCC | VCC_CORE | H12 | | SFILLV# | SFILLVALID# | AJ31 | VCC | VCC_CORE | H16 | | | SMI# | AN5 | VCC | VCC_CORE | H20 | | STPC# | STPCLK# | AC1 | VCC | VCC_CORE | H24 | | | TCK | Q1 | VCC | VCC_CORE | K32 | | | TDI | U1 | VCC | VCC_CORE | K34 | | | TDO | U5 | VCC | VCC_CORE | K36 | | THDA | THERMDA | <b>S</b> 7 | VCC | VCC_CORE | M2 | | THDC | THERMDC | U7 | VCC | VCC_CORE | M4 | | | TMS | Q3 | VCC | VCC_CORE | M6 | | | TRST# | U3 | VCC | VCC_CORE | M8 | | VCC | VCC_CORE | B4 | VCC | VCC_CORE | P30 | | VCC | VCC_CORE | B8 | VCC | VCC_CORE | P32 | | VCC | VCC_CORE | B12 | VCC | VCC_CORE | P34 | | VCC | VCC_CORE | B16 | VCC | VCC_CORE | P36 | | VCC | VCC_CORE | B20 | VCC | VCC_CORE | R2 | | VCC | VCC_CORE | B24 | VCC | VCC_CORE | R4 | | VCC | VCC_CORE | B28 | VCC | VCC_CORE | R6 | | VCC | VCC_CORE | B32 | VCC | VCC_CORE | R8 | | VCC | VCC_CORE | B36 | VCC | VCC_CORE | T30 | | VCC | VCC_CORE | D2 | VCC | VCC_CORE | T32 | | VCC | VCC_CORE | D4 | VCC | VCC_CORE | T34 | | VCC | VCC_CORE | D8 | VCC | VCC_CORE | T36 | | VCC | VCC_CORE | D12 | VCC | VCC_CORE | V2 | | VCC | VCC_CORE | D16 | VCC | VCC_CORE | V4 | | VCC | VCC_CORE | D20 | VCC | VCC_CORE | V6 | | VCC | VCC_CORE | D24 | VCC | VCC_CORE | V8 | | VCC | VCC_CORE | D28 | VCC | VCC_CORE | X30 | | VCC | VCC_CORE | D32 | VCC | VCC_CORE | X32 | | VCC | VCC_CORE | F12 | VCC | VCC_CORE | X34 | | VCC | VCC_CORE | F16 | VCC | VCC_CORE | X36 | | VCC | VCC_CORE | F20 | VCC | VCC_CORE | Z2 | | VCC | VCC_CORE | F24 | VCC | VCC_CORE | Z4 | Table 17. Pin Name Abbreviations (Continued) | Abbreviation | Full Name | Pin | Abbreviation | Full Name | Pin | |--------------|-----------|------|--------------|-----------|------| | VCC | VCC_CORE | Z6 | VCC | VCC_CORE | AM26 | | VCC | VCC_CORE | Z8 | VCC | VCC_CORE | AM30 | | VCC | VCC_CORE | AB30 | VCC | VCC_CORE | AM34 | | VCC | VCC_CORE | AB32 | | VCCA | AJ23 | | VCC | VCC_CORE | AB34 | | VID[0] | L1 | | VCC | VCC_CORE | AB36 | | VID[1] | L3 | | VCC | VCC_CORE | AD2 | | VID[2] | L5 | | VCC | VCC_CORE | AD4 | | VID[3] | L7 | | VCC | VCC_CORE | AD6 | | VID[4] | J7 | | VCC | VCC_CORE | AF14 | VREF_S | VREF_SYS | W5 | | VCC | VCC_CORE | AF18 | | VSS | B2 | | VCC | VCC_CORE | AF22 | | VSS | B6 | | VCC | VCC_CORE | AF26 | | VSS | B10 | | VCC | VCC_CORE | AF34 | | VSS | B14 | | VCC | VCC_CORE | AF36 | | VSS | B18 | | VCC | VCC_CORE | AH2 | | VSS | B22 | | VCC | VCC_CORE | AH4 | | VSS | B26 | | VCC | VCC_CORE | AH10 | | VSS | B30 | | VCC | VCC_CORE | AH14 | | VSS | B34 | | VCC | VCC_CORE | AH18 | | VSS | D6 | | VCC | VCC_CORE | AH22 | | VSS | D10 | | VCC | VCC_CORE | AH26 | | VSS | D14 | | VCC | VCC_CORE | AK10 | | VSS | D18 | | VCC | VCC_CORE | AK14 | | VSS | D22 | | VCC | VCC_CORE | AK18 | | VSS | D26 | | VCC | VCC_CORE | AK22 | | VSS | D30 | | VCC | VCC_CORE | AK26 | | VSS | D34 | | VCC | VCC_CORE | AK30 | | VSS | D36 | | VCC | VCC_CORE | AK34 | | VSS | F2 | | VCC | VCC_CORE | AK36 | | VSS | F4 | | VCC | VCC_CORE | AJ5 | | VSS | F6 | | VCC | VCC_CORE | AL5 | | VSS | F10 | | VCC | VCC_CORE | AM2 | | VSS | F14 | | VCC | VCC_CORE | AM10 | | VSS | F18 | | VCC | VCC_CORE | AM14 | | VSS | F22 | | VCC | VCC_CORE | AM18 | | VSS | F26 | | VCC | VCC_CORE | AM22 | | VSS | H14 | | VCC | VCC_CORE | AM26 | | VSS | H18 | | VCC | VCC_CORE | AM22 | | VSS | H22 | Table 17. Pin Name Abbreviations (Continued) | Abbreviation | Full Name | Pin | Abbreviation | Full Name | Pin | |--------------|-----------|------|--------------|-----------|------| | | VSS | H26 | | VSS | AD34 | | | VSS | H34 | | VSS | AD36 | | | VSS | H36 | | VSS | AF2 | | | VSS | K2 | | VSS | AF4 | | | VSS | K4 | | VSS | AF12 | | | VSS | K6 | | VSS | AF16 | | | VSS | M30 | | VSS | AH12 | | | VSS | M32 | | VSS | AH16 | | | VSS | M34 | | VSS | AH20 | | | VSS | M36 | | VSS | AH24 | | | VSS | P2 | | VSS | AH28 | | | VSS | P4 | | VSS | AH32 | | | VSS | P6 | | VSS | AH34 | | | VSS | P8 | | VSS | AH36 | | | VSS | R30 | | VSS | AK2 | | | VSS | R32 | | VSS | AK4 | | | VSS | R34 | | VSS | AK12 | | | VSS | R36 | | VSS | AK16 | | | VSS | T2 | | VSS | AK20 | | | VSS | T4 | | VSS | AK24 | | | VSS | T6 | | VSS | AK28 | | | VSS | T8 | | VSS | AK32 | | | VSS | V30 | | VSS | AM4 | | | VSS | V32 | | VSS | AM6 | | | VSS | V34 | | VSS | AM12 | | | VSS | V36 | | VSS | AM16 | | | VSS | X2 | | VSS | AM20 | | | VSS | X4 | | VSS | AM24 | | | VSS | Х6 | | VSS | AM28 | | | VSS | Х8 | | VSS | AM32 | | | VSS | Z30 | | VSS | AM36 | | | VSS | Z32 | | ZN | AC5 | | | VSS | Z34 | | ZP | AE5 | | | VSS | Z36 | L | l | | | | VSS | AB2 | | | | | | VSS | AB8 | | | | | | VSS | AB4 | | | | | | VSS | AB6 | | | | | | VSS | AD32 | | | | #### 10.2 Pin List Table 18 cross-references Socket A pin location to signal name. The "L" (Level) column shows the electrical specification for this pin. "P" indicates a push-pull mode driven by a single source. "O" indicates open-drain mode that allows devices to share the pin. **Note:** The Socket A AMD Athlon MP processor supports push-pull drivers. For more information, see "Push-Pull (PP) Drivers" on page 6. The "P" (Port) column indicates if this signal is an input (I), output (O), or bidirectional (B) signal. The "R" (Reference) column indicates if this signal should be referenced to VSS (G) or VCC\_CORE (P) planes for the purpose of signal routing with respect to the current return paths. **Table 18. Cross-Reference by Pin Location** | Pin | Name | Description | L | P | R | |-----|-----------------|-------------|---|---|---| | A1 | No Pin | page 63 | - | - | - | | A3 | SADDOUT[12]# | | P | 0 | G | | A5 | SADDOUT[5]# | | P | 0 | G | | A7 | SADDOUT[3]# | | P | 0 | G | | A9 | SDATA[55]# | | P | В | Р | | A11 | SDATA[61]# | | P | В | Р | | A13 | SDATA[53]# | | Р | В | G | | A15 | SDATA[63]# | | P | В | G | | A17 | SDATA[62]# | | P | В | G | | A19 | SCHECK[7]# | page 64 | P | В | G | | A21 | SDATA[57]# | | P | В | G | | A23 | SDATA[39]# | | P | В | G | | A25 | SDATA[35]# | | P | В | Р | | A27 | SDATA[34]# | | P | В | Р | | A29 | SDATA[44]# | | Р | В | G | | A31 | SCHECK[5]# | page 64 | Р | В | G | | A33 | SDATAOUTCLK[2]# | | Р | 0 | Р | | A35 | SDATA[40]# | | Р | В | G | | Pin | Name | Description | L | P | R | |-----|------------|-------------|---|---|---| | A37 | SDATA[30]# | | Р | В | Р | | B2 | VSS | | - | - | - | | B4 | VCC_CORE | | - | - | - | | B6 | VSS | | - | - | - | | B8 | VCC_CORE | | - | - | - | | B10 | VSS | | - | - | - | | B12 | VCC_CORE | | - | - | - | | B14 | VSS | | - | - | - | | B16 | VCC_CORE | | - | - | - | | B18 | VSS | | - | - | - | | B20 | VCC_CORE | | - | - | - | | B22 | VSS | | - | - | - | | B24 | VCC_CORE | | - | - | - | | B26 | VSS | | - | - | - | | B28 | VCC_CORE | | - | - | - | | B30 | VSS | | - | - | 1 | | B32 | VCC_CORE | | - | - | - | | B34 | VSS | | - | - | - | Table 18. Cross-Reference by Pin Location (continued) | Pin | Name | Description | L | P | R | Pin | Name | Description | L | Р | R | |------------|-----------------|-------------|---|---|---|------------|----------------|-------------|---|---|---| | B36 | VCC_CORE | | - | - | - | D30 | VSS | | - | - | - | | C1 | SADDOUT[7]# | | Р | 0 | G | D32 | VCC_CORE | | - | - | - | | <b>C</b> 3 | SADDOUT[9]# | | Р | 0 | G | D34 | VSS | | - | - | - | | <b>C</b> 5 | SADDOUT[8]# | | Р | 0 | G | D36 | VSS | | - | - | - | | <b>C</b> 7 | SADDOUT[2]# | | Р | 0 | G | E1 | SADDOUT[11]# | | Р | 0 | Р | | <b>C</b> 9 | SDATA[54]# | | Р | В | Р | E3 | SADDOUTCLK# | | P | 0 | G | | C11 | SDATAOUTCLK[3]# | | Р | 0 | G | E5 | SADDOUT[4]# | | Р | 0 | Р | | C13 | SCHECK[6]# | page 64 | Р | В | G | <b>E</b> 7 | SADDOUT[6]# | | Р | 0 | G | | C15 | SDATA[51]# | | Р | В | Р | E9 | SDATA[52]# | | Р | В | Р | | C17 | SDATA[60]# | | Р | В | G | E11 | SDATA[50]# | | Р | В | Р | | C19 | SDATA[59]# | | Р | В | G | E13 | SDATA[49]# | | Р | В | G | | C21 | SDATA[56]# | | Р | В | G | E15 | SDATAINCLK[3]# | | Р | I | G | | C23 | SDATA[37]# | | Р | В | Р | E17 | SDATA[48]# | | Р | В | Р | | C25 | SDATA[47]# | | Р | В | G | E19 | SDATA[58]# | | Р | В | G | | C27 | SDATA[38]# | | Р | В | G | E21 | SDATA[36]# | | Р | В | Р | | C29 | SDATA[45]# | | Р | В | G | E23 | SDATA[46]# | | Р | В | Р | | C31 | SDATA[43]# | | Р | В | G | E25 | SCHECK[4]# | page 64 | Р | В | Р | | C33 | SDATA[42]# | | Р | В | G | E27 | SDATAINCLK[2]# | | Р | I | G | | C35 | SDATA[41]# | | Р | В | G | E29 | SDATA[33]# | | Р | В | Р | | C37 | SDATAOUTCLK[1]# | | Р | 0 | G | E31 | SDATA[32]# | | Р | В | Р | | D2 | VCC_CORE | | - | - | - | E33 | SCHECK[3]# | page 64 | Р | В | Р | | D4 | VCC_CORE | | - | - | - | E35 | SDATA[31]# | | Р | В | Р | | D6 | VSS | | - | - | - | E37 | SDATA[22]# | | Р | В | G | | D8 | VCC_CORE | | - | - | - | F2 | VSS | | - | - | - | | D10 | VSS | | - | - | - | F4 | VSS | | - | - | - | | D12 | VCC_CORE | | - | - | - | F6 | VSS | | - | - | - | | D14 | VSS | | - | - | - | F8 | NC Pin | page 63 | - | - | - | | D16 | VCC_CORE | | - | - | - | F10 | VSS | | - | - | - | | D18 | VSS | | - | - | - | F12 | VCC_CORE | | - | - | - | | D20 | VCC_CORE | | - | - | - | F14 | VSS | | - | - | - | | D22 | VSS | | - | - | - | F16 | VCC_CORE | | - | - | - | | D24 | VCC_CORE | | - | - | - | F18 | VSS | | - | - | - | | D26 | VSS | | - | - | - | F20 | VCC_CORE | | - | - | - | | D28 | VCC_CORE | | - | - | - | F22 | VSS | | - | - | - | Table 18. Cross-Reference by Pin Location (continued) | Pin | Name | Description | L | P | R | Pin | Name | Description | L | Р | R | |-----|--------------|-------------|---|---|---|-----|----------------|-------------|---|---|---| | F24 | VCC_CORE | | - | - | - | H18 | VSS | | 1 | - | - | | F26 | VSS | | 1 | - | - | H20 | VCC_CORE | | 1 | - | - | | F28 | VCC_CORE | | - | - | - | H22 | VSS | | 1 | - | - | | F30 | NC Pin | page 63 | - | - | - | H24 | VCC_CORE | | 1 | - | - | | F32 | VCC_CORE | | - | - | - | H26 | VSS | | 1 | - | - | | F34 | VCC_CORE | | - | - | - | H28 | NC Pin | page 63 | - | - | - | | F36 | VCC_CORE | | - | - | - | H30 | NC Pin | page 63 | - | - | - | | G1 | SADDOUT[10]# | | P | 0 | Р | H32 | NC Pin | page 63 | - | - | - | | G3 | SADDOUT[14]# | | P | 0 | G | H34 | VSS | | - | - | - | | G5 | SADDOUT[13]# | | P | 0 | G | H36 | VSS | | - | - | - | | G7 | Key Pin | page 63 | - | - | - | J1 | SADDOUT[0]# | page 64 | P | 0 | - | | G9 | Key Pin | page 63 | - | - | - | J3 | SADDOUT[1]# | page 64 | P | 0 | - | | G11 | NC Pin | page 63 | - | - | - | J5 | NC Pin | page 63 | - | - | - | | G13 | NC Pin | page 63 | - | - | - | J7 | VID[4] | page 65 | 0 | 0 | - | | G15 | Key Pin | page 63 | - | - | - | J31 | NC Pin | page 63 | - | - | - | | G17 | Key Pin | page 63 | - | - | - | J33 | SDATA[19]# | | P | В | G | | G19 | NC Pin | page 63 | - | - | - | J35 | SDATAINCLK[1]# | | P | I | Р | | G21 | NC Pin | page 63 | - | - | - | J37 | SDATA[29]# | | P | В | Р | | G23 | Key Pin | page 63 | - | - | - | K2 | VSS | | - | - | - | | G25 | Key Pin | page 63 | - | - | - | K4 | VSS | | - | - | - | | G27 | NC Pin | page 63 | - | - | - | K6 | VSS | | - | - | - | | G29 | NC Pin | page 63 | - | - | - | K8 | NC Pin | page 63 | - | - | - | | G31 | NC Pin | page 63 | - | - | - | K30 | NC Pin | page 63 | - | - | - | | G33 | SDATA[20]# | | Р | В | G | K32 | VCC_CORE | | ı | - | - | | G35 | SDATA[23]# | | P | В | G | K34 | VCC_CORE | | ı | - | - | | G37 | SDATA[21]# | | P | В | G | K36 | VCC_CORE | | - | - | - | | H2 | VCC_CORE | | - | - | - | L1 | VID[0] | page 65 | 0 | 0 | - | | H4 | VCC_CORE | | - | - | - | L3 | VID[1] | page 65 | 0 | 0 | - | | H6 | NC Pin | page 63 | - | - | - | L5 | VID[2] | page 65 | 0 | 0 | - | | H8 | NC Pin | page 63 | - | - | - | L7 | VID[3] | page 65 | 0 | 0 | - | | H10 | NC Pin | page 63 | 1 | - | - | L31 | NC Pin | page 63 | - | - | - | | H12 | VCC_CORE | | ı | _ | - | L33 | SDATA[26]# | | P | В | Р | | H14 | VSS | | 1 | - | - | L35 | SCHECK[2]# | page 64 | Р | В | G | | H16 | VCC_CORE | | - | - | - | L37 | SDATA[28]# | | Р | В | Р | Table 18. Cross-Reference by Pin Location (continued) | Pin | Name | Description | L | Р | R | Pin | Name | Description | L | Р | R | |-----|-------------|-------------|---|---|---|-----------|-------------|-------------|---|---|---| | M2 | VCC_CORE | | - | - | - | R6 | VCC_CORE | | - | - | - | | M4 | VCC_CORE | | - | - | - | R8 | VCC_CORE | | - | - | - | | M6 | VCC_CORE | | - | - | - | R30 | VSS | | - | - | - | | M8 | VCC_CORE | | - | - | - | R32 | VSS | | - | - | - | | M30 | VSS | | - | - | - | R34 | VSS | | - | - | - | | M32 | VSS | | • | - | - | R36 | VSS | | • | - | - | | M34 | VSS | | - | - | - | S1 | SCANCLK1 | page 64 | Р | I | - | | M36 | VSS | | • | - | - | S3 | SCANINTEVAL | page 64 | Р | I | - | | N1 | PICCLK | page 60 | 0 | I | - | S5 | SCANCLK2 | page 64 | Р | I | - | | N3 | PICD#[0] | page 60 | 0 | В | - | <b>S7</b> | THERMDA | page 64 | • | - | - | | N5 | PICD#[1] | page 60 | 0 | В | - | S31 | NC Pin | page 63 | • | - | - | | N7 | Key Pin | page 63 | - | - | - | S33 | SDATA[7]# | | Р | В | G | | N31 | NC Pin | page 63 | - | - | - | S35 | SDATA[15]# | | Р | В | Р | | N33 | SDATA[25]# | | Р | В | Р | S37 | SDATA[6]# | | Р | В | G | | N35 | SDATA[27]# | | P | В | Р | T2 | VSS | | - | - | - | | N37 | SDATA[18]# | | Р | В | G | T4 | VSS | | - | - | - | | P2 | VSS | | • | - | - | T6 | VSS | | • | - | - | | P4 | VSS | | - | - | - | T8 | VSS | | - | - | - | | P6 | VSS | | - | - | - | T30 | VCC_CORE | | - | - | - | | P8 | VSS | | • | - | - | T32 | VCC_CORE | | • | - | - | | P30 | VCC_CORE | | - | - | - | T34 | VCC_CORE | | - | - | - | | P32 | VCC_CORE | | - | - | - | T36 | VCC_CORE | | - | - | - | | P34 | VCC_CORE | | 1 | - | - | U1 | TDI | page 63 | Р | I | - | | P36 | VCC_CORE | | • | - | - | U3 | TRST# | page 63 | Р | I | - | | Q1 | TCK | page 63 | P | I | - | U5 | TDO | page 63 | Р | 0 | - | | Q3 | TMS | page 63 | Р | I | - | U7 | THERMDC | page 64 | • | - | - | | Q5 | SCANSHIFTEN | page 64 | P | I | - | U31 | NC Pin | page 63 | - | - | - | | Q7 | Key Pin | page 63 | - | - | - | U33 | SDATA[5]# | | Р | В | G | | Q31 | NC Pin | page 63 | • | - | - | U35 | SDATA[4]# | | Р | В | G | | Q33 | SDATA[24]# | | Р | В | Р | U37 | SCHECK[0]# | page 64 | Р | В | G | | Q35 | SDATA[17]# | | Р | В | G | V2 | VCC_CORE | | - | - | - | | Q37 | SDATA[16]# | | Р | В | G | V4 | VCC_CORE | | - | - | - | | R2 | VCC_CORE | | - | - | - | V6 | VCC_CORE | | - | - | - | | R4 | VCC_CORE | | - | - | - | V8 | VCC_CORE | | - | - | - | Table 18. Cross-Reference by Pin Location (continued) | Pin | Name | Description | L | Р | R | Pin | Name | Description | L | P | R | |-----|----------------|-------------|---|---|---|------|------------|-------------|---|---|---| | V30 | VSS | | - | - | - | Z34 | VSS | | - | - | - | | V32 | VSS | | - | - | - | Z36 | VSS | | ı | - | - | | V34 | VSS | | - | - | - | AA1 | DBRDY | page 61 | Р | 0 | - | | V36 | VSS | | - | - | - | AA3 | DBREQ# | page 61 | P | I | - | | W1 | FID[0] | page 61 | 0 | 0 | - | AA5 | NC | | - | - | - | | W3 | FID[1] | page 61 | 0 | 0 | - | AA7 | Key Pin | page 63 | - | - | - | | W5 | VREFSYS | page 65 | Р | - | - | AA31 | NC Pin | page 63 | • | - | - | | W7 | NC Pin | page 63 | - | - | - | AA33 | SDATA[8]# | | P | В | Р | | W31 | NC Pin | page 63 | - | - | - | AA35 | SDATA[0]# | | Р | В | G | | W33 | SDATAINCLK[0]# | | Р | I | G | AA37 | SDATA[13]# | | P | В | G | | W35 | SDATA[2]# | | Р | В | G | AB2 | VSS | | 1 | - | - | | W37 | SDATA[1]# | | Р | В | Р | AB4 | VSS | | 1 | - | - | | X2 | VSS | | - | - | - | AB6 | VSS | | - | - | - | | X4 | VSS | | - | - | - | AB8 | VSS | | 1 | - | - | | Х6 | VSS | | - | - | - | AB30 | VCC_CORE | | 1 | - | - | | X8 | VSS | | - | - | - | AB32 | VCC_CORE | | - | - | - | | X30 | VCC_CORE | | - | - | - | AB34 | VCC_CORE | | - | - | - | | X32 | VCC_CORE | | - | - | - | AB36 | VCC_CORE | | - | - | - | | X34 | VCC_CORE | | - | - | - | AC1 | STPCLK# | page 64 | Р | I | - | | X36 | VCC_CORE | | - | - | - | AC3 | PLLTEST# | page 63 | Р | I | - | | Y1 | FID[2] | page 61 | 0 | 0 | - | AC5 | ZN | page 66 | Р | - | - | | Y3 | FID[3] | page 61 | 0 | 0 | - | AC7 | NC | | • | | - | | Y5 | NC Pin | page 63 | - | - | - | AC31 | NC Pin | page 63 | - | - | - | | Y7 | Key Pin | page 63 | - | - | - | AC33 | SDATA[10]# | | P | В | Р | | Y31 | NC Pin | page 63 | - | - | - | AC35 | SDATA[14]# | | Р | В | G | | Y33 | SCHECK[1]# | page 64 | Р | В | Р | AC37 | SDATA[11]# | | Р | В | G | | Y35 | SDATA[3]# | | Р | В | G | AD2 | VCC_CORE | | - | - | - | | Y37 | SDATA[12]# | | Р | В | Р | AD4 | VCC_CORE | | - | - | - | | Z2 | VCC_CORE | | - | - | - | AD6 | VCC_CORE | | - | - | - | | Z4 | VCC_CORE | | - | - | - | AD8 | NC Pin | page 63 | - | - | - | | Z6 | VCC_CORE | | - | - | - | AD30 | NC Pin | page 63 | 1 | - | - | | Z8 | VCC_CORE | | - | - | - | AD32 | VSS | | • | - | - | | Z30 | VSS | | - | - | - | AD34 | VSS | | - | - | - | | Z32 | VSS | | - | - | - | AD36 | VSS | | - | - | - | Table 18. Cross-Reference by Pin Location (continued) | Pin | Name | Description | L | Р | R | Pin | Name | Description | L | Р | R | |------|-----------------|-------------|---|---|---|------|-------------|-------------|---|---|---| | AE1 | A20M# | | Р | ı | - | AG17 | Key Pin | page 63 | - | - | - | | AE3 | PWROK | | Р | I | - | AG19 | NC Pin | page 63 | - | - | - | | AE5 | ZP | page 66 | Р | - | - | AG21 | NC Pin | page 63 | 1 | - | - | | AE7 | NC | | - | - | - | AG23 | NC Pin | page 63 | 1 | - | - | | AE31 | NC Pin | page 63 | - | - | - | AG25 | NC Pin | page 63 | 1 | - | - | | AE33 | SADDIN[5]# | | Р | I | G | AG27 | Key Pin | page 63 | - | - | - | | AE35 | SDATAOUTCLK[0]# | | Р | 0 | Р | AG29 | Key Pin | page 63 | - | - | - | | AE37 | SDATA[9]# | | Р | В | G | AG31 | NC Pin | page 63 | - | - | - | | AF2 | VSS | | - | - | - | AG33 | SADDIN[2]# | | Р | ı | G | | AF4 | VSS | | - | - | - | AG35 | SADDIN[11]# | | Р | I | G | | AF6 | NC Pin | page 63 | - | - | - | AG37 | SADDIN[7]# | | Р | I | Р | | AF8 | NC Pin | page 63 | - | - | - | AH2 | VCC_CORE | | - | - | - | | AF10 | NC Pin | page 63 | - | - | - | AH4 | VCC_CORE | | - | - | - | | AF12 | VSS | | - | - | - | AH6 | AMD Pin | page 60 | - | - | - | | AF14 | VCC_CORE | | - | - | - | AH8 | NC Pin | page 63 | - | - | - | | AF16 | VSS | | - | - | - | AH10 | VCC_CORE | | - | - | - | | AF18 | VCC_CORE | | - | - | - | AH12 | VSS | | - | - | - | | AF20 | VSS | | - | - | - | AH14 | VCC_CORE | | - | - | - | | AF22 | VCC_CORE | | - | - | - | AH16 | VSS | | - | - | - | | AF24 | VSS | | - | - | - | AH18 | VCC_CORE | | - | - | - | | AF26 | VCC_CORE | | - | - | - | AH20 | VSS | | - | - | - | | AF28 | NC Pin | page 63 | - | - | - | AH22 | VCC_CORE | | - | - | - | | AF30 | NC Pin | page 63 | - | - | - | AH24 | VSS | | - | - | - | | AF32 | NC Pin | page 63 | - | - | - | AH26 | VCC_CORE | | - | - | - | | AF34 | VCC_CORE | | - | - | - | AH28 | VSS | | • | - | - | | AF36 | VCC_CORE | | - | - | - | AH30 | NC Pin | page 63 | - | - | - | | AG1 | FERR | page 61 | Р | 0 | - | AH32 | VSS | | | - | - | | AG3 | RESET# | | - | I | - | AH34 | VSS | | - | - | - | | AG5 | NC Pin | page 63 | - | - | - | AH36 | VSS | | - | - | - | | AG7 | Key Pin | page 63 | - | - | - | AJ1 | IGNNE# | page 62 | Р | I | - | | AG9 | Key Pin | page 63 | - | - | - | AJ3 | INIT# | page 63 | Р | I | - | | AG11 | COREFB | page 61 | - | - | - | AJ5 | VCC_CORE | | - | - | - | | AG13 | COREFB# | page 61 | - | - | - | AJ7 | NC Pin | page 63 | - | - | - | | AG15 | Key Pin | page 63 | - | - | - | AJ9 | NC Pin | page 63 | - | - | - | Table 18. Cross-Reference by Pin Location (continued) | Pin | Name | Description | L | Р | R | Pin | Name | Description | L | Р | R | |------|---------------|-------------|---|---|---|------|----------------|-------------|---|---|---| | AJ11 | NC Pin | page 63 | - | - | - | AL5 | VCC_CORE | | - | - | - | | AJ13 | Analog | page 60 | • | - | - | AL7 | NC Pin | page 63 | - | - | - | | AJ15 | NC Pin | page 63 | - | - | - | AL9 | NC Pin | page 63 | - | - | - | | AJ17 | NC Pin | page 63 | - | - | - | AL11 | NC Pin | page 63 | - | - | - | | AJ19 | NC Pin | page 63 | - | - | - | AL13 | PLLMON2 | page 63 | 0 | 0 | - | | AJ21 | CLKFWDRST | page 60 | Р | ı | Р | AL15 | PLLBYPASSCLK# | page 63 | Р | I | - | | AJ23 | VCCA | page 65 | - | - | - | AL17 | CLKIN# | page 60 | Р | I | Р | | AJ25 | PLLBYPASS# | page 63 | Р | ı | - | AL19 | RSTCLK# | page 60 | Р | I | Р | | AJ27 | NC Pin | page 63 | - | - | - | AL21 | K7CLKOUT | page 63 | Р | 0 | - | | AJ29 | SADDIN[0]# | page 64 | Р | ı | - | AL23 | CONNECT | page 61 | Р | I | Р | | AJ31 | SFILLVALID# | | Р | ı | G | AL25 | NC Pin | page 63 | - | - | - | | AJ33 | SADDINCLK# | | Р | ı | G | AL27 | NC Pin | page 63 | - | - | - | | AJ35 | SADDIN[6]# | | Р | ı | Р | AL29 | SADDIN[1]# | page 64 | Р | I | - | | AJ37 | SADDIN[3]# | | Р | ı | G | AL31 | SDATAOUTVALID# | | Р | 0 | Р | | AK2 | VSS | | - | - | - | AL33 | SADDIN[8]# | | Р | I | Р | | AK4 | VSS | | - | - | - | AL35 | SADDIN[4]# | | Р | I | G | | AK6 | CPU_PRESENCE# | page 61 | - | - | - | AL37 | SADDIN[10]# | | Р | I | G | | AK8 | NC Pin | page 63 | - | - | - | AM2 | VCC_CORE | | - | - | - | | AK10 | VCC_CORE | | - | - | - | AM4 | VSS | | - | - | - | | AK12 | VSS | | - | - | - | AM6 | VSS | | - | - | - | | AK14 | VCC_CORE | | - | - | - | AM8 | NC Pin | page 63 | - | - | - | | AK16 | VSS | | - | - | - | AM10 | VCC_CORE | | - | - | - | | AK18 | VCC_CORE | | - | - | - | AM12 | VSS | | - | - | - | | AK20 | VSS | | - | - | - | AM14 | VCC_CORE | | - | - | - | | AK22 | VCC_CORE | | - | - | - | AM16 | VSS | | - | - | - | | AK24 | VSS | | - | - | - | AM18 | VCC_CORE | | - | - | - | | AK26 | VCC_CORE | | - | - | - | AM20 | VSS | | - | - | - | | AK28 | VSS | | - | - | - | AM22 | VCC_CORE | | - | - | - | | AK30 | VCC_CORE | | - | - | - | AM24 | VSS | | - | - | - | | AK32 | VSS | | - | - | - | AM26 | VCC_CORE | | - | - | - | | AK34 | VCC_CORE | | - | - | - | AM28 | VSS | | - | - | - | | AK36 | VCC_CORE | | - | - | - | AM30 | VCC_CORE | | - | - | - | | AL1 | INTR | page 63 | Р | I | - | AM32 | VSS | | - | - | - | | AL3 | FLUSH# | page 62 | Р | ı | - | AM34 | VCC_CORE | | - | - | - | **Table 18. Cross-Reference by Pin Location (continued)** | Pin | Name | Description | L | P | R | |------|---------------|-------------|---|---|---| | AM36 | VSS | | - | - | - | | AN1 | No Pin | page 63 | - | - | - | | AN3 | NMI | | P | I | - | | AN5 | SMI# | | P | I | - | | AN7 | NC Pin | page 63 | - | - | - | | AN9 | NC Pin | page 63 | - | - | - | | AN11 | NC Pin | page 63 | - | - | - | | AN13 | PLLMON1 | page 63 | 0 | В | - | | AN15 | PLLBYPASSCLK | page 63 | P | I | - | | AN17 | CLKIN | page 60 | P | I | Р | | AN19 | RSTCLK | page 60 | P | I | Р | | AN21 | K7CLKOUT# | page 63 | P | 0 | - | | AN23 | PROCRDY | | P | 0 | Р | | AN25 | NC Pin | page 63 | - | - | - | | AN27 | NC Pin | page 63 | - | - | - | | AN29 | SADDIN[12]# | | P | I | G | | AN31 | SADDIN[14]# | | Р | I | G | | AN33 | SDATAINVALID# | | Р | I | Р | | AN35 | SADDIN[13]# | | Р | I | G | | AN37 | SADDIN[9]# | | P | I | G | ## 10.3 Detailed Pin Descriptions The information in this section pertains to Table 18 on page 52. A20M# Pin A20M# is an input from the system used to simulate address wrap-around in the 20-bit 8086. **AMD Pin** AMD Socket A processors do not implement a pin at location AH6. All Socket A designs must have a top plate or cover that blocks this pin location. When the cover plate blocks this location, a non-AMD part (e.g., PGA370) does not fit into the socket. However, socket manufacturers are allowed to have a contact loaded in the AH6 position. Therefore, motherboard socket design should account for the possibility that a contact could be loaded in this position. AMD Athlon™ System Bus Pins See the AMD Athlon<sup>TM</sup> and AMD Duron<sup>TM</sup> System Bus Specification, order# 21902 for information about the system bus pins—PROCRDY, PWROK, RESET#, SADDIN[14:2]#, SADDINCLK#, SADDOUT[14:2]#, SADDOUTCLK#, SCHECK[7:0]#, SDATA[63:0]#, SDATAINCLK[3:0]#, SDATAINVALID#, SPILLVALID#, SFILLVALID#. **Analog Pin** Treat this pin as a NC. APIC Pins, PICCLK, PICD[1:0]# The Advanced Programmable Interrupt Controller (APIC) is a feature that provides a flexible and expandable means of delivering interrupts in a system using an AMD processor. The pins, PICD[1:0], are the bi-directional message-passing signals used for the APIC and are driven to the Southbridge, a dedicated I/O APIC, or another multiprocessing-enabled AMD Athlon MP processor model 6. The pin, PICCLK, must be driven with a valid clock input. For more information, see Table 15, "APIC Pins AC and DC Characteristics," on page 36. **CLKFWDRST Pin** CLKFWDRST resets clock-forward circuitry for both the system and processor. CLKIN, RSTCLK (SYSCLK) Pins Connect CLKIN (AN17) with RSTCLK (AN19) and name it SYSCLK. Connect CLKIN# (AL17) with RSTCLK# (AL19) and name it SYSCLK#. Length match the clocks from the clock generator to the Northbridge and processor. See "SYSCLK and SYSCLK#" on page 64 for more information. **CONNECT Pin** CONNECT is an input from the system used for power management and clock-forward initialization at reset. COREFB and COREFB# Pins COREFB and COREFB# are outputs to the system that provide processor core voltage feedback to the system. **CPU\_PRESENCE# Pin** CPU\_PRESENCE# is connected to VSS on the processor package. If pulled-up on the motherboard, CPU\_PRESENCE# may be used to detect the presence or absence of a processor in the Socket A-style socket. **DBRDY and DBREQ#** **Pins** DBRDY (AA1) and DBREQ# (AA3) are routed to the debug connector. DBREQ# is tied to VCC CORE with a pullup resistor. **FERR Pin** FERR is an output to the system that is asserted for any unmasked numerical exception independent of the NE bit in CR0. FERR is a push-pull active High signal that must be inverted and level shifted to an active Low signal. For more information about FERR and FERR#, see the "Required Circuits" chapter of the Socket A Motherboard Design Guide, order# 24363. FID[3:0] Pins FID[3] (Y3), FID[2] (Y1), FID[1] (W3), and FID[0] (W1) are the 4-bit processor clock-to-SYSCLK ratio. Table 19 on page 61 describes the encodings of the clock multipliers on FID[3:0]. **Table 19. FID[3:0] Clock Multiplier Encodings** | FID[3] | FID[2] | FID[1] | FID[0] | Processor Clock to<br>SYSCLK Frequency<br>Ratio | |--------|--------|--------|--------|-------------------------------------------------| | 0 | 0 | 0 | 0 | 11 | | 0 | 0 | 0 | 1 | 11.5 | | 0 | 0 | 1 | 0 | 12 | | 0 | 0 | 1 | 1 | ≥ 12.5* | | 0 | 1 | 0 | 0 | 5 | | 0 | 1 | 0 | 1 | 5.5 | | 0 | 1 | 1 | 0 | 6 | | 0 | 1 | 1 | 1 | 6.5 | **Table 19. FID[3:0] Clock Multiplier Encodings (Continued)** | FID[3] | FID[2] | FID[1] | FID[0] | Processor Clock to<br>SYSCLK Frequency<br>Ratio | |--------|--------|--------|--------|-------------------------------------------------| | 1 | 0 | 0 | 0 | 7 | | 1 | 0 | 0 | 1 | 7.5 | | 1 | 0 | 1 | 0 | 8 | | 1 | 0 | 1 | 1 | 8.5 | | 1 | 1 | 0 | 0 | 9 | | 1 | 1 | 0 | 1 | 9.5 | | 1 | 1 | 1 | 0 | 10 | | 1 | 1 | 1 | 1 | 10.5 | Note: The FID[3:0] signals are open drain processor outputs that are pulled High on the motherboard and sampled by the Northbridge at the deassertion of RESET# to determine the SIP (serialization initialization packet) that gets sent to the processor. See the $AMD\ Athlon^{TM}\ and\ AMD\ Duron^{TM}\ System\ Bus\ Specification,$ order#21902 for more information about the SIP and SIP protocol. The processor FID[3:0] outputs are open drain and 2.5V tolerant. To prevent damage to the processor, if these signals are pulled High to above 2.5 V, they must be electrically isolated from the processor. For information about the FID[3:0] isolation circuit, see the $AMD\ Athlon^{TM}\ Processor\ Based\ Motherboard\ Design\ Guide$ , order# 24363. See "Frequency Identification (FID[3:0])" on page 25 for the AC and DC characteristics for FID[3:0]. #### **FLUSH# Pin** FLUSH# must be tied to VCC\_CORE with a pullup resistor. If a debug connector is implemented, FLUSH# is routed to the debug connector. #### **IGNNE# Pin** IGNNE# is an input from the system that tells the processor to ignore numeric errors. <sup>\*</sup>All ratios greater than or equal to 12.5x have the same FID[3:0] code of 0011, which causes the SIP configuration for all ratios of 12.5x or greater to be the same. **INIT# Pin** INIT# is an input from the system that resets the integer registers without affecting the floating-point registers or the internal caches. Execution starts at 0FFFF FFF0h. **INTR Pin** INTR is an input from the system that causes the processor to start an interrupt acknowledge transaction that fetches the 8-bit interrupt vector and starts execution at that location. **JTAG Pins** TCK (Q1), TMS (Q3), TDI (U1), TRST# (U3), and TDO (U5) are > the JTAG interface. Connect these pins directly to the motherboard debug connector. Pullup TDI, TCK, TMS, and TRST# to VCC\_CORE with pullup resistors. **K7CLKOUT** and K7CLKOUT (AL21) and K7CLKOUT# (AN21) are each run for 2 **K7CLKOUT# Pins** to 3 inches and then terminated with a resistor pair, 100 ohms to VCC\_CORE and 100 ohms to VSS. The effective termination resistance and voltage are 50 ohms and VCC\_CORE/2. **Key Pins** These 16 locations are for processor type keying for forwards > and backwards compatibility (G7, G9, G15, G17, G23, G25, N7, Q7, Y7, AA7, AG7, AG9, AG15, AG17, AG27, and AG29). Motherboard designers should treat key pins like NC (no connect) pins. A socket designer has the option of creating a top mold piece that allows PGA key pins only where designated. However, sockets that populate all 16 key pins must be allowed, so the motherboard must always provide for pins at all key pin locations. **NC Pins** The motherboard should provide a plated hole for an NC pin. The pin hole should not be electrically connected to anything. **NMI Pin** NMI is an input from the system that causes a non-maskable interrupt. **PGA Orientation Pins** No pin is present at pin locations A1 and AN1. Motherboard designers should not allow for a PGA socket pin at these locations. For more information, see the Socket A Motherboard Design Guide for Desktop and Mobile Systems, order# 24363. **PLL Bypass and Test** PLLTEST# (AC3), PLLBYPASS# (AJ25), PLLMON1 (AN13), Pins PLLMON2 (AL13), PLLBYPASSCLK (AN15), and PLLBYPASSCLK# (AL15) are the PLL bypass and test interface. This interface is tied disabled on the motherboard. All six pin signals are routed to the debug connector. All four processor inputs (PLLTEST#, PLLBYPASS#, PLLMON1, and PLLMON2) are tied to VCC CORE with pullup resistors. #### **PWROK Pin** The PWROK input to the processor must not be asserted until all voltage planes in the system are within specification and all system clocks are running within specification. For more information, See "Signal and Power-Up Requirements" on page 37. # SADDIN[1:0]# and SADDOUT[1:0]# Pins The AMD Athlon MP processor model 6 does not support SADDIN[1:0]# or SADDOUT[1:0]#. SADDIN[1]# is tied to VCC with pullup resistors, if this bit is not supported by the Northbridge (future models can support SADDIN[1]#). SADDOUT[1:0]# are tied to VCC with pullup resistors if these pins are supported by the Northbridge. For more information, see the $AMD\ Athlon^{TM}\ and\ AMD\ Duron^{TM}\ System\ Bus\ Specification, order# 21902.$ #### **Scan Pins** SCANSHIFTEN (Q5), SCANCLK1 (S1), SCANINTEVAL (S3), and SCANCLK2 (S5) are the scan interface. This interface is AMD internal and is tied disabled with pulldown resistors to ground on the motherboard. #### SCHECK[7:0]# Pin For systems that do not support ECC, SCHECK[7:0]# should be treated as NC pins. #### **SMI# Pin** SMI# is an input that causes the processor to enter the system management mode. #### STPCLK# Pin STPCLK# is an input that causes the processor to enter a lower power mode and issue a Stop Grant special cycle. #### **SYSCLK and SYSCLK#** SYSCLK and SYSCLK# are differential input clock signals provided to the processor's PLL from a system-clock generator. See "CLKIN, RSTCLK (SYSCLK) Pins" on page 60 for more information. #### **THDA and THDC Pins** Thermal Diode anode and cathode pins are used to monitor the actual temperature of the processor die, providing more accurate temperature control to the system. #### **VCCA Pin** VCCA is the processor PLL supply. For information about the VCCA pin, see Table 5, "VCCA AC and DC Characteristics," on page 25 and the AMD Athlon<sup>TM</sup> Processor Based Motherboard Design Guide, order# 24363. #### VID[4:0] Pins The VID[4:0] (Voltage Identification) outputs are used to dictate the VCC\_CORE voltage level. The VID[4:0] pins are strapped to ground or left unconnected on the processor's package. The VID[4:0] pins are pulled-up on the motherboard and used by the VCC\_CORE DC/DC converter. Table 20. VID[4:0] Code to Voltage Definition | VID[4:0] | VCC_CORE(V) | VID[4:0] | VCC_CORE (V) | |----------|-------------|----------|--------------| | 00000 | 1.850 | 10000 | 1.450 | | 00001 | 1.825 | 10001 | 1.425 | | 00010 | 1.800 | 10010 | 1.400 | | 00011 | 1.775 | 10011 | 1.375 | | 00100 | 1.750 | 10100 | 1.350 | | 00101 | 1.725 | 10101 | 1.325 | | 00111 | 1.675 | 10111 | 1.275 | | 01000 | 1.650 | 11000 | 1.250 | | 01001 | 1.625 | 11001 | 1.225 | | 01010 | 1.600 | 11010 | 1.200 | | 01011 | 1.575 | 11011 | 1.175 | | 01100 | 1.550 | 11100 | 1.150 | | 01101 | 1.525 | 11101 | 1.125 | | 01110 | 1.500 | 11110 | 1.100 | | 01111 | 1.475 | 11111 | No CPU | For more information, see the "Required Circuits" chapter of the *AMD Athlon*<sup>TM</sup> *Processor Based Motherboard Design Guide*, order# 24363. #### **VREFSYS Pin** VREFSYS (W5) drives the threshold voltage for the system bus input receivers. The value of VREFSYS is system specific. In addition, to minimize VCC\_CORE noise rejection from VREFSYS, include decoupling capacitors. For more information, see the *Socket A Motherboard Design Guide*, order# 24363. 24685B-June 2001 #### **ZN and ZP Pins** ZN (AC5), and ZP (AE5), are the push-pull compensation circuit pins. In Push-Pull mode (selected by the SIP parameter SysPushPull asserted), ZN is tied to $VCC\_CORE$ with a resistor that has a resistance matching the impedance $Z_0$ of the transmission line. ZP is tied to VSS with a resistor that has a resistance matching the impedance $Z_0$ of the transmission line. 67 AMD Athlon™ MP Processor Model 6 for Multiprocessor Platforms ## 11 Ordering Information #### Standard AMD Athlon™ MP Processor Model 6 Products AMD standard products are available in several operating ranges. The ordering part numbers (OPN) are formed by a combination of the elements, as shown in Figure 14. **Note:** Spaces are added to the number shown above for viewing clarity only. Figure 14. OPN Example for the AMD Athlon™ MP Processor Model 6 24685B-June 2001 # **Appendix A** # Conventions and Abbreviations This section contains information about the conventions and abbreviations used in this document. #### **Signals and Bits** - Active-Low Signals—Signal names containing a pound sign, such as SFILL#, indicate active-Low signals. They are asserted in their Low-voltage state and negated in their High-voltage state. When used in this context, High and Low are written with an initial upper case letter. - Signal Ranges—In a range of signals, the highest and lowest signal numbers are contained in brackets and separated by a colon (for example, D[63:0]). - Reserved Bits and Signals—Signals or bus bits marked reserved must be driven inactive or left unconnected, as indicated in the signal descriptions. These bits and signals are reserved by AMD for future implementations. When software reads registers with reserved bits, the reserved bits must be masked. When software writes such registers, it must first read the register and change only the non-reserved bits before writing back to the register. - Three-State—In timing diagrams, signal ranges that are high impedance are shown as a straight horizontal line half-way between the high and low levels. ■ Invalid and Don't-Care—In timing diagrams, signal ranges that are invalid or don't-care are filled with a screen pattern. #### **Data Terminology** The following list defines data terminology: - Quantities - A *word* is two bytes (16 bits) - A *doubleword* is four bytes (32 bits) - A *quadword* is eight bytes (64 bits) - Addressing—Memory is addressed as a series of bytes on eight-byte (64-bit) boundaries in which each byte can be separately enabled. - Abbreviations—The following notation is used for bits and bytes: - Kilo (K, as in 4-Kbyte page) - Mega (M, as in 4 Mbits/sec) - Giga (G, as in 4 Gbytes of memory space) See Table 21 on page 71 for more abbreviations. - Little-Endian Convention—The byte with the address xx...xx00 is in the least-significant byte position (little end). In byte diagrams, bit positions are numbered from right to left—the little end is on the right and the big end is on the left. Data structure diagrams in memory show low addresses at the bottom and high addresses at the top. When data items are aligned, bit notation on a 64-bit data bus maps directly to bit notation in 64-bit-wide memory. Because byte addresses increase from right to left, strings appear in reverse order when illustrated. - Bit Ranges—In text, bit ranges are shown with a dash (for example, bits 9–1). When accompanied by a signal or bus name, the highest and lowest bit numbers are contained in brackets and separated by a colon (for example, AD[31:0]). - Bit Values—Bits can either be set to 1 or cleared to 0. - Hexadecimal and Binary Numbers—Unless the context makes interpretation clear, hexadecimal numbers are followed by an h and binary numbers are followed by a b. ## **Abbreviations and Acronyms** Table 21 contains the definitions of abbreviations used in this document. **Table 21. Abbreviations** | Abbreviation | Meaning | |--------------|-------------| | Α | Ampere | | F | Farad | | G | Giga- | | Gbit | Gigabit | | Gbyte | Gigabyte | | GHz | Gigahertz | | Н | Henry | | h | Hexadecimal | | K | Kilo- | | Kbyte | Kilobyte | | lbf | Foot-pound | | М | Mega- | | Mbit | Megabit | | Mbyte | Megabyte | | MHz | Megahertz | | m | Milli- | | ms | Millisecond | | mW | Milliwatt | | μ | Micro- | | μΑ | Microampere | | μF | Microfarad | | μН | Microhenry | | μs | Microsecond | | μV | Microvolt | | n | nano- | | nA | nanoampere | | nF | nanofarad | | nH | nanohenry | | ns | nanosecond | | ohm | Ohm | **Table 21. Abbreviations (Continued)** | Abbreviation | Meaning | |--------------|------------| | р | pico- | | pА | picoampere | | pF | picofarad | | рН | picohenry | | ps | picosecond | | S | Second | | V | Volt | | W | Watt | Table 22 contains the definitions of acronyms used in this document. **Table 22. Acronyms** | Abbreviation | Meaning | |--------------|--------------------------------------------| | ACPI | Advanced Configuration and Power Interface | | AGP | Accelerated Graphics Port | | APCI | AGP Peripheral Component Interconnect | | API | Application Programming Interface | | APIC | Advanced Programmable Interrupt Controller | | BIOS | Basic Input/Output System | | BIST | Built-In Self-Test | | BIU | Bus Interface Unit | | DDR | Double-Data Rate | | DIMM | Dual Inline Memory Module | | DMA | Direct Memory Access | | DRAM | Direct Random Access Memory | | ECC | Error Correcting Code | | EIDE | Enhanced Integrated Device Electronics | | EISA | Extended Industry Standard Architecture | | EPROM | Enhanced Programmable Read Only Memory | | EV6 | Digital™ Alpha™ Bus | | FIFO | First In, First Out | | GART | Graphics Address Remapping Table | | HSTL | High-Speed Transistor Logic | **Table 22. Acronyms (Continued)** | Abbreviation | Meaning | |--------------|-------------------------------------------| | IDE | Integrated Device Electronics | | ISA | Industry Standard Architecture | | JEDEC | Joint Electron Device Engineering Council | | JTAG | Joint Test Action Group | | LAN | Large Area Network | | LRU | Least-Recently Used | | LVTTL | Low Voltage Transistor Transistor Logic | | MSB | Most Significant Bit | | MTRR | Memory Type and Range Registers | | MUX | Multiplexer | | NMI | Non-Maskable Interrupt | | OD | Open-Drain | | PBGA | Plastic Ball Grid Array | | PA | Physical Address | | PCI | Peripheral Component Interconnect | | PDE | Page Directory Entry | | PDT | Page Directory Table | | PLL | Phase Locked Loop | | PMSM | Power Management State Machine | | POS | Power-On Suspend | | POST | Power-On Self-Test | | RAM | Random Access Memory | | ROM | Read Only Memory | | RXA | Read Acknowledge Queue | | SCSI | Small Computer System Interface | | SDI | System DRAM Interface | | SDRAM | Synchronous Direct Random Access Memory | | SIMD | Single Instruction Multiple Data | | SIP | Serial Initialization Packet | | SMbus | System Management Bus | | SPD | Serial Presence Detect | | SRAM | Synchronous Random Access Memory | | SROM | Serial Read Only Memory | | TLB | Translation Lookaside Buffer | 24685B-June 2001 **Table 22. Acronyms (Continued)** | Abbreviation | Meaning | |--------------|-----------------------------| | TOM | Top of Memory | | TTL | Transistor Transistor Logic | | VAS | Virtual Address Space | | VPA | Virtual Page Address | | VGA | Video Graphics Adapter | | USB | Universal Serial Bus | | ZDB | Zero Delay Buffer |