## PRELIMINARY PRODUCT INFORMATION



# MOS FIELD EFFECT TRANSISTOR $\mu$ PA2705GR

### SWITCHING N-CHANNEL POWER MOS FET

#### DESCRIPTION

The  $\mu$ PA2702GR is N-Channel MOS Field Effect Transistor designed for DC/DC converters and power management applications of notebook computers.

#### FEATURES

- Low on-state resistance R<sub>DS(on)1</sub> = 9.2 mΩ MAX. (V<sub>GS</sub> = 10 V, I<sub>D</sub> = 7.0 A) R<sub>DS(on)2</sub> = 14.8 mΩ MAX. (V<sub>GS</sub> = 4.5 V, I<sub>D</sub> = 7.0 A)
- Low Ciss: Ciss = 900 pF TYP. (VDS = 10 V, VGS = 0 V)
- Small and surface mount package (Power SOP8)

#### **ORDERING INFORMATION**

| PART NUMBER | PACKAGE    |
|-------------|------------|
| μPA2705GR   | Power SOP8 |



PACKAGE DRAWING (Unit: mm)

#### ABSOLUTE MAXIMUM RATINGS (TA = 25°C, All terminals are connected.)

| Drain to Source Voltage (VGs = 0 V)                   | VDSS     | 30          | V  |                     |
|-------------------------------------------------------|----------|-------------|----|---------------------|
| Gate to Source Voltage (VDs = 0 V)                    | Vgss     | ±20         | V  | EQUIVA              |
| Drain Current (DC)                                    | ID(DC)   | ±13         | А  |                     |
| Drain Current (pulse) <sup>Note1</sup>                | D(pulse) | ±52         | А  |                     |
| Total Power Dissipation $(T_A = 25^{\circ}C)^{Note2}$ | Рт       | 2.0         | W  |                     |
| Channel Temperature                                   | Tch      | 150         | °C | Gate                |
| Storage Temperature                                   | Tstg     | –55 to +150 | °C |                     |
| Single Avalanche Current Note3                        | las      | 13          | А  | Gate                |
| Single Avalanche Energy Note3                         | Eas      | 16.9        | mJ | Protection<br>Diode |
|                                                       |          |             |    |                     |

#### EQUIVALENT CIRCUIT



**Notes 1.** PW  $\leq$  10  $\mu$ s, Duty Cycle  $\leq$  1%

- 2. Mounted on ceramic substrate of 1200 mm<sup>2</sup> x 2.2 mm
- 3. Starting T<sub>ch</sub> = 25°C, V<sub>DD</sub> = 15 V, R<sub>G</sub> = 25  $\Omega$ , L = 100  $\mu$ H, V<sub>GS</sub> = 20  $\rightarrow$  0 V
- **Remark** The diode connected between the gate and source of the transistor serves as a protector against ESD. When this device actually used, an additional protection circuit is externally required if a voltage exceeding the rated voltage may be applied to this device.

The information contained in this document is being issued in advance of the production cycle for the device. The parameters for the device may change before final production or NEC Corporation, at its own discretion, may withdraw the device prior to its production. Not all devices/types available in every country. Please check with local NEC representative for availability and additional information.

| ELECTRICAL CHARACTERISTICS (TA = 25°C, | All terminals are connected.) |
|----------------------------------------|-------------------------------|
|----------------------------------------|-------------------------------|

| CHARACTERISTICS                     | SYMBOL               | TEST CONDITIONS                                    | MIN. | TYP. | MAX. | UNIT |
|-------------------------------------|----------------------|----------------------------------------------------|------|------|------|------|
| Zero Gate Voltage Drain Current     | IDSS                 | V <sub>DS</sub> = 30 V, V <sub>GS</sub> = 0 V      |      |      | 10   | μA   |
| Gate Leakage Current                | lgss                 | $V_{GS} = \pm 20 \text{ V},  V_{DS} = 0 \text{ V}$ |      |      | ±10  | μA   |
| Gate Cut-off Voltage                | V <sub>GS(off)</sub> | V <sub>DS</sub> = 10 V, I <sub>D</sub> = 1 mA      | 1.5  |      | 2.5  | V    |
| Forward Transfer Admittance         | y <sub>fs</sub>      | V <sub>DS</sub> = 10 V, I <sub>D</sub> = 7.0 A     | 7    | 13   |      | S    |
| Drain to Source On-state Resistance | RDS(on)1             | Vgs = 10 V, ID = 7.0 A                             |      | 7.3  | 9.2  | mΩ   |
|                                     | RDS(on)2             | Vgs = 4.5 V, Ib = 7.0 A                            |      | 11.1 | 14.8 | mΩ   |
|                                     | RDS(on)3             | Vgs = 4.0 V, Id = 7.0 A                            |      | 12.7 | 17.0 | mΩ   |
| Input Capacitance                   | Ciss                 | V <sub>DS</sub> = 10 V                             |      | 900  |      | pF   |
| Output Capacitance                  | Coss                 | V <sub>GS</sub> = 0 V                              |      | 380  |      | pF   |
| Reverse Transfer Capacitance        | Crss                 | f = 1 MHz                                          |      | 120  |      | pF   |
| Turn-on Delay Time                  | td(on)               | V <sub>DD</sub> = 15 V, I <sub>D</sub> = 7.0 A     |      | 9    |      | ns   |
| Rise Time                           | tr                   | V <sub>GS</sub> = 10 V                             |      | 5    |      | ns   |
| Turn-off Delay Time                 | td(off)              | R <sub>G</sub> = 10 Ω                              |      | 35   |      | ns   |
| Fall Time                           | tr                   |                                                    |      | 8    |      | ns   |
| Total Gate Charge                   | QG                   | V <sub>DD</sub> = 15 V                             |      | 9    |      | nC   |
| Gate to Source Charge               | QGS                  | V <sub>GS</sub> = 5 V                              |      | 3    |      | nC   |
| Gate to Drain Charge                | Qgd                  | ID = 13 A                                          |      | 4    |      | nC   |
| Body Diode Forward Voltage          | VF(S-D)              | IF = 13 A, VGs = 0 V                               |      | 0.82 | 1.2  | V    |
| Reverse Recovery Time               | trr                  | IF = 13 A, VGs = 0 V                               |      | 28   |      | ns   |
| Reverse Recovery Charge             | Qrr                  | di/dt = 100 A/ μs                                  |      | 22   |      | nC   |

#### **TEST CIRCUIT 1 AVALANCHE CAPABILITY**





# **TEST CIRCUIT 2 SWITCHING TIME**

+





#### TEST CIRCUIT 3 GATE CHARGE



[MEMO]

- The information contained in this document is being issued in advance of the production cycle for the device. The parameters for the device may change before final production or NEC Corporation, at its own discretion, may withdraw the device prior to its production.
- No part of this document may be copied or reproduced in any form or by any means without the prior written consent of NEC Corporation. NEC Corporation assumes no responsibility for any errors which may appear in this document.
- NEC Corporation does not assume any liability for infringement of patents, copyrights or other intellectual property rights of third parties by or arising from use of a device described herein or any other liability arising from use of such device. No license, either express, implied or otherwise, is granted under any patents, copyrights or other intellectual property rights of NEC Corporation or others.
- Descriptions of circuits, software, and other related information in this document are provided for illustrative purposes in semiconductor product operation and application examples. The incorporation of these circuits, software, and information in the design of the customer's equipment shall be done under the full responsibility of the customer. NEC Corporation assumes no responsibility for any losses incurred by the customer or third parties arising from the use of these circuits, software, and information.
- While NEC Corporation has been making continuous effort to enhance the reliability of its semiconductor devices, the possibility of defects cannot be eliminated entirely. To minimize risks of damage or injury to persons or property arising from a defect in an NEC semiconductor device, customers must incorporate sufficient safety measures in its design, such as redundancy, fire-containment, and anti-failure features.
- NEC devices are classified into the following three quality grades:
   "Standard", "Special", and "Specific". The Specific quality grade applies only to devices developed based on a
   customer designated "quality assurance program" for a specific application. The recommended applications of
   a device depend on its quality grade, as indicated below. Customers must check the quality grade of each device
   before using it in a particular application.
  - Standard: Computers, office equipment, communications equipment, test and measurement equipment, audio and visual equipment, home electronic appliances, machine tools, personal electronic equipment and industrial robots
  - Special: Transportation equipment (automobiles, trains, ships, etc.), traffic control systems, anti-disaster systems, anti-crime systems, safety equipment and medical equipment (not specifically designed for life support)
  - Specific: Aircraft, aerospace equipment, submersible repeaters, nuclear reactor control systems, life support systems or medical equipment for life support, etc.

The quality grade of NEC devices is "Standard" unless otherwise specified in NEC's Data Sheets or Data Books. If customers intend to use NEC devices for applications other than those specified for Standard quality grade, they should contact an NEC sales representative in advance.