# SONY

# **CXA3314ER**

## **6GHz PLL**

#### **Description**

The CXA3314ER is a general-purpose PLL IC which directly frequency divides RF up to 6GHz in combination with an external VCO and loop.

#### **Features**

- Low current consumption: 9mA (typ. at Vcc = 3V)
- Low voltage operation: 2.7 to 3.3V
- Small package: 24-pin VQFN (plastic)
- Supports sleep mode: 10µA (max. at Vcc = 3V)
- · Data setting by a 3-wire interface
- Reference frequency divider

Reference counter: 15 bits (3 to 32767)

· Comparison frequency divider

Fixed frequency division: 4

Swallow counter: 5 bits (0 to 31)

Main counter: 13 bits (3 to 8191)

Comparison frequency

division value:  $4 \times (992 \text{ to } 262143)$ 

- Built-in charge pump circuit with high-speed pull-in and normal modes
- · Lock signal output function

#### **Applications**

This IC is ideal for the synthesizers of microwave communications equipment up to 6GHz and general-purpose PLL synthesizers such as in high-speed, high frequency measurement equipment.

- ETC (ITS) related
- VCO modules
- Wireless LAN communications
- High-speed, high frequency measurement equipment

#### **Structure**

Bipolar silicon monolithic IC

#### Note on ESD strength

This product has a low ESD strength to ensure the high frequency characteristics.

Sony semiconductor devices are classified into ESD strength ranks from A to E based on ESD test results according to Sony original criteria.

These ESD ranks are set for each test, and indicate the ESD risk for each breakdown model.

Sony reserves the right to change products and specifications without prior notice. This information does not convey any license by any implication or otherwise under any patents or other right. Application circuits shown, if any, are typical examples illustrating the operation of the devices. Sony cannot assume responsibility for any problems arising out of the use of these circuits.



#### **Absolute Maximum Ratings** (Ta = 25°C)

| <ul> <li>Supply voltage</li> </ul>        | Vcc   | 3.6         | V  |
|-------------------------------------------|-------|-------------|----|
| <ul> <li>Operating temperature</li> </ul> | Topr  | -30 to +85  | °C |
| <ul> <li>Storage temperature</li> </ul>   | Tstg  | -65 to +150 | °C |
| • Allowable power dissipation             | $P_D$ | 900         | mW |

#### **Operating Condition**

Supply voltage Vcc 2.7 to 3.3 V

# **Block Diagram and Pin Configuration**



# **Pin Description**

| Pin<br>No. | Symbol | Standard DC voltage [V] | Equivalent circuit                       | Description                                                                                                                                                                                                                                                  |
|------------|--------|-------------------------|------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1          | Vcc    | 3                       | 1 Vcc                                    | Power supply.                                                                                                                                                                                                                                                |
| 21         | SUB    | 0                       | SUB Analog circuit block                 | Substrate. Connect to GND normally.                                                                                                                                                                                                                          |
| 24         | GND    | 0                       | 24<br>GND                                | Ground.                                                                                                                                                                                                                                                      |
| 2, 3,<br>4 | NC     | _                       |                                          | No connected.                                                                                                                                                                                                                                                |
| 5, 6       | VDD    | 3                       | SUB Digtal                               | Power supply for output stage.                                                                                                                                                                                                                               |
| 13, 14     | Vss    | 0                       | 21 circuit block                         | Ground.                                                                                                                                                                                                                                                      |
| 15         | REFIN  | 1/2Vcc                  | 15 W W W W W W W W W W W W W W W W W W W | Reference frequency signal input.                                                                                                                                                                                                                            |
| 16         | REXT   | 0.15                    | 6 VDD<br>88.5k   I - W   13) Vss         | Internal reference current setting. Connect to GND via a external resistor (1.8k $\Omega$ ). Icp = I × 6.7 I $\approx$ IRext Icp: Charge pump current I: Internal reference current IRext: External resistor current Internal charge pump current switching. |

| Pin<br>No. | Symbol | Standard DC voltage [V] | Equivalent circuit                                  | Description                                |
|------------|--------|-------------------------|-----------------------------------------------------|--------------------------------------------|
| 17         | DMPSW  | _                       | 333 666<br>17 W W W W W W W W W W W W W W W W W W W | Connect to the loop filter via a resistor. |
| 18         | CPGND  | 0                       | 20 CPVcc                                            | Ground for the charge pump output.         |
| 19         | CPOUT  | _                       | SUB 19                                              | Charge pump output.                        |
| 20         | CPVcc  | 3                       | (18) CPGND                                          | Power supply for the charge pump output.   |
| 22         | RFINN  | Vcc – 0.9               | 1) Vcc                                              | VCO signal input.                          |
| 23         | RFINP  | Vcc – 0.9               | 24 GND                                              | voo signai iriput.                         |

# **Pin Description**

| Pin<br>No. | Symbol  | I/O | Equivalent circuit | Description                                                                                                               |
|------------|---------|-----|--------------------|---------------------------------------------------------------------------------------------------------------------------|
| 7          | TESTDIS | I   | 5 VDD              | Test mode switch pin.  High: Active Low: Test mode                                                                        |
| 8          | LE      | I   |                    | Latch input.                                                                                                              |
| 9          | CLK     | I   | IN                 | Clock input.                                                                                                              |
| 10         | DATA    | I   |                    | Data input.                                                                                                               |
| 11         | CEX     | I   | Vss Vss            | Power save function pins. High: Power save Low: Active                                                                    |
| 12         | LKDET   | 0   | OUT 12 Vss         | Lock detection signal output.  •Active mode High: Lock Low: Unlock •Test mode Refer to "2. Test mode setting" on page 12. |

# **Electrical Characteristics**

 $(Vcc = 3V, Ta = 25^{\circ}C)$ 

| Item                                | Symbol      | Conditions                                                                   | Min. | Тур. | Max. | Unit |
|-------------------------------------|-------------|------------------------------------------------------------------------------|------|------|------|------|
| Current consumption                 | ICC         | Current flowing to Pins 1, 6<br>and 20 during operation<br>(Pin 11 (CEX): 0) |      | 9    | 14   | mA   |
| Current consumption (in sleep mode) | ICC<br>(PS) | Current flowing to Pins 1, 6<br>and 20 in sleep mode<br>(Pin 11 (CEX): High) |      |      | 10   | μА   |
| Operating frequency                 | F-RF        | V-RF = -10dBm                                                                | 2    |      | 6    | GHz  |
| Input level                         | V-RF        | F-RF = 5.845GHz                                                              | -12  |      | +10  | dBm  |
| Reference input operating frequency | F-REF       | V-REF = 0.2Vp-p                                                              | 10   |      | 30   | MHz  |
| Reference input level               | V-REF       | F-REF = 10MHz                                                                | 0.2  |      | 2.0  | Vp-p |

# **Design Reference Values**

|                        | Item               |       | Conditions          | Min.      | Тур. | Max.      | Unit |
|------------------------|--------------------|-------|---------------------|-----------|------|-----------|------|
| CEV                    | High input voltage | VIH   | _                   | Vcc - 0.2 |      | Vcc       | V    |
| CEX High input current |                    | Іін   | _                   | -1        |      | +1        | μΑ   |
| CLK                    | Low input voltage  | VIL   | _                   | 0         |      | GND + 0.2 | V    |
| LE                     | Low input current  | lı∟   | _                   | -1        |      | +1        | μΑ   |
| REFIN                  | I input resistance | RIREF | DC resistance value |           | 100  |           | kΩ   |
| RFINN input resistance |                    | Rirf  | DC resistance value |           | 2000 |           | Ω    |
| Pin 17                 | input resistance   | ON    | DC resistance value |           | 3000 |           | Ω    |

## **Electrical Characteristics Measurement Circuit and Application Circuit**



Application circuits shown are typical examples illustrating the operation of the devices. Sony cannot assume responsibility for any problems arising out of the use of these circuits or for any infringement of third party patent and other right due to same.

#### **Description of Operation**

The CXA3314ER can make the following operation settings using the three DT, CK and LE signals.

| Item                                                                           | Item number |
|--------------------------------------------------------------------------------|-------------|
| Counter frequency division value and pull-in mode settings                     | 1           |
| Reference counter (R counter) frequency division value setting                 | 1-1         |
| Swallow counter and main counter (N counter) frequency division value settings | 1-2         |
| Pull-in mode setting                                                           | 1-3         |
| Initialization                                                                 | 1-4         |
| Test mode                                                                      | 1-5         |
| Test mode setting                                                              | 2           |
| Standby mode setting                                                           | 3           |

#### 1. Counter frequency division value and pull-in mode setting method

The CXA3314ER sets data using the three DT, CK and LE signals. At this time, serial data is input as described below.

21-bit serial data is loaded via DT in order from the MSB at the rising edge of CK. After 21 bits have been input, the data is actually set at the rising edge of LE.



However, as mentioned above, if the counter overlaps with the preset timing of the frequency division value, there is the risk that an incorrect preset value may be preset in the counter. Therefore, the frequency division value should be set in sync with the counter output so as to avoid the preset timing. That is to say, the counter frequency division value is set after waiting for up to one cycle of the previous comparison cycle. Therefore, CK input is prohibited for the previous comparison cycle (Tcmp) after LE.

The AC characteristics are as follows.

| Symbol | Item                            | Min. | Unit |
|--------|---------------------------------|------|------|
| tcs    | Data to clock setup time        | 50   | ns   |
| tch    | Data to clock hold time         | 10   | ns   |
| tcwh   | Clock pulse width high          | 50   | ns   |
| tcwl   | Clock pulse width low           | 50   | ns   |
| tew    | Load enable pulse width         | 50   | ns   |
| tes    | Clock to load enable setup time | 50   | ns   |
| teh    | Clock load enable hold time     | Tcmp | ns   |

Tcmp: Previous comparison cycle

The final two bits of the serial input are the control bits (C<sub>1</sub>, C<sub>2</sub>), and the setting item is selected according to these values. The setting items corresponding to the control bit values are as follows.

| C <sub>1</sub> | C <sub>2</sub> | Setting item                                                     |
|----------------|----------------|------------------------------------------------------------------|
| 0              | 0              | R counter frequency division value setting, pull-in mode setting |
| 1              | 0              | N counter frequency division value setting, pull-in start/end    |
| 1              | 1              | Initialization                                                   |
| 0              | 1              | Test mode setting                                                |

## 1-1. Reference counter (R counter) frequency division value setting

When the control bits  $[C_1, C_2] = [0, 0]$ , the 15 bits  $(R_{15} \text{ to } R_1)$  of the serially input 21 bits are set as the reference counter frequency division value R. The value input as the frequency division value must satisfy the condition  $3 \le R \le 32767$ .

In addition, (S, I, E) of the upper 4 bits are set simultaneously with the R value as the pull-in mode. The serial input format is as follows.



\* Always set to "0".

#### 15-bit reference counter frequency division value R ( $3 \le R \le 32767$ )

| R     | R15 | R14 | R13 | R12 | R11 | R10 | R <sub>9</sub> | R8 | R <sub>7</sub> | R <sub>6</sub> | R <sub>5</sub> | R4 | Rз | R <sub>2</sub> | R1 |
|-------|-----|-----|-----|-----|-----|-----|----------------|----|----------------|----------------|----------------|----|----|----------------|----|
| 3     | 0   | 0   | 0   | 0   | 0   | 0   | 0              | 0  | 0              | 0              | 0              | 0  | 0  | 1              | 1  |
| 4     | 0   | 0   | 0   | 0   | 0   | 0   | 0              | 0  | 0              | 0              | 0              | 0  | 1  | 0              | 0  |
| :     | :   | :   | :   | :   | :   | :   | :              | :  | :              | :              | :              | :  | :  | :              | :  |
| 32767 | 1   | 1   | 1   | 1   | 1   | 1   | 1              | 1  | 1              | 1              | 1              | 1  | 1  | 1              | 1  |

#### 1-2. Swallow counter and main counter (N counter) frequency division value setting

The N counter is comprised of a 5-bit swallow counter and a 13-bit main counter. When the control bits  $[C_1, C_2] = [1, 0]$ , the 18 bits  $(N_{18} \text{ to } N_1)$  of the serially input 21 bits are set as the N counter frequency division value  $N = 32 \times M + S$ . The values input as the frequency division values must satisfy the conditions  $0 \le S \le 31$  and  $S \le M \le 8191$ . Adding the condition that the N value be a continuous value, the optional setting range is  $992 \le N \le 262143$ .

Note that in the CXA3314ER, the input to the N counter is the fixed 1/4 frequency division of the VCO output. Therefore, care must be taken as VCO frequency/comparison frequency (VCK) =  $4 \times N$ .

In addition, the uppermost bit (F) is set simultaneously with the N value as the pull-in start/end bit. The serial input format is as follows.



#### 5-bit swallow counter frequency division value S ( $0 \le S \le 31$ , $S \le M$ )

| S  | <b>N</b> 5 | N4 | Nз | N <sub>2</sub> | <b>N</b> 1 |
|----|------------|----|----|----------------|------------|
| 0  | 0          | 0  | 0  | 0              | 0          |
| 1  | 0          | 0  | 0  | 0              | 1          |
| :  | :          | :  | :  | :              | :          |
| 31 | 1          | 1  | 1  | 1              | 1          |

#### 13-bit main counter frequency division value M ( $3 \le M \le 8191$ )

| М    | <b>N</b> 18 | N <sub>17</sub> | <b>N</b> 16 | <b>N</b> 15 | N <sub>14</sub> | <b>N</b> 13 | <b>N</b> 12 | <b>N</b> 11 | <b>N</b> 10 | <b>N</b> 9 | N <sub>8</sub> | N <sub>7</sub> | N <sub>6</sub> |
|------|-------------|-----------------|-------------|-------------|-----------------|-------------|-------------|-------------|-------------|------------|----------------|----------------|----------------|
| 3    | 0           | 0               | 0           | 0           | 0               | 0           | 0           | 0           | 0           | 0          | 0              | 1              | 1              |
| 4    | 0           | 0               | 0           | 0           | 0               | 0           | 0           | 0           | 0           | 0          | 1              | 0              | 0              |
| :    | :           | :               | :           | :           | :               | :           | :           | :           | :           | :          | :              | :              | :              |
| 8191 | 1           | 1               | 1           | 1           | 1               | 1           | 1           | 1           | 1           | 1          | 1              | 1              | 1              |

#### 1-3. Pull-in mode setting

The uppermost bit (F) set simultaneously with the N value and (S, I, E) of the upper 4 bits set simultaneously with the R value are used for various settings in pull-in mode.



The meaning of each bit is as follows.

F: Pull-in mode start/end flag

Pull-in mode is activated and the lock detector is cleared when the F flag is set to "1".

Pull-in mode ends when the F flag is set to "0".

E: Pull-in mode end judgment flag

Pull-in mode automatically ends when the E flag is "1" and lock is detected.

When the E flag is "0", pull-in mode continues until the F flag is set to "0".

IS: Pull-in mode flags

These flags select the high-speed pull-in method used in pull-in mode.

The various methods are active at the following timings.

| Loop filter saturation reset    | When the S flag is "1".                 |  |  |  |
|---------------------------------|-----------------------------------------|--|--|--|
| CP current doubled              | When the I flag is "1".                 |  |  |  |
| Damping resistance value halved | When either of the S or I flags is "1". |  |  |  |

#### 1-4. Initialization

When the control bits  $[C_1, C_2] = [1, 1]$ , the counter frequency division value and pull-in mode setting bits are initialized and set to R = 40, N = 5795, F = 1, SI = 11, and E = 1. The serial input format is as follows.



#### 1-5. Test mode

When the control bits  $[C_1, C_2] = [0, 1]$ , the test command is set. The serial input format is as follows. Test mode operation is described in detail in the following section.



#### 2. Test mode setting

Switching between normal operation mode and test mode is controlled by the TESTDIS pin. Normal operation mode results when TESTDIS is "1", and test mode when "0".

In test mode, the mode settings can also be controlled by 3-wire interface input. The input format is the same as that described above. Note that the settings are valid only while TESTDIS is "0". When TESTDIS is "1",  $T_0$ ,  $T_1$ ,  $T_2$  and  $T_3$  are all initialized to "0".

The test mode operations set by the setting bits are shown in the table below.

| To | T1 | T2 | Тз |                                                                          |
|----|----|----|----|--------------------------------------------------------------------------|
| х  | Х  | Х  | 0  | Frequency division error detection flag function off                     |
| х  | X  | X  | 1  | Frequency division error detection flag function on; output to LKDET pin |
| 0  | 0  | х  | 0  | RCK signal output to LKDET pin                                           |
| 1  | 0  | Х  | 0  | VCK signal output to LKDET pin                                           |
| 0  | 1  | Х  | 0  | MOD signal output to LKDET pin                                           |
| 1  | 1  | x  | 0  | Pull-in ON/OFF signal output to LKDET pin                                |

x: don't care

#### 3. Standby mode setting

Standby operation is controlled by the CEX pin. Normal operation mode results when CEX is "0", and standby mode when "1".

In standby mode, the R counter, N counter, PFD and lock detector are all cleared, and the CP output is maintained at high impedance. In addition, the counter frequency division value setting and pull-in mode setting are saved.

#### **Loop Filter Constant Settings**

The loop filter constant calculation method is shown below.

#### **Parameter definitions**

N: Counter frequency division value\*1

Kvco: VCO sensitivity (rad/s/V) \*2

wn: Natural angular frequency (rad/s)

fn: Natural frequency (Hz)

KPD: Charge pump gain (A/rad) \*3

ξ: Damping factor\*4

LUT: Lock-up time (s)

$$\begin{aligned} \omega n &= \sqrt{\frac{K_{PD} \times K_{VCO}}{N \times C}} &= 2\pi f n \\ f n &= \frac{\omega n}{2\pi} &= \frac{1}{\underbrace{LUT}} \ (::LUT = \frac{5\pi}{\omega n}) \\ R &= \underbrace{\frac{2 \times \xi}{2.5}} \end{aligned}$$

- \*1 Frequency division value N = (VCO oscillation frequency) ÷ (Comparison frequency)
- \*2 The Kvco unit is normally expressed as MHz/V, but here it is multiplied by  $2\pi$  to adjust the dimensions and expressed as rad/s/V.
- \*3 The charge pump is a current output type. Here, the current capacitance is divided by  $2\pi$  to adjust the dimensions and expressed as A/rad. Note that the charge pump current capacitance of this IC is approximately 300µA in normal mode and approximately 600µA in CP current doubled mode (REXT =  $1.8k\Omega$ ).
- \*4  $\xi = \sqrt{0.5} \approx 0.7$  (typ.)



- Set C1 and R1 to the C and R values obtained by the formula above.
- C2 is generally set to 1/10 the value of C1.
- Set R2 so that the composite resistance of R1//R2 is the R value obtained by the formula above when the charge pump current value is doubled. (See \*3.)

## **Example of Representative Characteristics**

#### **REFIN** input sensitivity characteristics



#### **RFIN** input sensitivity characteristics



#### **Current consumption**



# • Example of 3-wire Serial Data Settings

|   |     |     | R۷  | /alue |     |     |     |    |      |      | Νv   | alue         |     |     |    |                                    |
|---|-----|-----|-----|-------|-----|-----|-----|----|------|------|------|--------------|-----|-----|----|------------------------------------|
| 0 | 000 | 000 | 000 | 000   | 000 | 011 | 00  |    |      |      |      |              |     |     |    | R = 3                              |
| 0 | 000 | 111 | 111 | 111   | 111 | 100 | 00  |    |      |      |      |              |     |     |    | R = 32764                          |
|   |     |     |     |       |     |     |     | 0  | 000  | 000  | 001  | 111          | 100 | 000 | 01 | N = 992                            |
|   |     |     |     |       |     |     |     | 0  | 001  | 100  | 001  | 101          | 010 | 000 | 01 | N = 50000                          |
|   |     |     |     |       |     |     |     | 0  | 111  | 111  | 111  | 111          | 111 | 111 | 01 | N = 262143                         |
|   |     |     |     | 110   | 0 ( | 000 | 000 | 00 | 0 00 | 0 00 | 0 01 |              |     |     |    | Reset                              |
|   |     |     |     | 0 (   | 000 | 000 | 001 | 01 | 0 01 | 0 00 | 0 11 |              |     |     |    | Initialize                         |
| 0 | 000 | 000 | 000 | 001   | 100 | 100 | 00  | 0  | 000  | 000  | 000  | 011          | 111 | 010 | 01 | R = 100, N = 250                   |
| 0 | 000 | 000 | 000 | 001   | 100 | 100 | 00  | 0  | 000  | 000  | 100  | 111          | 000 | 100 | 01 | R = 100, N = 2500                  |
| 1 | 100 | 000 | 000 | 001   | 100 | 100 | 00  |    |      |      |      | $\downarrow$ |     |     |    | R = 100, E = 1, I = 1, N = 2500    |
| 1 | 001 | 000 | 000 | 001   | 100 | 100 | 00  |    |      |      |      | $\downarrow$ |     |     |    | R = 100, E = 1, S = 1, N = 2500    |
| 0 | 101 | 000 | 000 | 001   | 100 | 100 | 00  | 1  | 000  | 000  | 100  | 111          | 000 | 100 | 01 | R = 100, I, S = 1, N = 2500, F = 1 |

MSB LSB MSB LSB

## Package Outline Unit: mm

#### 24PIN VQFN(PLASTIC)



| SONY CODE  | VQFN-24P-03 |
|------------|-------------|
| EIAJ CODE  |             |
| JEDEC CODE |             |

| PACKAGE STRUCTURE |                |  |  |  |  |
|-------------------|----------------|--|--|--|--|
| PACKAGE MATERIAL  | EPOXY RESIN    |  |  |  |  |
| LEAD TREATMENT    | SOLDER PLATING |  |  |  |  |
| LEAD MATERIAL     | COPPER ALLOY   |  |  |  |  |
| PACKAGE MASS      | 0.04g          |  |  |  |  |



| SONY CODE  | VQFN-24P-03 |
|------------|-------------|
| EIAJ CODE  |             |
| JEDEC CODE |             |

| PACKAGE STRUCTURE |                |  |  |  |  |
|-------------------|----------------|--|--|--|--|
| PACKAGE MATERIAL  | EPOXY RESIN    |  |  |  |  |
| LEAD TREATMENT    | SOLDER PLATING |  |  |  |  |
| LEAD MATERIAL     | COPPER ALLOY   |  |  |  |  |
| PACKAGE MASS      | 0.04g          |  |  |  |  |

#### LEAD PLATING SPECIFICATIONS

| ITEM               | SPEC.           |
|--------------------|-----------------|
| LEAD MATERIAL      | COPPER ALLOY    |
| SOLDER COMPOSITION | Sn-Bi Bi:1-4wt% |
| PLATING THICKNESS  | 5-18µm          |
|                    |                 |