

# 140V CMOS Rail-to-Rail Output, Picoamp Input Current Op Amp

### **FEATURES**

Supply Range: ±4.75V to ±70V (140V)

■ 0.1Hz to 10Hz Noise: 3.5µV<sub>P-P</sub>
 ■ Input Bias Current: 50pA

Low Offset Voltage: 1.6mV Maximum

■ Rail-to-Rail Output Stage

Output Sink and Source 10mA

10MHz Gain Bandwidth Product

■ 19V/µs Slew Rate

■ 11nV/√Hz Noise Density

Thermal Shutdown

 Available in Thermally Enhanced SOIC-8E or TSSOP-16E Packages

### **APPLICATIONS**

- ATF
- Piezo Drivers
- Photodiode Amplifier
- High Voltage Regulators
- Optical Networking

#### DESCRIPTION

The LTC®6090 is a high voltage precision operational amplifier. The low noise, low bias current input stage is ideal for high gain configurations. The LTC6090 has low input offset voltage, a rail-to-rail output stage, and can be run from a single 140V or split ±70V supplies.

The LTC6090 is internally protected against overtemperature conditions. A thermal warning output,  $\overline{\text{TFLAG}}$ , goes active when the die temperature approaches 150°C. The output stage can be turned off with the output disable pin  $\overline{\text{OD}}$ . By tying the  $\overline{\text{OD}}$  pin to the thermal warning output, the part will disable the output stage when it is out of the safe operating area. These pins easily interface to any logic family.

The LTC6090 is unity gain stable with up to a 200pF output capacitor. A wide input and output common mode range along with many features makes the LTC6090 useful for many high voltage applications.

The LTC6090 is available in an 8-lead SO and 16-lead TSSOP with exposed pad for low thermal resistance.

T, LTC, LTM, Linear Technology and the Linear logo are registered trademarks of Linear Technology Corporation. All other trademarks are the property of their respective owners.

## TYPICAL APPLICATION

**High Voltage DAC Buffer Application** 



140V<sub>P-P</sub> Sine Wave Output





## **ABSOLUTE MAXIMUM RATINGS** (Note 1)

| Total Supply Voltage (V+ to V-) | 150V                                    |
|---------------------------------|-----------------------------------------|
| COM                             |                                         |
| Input Voltage                   |                                         |
| <u>OD</u>                       | V <sup>-</sup> to V <sup>+</sup> + 0.3V |
| +IN, -IN,                       |                                         |
| OD to COM                       | 0V to 6V                                |
| Input Current                   |                                         |
| +IN, -IN                        | ±10mA                                   |
| TFLAG Output                    |                                         |
| TFLAG                           | $V^ 0.3V$ to $V^+ + 0.3V$               |
| TFLAG to COM                    | 0.3V to 6V                              |

**ESD Sensitive:** The input pins (+IN and -IN) to this device are sensitive to ESD. Any ESD of 250V (HBM) or greater may result in elevated input bias current. Please use proper precautionary measures to avoid electrical damage.

| Output Current                       |               |
|--------------------------------------|---------------|
| OUT Short-Circuit Duration (Note 2)  | Indofinito    |
|                                      |               |
| Operating Junction Temperature Range | е             |
| (Note 3)                             | 40°C to 125°C |
| Specified Junction Temperature Range |               |
| LTC6090C                             | 0°C to 70°C   |
| LTC60901                             | 40°C to 85°C  |
| LTC6090H                             | 40°C to 125°C |
| Junction Temperature (Note 5)        | 150°C         |
| Storage Temperature Range            | 65°C to 150°C |
| Lead Temperature (Soldering, 10 sec) | 300°C         |

## PIN CONFIGURATION



## ORDER INFORMATION

| LEAD FREE FINISH | TAPE AND REEL     | PART MARKING* | PACKAGE DESCRIPTION   | JUNCTION TEMPERATURE RANGE |
|------------------|-------------------|---------------|-----------------------|----------------------------|
| LTC6090CS8E#PBF  | LTC6090CS8E#TRPBF | 6090          | 8-Lead Plastic SO     | 0°C to 70°C                |
| LTC6090IS8E#PBF  | LTC6090IS8E#TRPBF | 6090          | 8-Lead Plastic SO     | -40°C to 85°C              |
| LTC6090HS8E#PBF  | LTC6090HS8E#TRPBF | 6090          | 8-Lead Plastic SO     | -40°C to 125°C             |
| LTC6090CFE#PBF   | LTC6090CFE#TRPBF  | 6090FE        | 16-Lead Plastic TSSOP | 0°C to 70°C                |
| LTC6090IFE#PBF   | LTC6090IFE#TRPBF  | 6090FE        | 16-Lead Plastic TSSOP | -40°C to 85°C              |
| LTC6090HFE#PBF   | LTC6090HFE#TRPBF  | 6090FE        | 16-Lead Plastic TSSOP | -40°C to 125°C             |

Consult LTC Marketing for parts specified with wider operating temperature ranges. \*The temperature grade is identified by a label on the shipping container. Consult LTC Marketing for information on non-standard lead based finish parts.

For more information on lead free part marking, go to: http://www.linear.com/leadfree/

For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/

**ELECTRICAL CHARACTERISTICS** The • denotes the specifications which apply over the full operating temperature range, otherwise specifications are at  $T_J = 25^{\circ}C$ . Test conditions are  $V^+ = 70V$ ,  $V^- = -70V$ ,  $V_{CM} = V_{OUT} = 0V$ ,  $V_{\overline{OD}} = 0$  pen unless otherwise noted.

|                          |                                                            |                                                                         | C- | , I-SUFFIX | ES               |                   |            |                  |                   |                   |
|--------------------------|------------------------------------------------------------|-------------------------------------------------------------------------|----|------------|------------------|-------------------|------------|------------------|-------------------|-------------------|
| SYMBOL                   | PARAMETER                                                  | CONDITIONS                                                              |    | MIN        | TYP              | MAX               | MIN        | TYP              | MAX               | UNITS             |
| V <sub>OS</sub>          | Input Offset Voltage                                       |                                                                         | •  |            | ±330<br>±330     | ±1000<br>±1600    |            | ±330<br>±330     | ±1000<br>±1600    | μV<br>μV          |
| $\Delta V_{OS}/\Delta T$ | Input Offset Voltage Drift                                 |                                                                         | •  |            | 4                |                   |            | 4                |                   | μV/°C             |
| I <sub>B</sub>           | Input Bias Current (Note 6)                                | Supply Voltage = ±70V<br>Supply Voltage = ±15V<br>Supply Voltage = ±15V | •  |            | 3<br>3           | 50                |            | 3<br>3           | 800               | pA<br>pA<br>pA    |
| I <sub>OS</sub>          | Input Offset Current (Note 6)                              | Supply Voltage = ±15V                                                   | •  |            | 0.5              | 30                |            | 0.5              | 120               | pA<br>pA          |
| e <sub>n</sub>           | Input Noise Voltage Density                                | f = 1kHz<br>f = 10kHz                                                   |    |            | 14<br>11         |                   |            | 14<br>11         |                   | nV/√Hz<br>nV/√Hz  |
|                          | Input Noise Voltage                                        | 0.1Hz to 10Hz                                                           |    |            | 3.5              |                   |            | 3.5              |                   | μV <sub>P-P</sub> |
| in                       | Input Noise Current Density                                |                                                                         |    |            | 1                |                   |            | 1                |                   | fA/√Hz            |
| V <sub>CM</sub>          | Input Common Mode Range                                    | Guaranteed by CMRR                                                      | •  | V-+3V      | ±68              | V+-3V             | V-+3V      | ±68              | V+-3V             | V                 |
| C <sub>IN</sub>          | Common Mode Input<br>Capacitance                           |                                                                         |    |            | 9                |                   |            | 9                |                   | pF                |
| C <sub>DIFF</sub>        | Differential Input Capacitance                             |                                                                         |    |            | 5                |                   |            | 5                |                   | pF                |
| CMRR                     | Common Mode Rejection Ratio                                | $V_{CM} = -67V \text{ to } 67V$                                         | •  | 105<br>100 | 125              |                   | 105<br>100 | 125              |                   | dB<br>dB          |
| PSRR                     | Power Supply Rejection Ratio                               | $V_S = \pm 4.75 V \text{ to } \pm 70 V$                                 | •  | 105<br>100 | 118              |                   | 105<br>100 | 118              |                   | dB<br>dB          |
| V <sub>OUT</sub>         | Output Voltage Swing High<br>(Referred to V <sup>+</sup> ) | No Load<br>I <sub>SOURCE</sub> = 1mA<br>I <sub>SOURCE</sub> = 10mA      | •  |            | 25<br>100<br>750 | 50<br>200<br>1500 |            | 25<br>100<br>750 | 50<br>200<br>1500 | mV<br>mV<br>mV    |
|                          | Output Voltage Swing Low (Referred to V <sup>-</sup> )     | No Load<br> sink = 1mA<br> sink = 10mA                                  | •  |            | 10<br>40<br>250  | 25<br>80<br>600   |            | 10<br>40<br>250  | 25<br>80<br>600   | mV<br>mV<br>mV    |
| A <sub>VOL</sub>         | Large-Signal Voltage Gain                                  | R <sub>L</sub> = 10k,<br>V <sub>OUT</sub> from –60V to 60V              | •  | 500<br>400 | 12000            |                   | 500<br>400 | 12000            |                   | V/mV<br>V/mV      |



**ELECTRICAL CHARACTERISTICS** The • denotes the specifications which apply over the full operating temperature range, otherwise specifications are at  $T_J = 25$ °C. Test conditions are  $V^+ = 70V$ ,  $V^- = -70V$ ,  $V_{CM} = V_{OUT} = 0V$ ,  $V_{\overline{OD}} = 0$  pen unless otherwise noted.

|                                            |                                                |                                                         |   | C-, I-SUFFIXES |     |                    | Н              |     |                    |              |
|--------------------------------------------|------------------------------------------------|---------------------------------------------------------|---|----------------|-----|--------------------|----------------|-----|--------------------|--------------|
| SYMBOL                                     | PARAMETER                                      | CONDITIONS                                              |   | MIN            | TYP | MAX                | MIN            | TYP | MAX                | UNITS        |
| I <sub>SC</sub>                            | Output Short-Circuit Current (Source and Sink) | Supply Voltage = ±70V<br>Supply Voltage = ±15V          | • | 15             | 50  |                    | 15             | 50  |                    | mA<br>mA     |
| SR                                         | Slew Rate                                      | $A_V = -2$ , $R_L = 10$ k                               | • | 8              | 19  |                    | 8              | 19  |                    | V/µs<br>V/µs |
| GBW                                        | Gain-Bandwidth Product                         | $f_{TEST} = 20kHz, R_L = 10k$                           | • | 5              | 10  |                    | 4              | 10  |                    | MHz<br>MHz   |
| $\Phi_{M}$                                 | Phase Margin                                   | $R_L = 10k, C_L = 50pF$                                 |   |                | 52  |                    |                | 52  |                    | Deg          |
| FPBW                                       | Full Power Bandwidth                           | $V_0 = 125V_{P-P}$                                      | • | 25<br>20       |     |                    | 25<br>20       |     |                    | kHz<br>kHz   |
| t <sub>S</sub>                             | Settling Time 0.1%                             | V <sub>STEP</sub> = 1V, Av = 1,<br>R <sub>L</sub> = 10k |   |                | 2   |                    |                | 2   |                    | μs           |
| I <sub>S</sub>                             | Supply Current                                 | No Load                                                 | • |                | 2.7 | 3.9<br>4.2         |                | 2.7 | 3.9<br>4.5         | mA<br>mA     |
| V <sub>S</sub>                             | Supply Voltage Range                           | Guaranteed by the PSRR Test                             | • | 9.5            |     | 140                | 9.5            |     | 140                | V            |
| $\frac{\underline{V_S}}{\underline{OD}_H}$ | OD Pin Voltage, Referenced to COM Pin          | V <sub>IH</sub><br>V <sub>IL</sub>                      | • | COM+2.5V       |     | COM+0.65V          | COM+2.5V       |     | COM+0.65V          | V            |
|                                            | Amplifier DC Output<br>Impedance, Disabled     | $\overline{DC}, \overline{OD} = COM$                    |   |                | 450 |                    |                | 450 |                    | kΩ           |
| COM <sub>CM</sub>                          | COM Pin Voltage Range                          |                                                         | • | V-             |     | V <sup>+</sup> – 5 | V <sup>-</sup> |     | V <sup>+</sup> – 5 | V            |
| $COM_V$                                    | COM Pin Open Circuit Voltage                   |                                                         | • | 20             | 21  | 22.5               | 20             | 21  | 22.5               | V            |
| COMR                                       | COM Pin Resistance                             |                                                         | • | 500            | 665 | 850                | 500            | 665 | 850                | kΩ           |
| TEMP <sub>F</sub>                          | Die Temperature Where TFLAG<br>Is Active       |                                                         | • |                | 145 |                    |                | 145 |                    | °C           |
| TEMP <sub>HYS</sub>                        | TFLAG Output Hysteresis                        |                                                         | • |                | 5   |                    |                | 5   |                    | °C           |
| I <sub>TFLAG</sub>                         | TFLAG Pull-Down Current                        | TFLAG Output Voltage = 0V                               | • | 70             | 120 | 170                | 70             | 120 | 170                | μΑ           |

**Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

**Note 2:** A heat sink may be required to keep the junction temperature below the absolute maximum rating when the output is shorted indefinitely.

**Note 3:** The LTC6090C/LTC6090I are guaranteed functional over the operating junction temperature range –40°C to 85°C. The LTC6090H is guaranteed functional over the operating junction temperature range –40°C to 125°C. Specifying the junction temperature range as an operating condition is applicable for devices with potentially significant quiescent power dissipation.

**Note 4:** The LTC6090C is guaranteed to meet specified performance from 0°C to 70°C. The LTC6090C is designed, characterized, and expected to meet specified performance from –40°C to 85°C but is not tested or QA sampled at these temperatures. The LTC6090I is guaranteed to meet specified performance from –40°C to 85°C. The LTC6090H is guaranteed to meet specified performance from –40°C to 125°C.

**Note 5:** This device includes over temperature protection that is intended to protect the device during momentary overload conditions. Operation above the specified maximum operating junction temperature is not recommended.

**Note 6:** Input bias and offset current is production tested with  $\pm 15$ V supplies. See Typical Performance Characteristics curves of actual typical performance over full supply range.

LINEAD











































**Output Voltage Swing** 





















# PIN FUNCTIONS (S8E/FE)

**COM (Pin 1/Pin 1):** COM Pin is used to interface  $\overline{\text{OD}}$  and  $\overline{\text{TFLAG}}$  pins to voltage control circuits. Tie this pin to the low voltage ground, or let it float.

**–IN (Pin 2/Pin 4):** Inverting Input Pin. Input common mode range is  $V^- + 3V$  to  $V^+ - 3V$ . Do not exceed absolute maximum voltage range.

**+IN (Pin 3/Pin 5):** Noninverting Input Pin. Input common mode range is  $V^- + 3V$  to  $V^+ - 3V$ . Do not exceed absolute maximum voltage range.

V<sup>-</sup> (Pin 4, Exposed Pad Pin 9/Pin 8, Exposed Pad Pin 17): Negative Supply Pin. Connect to V<sup>-</sup> Only. To achieve low thermal resistance connect this pin to the V<sup>-</sup> power plane. The V<sup>-</sup> power plane connection removes heat from the device and should be electrically isolated from all other power planes.

**TFLAG** (**Pins 5**, **9/Pins 9**, **17**): Temperature Flag Pin. The TFLAG pin is an open drain output that sinks current when the die temperature exceeds 145°C.

**OUT (Pin 6/Pin 12):** Output Pin. If this rail-to-rail output goes below  $V^-$ , the ESD protection diode will forward bias. If OUT goes above  $V^+$ , then output device diodes will forward bias. Avoid forward biasing the diodes on the OUT pin. Excessive current can cause damage.

V+ (Pin 7/Pin 14): Positive Supply Pin.

**OD** (Pin 8/Pin 16): Output Disable Pin. Active low input disables the output stage. If left open, an internal pull-up resistor enables the amplifier. Input voltage levels are referred to the COM pin.

**GUARD (NA/Pins 2, 3, 6, 7, 10, 11, 13, 15):** Guard pins increase clearance and creepage between other pins. Pins 3 and 6 can be used to build guard rings around the inputs.



## **BLOCK DIAGRAM**



#### General

The LTC6090 high voltage operational amplifier is designed in a Linear Technology proprietary process enabling a rail-to-rail output stage with a 140V supply while maintaining precision, low offset, and low noise.

### **Power Supply**

The LTC6090 works off single or split supplies. Split supplies can be balanced or unbalanced. For example, two  $\pm 70V$  supplies can be used, or a 100V and -40V supply can be used. For single supply applications place a high quality surface mount ceramic 0.1 $\mu$ F bypass capacitor between the supply pins close to the part. For dual supply applications use two high quality surface mount ceramic capacitors between V+ to ground, and V-to ground located close to the part. When using split supplies, supply sequencing does not cause problems.

#### **Input Protection**

As shown in the block diagram, the LTC6090 has a comprehensive protection network to prevent damage to the input devices. The current limiting resistors and back to back diodes are to keep the inputs from being driven apart. The voltage-current relationship combines exponential and resistive until the voltage difference between the pins reach 12V.

At that point the Zeners turn on. Additional current into the pins will snap back the input differential voltage to 9V. In the event of an ESD strike between an input and V<sup>-</sup>, the voltage clamps and ESD device fire providing a current path to V<sup>-</sup> protecting the input devices.

The input pin protection is designed to protect against momentary ESD events. A repetitive large fast input swing (>5.5V and <20ns rise time) will cause repeated stress on the MOSFET input devices. When in such an application, anti-parallel diodes (1N4148) should be connected between the inputs to limit the swing.

#### **Output Range**

To get full benefit of the output drive, the feedback resistor should be chosen carefully. Consider an amplifier with  $A_V = -50$  and a 5k feedback resistor. A 1V input will cause the output to rise to 50V. Since +IN is at the same potential as -IN, a current of 10mA will flow through the feedback resistor limiting the ability of the amplifier to drive a load. A better choice is a 50k feedback resistor reducing the current in the feedback resistor to 1mA.

#### **Interfacing to Low Voltage Circuits**

The COM pin is provided to set a common signal ground for communication to a microprocessor or other low voltage logic circuit. The COM pin should be tied to the low voltage ground as shown in Figure 1. If left floating, the internal resistive voltage divider will cause the COM pin to rise 30% above mid-supply. The COM,  $\overline{\text{OD}}$ , and  $\overline{\text{TFLAG}}$  pins are protected from overvoltage by internal Zener diodes and current limiting resistors. Care should be taken to observe the absolute maximum voltage between the COM,  $\overline{\text{OD}}$  and  $\overline{\text{TFLAG}}$  pins which are limited  $\leq$ 6V with respect to COM.

#### **Output Disable**

The  $\overline{OD}$  pin is an active low disable with an internal  $2M\Omega$  resistor that will pull up the  $\overline{OD}$  pin enabling the output stage. The  $\overline{OD}$  pin voltage is limited by an internal Zener diode. When the  $\overline{OD}$  pin is brought low to the COM pin, the output stage is disabled, leaving the bias and input circuits enabled. This results in  $680\mu A$  (typical) standby current through the device. The  $\overline{OD}$  pin can be directly connected to the low voltage driving circuitry or an open drain NMOS device can be used as shown in Figure 1.





Figure 1. Low Voltage Interface

For simplest shutdown operation, float the COM pin, and tie the  $\overline{OD}$  pin to the  $\overline{TFLAG}$  pin. This will float the low voltage control pins, and the overtemperature circuit will safely shutdown the output stage if the die temperature reaches 145°C.

Since the  $\overline{OD}$  pin is referenced to the COM pin, precaution should be exercised and the absolute maximum ratings should be observed for the COM and  $\overline{OD}$  pins.

When coming out of shutdown the LTC6090 bias circuits and input stage are already powered up leaving only the output stage to turn on and drive to the proper output voltage. Figures 2 and 3 show the part starting up and coming out of shutdown, respectively.

#### Thermal Shutdown

The  $\overline{TFLAG}$  pin is an open drain output pin that sinks 120 $\mu$ A (typical) when the die temperature exceeds 145°C. The



Figure 2. Starting Up



Figure 3. LTC6090 Output Disable Function

temperature sensor has 5°C of hysteresis requiring the part to cool to 140°C before disabling the  $\overline{TFLAG}$  pin. Since the  $\overline{TFLAG}$  pin is referenced to the COM pin, precaution should be exercised and the absolute maximum ratings should be observed for the COM and  $\overline{TFLAG}$  pins.

Tying the  $\overline{\text{TFLAG}}$  pin to the  $\overline{\text{OD}}$  pin will automatically shut down the output stage when the die temperature exceeds 145°C as shown in Figure 4. This will ensure that the junction temperature does not exceed 150°C.

For safety, an independent second overtemperature threshold shuts down the output stage if the internal die temperature rises to 175°C. There is hysteresis in the thermal shutdown circuit requiring the die temperature to cool 7°C. Once the device has cooled sufficiently, the output stage will enable. **Degradation can occur or reliability may be affected when the junction temperature of the device exceeds 150°C.** 



Figure 4. Automatic Thermal Output Disable Using the TFLAG Pin

#### **Board Layout**

The LTC6090 is a precision low offset high gain amplifier that requires good analog PCB layout techniques to maintain high performance. Start with a ground plane that is star connected. Pull back the ground plane from any high voltage vias. Critical signals such as the inputs should have short lead lengths to reduce stray capacitance which also improves stability. Use high quality surface mount ceramic capacitors to bypass the supply(s).

In addition to the typical layout issues encountered with a precision operational amplifier, there are the issues of high voltage and high power. Important consideration for high voltage traces are spacing, humidity and dust. High voltage electric fields between adjacent conductors attract dust. Moisture is absorbed by the dust and can contribute to board leakage and electrical breakdown.

It is important to clean the PCB after soldering down the part. Solder flux will accumulate dust and become a leakage hazard. It is recommended to clean the PCB with a solvent, or simply use soap and water to remove residue. Baking the PCB will remove left over moisture. Depending on the application, a special low leakage board material may be considered.

The TSSOP package has guard pins for applications that require a guard ring. An example schematic diagram and PCB layout is shown in Figures 5a and 5b, respectively, of a circuit using a guard ring to protect the —IN pin.

The guard ring completely encloses the high impedance node –IN. To simplify the PCB layout avoid using vias on this node. In addition, the solder mask should be pulled back along the guard ring exposing the metal. To help the spacing between nodes, one of the extra pins on the TSSOP package is used to route the guard ring behind the –IN pin. The PCB should be thoroughly cleaned after soldering to ensure there is no solder paste between the exposed pad (Pin 17) and the guard ring.



Figure 5a. Circuit Diagram Showing Guard Ring



Figure 5b. TSSOP Package PCB Layout with Guard Ring



#### **Power Dissipation**

With a supply voltage of 140V it doesn't take much current to consume a lot of power. Consider that 10mA at 140V consumes 1.4W of power and needs to be dissipated in a small plastic SO package. To aid in power dissipation both LTC6090 packages have exposed pads for low thermal resistance. The amount of metal connected to the exposed pad will lower the  $\theta_{JA}$  of a package. An optimal amount of PCB metal connected to the SO package will lower the junction to ambient thermal resistance down to 33°C/W. If minimal metal is used, the  $\theta_{JA}$  could more than double (see Table 1). If the exposed pad has no metal beneath it,  $\theta_{JA}$  could be as high 120°C/W.

It's recommended that the exposed pad have as much PCB metal connected to it as reasonably available. The more PCB

metal connected to the exposed pad, the lower the thermal resistance. Use multiple vias from the exposed pad to the  $V^-$  supply plane. The exposed pad is electrically connected to the  $V^-$  pin. In addition, a heat sink may be necessary if operating near maximum junction temperature. See Table 1 for guidance on how thermal resistance changes as a function of metal area connected to the exposed pad.

The LTC6090 is specified to source and sink 10mA at 140V. If the total supply voltage is dropped across the device, 1.4W of power will need to be dissipated. If the quiescent power is included (140V • 2.8mA = 0.4W), the total power dissipated is 1.8W. The internal die temperature will rise 59° using an optimal layout in a SO package. A sub-optimal layout could more than double the amount of temperature increase due to power dissipation.

Table 1. Thermal Resistance as PCB Area of Exposed Pad Varies

| OD AIGU OI EXPOSOU I UU VUIIG                                                                                       | •                                                                                                                                                                   |                                                                                                                     |
|---------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|
| EXAMPLE B                                                                                                           | EXAMPLE C                                                                                                                                                           | EXAMPLE D                                                                                                           |
| TOP LAYER B                                                                                                         | TOP LAYER C                                                                                                                                                         | TOP LAYER D                                                                                                         |
|                                                                                                                     |                                                                                                                                                                     | <b>=</b> B=                                                                                                         |
| BOTTOM LAYER B                                                                                                      | BOTTOM LAYER C                                                                                                                                                      | BOTTOM LAYER D                                                                                                      |
|                                                                                                                     |                                                                                                                                                                     | 8                                                                                                                   |
| $\theta_{JA} = 50^{\circ}\text{C/W}$<br>$\theta_{JC} = 5^{\circ}\text{C/W}$<br>$\theta_{CA} = 45^{\circ}\text{C/W}$ | $\theta_{JA} = 57^{\circ}\text{C/W}$ $\theta_{JC} = 5^{\circ}\text{C/W}$ $\theta_{CA} = 52^{\circ}\text{C/W}$                                                       | $\theta_{JA} = 72^{\circ}\text{C/W}$<br>$\theta_{JC} = 5^{\circ}\text{C/W}$<br>$\theta_{CA} = 67^{\circ}\text{C/W}$ |
| MINIMUM BOTTOM LAYER B                                                                                              | MINIMUM BOTTOM LAYER C                                                                                                                                              | _                                                                                                                   |
| 8                                                                                                                   | 8                                                                                                                                                                   |                                                                                                                     |
| $\theta_{JA} = 57^{\circ}\text{C/W}$ $\theta_{JC} = 5^{\circ}\text{C/W}$ $\theta_{CA} = 52^{\circ}\text{C/W}$       | $\theta_{JA} = 58^{\circ}\text{C/W}$ $\theta_{JC} = 5^{\circ}\text{C/W}$ $\theta_{CA} = 53^{\circ}\text{C/W}$                                                       | -                                                                                                                   |
|                                                                                                                     | EXAMPLE B TOP LAYER B  BOTTOM LAYER B   θ <sub>JA</sub> = 50°C/W θ <sub>JC</sub> = 5°C/W θ <sub>CA</sub> = 45°C/W  MINIMUM BOTTOM LAYER B  θ <sub>JA</sub> = 57°C/W | EXAMPLE B TOP LAYER B  BOTTOM LAYER B  BOTTOM LAYER B  BOTTOM LAYER C                                               |

In order to avoid damaging the device, the absolute maximum junction temperature should not be exceeded ( $T_{JMAX} = 150^{\circ}C$ ). Junction temperature is determined using the expression:

$$T_{.I} = PD \bullet \theta_{.IA} + T_A$$

where  $P_D$  is the power dissipated in the package,  $\theta_{JA}$  is the package thermal resistance from ambient to junction and  $T_A$  is the ambient temperature. For example, if the part has a 140V supply voltage with 2.8mA of quiescent current and the output is 20V above the negative rail sourcing 10mA, the total power dissipated in the device is (120V • 10mA) + (140V • 2.8mA) = 1.6W. Under these conditions the ambient temperature should not exceed:

$$T_A = T_{JMAX} - (P_D \cdot \theta_{JA}) = 150^{\circ}C - (1.6W \cdot 33^{\circ}C/W) = 97^{\circ}C.$$

#### Safe Operating Area

The safe operating area, or SOA, illustrates the voltage, current, and temperature conditions where the device can be reliably operated. Shown below in Figure 6 is the SOA for the LTC6090. The SOA takes into account the power dissipated by the device. This includes the product of the load current and difference between the supply and output voltage, and the quiescent current and supply voltage.

The LTC6090 is safe when operated within the boundaries shown in Figure 6. Thermal resistance junction to case,  $\theta_{JC}$ , is rated at a constant 5°C/W. Thermal resistance junction to ambient,  $\theta_{JA}$ , is dependent on board layout



Figure 6. Safe Operating Area

and any additional heat sinking. The three SOA curves in Figure 6 show the direct effect of  $\theta_{\text{JA}}$  on SOA.

#### **Stability with Large Resistor Values**

A large feedback resistor along with the intrinsic input capacitance will create an additional pole that affects stability and causes peaking in the closed loop response as shown in Figure 7. To mitigate the peaking a small feedback capacitor placed around the feedback resistor, as shown in Figure 8, will reduce the peaking and overshoot. Figure 9 shows the closed loop response with a 10pF feedback capacitor.

Additionally stray capacitance on the input pins should be kept to a minimum.



Figure 7. Uncompensated Closed Loop Response



Figure 8. LTC6090 with Feedback Capacitance to Reduce Peaking

TECHNOLOGY TECHNOLOGY



Figure 9. Compensated Closed Loop Response Reduces Peaking



The LTC6090 includes a slew enhancement circuit which boosts the slew rate to 19V/µs making the part capable of slewing rail-to-rail across the 140V output range in less than 8µs. To optimize the slew rate and minimize settling, stray capacitance should be kept to a minimum. A feedback capacitor reduces overshoot and nonlinearities associated with the slew enhancement circuit. The size of the feedback capacitor should be tailored to the specific board, supply voltage and load conditions.

Slewing is a nonlinear behavior and will affect distortion. The relationship between slew rate and full power bandwidth is given in the relationship below.

$$SR = V_0 \cdot \omega$$

Where  $V_0$  is the peak output voltage and  $\omega$  is frequency in radians. The fidelity of a large sine wave output is limited by the slew rate. The graph in Figure 10 shows distortion versus frequency for several output levels.

#### **Multiplexer Application**

Several LTC6090s may be arranged to act as a high voltage analog multiplexer as shown in Figure 11. When using this arrangement, it is possible for the output to affect the source on the disabled amplifier's noninverting input. The inverting and noninverting inputs are clamped through resistors and back to back diodes. There is a path for



Figure 10. Distortion vs Frequency for Large Output Swings

current to flow from the multiplexer output through the disabled amplifier's feedback resistor, and through the inputs to the noninverting input's source. For example, if the enabled amplifier has a -70V output, and the disabled amplifier has a 5V input, there is 75V across the two resistors and the input pins. To keep this current below 1mA the combined resistance of the  $R_{\text{IN}}$  and feedback resistor needs to be about 75k.

The output impedance of the disabled amplifier is  $450k\Omega$  at DC. The AC output impedance is shown in the Typical Performance Characteristics section.



Figure 11. Multiplexer Application



#### Gain of 20 Amplifier with a 40mA Protected Output Driver



#### Gain of 10 with Protected Output Current Doubler



12V to ±70V Isolated Flyback Converter for Amplifier Supply



9V to ±65V Isolated Flyback Converter for Amplifier Supply





#### **Audio Power Amplifier**



\* USE SEVERAL SERIES RESISTORS TO REDUCE DISTORTION (i.e.  $5 \times 2k\Omega$ ).

#### Total Harmonic Distortion Plus Noise Analyzer Passband 10Hz to 80kHz





### **High Current Pulse Amplifier**



### 60V Step Response Into $10\Omega$



### Simple 100W Audio Amplifier



SET QUIESCENT SUPPLY CURRENT AT ABOUT 200mA WITH BIAS ADJUSTMENT. SET QUIESCENT CURRENT TO 100mA IF PARALLEL MOSFETs ARE NOT USED (FOR 8 $\Omega$  OR HIGHER).

#### Total Harmonic Distortion Plus Noise vs Frequency



### Wide Common Mode Range 10x Gain Instrumentation Amplifier Typically <1mV Input-Referred Error





## PACKAGE DESCRIPTION

Please refer to http://www.linear.com/designtools/packaging/ for the most recent package drawings.

#### FE Package 16-Lead Plastic TSSOP (4.4mm)

(Reference LTC DWG # 05-08-1663 Rev J)

#### **Exposed Pad Variation BA**









#### NOTE:

- 1. CONTROLLING DIMENSION: MILLIMETERS
- 2. DIMENSIONS ARE IN MILLIMETERS (INCHES)
- 3. DRAWING NOT TO SCALE
- 4. RECOMMENDED MINIMUM PCB METAL SIZE FOR EXPOSED PAD ATTACHMENT
- \*DIMENSIONS DO NOT INCLUDE MOLD FLASH. MOLD FLASH SHALL NOT EXCEED 0.150mm (.006") PER SIDE



## PACKAGE DESCRIPTION

Please refer to http://www.linear.com/designtools/packaging/ for the most recent package drawings.

### S8E Package 8-Lead Plastic SOIC (Narrow .150 Inch) Exposed Pad

(Reference LTC DWG # 05-08-1857 Rev Ø)



MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED .006" (0.15mm)

## **REVISION HISTORY**

| REV | DATE  | DESCRIPTION          | PAGE NUMBER |
|-----|-------|----------------------|-------------|
| Α   | 11/12 | Added ESD Statement. | 2           |



#### Extended Dynamic Range $1M\Omega$ Transimpedance Photodiode Amplifier



## **RELATED PARTS**

| PART NUMBER              | DESCRIPTION                                                                     | COMMENTS                                                                             |  |  |
|--------------------------|---------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|--|--|
| Amplifiers               |                                                                                 |                                                                                      |  |  |
| LT1990                   | ±250V Input Range G = 1, 10, Micropower,<br>Difference Amplifier                | Pin Selectable Gain of 1 or 10                                                       |  |  |
| LT1991                   | Precision, 100µA Gain Selectable Amplifier                                      | Pin Configurable as a Difference Amplifier, Inverting and Noninverting Amplifier     |  |  |
| <b>Matched Resistors</b> |                                                                                 |                                                                                      |  |  |
| LT5400                   | Quad Matched Resistor Network                                                   | Excellent Matching Specifications Over the Entire Temperature Range                  |  |  |
| Digital to Analog C      | onverters                                                                       |                                                                                      |  |  |
| LTC2641/LTC2462          | 16-Bit V <sub>OUT</sub> DACs in 3mm × 3mm DFN                                   | Guaranteed Monotonic Over Temperature                                                |  |  |
| LTC2756                  | Serial 18-Bit SoftSpan I <sub>OUT</sub> DAC                                     | 18-Bit Settling Time: 2.1µs<br>Maximum 18-Bit INL Error: ±1 LSB Over Temperature     |  |  |
| Flyback Controllers      | 3                                                                               |                                                                                      |  |  |
| LT3511                   | Monolithic High Voltage Isolated Flyback Converter                              | 4.5V to 100V Input Voltage Range, No Optocoupler Required                            |  |  |
| LT8300                   | 100V <sub>IN</sub> Micropower Isolated Flyback Converter with 150V/260mA Switch | 6V to 100V Input Voltage Range. V <sub>OUT</sub> Set with a Single External Resistor |  |  |