# SN54LS682, SN54LS684, SN54LS685, SN54LS687, SN54LS688, SN74LS682, SN74LS684 THRU SN74LS688 8-BIT MAGNITUDE/IDENTITY COMPARATORS

SDLS008

D2617, JANUARY 1981 - REVISED MARCH 1988

- Compares Two-8-Bit Words
- Choice of Totern-Pole or Open-Collector Outputs
- Hysteresis at P and Q Inputs
- 'LS682 has 20-kΩ Pullup Resistors on the Q Inputs
- SN74LS686 and 'LS687 . . . JT and NT 24-Pin, 300-Mil Packages

| TYPE      | P = Q       | P > 0 | OUTPUT | QUTPUT         | 20-kΩ  |
|-----------|-------------|-------|--------|----------------|--------|
| 1176      | r = u       | r > u | ENABLE | CONFIGURATION  | PULLUP |
| 'LS682    | yes         | yes   | no     | totem-pole     | yes    |
| 'LS684    | yes         | yes   | no     | totem-pole     | no     |
| 'LS685    | <b>∀9</b> 5 | γes   | na     | open-collector | no     |
| SN74LS686 | yes         | ves   | yes    | totem-pole     | no     |
| 'LS687    | yes         | yes   | yes    | open-collector | no     |
| 'LS688    | yes         | no    | yes    | totem-pole     | no     |

SN54LS687 . . . JT PACKAGE SN74LS686, SN74LS687 . . . DW OR NT PACKAGE (TOP VIEW)

> P>Q □ī ∪24] v<sub>cc</sub> G1 | 2 P0 | 3 O0 | 4 23 G2 22 P=Q 21 07 P1 | 5 Q1 | 6 NC | 7 20 P7 19 NC 18 05 P2 [8 02 [9 17 P6 16 Q5 15 P5 P3 | 10 03 | 11 GND | 12 14 🗌 Q4 13 P4

\$N54L\$687 . . . FK PACKAGE (TOP VIEW)



NC-No internal connection

SN54LS682, SN54LS684, SN54LS685 . . . J PACKAGE SN74LS682, SN74LS684, SN74LS685 . . . DW OR N PACKAGE (TOP VIEW)



SN54LS682, SN54LS684, SN54LS685 . . . FK PACKAGE (TOP VIEW)



SN54LS688 . . . J PACKAGE SN74LS688 . . . DW OR N PACKAGE

(TOP VIEW)



SN54LS688 . . . FK PACKAGE (TOP VIEW)



PRODUCTION DATA documents contain information current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



# SN54LS682, SN54LS684, SN54LS685, SN54LS687, SN54LS688 SN74LS682, SN74LS684 THRU SN74LS688 8-BIT MAGNITUDE/IDENTITY COMPARATORS

#### description

These magnitude comparators perform comparisons of two eight-bit binary or BCD words. All types provide  $\overline{P}=\overline{Q}$  outputs and all except 'LS688 provide  $\overline{P}>\overline{Q}$  outputs as well. The 'LS682, 'LS684, 'LS685, and 'LS688 have totem-pole outputs, while the 'LS685 and 'LS687 have open-collector outputs. The 'LS682 features 20-k $\Omega$  pullup termination resistors on the Q inputs for analog or switch data.

#### **FUNCTION TABLE**

| - "                                                       | INPUTS       |     | OUT        | PUTS |
|-----------------------------------------------------------|--------------|-----|------------|------|
| DATA                                                      | ENAB         | LES | <u>ν-α</u> | P>Q  |
| P, Q                                                      | Ğ, <u>G1</u> | G2  | , - 4      |      |
| P=Q                                                       | L            | Х   | L          | н    |
| P>Q                                                       | X            | L L | н          | L    |
| P <q< td=""><td>Х</td><td>×</td><td>н</td><td>Н</td></q<> | Х            | ×   | н          | Н    |
| P=Q                                                       | Н            | X   | Н          | н    |
| P>Q                                                       | ×            | Н   | н          | н    |
| ×                                                         | Н            | ] H | н          | н    |

- NOTES: 1. The last three lines of the function table applies only to the devices having enable inputs, i.e., 'LS686 thru 'LS688.
  - The P<Q function can be generated by applying the P − Q and P > Q outputs to a 2-input NAND gate.
  - 3. For 'LS686 and 'LS687,  $\overline{G}$ 1 enables  $\overline{P} = \overline{Q}$  and  $\overline{G}$ 2 enables  $\overline{P} > \overline{Q}$ .

#### logic symbols†



 $^{\dagger}$ These symbols are in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers shown are for DW, J, JT, N, and NT packages.



# SN54LS682, SN54LS684, SN54LS685, SN54LS687, SN54LS688, SN74LS682, SN74LS684 THRU SN74LS688 8-BIT MAGNITUDE/IDENTITY COMPARATORS



<sup>&</sup>lt;sup>†</sup>These symbols are in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers shown are for DW, J, JT, N, and NT packages.

### schematics of inputs and outputs



# SN54LS682, SN54LS684, SN54LS685 SN74LS682, SN74LS684, SN74LS685 8-BIT MAGNITUDE/IDENTITY COMPARATORS

'LS682, 'LS684, 'LS685 logic diagram (positive logic)



Pin numbers shown are for DW, J, and N packages.



### 'LS686, 'LS687 logic diagram (positive logic)



Pin numbers shown are for DW, JT, and NT packages.



POST OFFICE BOX 655012 - DALLAS, TEXAS 75265

# SN54LS682, SN54LS684, SN54LS685, SN54LS687, SN54LS688 SN74LS682, SN74LS684 THRU SN74LS688 8-BIT IDENTITY COMPARATORS

#### 'LS688 logic diagram (positive logic)



Pin numbers shown are for DW, J, and N packages.

#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

| Supply voltage, VCC (see Note 1)                                | . 7 | 7 V |
|-----------------------------------------------------------------|-----|-----|
| Input voltage: Q inputs of 'LS682                               |     |     |
| All other inputs                                                |     |     |
| Off-state output voltage: 'LS685, 'LS687                        |     |     |
| Operating free-air temperature range:                           |     |     |
| SN54LS682, SN54LS684, SN54LS685, SN54LS687, SN54LS688 55°C to 1 |     |     |
| SN74LS682, SN74LS684 thru SN74LS688 0°C to                      | 70  | °C  |
| Storage temperature range                                       | 50  | °C  |

NOTE 1: Voltage values are with respect to network ground terminal.



# SN54LS682, SN54LS684, SN54LS688 SN74LS682, SN74LS684, SN74LS686, SN74LS688 8-BIT MAGNITUDE/IDENTITY COMPARATORS WITH TOTEM-POLE OUTPUTS

#### recommended operating conditions

|                                    | 5    | SN54LS' |      |      |     | SN74LS' |      |  |
|------------------------------------|------|---------|------|------|-----|---------|------|--|
|                                    | MIN  | NOM     | MAX  | MIN  | NOM | MAX     | UNIT |  |
| Supply voltage, VCC                | 4.5  | 5       | 5.5  | 4.85 | 5   | 5.25    | >    |  |
| High-level output current, IOH     |      |         | -400 |      |     | -400    | μΑ   |  |
| Low-level output current, IOL      |      |         | 12   |      |     | 24      | mΑ   |  |
| Operating free-air temperature, TA | - 55 |         | 125  | 0    |     | 70      | °C   |  |

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|                 |                                                                                                            | _                 |                                                                  |                         | ,    | SN54LS           | 3"    | S    | N74LS | ,     | UNIT |
|-----------------|------------------------------------------------------------------------------------------------------------|-------------------|------------------------------------------------------------------|-------------------------|------|------------------|-------|------|-------|-------|------|
|                 | Low-level input voltage  + -VT - Hysteresis   P or Q inputs Input clamp voltage  High-level output voltage |                   | IEST CO                                                          | NDITIONS <sup>†</sup>   | MIN  | TYP <sup>‡</sup> | MAX   | MIN  | TYP‡  | MAX   | UNII |
| VIH             | High-level inp                                                                                             | ut voltage        |                                                                  |                         | 2    |                  |       | 2    |       |       | V    |
| V <sub>IL</sub> | Low-level inpu                                                                                             | ut voltage        |                                                                  |                         |      |                  | 0.7   |      |       | 0.8   | V    |
| VT+-VT-         | . Hysteresis                                                                                               | P or Q inputs     | V <sub>CC</sub> = MIN                                            |                         |      | 0.4              |       |      | 0.4   |       | V    |
| ViK             | Input clamp v                                                                                              | oltage            | VCC = MIN.                                                       | i <sub>I</sub> = -18 mA |      |                  | -1.5  |      |       | - 1.5 | >    |
| ∨он             | High-level out                                                                                             | put voltage       | V <sub>CC</sub> = MIN,<br>V <sub>IL</sub> = V <sub>IL</sub> max, | .,.                     | 2.5  |                  |       | 2.7  |       |       | >    |
| Vol             | Low-level out                                                                                              | out voltage       | $V_{CC} = MIN,$ $V_{IH} = 2 V,$                                  | IOL = 12 mA             |      | 0.25             | 0.4   |      | 0.25  | 0.4   | ٧    |
|                 | <u> </u>                                                                                                   |                   | V <sub>IL</sub> = V <sub>IL</sub> max                            | IOL = 24 mA             |      |                  |       |      | 0.35  | 0.5   |      |
| ł,              | Input current<br>at maximum                                                                                | Q inputs, 'LS682  | V <sub>CC</sub> = MAX,                                           | V <sub>1</sub> = 5.5 V  |      | -                | 0.1   |      |       | 0.1   | mA   |
| '               |                                                                                                            | All other inputs  | V <sub>CC</sub> = MAX,                                           | V <sub>1</sub> = 7 V    |      |                  | 0.1   |      |       |       |      |
| ήн              | High-level inp                                                                                             | ut current        | VCC = MAX.                                                       | V <sub>I</sub> = 2.7 V  |      |                  | 20    | [    |       | 20    | μA   |
| l               | Low-level                                                                                                  | Q inputs, 'LS682' | May                                                              | V 04V                   |      |                  | -0.4  |      |       | -0.4  | mΑ   |
| اا ا            | input current                                                                                              | All other inputs  | V <sub>CC</sub> = MAX,                                           | V[ = 0.4 ¥              |      |                  | -0.2  |      |       | -0.2  | IIIA |
| los§            | Short-circuit o                                                                                            | output current    | VCC = MAX,                                                       | V <sub>O</sub> = 0      | - 20 |                  | - 100 | - 20 |       | - 100 | mA   |
|                 |                                                                                                            | 'LS682            |                                                                  |                         |      | 42               | 70    |      | 42    | 70    |      |
| [na             | Cumply av                                                                                                  | 'LS684            | V== - MAY                                                        | Con Nets 1              |      | 40               | 65    |      | 40    | 65    |      |
| ICC             | Supply curren                                                                                              | 'LS686            | V <sub>CC</sub> = MAX,                                           | See Note 1              |      | 44               | 75    |      | 44    | 75    | mA   |
|                 |                                                                                                            | 'LS688            |                                                                  |                         |      | 40               | 65    |      | 40    | 65    |      |

<sup>†</sup> For conditions shown as MIN or MAX, use the appropriate values specified under recommended operating conditions.



 $<sup>^{\</sup>ddagger}$  All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25 °C.

Not more than one output should be shorted at a time, and duration of the short-circuit should not exceed one second.

NOTE 1: ICC is measured with any G inputs grounded, all other inputs at 4.5 V, and all outputs open.

# SN54LS682, SN54LS684, SN54LS688 SN74LS682, SN74LS684, SN74LS686, SN74LS688 8-BIT MAGNITUDE/IDENTITY COMPARATORS WITH TOTEM-POLE OUTPUTS

# switching characteristics, VCC = 5 V, TA = 25°C

| PARAMETER†       | FROM                  | то        | TEST                    | 'LS68           | 2   | 'LS68   | 4   | 'LS68   | 6   | 'LS68   | 8   | UNIT  |  |
|------------------|-----------------------|-----------|-------------------------|-----------------|-----|---------|-----|---------|-----|---------|-----|-------|--|
| PANAMETER.       | (INPUTS)              | (OUTPUT)  | PUT) CONDITIONS         | MIN TYP         | MAX | MIN TYP | MAX | MIN TYP | MAX | MIN TYP | MAX | UNIT  |  |
| tPLH             | p                     | P=Q       | •                       | 13              | 25  | 15      | 25  | 13      | 25  | 12      | 18  |       |  |
| t <sub>PHL</sub> | ,                     | r≖u;<br>_ |                         | 15              | 25  | 17      | 25  | 20      | 30  | 17      | 23  | ns    |  |
| tPLH .           | α                     | P = Q     |                         | 14              | 25  | 16      | 25  | 13      | 25  | 12      | 18  |       |  |
| tPHL_            | ď                     | r=u       | R <sub>I</sub> = 667 Ω, | 15              | 25  | 15      | 25  | 21      | 30  | 17      | 23  | ns    |  |
| t <sub>PLH</sub> | ତ, ତିୀ                | 51 P=C    |                         | -               |     |         |     |         | 11  | 20      | 12  | 18    |  |
| <sup>†</sup> PHL | <b>3</b> , <b>3</b> 1 |           | C <sub>L</sub> = 45 pF, |                 |     |         |     | 19      | 30  | 13      | 20  | 20 ns |  |
| tPLH             | Р                     | P>Q       | All other               | 1 20 301 22 301 | 19  | 30      |     |         |     |         |     |       |  |
| tpHL             | P .                   | P>U       | inputs low,             | 15              | 30  | 17      | 30  | 15      | 30  |         |     | ns    |  |
| †PLH             | Q                     | P>Q       | See Note 2              | 21              | 30  | 24      | 30  | 18      | 30  |         | •   | † †   |  |
| <sup>t</sup> PHL | u                     | Q P>Q     |                         | 19 3            | 30  | 20      | 30  | 19      | 30  |         |     | n\$   |  |
| <sup>†</sup> PLH | Ĝ2                    | ₽>Q       |                         |                 |     |         |     | 21      | 30  |         |     |       |  |
| tpHI             | ل عن                  | P>Q       |                         |                 |     |         |     | 16      | 25  |         |     | ns    |  |

 $<sup>^{\</sup>dagger}$ tpLH = propagation delay time, low-to-high-level outputs; tpHL = propagation delay time, high-to-low-level output. NOTE 2: Load circuits and voltage waveforms are shown in Section 1.

# SN54LS685, SN54LS687 SN74LS685, SN74LS687, SN74LS688 8-BIT MAGNITUDE/IDENTITY COMPARATORS WITH TOTEM-POLE OUTPUTS

#### recommended operating conditions

|                                    |      | SN54L8 | 3'  | S    | UNIT |      |      |
|------------------------------------|------|--------|-----|------|------|------|------|
|                                    | MIN  | NOM    | MAX | MIN  | NOM  | MAX  | UNIT |
| Supply voltage, VCC                | 4.5  | 5      | 5.5 | 4.85 | 5    | 5.25 | V    |
| High-level output current, VOH     |      |        | 5.5 |      |      | 5.5  | V    |
| Low-level output current, IQL      |      |        | 12  |      |      | 24   | mA   |
| Operating free-air temperature, TA | - 55 |        | 125 | 0    |      | 70   | °C   |

#### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|                     | DARAMETER                     |                                                                  | uziona!                                           | 5   | N54L | 3'    | s   | N74LS | •    | UNIT |
|---------------------|-------------------------------|------------------------------------------------------------------|---------------------------------------------------|-----|------|-------|-----|-------|------|------|
|                     | PARAMETER                     | TEST CONE                                                        | DITIONS                                           | MIN | TYP  | MAX   | MIN | TYP   | MAX  | ONIT |
| VIH                 | High-level input voltage      |                                                                  |                                                   | 2   |      |       | 2   |       |      | ٧    |
| VIL                 | Low-level input voltage       |                                                                  |                                                   |     |      | 0.7   |     |       | 8.0  | V    |
| V <sub>T+</sub> - ` | VT _ Hysteresis P or Q inputs | VCC = MIN                                                        |                                                   |     | 0.4  |       |     | 0.4   |      | ٧    |
| VIK                 | Input clamp voltage           | V <sub>CC</sub> = MIN,                                           | $l_{\parallel} = -18 \text{ mA}$                  |     |      | - 1.5 |     |       | -1.5 | V    |
| Іон                 | High-level output voltage     | V <sub>CC</sub> = MIN,<br>V <sub>IL</sub> = V <sub>IL</sub> max, | V <sub>IH</sub> = 2 V,<br>V <sub>OH</sub> = 5.5 V |     |      | 250   |     |       | 100  | μА   |
| Vol                 | Low-level output voltage      | $V_{CC} = MIN,$<br>$V_{IH} = 2 V,$                               | I <sub>OL</sub> = 12 mA                           |     | 0.25 | 0.4   |     | 0.25  | 0.4  | v    |
| - OL                | as in love surput valuage     | VIL = VILmax                                                     | l <sub>OL</sub> = 24 mA                           |     |      |       |     | 0.35  | 0.5  | 1    |
| _l <sub>1</sub>     |                               | VCC = MAX,                                                       | V <sub>1</sub> = 7 V                              |     |      | 0.1   |     |       | 0.1  | mA   |
| Ξ                   | High-level input current      | V <sub>CC</sub> = MAX,                                           | V <sub>1</sub> = 2.7 V                            |     |      | 20    |     |       | 20   | μΑ   |
| I <sub>IL</sub>     | Low-level input current       | V <sub>CC</sub> ≈ MAX,                                           | V <sub>1</sub> = 0.4 V                            |     |      | -0.2  |     |       | -0.2 | mA   |
| loo                 | Supply 'LS685                 | V MAY                                                            | Can Nasa 1                                        |     | 40   | 65    |     | 40    | 65   | mA   |
| lcc                 | current 'LS687                | $V_{CC} = MAX,$                                                  | See Note 1                                        |     | 44   | 75    |     | 44    | 75   | IIIA |

 $<sup>^{\</sup>dagger}$  For conditions shown as MIN or MAX, use the appropriate values specified under recommended operating conditions.

 $^{\ddagger}$ All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25 °C. NOTE 1: I<sub>CC</sub> is measure with any  $\overline{G}$  inputs grounded, all other inputs at 4.5 V, and all outputs open.



# SN54LS685, SN54LS687 SN74LS685, SN74LS687

# 8-BIT MAGNITUDE/IDENTITY COMPARATORS WITH OPEN-COLLECTOR OUTPUTS

switching characteristics, VCC = 5 V, TA = 25°C

| PARAMETER        | FROM          | το       | TEAT COMOUTIONS            |           | 'LS685      |     |     | 'LS687 |     | UNIT       |    |    |
|------------------|---------------|----------|----------------------------|-----------|-------------|-----|-----|--------|-----|------------|----|----|
| PANAIVIETEN      | (INPUT)       | (OUTPUT) | TEST CONDITIONS            |           | TYP         | MAX | MIN | TYP    | MAX | UNIT       |    |    |
| tPLH             | P             | P=Q      |                            |           | 30          | 45  |     | 24     | 35  | ns         |    |    |
| tpHL             | r             | ) r=u    |                            |           | 19          | 35  |     | 20     | 30  | ] <u> </u> |    |    |
| tPLH.            | Q             | P≂Ci     |                            |           | 24          | 45  |     | 24     | 35  |            |    |    |
| tPHL .           | u             | }P≋u     | 0 007.0                    |           | 23          | 35  |     | 20     | 30  | ns         |    |    |
| tPLH             | ਰ, <b>ਰ</b> 1 | P=Q      | $R_{L} \approx 667 \Omega$ |           |             |     |     | 21     | 35  |            |    |    |
| <sup>T</sup> PHL | G, G1         |          | P>Q                        | }         | Cլ = 45 pF, |     |     |        | 1   | 18         | 30 | ns |
| tPLH             | ρ             |          |                            | All other |             | 32  | 45  | -      | 24  | 35         |    |    |
| <sup>t</sup> PHL | P             | Pou      | inputs low,                |           | 16          | 35  |     | 16     | 30  | ns         |    |    |
| t <sub>PLH</sub> | a             | P>Q      | See Note 2                 |           | 30          | 45  |     | 24     | 35  |            |    |    |
| tPHL             | u             | Pou      |                            |           | 20          |     |     | 16     |     | ns         |    |    |
| tPLH             | <u>G</u> 2    | P>Q      |                            |           |             |     |     | 24     | 35  |            |    |    |
| <sup>†</sup> PHL | GΣ            | l bed    | <u>†</u>                   |           |             |     |     | 15     | 30  | ns         |    |    |

 $<sup>^{\</sup>dagger}$ tpLH = propagation delay time, low-to-high-level outputs; tpHL = propagation delay time, high-to-low-level output. NOTE 2: Load circuits and voltage waveforms are shown in Section 1.



#### IMPORTANT NOTICE

Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current.

TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications").

TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS.

Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used.

Copyright @ 1996, Texas Instruments Incorporated

#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1998, Texas Instruments Incorporated