## Dual 12-Bit Rail-to-Rail Micropower DAC ### **FEATURES** - SO-8 Package - 12-Bit Resolution - Buffered True Rail-to-Rail Voltage Output - External Reference Input Can Be Tied to V<sub>CC</sub> - Output Swings from 0V to V<sub>RFF</sub> - 3V and 5V Supply Operation - Schmitt Trigger on Clock Input Allows Direct Optocoupler Interface - Power-On Reset Clears DACs to 0V - 3-Wire Serial Interface - Maximum DNL Error: 0.5LSB - Low Cost ### **APPLICATIONS** - Digital Calibration - Industrial Process Control - Automatic Test Equipment - Cellular Telephones ### DESCRIPTION The LTC®1448 is a dual rail-to-rail voltage output, 12-bit digital-to-analog converter (DAC). It includes rail-to-rail output buffer amplifiers and an easy-to-use 3-wire serial interface. It is available in 8-pin SO and PDIP packages and provides the smallest footprint of any dual 12-bit DAC. The LTC1448 has an external reference input pin (REF) and its outputs swing from 0V to REF. The REF input can be tied to $V_{CC}$ providing rail-to-rail operation from supplies of 2.7V to 5.5V. (For devices with internal reference see the LTC1446 data sheet.) The LTC1448 dissipates 2.5mW from a 5V supply. The low power supply current and the small SO-8 package make the LTC1448 ideal for battery-powered applications. **17**, LTC and LT are registered trademarks of Linear Technology Corporation. ## TYPICAL APPLICATION Functional Block Diagram: 12-Bit Rail-to-Rail Dual DAC 1446 1 ## **ABSOLUTE MAXIMUM RATINGS** | V <sub>CC</sub> to GND | 0.5V to 7.5V | |------------------------------------------------------|----------------------------| | Logic Inputs to GND | | | V <sub>OUT A</sub> , V <sub>OUT B</sub> , REF to GND | $-0.5V$ to $V_{CC} + 0.5V$ | | Maximum Junction Temperature | 125°C | | Operating Temperature Range | | | LTC1448C | 0°C to 70°C | | LTC1448I | 40°C to 85°C | | Storage Temperature Range | 65°C to 150°C | | Lead Temperature (Soldering, 10 sec | c) 300°C | ## PACKAGE/ORDER INFORMATION Consult factory for Military grade parts. ### **ELECTRICAL CHARACTERISTICS** $V_{CC}$ = 2.7V to 5.5V, $V_{OUT\ A}$ and $V_{OUT\ B}$ unloaded, REF $\leq$ $V_{CC}$ , $T_A$ = $T_{MIN}$ to $T_{MAX}$ , unless otherwise noted. | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |--------------------|-----------------------------------------------|------------------------------------------------------------------------------------------|---|----------------|----------------|----------------|------------| | DAC | | | | | | | | | | Resolution | | • | 12 | | | Bits | | | Monotonicity | | • | 12 | | | Bits | | DNL | Differential Nonlinearity | V <sub>REF</sub> ≤ V <sub>CC</sub> - 0.1V (Note 1) | • | | ±0.2 | ±0.5 | LSB | | INL | Integral Nonlinearity | $V_{REF} \le V_{CC} - 0.1V$ (Note 1), $T_A = 25$ °C $V_{REF} \le V_{CC} - 0.1V$ (Note 1) | • | | | ±5.0<br>±5.5 | LSB<br>LSB | | Vos | Offset Error | Measured at Code 20, T <sub>A</sub> = 25°C<br>Measured at Code 20 | • | | | ±10<br>±15 | mV<br>mV | | V <sub>OS</sub> TC | Offset Error Temperature<br>Coefficient | | | | ±15 | | μV/°C | | V <sub>FS</sub> | Full-Scale Voltage | V <sub>REF</sub> = 4.096V, T <sub>A</sub> = 25°C<br>V <sub>REF</sub> = 4.096V | • | 4.070<br>4.060 | 4.095<br>4.095 | 4.120<br>4.130 | V | | V <sub>FS</sub> TC | Full-Scale Voltage<br>Temperature Coefficient | | | | 10 | | ppm/°C | | Power Sup | ply | | | | | | | | V <sub>CC</sub> | Positive Supply Voltage | For Specified Performance | • | 2.7 | | 5.5 | V | | lcc | Supply Current | (Note 4) | • | | 450 | 700 | μА | | Op Amp DO | C Performance | | | | | | | | | Short-Circuit Current Low | V <sub>OUT</sub> Shorted to GND | • | | 55 | 120 | mA | | | Short-Circuit Current High | V <sub>OUT</sub> Shorted to V <sub>CC</sub> | • | | 65 | 120 | mA | | | Output Impedance to GND | Input Code = 0 | • | | 30 | 120 | Ω | | | Output Line Regulation | Input Code = 4095. V <sub>CC</sub> = 4.5V to 5.5V, V <sub>REF</sub> = 4.096V | • | | 0.2 | 1.5 | LSB/V | ### **ELECTRICAL CHARACTERISTICS** $V_{CC}$ = 2.7V to 5.5V, $V_{OUT\,A}$ and $V_{OUT\,B}$ unloaded, REF $\leq V_{CC}$ , $T_A$ = $T_{MIN}$ to $T_{MAX}$ , unless otherwise noted. | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |----------------------------|------------------------------------|------------------------------------------|--------------|-----|------|----------|-------| | AC Perfor | mance | | ' | | | | | | | Voltage Output Slew Rate | | • | 0.5 | 1.0 | | V/µs | | | Voltage Output Settling Time | (Notes 2, 3) to ± 0.5LSB | | | 14 | | μs | | | Digital Feedthrough | | | | 0.3 | | nV∙s | | Reference | e Input | | | | | | | | R <sub>IN</sub> | REF Input Resistance | | • | 7.5 | 12.5 | 18 | kΩ | | REF | REF Input Range | (Notes 5, 6) | • | 0 | | $V_{CC}$ | V | | Digital I/C | ) | | | | | | | | $\overline{V_{\text{IH}}}$ | Digital Input High Voltage | V <sub>CC</sub> = 5V | • | 2.4 | | | V | | | | V <sub>CC</sub> = 3V | • | 2.0 | | | V | | $V_{IL}$ | Digital Input Low Voltage | V <sub>CC</sub> = 5V | • | | | 0.8 | V | | | | V <sub>CC</sub> = 3V | • | | | 0.6 | ٧ | | LEAK | Digital Input Leakage | V <sub>IN</sub> = GND to V <sub>CC</sub> | • | | | ±10 | μA | | CIN | Digital Input Capacitance | (Note 6) | • | | | 10 | pF | | Switching | (V <sub>CC</sub> = 4.5V to 5.5V) | | | | | | I | | <u>t<sub>1</sub></u> | D <sub>IN</sub> Valid to CLK Setup | | • | 40 | | | ns | | <u>t2</u> | D <sub>IN</sub> Valid to CLK Hold | | • | 0 | | | ns | | <u>t</u> 3 | CLK High Time | (Note 6) | • | 40 | | | ns | | <u>t</u> 4 | CLK Low Time | (Note 6) | • | 40 | | | ns | | <u>t</u> 5 | CS/LD Pulse Width | (Note 6) | • | 50 | | | ns | | <u>t</u> 6 | LSB CLK to CS/LD | (Note 6) | • | 40 | | | ns | | t <sub>7</sub> | CS/LD Low to CLK | (Note 6) | • | 20 | | | ns | | t <sub>8</sub> | CLK Low to CS/LD Low | (Note 6) | • | 20 | | | ns | | Switching | g (V <sub>CC</sub> = 2.7V to 5.5V) | | | | | | | | t <sub>1</sub> | D <sub>IN</sub> Valid to CLK Setup | | • | 60 | | | ns | | $\overline{t_2}$ | D <sub>IN</sub> Valid to CLK Hold | | • | 0 | | | ns | | $\overline{t_3}$ | CLK High Time | (Note 6) | • | 60 | | | ns | | $\overline{t_4}$ | CLK Low Time | (Note 6) | • | 60 | | | ns | | t <sub>5</sub> | CS/LD Pulse Width | (Note 6) | • | 80 | | | ns | | $t_6$ | LSB CLK to CS/LD | (Note 6) | • | 60 | | | ns | | t <sub>7</sub> | CS/LD Low to CLK | (Note 6) | • | 30 | | | ns | | ' | CLK Low to CS/LD Low | (Note 6) | • | 30 | | | ns | | -0<br> | <u>'</u> | , , | 4. Dintal in | | | | | The lacktriangle denotes specifications which apply over the full operating temperature range. **Note 1:** Nonlinearity is defined from code 20 to code 4095 (full scale). See Applications Information. Note 2: Load is 5k in parallel with 100pF. Note 3: DAC switched between all 1s and the code corresponding to $\ensuremath{\text{V}_{0S}}$ for the part. Note 4: Digital inputs at OV or $V_{CC}$ . Note 5: $V_{OUT}$ can only swing from (GND + $\mid V_{OS} \mid$ ) to ( $V_{CC} - \mid V_{OS} \mid$ ) when output is unloaded. Note 6. Guaranteed by design, not subject to test. ### TYPICAL PERFORMANCE CHARACTERISTICS ### PIN FUNCTIONS **CLK (Pin 1):** Serial Interface Clock. Internal Schmitt trigger on this input allows direct optocoupler interface. $\mathbf{D_{IN}}$ (Pin 2): Serial Interface Data. Data on the $\mathbf{D_{IN}}$ pin is latched into the shift register on the rising edge of the serial clock. **CS/LD** (**Pin 3**): Serial Interface Enable and Load Control. When $\overline{CS}/LD$ is low the CLK signal is enabled, so the data can be clocked in. When $\overline{CS}/LD$ is pulled high, data is loaded from the shift register into the DAC register, updating the DAC output and the CLK is disabled internally. **REF (Pin 4):** Reference Input for Both DACs. This pin can be tied to $V_{CC}$ . The output will swing from 0V to REF. The typical input resistance is 12.5k. **V<sub>OUT A</sub>**, **V<sub>OUT B</sub>** (**Pins 5**, **8**): Buffered DAC Outputs. GND (Pin 6): Ground. **V<sub>CC</sub>** (**Pin 7**): Positive Supply Input. $2.7V \le V_{CC} \le 5.5V$ . Requires a bypass capacitor to ground. ## **BLOCK DIAGRAM** ## TIMING DIAGRAMS ### **DEFINITIONS** **Differential Nonlinearity (DNL):** The difference between the measured change and the ideal 1LSB change for any two adjacent codes. The DNL error between any two codes is calculated as follows: $$DNL = (\Delta V_{OUT} - LSB)/LSB$$ where $\Delta V_{OUT}$ is the measured voltage difference between two adjacent codes. **Digital Feedthrough:** The glitch that appears at the analog output caused by AC coupling from the digital inputs when they change state. The area of the glitch is specified in (nV)(sec). Full-Scale Error (FSE): The deviation of the actual fullscale voltage from ideal. FSE includes the effects of offset and gain errors (see Applications Information). Integral Nonlinearity (INL): The deviation from a straight line passing through the endpoints of the DAC transfer curve (Endpoint INL). Because the output cannot go below zero, the linearity is measured between full scale and the lowest code which guarantees the output will be greater than zero. The INL error at a given input code is calculated as follows: $$INL = [V_{OLIT} - V_{OS} - (V_{ES} - V_{OS})(code/4095)]/LSB$$ where $V_{\text{OUT}}$ is the output voltage of the DAC measured at the given input code. **Least Significant Bit (LSB):** The ideal voltage difference between two successive codes. $$LSB = V_{RFF}/4096$$ **Resolution (n):** Defines the number of DAC output states (2<sup>n</sup>) that divide the full-scale range. Resolution does not imply linearity. **Voltage Offset Error (Vos):** Nominally, the voltage at the output when the DAC is loaded with all zeros. A single supply DAC can have a true negative offset, but the output cannot go below zero (see Applications Information). For this reason, single supply DAC offset is measured at the lowest code that guarantees the output will be greater than zero. ### **OPERATION** #### **Serial Interface** The data on the DIN input is loaded into the shift register on the rising edge of the clock. Data is loaded as one 24-bit word where the first 12 bits are for DAC A and the second 12 are for DAC B. For each 12-bit segment the MSB is loaded first. Data from the shift register is loaded into the DAC register when $\overline{CS}/\overline{LD}$ is pulled high. The clock is disabled internally when $\overline{CS}/\overline{LD}$ is high. Note: CLK must be low before $\overline{CS}/\overline{LD}$ is pulled low to avoid an extra internal clock pulse. #### **Voltage Output** The LTC1448's rail-to-rail buffered outputs can source or sink 5mA over the entire operating temperature range while pulling to within 300mV of the positive supply voltage or ground. The output swings to within a few millivolts of either supply rail when unloaded and has an equivalent output resistance of $30\Omega$ when driving a load to the rails. The output can drive 1000pF without going into oscillation. The output swings from 0V to the voltage at the REF pin, i.e., there is a gain of 1 from the REF to $V_{OUT}$ . Please note if REF is tied to $V_{CC}$ the output can only swing to $(V_{CC}-V_{OS})$ . See Applications Information. ## **APPLICATIONS INFORMATION** #### Rail-to-Rail Output Considerations In any rail-to-rail DAC, the output swing is limited to voltages within the supply range. If the DAC offset is negative, the output for the lowest codes limits at 0V as shown in Figure 1b. Similarly, limiting can occur near full scale when the REF pin is tied to $V_{CC}$ . If $V_{REF} = V_{CC}$ and the DAC full-scale error (FSE) is positive, the output for the highest codes limits at $V_{CC}$ as shown in Figure 1c. No full-scale limiting can occur if $V_{REF}$ is less than $V_{CC}$ – FSE. Offset and linearity are defined and tested over the region of the DAC transfer function where no output limiting can occur. Figure 1. Effects of Rail-to-Rail Operation on a DAC Transfer Curve: (a) Overall Transfer Function, (b) Effect of Negative Offset for Codes Near Zero Scale, (c) Effect of Positive Full-Scale Error for Input Codes Near Full Scale When $V_{REF} = V_{CC}$ ## TYPICAL APPLICATIONS This circuit shows how to use one LTC1448 to make an autoranging ADC. The microprocessor sets the reference span and the Common pin for the analog input by loading the appropriate digital code into the LTC1448. $V_{OUT\ A}$ controls the Common pin for the analog inputs to the LTC1296 and $V_{OUT\ B}$ controls the reference span by setting the REF<sup>+</sup> pin on the LTC1296. The LTC1296 has a Shutdown pin that goes low in shutdown mode. This will turn off the PNP transistor supplying power to the LTC1448. The resistor and capacitor on the LTC1448 outputs act as a lowpass filter for noise. #### An Autoranging 8-Channel ADC with Shutdown ## TYPICAL APPLICATIONS #### Digitally Programmable Current Source ## PACKAGE DESCRIPTION Dimensions in inches (millimeters) unless otherwise noted. N8 Package 8-Lead PDIP (Narrow 0.300) (LTC DWG # 05-08-1510) \*THESE DIMENSIONS DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS. MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.010 INCH (0.254mm) ## PACKAGE DESCRIPTION Dimensions in inches (millimeters) unless otherwise noted. # S8 Package 8-Lead Plastic Small Outline (Narrow 0.150) (LTC DWG # 05-08-1610) \*DIMENSION DOES NOT INCLUDE MOLD FLASH. MOLD FLASH SHALL NOT EXCEED 0.006" (0.152mm) PER SIDE SOB 0996 <sup>\*\*</sup>DIMENSION DOES NOT INCLUDE INTERLEAD FLASH. INTERLEAD FLASH SHALL NOT EXCEED 0.010" (0.254mm) PER SIDE ## TYPICAL APPLICATION #### 12-Bit, 3V to 5V Supply, Dual Voltage Output DAC ## **RELATED PARTS** | PART NUMBER | DESCRIPTION | COMMENTS | |------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------| | LTC1257 | Single 12-Bit V <sub>OUT</sub> DAC, Full Scale: 2.048V, V <sub>CC</sub> : 4.75V to 15.75V, Reference Can Be Overdriven Up to 12V, i.e., FS <sub>MAX</sub> = 12V | 5V to 15V Single Supply, Complete V <sub>OUT</sub> DAC in SO-8 Package | | LTC1446/LTC1446L | Dual 12-Bit V <sub>OUT</sub> DACs in SO-8 Package with Internal Reference | LTC1446: $V_{CC}$ = 4.5V to 5.5V, $V_{OUT}$ = 0V to 4.095V LTC1446L: $V_{CC}$ = 2.7V to 5.5V, $V_{OUT}$ = 0V to 2.5V | | LTC1450/LTC1450L | Single 12-Bit V <sub>OUT</sub> DACs with Parallel Interface | LTC1450: $V_{CC}$ = 4.5V to 5.5V, $V_{OUT}$ = 0V to 4.095V LTC1450L: $V_{CC}$ = 2.7V to 5.5V, $V_{OUT}$ = 0V to 2.5V | | LTC1451 | Single Rail-to-Rail 12-Bit DAC, Full Scale: 4.095V, V <sub>CC</sub> : 4.5V to 5.5V, Internal 2.048V Reference Brought Out to Pin | 5V Low Power, Complete V <sub>OUT</sub> DAC in SO-8 Package | | LTC1452 | Single Rail-to-Rail 12-Bit V <sub>OUT</sub> Multiplying DAC, V <sub>CC</sub> : 2.7V to 5.5V | Low Power, Multiplying V <sub>OUT</sub> DAC with Rail-to-Rail<br>Buffer Amplifier in SO-8 Package | | LTC1453 | Single Rail-to-Rail 12-Bit V <sub>OUT</sub> DAC, Full Scale: 2.5V, V <sub>CC</sub> : 2.7V to 5.5V | 3V, Low Power, Complete V <sub>OUT</sub> DAC in SO-8 Package | | LTC1454/LTC1454L | Dual 12-Bit V <sub>OUT</sub> DACs in SO-16 Package with Added Functionality | LTC1454: $V_{CC}$ = 4.5V to 5.5V, $V_{OUT}$ = 0V to 4.095V LTC1454L: $V_{CC}$ = 2.7V to 5.5V, $V_{OUT}$ = 0V to 2.5V | | LTC1456 | Single Rail-to-Rail Output 12-Bit DAC with Clear Pin, Full Scale: 4.095V, V <sub>CC</sub> : 4.5V to 5.5V | Low Power, Complete V <sub>OUT</sub> DAC in SO-8<br>Package with Clear Pin | | LTC1458/LTC1458L | Quad 12 Bit Rail-to-Rail Output DACs with Added Functionality | LTC1458: $V_{CC}$ = 4.5V to 5.5V, $V_{OUT}$ = 0V to 4.095V LTC1458L: $V_{CC}$ = 2.7V to 5.5V, $V_{OUT}$ = 0V to 2.5V | | LTC1659 | Single Rail-to-Rail 12-Bit $V_{OUT}$ DAC in MSOP-8 Package, $V_{CC} \colon 2.7 \text{V to } 5.5 \text{V}$ | Low Power Multiplying V <sub>OUT</sub> DAC in MSOP-8 Package. Output Swings from GND to REF. REF Input Can Be Tied to V <sub>CC</sub> |