January 2013 # FOD8160 # High Noise Immunity, 3.3 V / 5 V, 10 Mbit/sec, Logic Gate Optocoupler in Wide-Body SOP 5-Pin ### **Features** - Optoplanar<sup>®</sup> packaging technology allows more than 10 mm creepage and clearance distance, and 0.5 mm insulation distance to achieve reliable and high voltage insulation - High noise immunity characterized by common-mode transient immunity (CMTI) - 20 kV/µs Minimum CMTI - Specifications guaranteed over 3 V to 5.5 V supply voltage and -40°C to 100°C extended industrial temperature range - High speed, 10 Mbit/sec Data Rate (NRZ) - Safety and regulatory approvals - UL1577, 5,000 VAC<sub>RMS</sub> for 1 minute - DIN-EN/IEC60747-5-5, 1,414 V peak working insulation voltage (pending approval) # **Applications** - Isolating intelligent power module - Isolating industrial communication interface #### Related Resources - www.fairchildsemi.com/products/opto/ - www.fairchildsemi.com/pf/FO/FODM8061.html - www.fairchildsemi.com/pf/FO/FODM611.html ### **Description** The FOD8160 is a 3.3 V / 5 V high-speed logic gate optocoupler with open collector output, which supports isolated communications to allow digital signals to communicate between systems without conducting ground loops or hazardous voltages. It utilizes Fairchild's prioprietary Optoplanar<sup>®</sup> coplanar packaging technology and optimized IC design to achieve high noise immunity, characterized by high common-mode rejection specifications. The FOD8160, packaged in a wide-body SOP 5-Pin package, consists of an aluminium gallium arsenide (AlGaAs) LED and an integrated high-speed photodetector. The output of the detector IC is an open collector Schottky-clamped transistor. The electrical and switching characteristics are guaranteed over the extended industrial temperature range of -40°C to 100°C and a $V_{\rm CC}$ range of 3 V to 5.5 V. ### **Functional Schematic** # **Truth Table** | LED | Output | |-----|--------| | Off | HIGH | | On | LOW | # **Pin Definitions** | Pin # | Name | Description | |-------|-----------------|-----------------------| | 1 | Anode | Anode | | 3 | Cathode | Cathode | | 4 | GND | Output Ground | | 5 | V <sub>O</sub> | Output Voltage | | 6 | V <sub>CC</sub> | Output Supply Voltage | # **Pin Configuration** # Safety and Insulation Ratings As per DIN EN/IEC60747-5-5 (pending approval), this optocoupler is suitable for "safe electrical insulation" only within the safety limit data below. Compliance with the safety ratings shall be ensured by means of protective circuits. | Symbol | Parameter | Min. | Тур. | Max. | Unit | |-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----------|------|-------------------| | | Installation Classifications per DIN VDE 0110/1.89 Table 1 | | | | | | | For Rated Mains Voltage < 150 Vrms | | I–IV | | | | | For Rated Mains Voltage < 300 Vrms | | I–IV | | • | | | For Rated Mains Voltage < 450 Vrms | | I–IV | | • | | | For Rated Mains Voltage < 600 Vrms | | I–IV | | • | | | Climatic Classification | | 40/100/21 | | | | | Pollution Degree (DIN VDE 0110/1.89) | | 2 | | | | CTI | Comparative Tracking Index | 175 | | | | | V <sub>PR</sub> | Input to Output Test Voltage, Method b, $V_{IORM} \times 1.875 = V_{PR}$ , 100% Production Test with $t_m = 1$ s, Partial Discharge < 5 pC | 2,651 | | | V <sub>peak</sub> | | | Input to Output Test Voltage, Method a, $V_{IORM} \times 1.5 = V_{PR}$ , Type and Sample Test with $t_m = 60$ s, Partial Discharge < 5 pC | 2,121 | | | V <sub>peak</sub> | | V <sub>IORM</sub> | Maximum Working Insulation Voltage | 1,414 | | | V <sub>peak</sub> | | V <sub>IOTM</sub> | Highest Allowable Over Voltage | 8,000 | | | V <sub>peak</sub> | | | External Creepage | 10.0 | | | mm | | | External Clearance | 10.0 | | | mm | | | Insulation Thickness | 0.5 | | | mm | | | Safety Limit Values – Maximum Values Allowed in the<br>Event of a Failure | | | | | | $T_S$ | Case Temperature | 150 | | | °C | | I <sub>S,INPUT</sub> | Input Current | 200 | | | mA | | P <sub>S,OUTPUT</sub> | Output Power | 600 | | | mW | | R <sub>IO</sub> | Insulation Resistance at T <sub>S</sub> , V <sub>IO</sub> = 500 V | 10 <sup>9</sup> | | | Ω | ### **Absolute Maximum Ratings** Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only. $T_A = 25^{\circ}C$ unless otherwise specified. | Symbol | Parameter | Value | Units | |------------------|-----------------------------------------------------------------------------|-------------------------------|-------| | T <sub>STG</sub> | Storage Temperature | -40 to +125 | °C | | T <sub>OPR</sub> | Operating Temperature | -40 to +100 | °C | | T <sub>J</sub> | Junction Temperature | -40 to +125 | °C | | T <sub>SOL</sub> | Lead Solder Temperature<br>(Refer to Reflow Temperature Profile on page 12) | 260 for 10 sec | °C | | Input Characteri | stics | | | | I <sub>F</sub> | Average Forward Input Current | 25 | mA | | V <sub>R</sub> | Reverse Input Voltage | 5.0 | V | | PDI | Input Power Dissipation <sup>(1)</sup> | 45 | mW | | Output Characte | eristics | | | | V <sub>CC</sub> | Supply Voltage | 0 to 7.0 | V | | V <sub>O</sub> | Output Voltage | -0.5 to V <sub>CC</sub> + 0.5 | V | | I <sub>O</sub> | Average Output Current | 50 | mA | | PD <sub>O</sub> | Output Power Dissipation <sup>(1)</sup> | 85 | mW | ### Note: 1. No derating required up to 100°C. # **Recommended Operating Conditions** The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommend exceeding them or designing to absolute maximum ratings. | Symbol | Parameter | Min. | Max. | Unit | |-----------------|-----------------------------------------|------|-------|-----------| | T <sub>A</sub> | Ambient Operating Temperature | -40 | +100 | °C | | V <sub>CC</sub> | Supply Voltages <sup>(2)</sup> | 3.0 | 5.5 | V | | V <sub>FL</sub> | Logic Low Input Voltage | 0 | 0.8 | V | | I <sub>FL</sub> | Logic Low Input Current | | 250 | μΑ | | I <sub>FH</sub> | Logic High Input Current | 6.0 | 15 | mA | | N | Fan Out (at $R_L = 1 \text{ k}\Omega$ ) | | 5 | TTL loads | | R <sub>L</sub> | Output Pull-up Resistor | 330 | 4,000 | Ω | #### Note: 2. 0.1 µF bypass capacitor must be connected between pins 4 and 6. ### **Isolation Characteristics** Apply over all recommended conditions; typical value is measured at $T_A$ = 25°C. | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | |------------------|-----------------------------------|---------------------------------------------------------------------------|-------|------------------|------|--------------------| | V <sub>ISO</sub> | Input-Output Isolation<br>Voltage | $T_A = 25$ °C, R.H. < 50%, t = 1.0 min, $I_{I-O} \le 20 \ \mu A^{(3)(4)}$ | 5,000 | | | VAC <sub>RMS</sub> | | R <sub>ISO</sub> | Isolation Resistance | $V_{I-O} = 500 V^{(3)}$ | | 10 <sup>11</sup> | | Ω | | C <sub>ISO</sub> | Isolation Capacitance | V <sub>I-O</sub> = 0 V, frequency = 1.0 MHz <sup>(3)</sup> | | 1.0 | - | pF | ### Notes: - 3. Device is considered a two-terminal device: pins 1 and 3 are shorted together and pins 4, 5, and 6 are shorted together. - 4. 5,000 VAC<sub>RMS</sub> for 1-minute duration is equivalent to 6,000 VAC<sub>RMS</sub> for 1-second duration. ### **Electrical Characteristics** Apply over all recommended conditions; $T_A$ = -40°C to +100°C, 3.0 V $\leq$ V $_{CC}$ $\leq$ 5.5 V; unless otherwise specified. Typical value is measured at $T_A$ = 25°C and V $_{CC}$ = 3.3 V or V $_{CC}$ = 5 V. | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | Figure | |-----------------------------|--------------------------------------------|-----------------------------------------------------------------------------|------|------|------|-------|--------| | INPUT CHAI | RACTERISTICS | | | | | | | | V <sub>F</sub> | Forward Voltage | I <sub>F</sub> = 10 mA | 1.05 | 1.45 | 1.80 | V | 1 | | $\Delta(V_F/T_A)$ | Temperature Coefficient of Forward Voltage | | | -1.8 | | mV/°C | | | BV <sub>R</sub> | Input Reverse<br>Breakdown Voltage | Ι <sub>R</sub> = 10 μΑ | 5.0 | | | V | | | I <sub>FHL</sub> | Threshold Input Current | $V_{O} = 0.6 \text{ V},$<br>$I_{OL}(\text{sink}) = 13 \text{ mA}$ | | 2.5 | 6.0 | mA | 2 | | OUTPUT CH | IARACTERISTICS | | | | | | | | V <sub>OL</sub> | Logic Low Output<br>Voltage | I <sub>F</sub> = rated I <sub>FHL</sub> ,<br>I <sub>OL</sub> (sink) = 13 mA | | 0.4 | 0.6 | V | 3 | | I <sub>OH</sub> | Logic High Output | $I_F = 250 \mu A, V_O = 3.3 V$ | | 8.0 | 50.0 | μA | 4 | | | Current | I <sub>F</sub> = 250 μA, V <sub>O</sub> = 5.0 V | | 3.0 | 40.0 | μΑ | 4 | | I <sub>CCL</sub> | I <sub>CCL</sub> Logic Low Output | $I_F = 10 \text{ mA}, V_{CC} = 3.3 \text{ V}$ | | 5.3 | 8.5 | mA | 5, 7 | | | Supply Current | I <sub>F</sub> = 10 mA, V <sub>CC</sub> = 5.0 V | | 7.1 | 10.0 | mA | 5, 7 | | I <sub>CCH</sub> Logic High | Logic High Output | $I_F = 0 \text{ mA}, V_{CC} = 3.3 \text{ V}$ | | 3.5 | 7.0 | mA | 6, 7 | | | Supply Current | I <sub>F</sub> = 0 mA, V <sub>CC</sub> = 5.0 V | | 5.3 | 9.0 | mA | 6, 7 | # **Switching Characteristics** Apply over all recommended conditions; $T_A$ = -40°C to +100°C, $V_{CC}$ = 3.3 V, $I_F$ = 6.0 mA; unless otherwise specified. Typical value is measured at $T_A$ = 25°C and $V_{CC}$ = 3.3 V. | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | Figure | |------------------|------------------------------------------------------------------|----------------------------------------------------------------------------------|------|------|------|----------|---------------| | Data Rate | | $R_L = 350 \Omega$ | | | 10 | Mbit/sec | | | t <sub>PHL</sub> | Propagation Delay to<br>Logic Low Output | $R_L = 350 \Omega, C_L = 15 pF$ | | 40 | 80 | ns | 8, 9, 13 | | t <sub>PLH</sub> | Propagation Delay to Logic High Output | $R_L = 350 \Omega, C_L = 15 pF$ | | 50 | 90 | ns | 8, 9, 13 | | PWD | Pulse Width Distortion,<br> t <sub>PHL</sub> – t <sub>PLH</sub> | $R_L = 350 \Omega, C_L = 15 pF$ | | 10 | 35 | ns | 10, 11,<br>13 | | t <sub>PSK</sub> | Propagation Delay Skew | $R_L = 350 \Omega, C_L = 15 pF$ | | | 40 | ns | | | t <sub>R</sub> | Output Rise Time (10% to 90%) | $R_L = 350 \Omega, C_L = 15 pF$ | | 20 | | ns | 12, 13 | | t <sub>F</sub> | Output Fall Time<br>(90% to 10%) | $R_L = 350 \Omega, C_L = 15 pF$ | | 10 | | ns | 12, 13 | | CM <sub>H</sub> | Common-Mode<br>Transient Immunity at<br>Output High | $I_F = 0 \text{ mA}, V_O > 2 \text{ V},$<br>$V_{CM} = 1,000 \text{ V}^{(6)}$ | 20 | 40 | | kV/µs | 14 | | CM <sub>L</sub> | Common-Mode<br>Transient Immunity at<br>Output Low | $I_F = 6.0 \text{ mA}, V_O < 0.8 \text{ V},$<br>$V_{CM} = 1,000 \text{ V}^{(6)}$ | 20 | 40 | | kV/µs | 14 | Apply over all recommended conditions; $T_A$ = -40°C to +100°C, $V_{CC}$ = 5 V, $I_F$ = 6.0 mA; unless otherwise specified. Typical value is measured at $T_A$ = 25°C and $V_{CC}$ = 5 V. | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | Figure | |------------------|------------------------------------------------------------------|----------------------------------------------------------------------------------|------|------|------|----------|---------------| | Data Rate | | $R_L = 350 \Omega$ | | | 10 | Mbit/sec | | | t <sub>PHL</sub> | Propagation Delay to Logic Low Output | $R_L = 350 \Omega$ , $C_L = 15 pF$ | | 37 | 80 | ns | 8, 9, 13 | | t <sub>PLH</sub> | Propagation Delay to Logic High Output | $R_L = 350 \Omega$ , $C_L = 15 pF$ | | 41 | 90 | ns | 8, 9, 13 | | PWD | Pulse Width Distortion,<br> t <sub>PHL</sub> – t <sub>PLH</sub> | $R_L = 350 \Omega$ , $C_L = 15 pF$ | | 4 | 25 | ns | 10, 11,<br>13 | | t <sub>PSK</sub> | Propagation Delay Skew | $R_L = 350 \Omega, C_L = 15 pF^{(5)}$ | | | 40 | ns | | | t <sub>R</sub> | Output Rise Time<br>(10% to 90%) | $R_L = 350 \Omega, C_L = 15 pF$ | | 22 | | ns | 12, 13 | | t <sub>F</sub> | Output Fall Time<br>(90% to 10%) | $R_L = 350 \Omega$ , $C_L = 15 pF$ | | 9 | | ns | 12, 13 | | CM <sub>H</sub> | Common-Mode<br>Transient Immunity at<br>Output High | $I_F = 0 \text{ mA}, V_O > 2 \text{ V},$<br>$V_{CM} = 1,000 \text{ V}^{(6)}$ | 20 | 40 | | kV/µs | 14 | | CM <sub>L</sub> | Common-Mode<br>Transient Immunity at<br>Output Low | $I_F = 6.0 \text{ mA}, V_O < 0.8 \text{ V},$<br>$V_{CM} = 1,000 \text{ V}^{(6)}$ | 20 | 40 | | kV/µs | 14 | #### Notes: - t<sub>PSK</sub> is equal to the magnitude of the worst-case difference in t<sub>PHL</sub> and/or t<sub>PLH</sub> between any two units from the same manufacturing date code that are operated at same case temperature(±5°C), at same operating conditions, with equal loads (R<sub>L</sub> = 350 Ω, C<sub>L</sub> = 15 pF), and with an input rise time less than 5 ns. - 6. Common-mode transient immunity at output HIGH is the maximum tolerable positive dVcm/dt on the leading edge of the common-mode impulse signal, V<sub>CM</sub>, to assure that the output remains HIGH. Common-mode transient immunity at output LOW is the maximum tolerable negative dVcm/dt on the trailing edge of the common pulse signal, V<sub>CM</sub>, to assure that the output remains LOW. # **Typical Performance Characteristics** Figure 1. Input LED Current (I<sub>F</sub>) vs. Forward Voltage (V<sub>F</sub>) Figure 3. Logic Low Output Voltage (V<sub>OL</sub>) vs. Ambient Temperature Figure 4. Logic High Output Current (I<sub>OH</sub>) vs. Ambient Temperature Figure 5. Logic Low Output Supply Current (I<sub>CCL</sub>) vs. Ambient Temperature Figure 6. Logic High Output Supply Current (I<sub>CCH</sub>) vs. Ambient Temperature ## **Typical Performance Characteristics** (Continued) Figure 7. Output Supply Current (I<sub>CC</sub>) vs. Output Supply Voltage (V<sub>CC</sub>) Figure 9. Propagation Delay vs. Input LED Current (I<sub>F</sub>) Figure 10. Pulse Width Distortion vs. Ambient Temperature Figure 11. Pulse Width Distortion vs. Input LED Current (I<sub>F</sub>) Figure 12. Rise Time (t<sub>R</sub>) and Fall Time (t<sub>F</sub>) vs. Ambient Temperature ### **Test Circuit** Figure 13. Test Circuit for Propagation Delay, Rise Time, and Fall Time Figure 14. Test Circuit for Instantaneous Common-Mode Rejection Voltage # **Ordering Information** | Part Number | Package | Packing Method | |-----------------------------|---------------------------------------------------------------------|--------------------------------------| | FOD8160 | Wide Body SOP 5-Pin | Tube (100 units per tube) | | FOD8160R2 | Wide Body SOP 5-Pin | Tape and Reel (1,000 units per reel) | | FOD8160V<br>(Preliminary) | Wide Body SOP 5-Pin, DIN EN/IEC60747-5-5 Option (Pending Approval) | Tube (100 units per tube) | | FOD8160R2V<br>(Preliminary) | Wide Body SOP 5-Pin, DIN EN/ IEC60747-5-5 Option (Pending Approval) | Tape and Reel (1,000 units per reel) | All packages are lead free per JEDEC: J-STD-020B standard. # **Marking Information** | Defini | Definitions | | | | |--------|---------------------------------------------------------------------------------|--|--|--| | 1 | Fairchild logo | | | | | 2 | Device number, e.g., '8160' for FOD8160 | | | | | 3 | DIN EN/IEC60747-5-5 option (only appears on component ordered with this option) | | | | | 4 | Plant code, e.g., 'D' | | | | | 5 | Last-digit year code, e.g., 'D' for 2013 | | | | | 6 | Two-digit work week ranging from '01' to '53' | | | | | 7 | Lot-traceability code | | | | | 8 | Package assembly code, W | | | | ### **Reflow Profile** | Profile Freature | Pb-Free Assembly Profile | |-----------------------------------------------------------------------|--------------------------| | Temperature Minimum (T <sub>smin</sub> ) | 150°C | | Temperature Maximum (T <sub>smax</sub> ) | 200°C | | Time (t <sub>S</sub> ) from (T <sub>smin</sub> to T <sub>smax</sub> ) | 60-120 Seconds | | Ramp-Up Rate (t <sub>L</sub> to t <sub>P</sub> ) | 3°C/Second max. | | Liquidous Temperature (T <sub>L</sub> ) | 217°C | | Time (t <sub>L</sub> ) Maintained Above (T <sub>L</sub> ) | 60–150 Seconds | | Peak Body Package Temperature | 260°C +0°C / -5°C | | Time (t <sub>P</sub> ) within 5°C of 260°C | 30 Seconds | | Ramp-Down Rate (T <sub>P</sub> to T <sub>L</sub> ) | 6°C/Second max. | | Time 25°C to Peak Temperature | 8 Minutes max. | ### **Package Dimensions** 0.20 C A-B -0.60 2X 1.27 D 1.38 Α 6 1.27 4.60 11,38 11.80 9.20 11.60 ○ 0.10 C D 2X □ 0.33 C PIN ONE **INDICATOR** ⊕ 0.25(M) C A-B D 5X 0.51 LAND PATTERN 5 TIPS RECOMMENDATION 2.65 2.45 // 0.10 C **SEATING** PLANE 2.90 2.60 0.10 C 0.30 0.10 5X С NOTES: UNLESS OTHERWISE SPECIFIED 1.35 THIS PACKAGE DOES NOT CONFORM TO ANY STANDARD. B) ALL DIMENSIONS ARE IN (R0.54) **MILLIMETERS** C) DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLD FLASH AND TIE BAR **GAUGE PROTRUSIONS** D) DRAWING CONFORMS TO ASME **PLANE** Y14.5M-1994 8° E) DRAWING FILE NAME: √0° MKT-M05AREV2 0.74 0.25 (R1.29) 0.44 **SEATING** Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products. Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: <a href="http://www.fairchildsemi.com/packaging/">http://www.fairchildsemi.com/packaging/</a> DETAIL A **PLANE** # Carrier Tape Specification (SOIC-5L OPTO R2 & R2V Option) | Symbol | Description | Dimmension in mm | |--------|--------------------------------|---------------------| | W | Tape Width | 24.00 +0.20 / -0.10 | | t | Tape Thickness | 0.30 ±0.05 | | Po | Sprocket Hole Pitch | 4.00 ±0.20 | | Do | Sprocket Hole Diameter | 1.50 +0.10 / -0.00 | | D1 | Pocket Hole Diameter | 1.50 +0.25 / -0.00 | | E | Sprocket Hole Location | 1.75 ±0.10 | | F | Pocket Location | 11.50 ±0.10 | | P2 | | 2.00 ±0.10 | | Р | Pocket Pitch | 8.00 ±0.10 | | Ao | Pocket Dimension | 4.50 ±0.10 | | Во | | 12.00 ±0.10 | | Ko | | 3.35 ±0.10 | | K1 | | 2.85 ±0.10 | | W1 | Cover Tape Width | 21.30 ±0.10 | | d | Cover Tape Thickness | 0.05 ±0.01 | | | Max Component Rotation or Tilt | 10° | #### **TRADEMARKS** The following includes registered and unregistered trademarks and service marks, owned by Fairchild Semiconductor and/or its global subsidiaries, and is not intended to be an exhaustive list of all such trademarks. 2Cool™ F-PFS™ AccuPower™ FRFET® AX-CAP™\* Global Power Resource® BitSiC™ GreenBridge™ Build it Now™ Green FPS™ CorePLUS™ Green FPS™ e-Series™ DEUXPEED® Making Small Speakers Sound Louder Dual Cool™ and Better™ EcoSPARK® MegaBuck™ EfficientMax™ MICROCOUPLER™ ESBC™ MicroFET™ Fairchild® MicroPak™ MicroPak™ MicroPak2™ Fairchild Semiconductor® FACT Quiet Series™ mWSaver™ FACT® FAST® OPTOLOGIC® FStTBench™ OPTOPLANAR® PowerTrench<sup>®</sup> PowerXS<sup>™</sup> Programmable Active Droop<sup>™</sup> QFET® QS™ Quiet Series™ Quiet Series™ RapidConfigure™ Saving our world, 1mW/W/kW at a time™ SignalWise™ SmartMax™ SMART START™ Solutions for Your Success™ SPM® STEALTH™ SUPERFET® SuperSOT™-3 SUPERSOT™-6 SUPERSOT™-8 SUPERMOS® SYNCFET™ SYNC-LOCK™ SYSTEM GENERAL®\*\* The Power Franchise® p wer franchise TinyBoost™ TinyBuck™ TinyCalc™ TinyLogic® TiNYOPTO™ TinyPower™ TinyPWM™ TinyWire™ TranSiC™ TriFault Detect™ TriFault Detect™ TRUECURRENT®\* μSerDes™ SerDes" UHC® Ultra FRFET™ UniFET™ VCX™ VisualMax™ VoltagePlus™ XS™ #### DISCLAIMER FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user. - A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. ### ANTI-COUNTERFEITING POLICY Fairchild Semiconductor Corporation's Anti-Counterfeiting Policy. Fairchild's Anti-Counterfeiting Policy is also stated on our external website, www.fairchildsemi.com, under Sales Support. Counterfeiting of semiconductor parts is a growing problem in the industry. All manufacturers of semiconductor products are experiencing counterfeiting of their parts. Customers who inadvertently purchase counterfeit parts experience many problems such as loss of brand reputation, substandard performance, failed applications, and increased cost of production and manufacturing delays. Fairchild is taking strong measures to protect ourselves and our customers from the proliferation of counterfeit parts. Fairchild strongly encourages customers to purchase Fairchild parts either directly from Fairchild or from Authorized Fairchild Distributors who are listed by country on our web page cited above. Products customers buy either from Fairchild directly or from Authorized Fairchild Distributors are genuine parts, have full traceability, meet Fairchild's quality standards for handling and storage and provide access to Fairchild's full range of up-to-date technical and product information. Fairchild and our Authorized Distributors will stand behind all warranties and will appropriately address any warranty issues that may arise. Fairchild will not provide any warranty coverage or other assistance for parts bought from Unauthorized Sources. Fairchild is committed to combat this global problem and encourage our customers to do their part in stopping this practice by buying direct or from authorized distributors. #### PRODUCT STATUS DEFINITIONS ### **Definition of Terms** | Datasheet Identification | Product Status | Definition | |--------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Advance Information | Formative / In Design | Datasheet contains the design specifications for product development. Specifications may change in any manner without notice. | | Preliminary | First Production | Datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. | | No Identification Needed | Full Production | Datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve the design. | | Obsolete | Not In Production | Datasheet contains specifications on a product that is discontinued by Fairchild Semiconductor. The datasheet is for reference information only. | Rev. 163 <sup>\*</sup> Trademarks of System General Corporation, used under license by Fairchild Semiconductor.