# **μP Supervisory Circuits** The MAX707/708 are cost-effective system supervisor circuits designed to monitor V<sub>CC</sub> in digital systems and provide a reset signal to the host processor when necessary. No external components are required. The reset output is driven active within 20 µsec of V<sub>CC</sub> falling through the reset voltage threshold. Reset is maintained with 200 mS of delay time after V<sub>CC</sub> rise above the reset threshold. The MAX707/708 have a low quiescent current of 12 $\mu$ A at $V_{CC} = 3.3 \text{ V}$ , an active-high RESET and active-low RESET with a push-pull output. The output is guaranteed valid down to $V_{CC} = 1.0 \text{ V}$ . The MAX707/708 have a Manual Reset $\overline{MR}$ input and a +1.25 V threshold detector for power-fail input PFI. These devices are available in a Micro8 and SOIC-8 package. #### **Features** - Pb-Free Packages are Available - Precision Supply-Voltage Monitor MAX707: 4.63 V Reset Threshold Voltage MAX708: Standard Reset Threshold Voltages (Typical): 4.38 V, 3.08 V, 2.93 V, 2.63 V - Reset Threshold Available from 1.6 V to 4.9 V with 100 mV Increments (Factory Option) - 200 mS (Typ) Reset Timeout Delay - 12 μA (V<sub>CC</sub> = 3.3 V) Quiescent Current - Active\_High and Active\_Low Reset Output - Guaranteed RESET\_L and RESET Output Valid to V<sub>CC</sub> = 1.0 V - Voltage Monitor for Power-Fail or Low-Battery Warning - 8 Pin SOIC or Micro8 Package #### **Applications** - Computers - Embedded System - Battery Powered Equipment - Critical µP Power Supply Monitor ### ON Semiconductor® #### http://onsemi.com #### **MARKING DIAGRAMS** Micro8™ **CUA SUFFIX CASE 846A** = Specific Device Code XXX = Assembly Location = Wafer Lot = Year = Week Α SOIC-8 **ESA SUFFIX CASE 751** xxxxx = Specific Date Code = Assembly Lot Code AL = Year W = Week #### PIN CONFIGURATION #### ORDERING INFORMATION See detailed ordering and shipping information in the package dimensions section on page 8 of this data sheet. Figure 1. Representative Block Diagram #### **MAXIMUM RATINGS** (Note 1) | Rating | | Symbol | Value | Unit | |-----------------------------------------|----------------------|----------------------|---------------------------------|------| | Supply Voltage | | V <sub>CC</sub> | 6.0 | V | | Output Voltage | | V <sub>out</sub> | -0.3 to (V <sub>CC</sub> + 0.3) | V | | Output Current (All Outputs) | | l <sub>out</sub> | 20 | mA | | Input Current (V <sub>CC</sub> and GND) | | l <sub>in</sub> | 20 | mA | | Thermal Resistance Junction-to-Air | Micro8<br>SOIC-8 | $R_{ heta JA}$ | 248<br>187 | °C/W | | Operating Ambient Temperature | | T <sub>A</sub> | -40 to +85 | °C | | Storage Temperature Range | | T <sub>stg</sub> | -40 to +125 | °C | | LatchUp Performance | Positive<br>Negative | I <sub>LATCHUP</sub> | 300<br>280 | mA | Maximum ratings are those values beyond which device damage can occur. Maximum ratings applied to the device are individual stress limit values (not normal operating conditions) and are not valid simultaneously. If these limits are exceeded, device functional operation is not implied, damage may occur and reliability may be affected. - 1. This device series contains ESD protection and exceeds the following tests: Human Body Model 2000 V per MIL–STD–883, Method 3015. Machine Model Method 200 V. 2. The maximum package power dissipation limit must not be exceeded. $$P_D = \frac{T_J(\text{max}) - T_A}{R_{\theta}JA} \qquad \text{with } T_{J(\text{max})} = 150^{\circ}\text{C}$$ **ELECTRICAL CHARACTERISTICS** ( $V_{CC} = 1.0 \text{ V}$ to 5.5 V, $T_A = -40^{\circ}\text{C}$ to +85°C, unless otherwise noted. Typical values are at $T_A = 25^{\circ}\text{C}$ , $V_{CC} = 3.3 \text{ V}$ .) | Characteristics | Symbol | Min | Тур | Max | Unit | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-------------------------------------------------------------------|----------------------|---------------------|------| | Operating Voltage Range | V <sub>CC</sub> | 1.0 | - | 5.5 | V | | Supply Current $V_{CC} = 3.3 \text{ V}$ $V_{CC} = 5.5 \text{ V}$ | I <sub>CC</sub> | | 12<br>16 | 22<br>28 | μΑ | | Reset Threshold | V <sub>TH</sub> | | | | V | | MAX707<br>$T_A = +25^{\circ}C$<br>$T_A = -40^{\circ}C$ to $+85^{\circ}C$<br>MAX708 | | 4.56<br>4.50 | 4.63 | 4.70<br>4.75 | | | $T_A = +25^{\circ}C$<br>$T_A = -40^{\circ}C$ to +85°C<br>MAX708T | | 4.31<br>4.25 | 4.38 | 4.45<br>4.50 | | | $T_A = +25^{\circ}C$<br>$T_A = -40^{\circ}C$ to +85°C<br>MAX708S | | 3.03<br>3.00 | 3.08 | 3.13<br>3.15 | | | $T_A = +25^{\circ}C$<br>$T_A = -40^{\circ}C$ to +85°C<br>MAX708R | | 2.89<br>2.85 | 2.93 | 2.97<br>3.00 | | | $T_A = +25^{\circ}C$<br>$T_A = -40^{\circ}C$ to +85°C | | 2.59<br>2.55 | 2.63 | 2.67<br>2.70 | | | Reset Threshold Hysteresis | V <sub>HYS</sub> | - | 0.01 V <sub>TH</sub> | _ | mV | | $V_{CC}$ Falling Reset Delay ( $V_{CC} = V_{TH} + 0.2 \text{ V to } V_{TH} - 0.2 \text{ V}$ ) | t <sub>PD</sub> | - | 20 | - | μS | | Reset Active Timeout Period | t <sub>RP</sub> | 140 | 200 | 330 | mS | | RESET_L, RESET_H Output Low Voltage $ \begin{array}{l} V_{CC} \geq 1.0 \text{ V, I}_{ol} = 100 \mu\text{A} \\ V_{CC} > 2.7 \text{ V, I}_{ol} = 1.2 \text{ mA} \\ V_{CC} > 4.5 \text{ V, I}_{ol} = 3.2 \text{ mA} \end{array} $ | V <sub>ol</sub> | -<br>-<br>- | -<br>-<br>- | 0.3<br>0.3<br>0.3 | V | | RESET_L, RESET_H Output High Voltage $\begin{split} V_{CC} &\geq 1.0 \text{ V, I}_{oh} = 50 \mu\text{A} \\ V_{CC} &> 2.7 \text{ V, I}_{oh} = 500 \mu\text{A} \\ V_{CC} &> 4.5 \text{ V, I}_{oh} = 800 \mu\text{A} \end{split}$ | V <sub>oh</sub> | 0.8 V <sub>CC</sub><br>0.8 V <sub>CC</sub><br>0.8 V <sub>CC</sub> | -<br>-<br>- | -<br>-<br>- | V | | MR_L Pull-up Resistance | R <sub>MRI</sub> | 50 | - | - | ΚΩ | | MR_L Pulse Width ( $V_{TH}$ (max) $< V_{CC} < 5.5 V$ ) | t <sub>MR</sub> | 1.0 | - | - | μS | | MR_L Glitch Rejection ( $V_{TH}$ (max) $< V_{CC} < 5.5 V$ ) | - | - | 0.1 | - | μS | | MR_L High_level Input Threshold ( $V_{TH}$ (max) $< V_{CC} < 5.5 V$ ) | V <sub>IH</sub> | 0.7 V <sub>CC</sub> | - | - | V | | MR_L Low_level Input Threshold ( $V_{TH}$ (max) $< V_{CC} < 5.5 V$ ) | V <sub>IL</sub> | - | - | 0.3 V <sub>CC</sub> | V | | MR_L to RESET_L and RESET_H Output Delay (V <sub>TH</sub> (max) $<$ V <sub>CC</sub> $<$ 5.5 V) | t <sub>MD</sub> | _ | 0.2 | - | μS | | PFI Input Threshold (V <sub>CC</sub> = 3.3 V, PFI Falling) | _ | 1.20 | 1.25 | 1.3 | V | | PFI Input Current | - | -250 | 0.01 | 250 | nA | | PFI to PFO Delay (V <sub>CC</sub> = 3.3 V, V <sub>OVERDRIVE</sub> = 15 mV) | - | - | 3.0 | - | μS | | PFO_L Output Low Voltage<br>$V_{CC} = 2.7 \text{ V}$ , $I_{OI} = 1.2 \text{ mA}$<br>$V_{CC} = 4.5 \text{ V}$ , $I_{OI} = 3.2 \text{ mA}$ | V <sub>ol</sub> | -<br>- | -<br>- | 0.3<br>0.3 | V | | PFO_L Output High Voltage $V_{CC}$ = 2.7 V, $I_{oh}$ = 500 $\mu$ A $V_{CC}$ = 4.5 V, $I_{oh}$ = 800 $\mu$ A | V <sub>oh</sub> | 0.8 V <sub>CC</sub> | -<br>- | -<br>- | V | #### PIN DESCRIPTION (Pin No. with parentheses is for Micro8 package.) | Pin No. | Symbol | Description | |---------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 (3) | MR | Manual Reset Input. $\overline{\text{MR}}$ can be driven from TTL/CMOS logic or from a manual Reset switch. This input, when floating, is internally pulled up to $V_{CC}$ with 50 k $\Omega$ resistor. | | 2 (4) | V <sub>CC</sub> | Supply Voltage: C = 100 nF is recommended as a bypass capacitor between V <sub>CC</sub> and GND. | | 3 (5) | GND | Ground Reference | | 4 (6) | PFI | Power Fail Voltage Monitor Input. When PFI is less than 1.25 V, PFO goes low. Connect PFI to GND or V <sub>CC</sub> when not used. | | 5 (7) | PFO | Power Fail Monitor Output. When PFI is less than 1.25 V, it goes low and sinks current. Otherwise, it remains high. | | 6 (8) | NC | Non-connective Pin | | 7 (1) | RESET | Active Low $\overline{RESET}$ can be triggered by $V_{CC}$ below the threshold level or by a low signal on $\overline{MR}$ . It remains low for 200 ms (typ.) after $V_{CC}$ rises above the reset threshold. | | 8 (2) | RESET | Active high RESET output the inverse of RESET one. | Figure 2. MAX707/708 Series 1.60 V Reset Output Sink Current vs. Output Voltage Figure 3. MAX707/708 Series 1.60 V Reset Output Source Current vs. Input Voltage Figure 4. MAX707/708 Series 2.93 V Reset Output Sink Current vs. Output Voltage Figure 5. MAX707/708 Series 2.93 V Reset Output Source Current vs. Input Voltage lout, OUTPUT SOURCE CURRENT (mA) 18 $T_A = 25^{\circ}C$ 16 $V_{out} = V_{in} - 2.0 V$ 14 12 $V_{in} - 1.5 V_{in}$ 10 V<sub>in</sub> – 1.0 V 8 6 $V_{in} - 0.5 V$ 2 0.0 1.0 2.0 3.0 4.0 5.0 6.0 V<sub>in</sub>, INPUT VOLTAGE (V) Figure 6. MAX707/708 Series 4.90 V Reset Output Sink Current vs. Output Voltage Figure 7. MAX707/708 Series 4.90 V Reset Output Source Current vs. Input Voltage Figure 8. MAX707/708 Series 1.60 V Detector Threshold Voltage vs. Temperature Figure 10. MAX707/708 Series 2.93 V Detector Threshold Voltage vs. Temperature Figure 9. MAX707/708 Series 4.90 V Detector Threshold Voltage vs. Temperature Figure 11. MAX707/708 Series V<sub>CC</sub> Falling Reset Delay vs. Temperature #### **APPLICATIONS INFORMATION** #### **Microprocessor Reset** To generate a processor reset, the manual Reset input allows different reset sources. A pushbutton switch can be one of these. It is effectively debounced by the 1.0 $\mu$ s minimum reset pulse width. As $\overline{MR}$ is TTL/CMOS logic compatible, it can be driven by an external logic line. Figure 12. RESET and MR Timing #### **V<sub>CC</sub>** Transient Rejection The MAX707/708 provides accurate V<sub>CC</sub> monitoring and reset timing during power–up, power–down, and brownout/sag conditions, and rejects negative glitches on the power supply line. Figure 13 shows the maximum transient duration vs. maximum negative excursion (overdrive) for glitch rejection. For a given overdrive, the point of the curve is the maximum width of the glitch allowed before the device generates a reset signal. Transient immunity can be improved by adding a capacitor (100 nF for example) in close proximity to the $V_{CC}$ pin of the MAX707/708. Figure 13. Maximum Transient Duration vs. Overdrive for Glitch Rejection at 25°C #### **RESET Signal Integrity During Power-Down** The MAX707/708 $\overline{RESET}$ output is valid until $V_{CC}$ falls below 1.0 V. Then, the output becomes an open circuit and no longer sinks current. This means CMOS logic inputs of the $\mu P$ will be floating at an undetermined voltage. Most digital systems are completely shutdown well above this voltage. However, in the case $\overline{RESET}$ must be maintained valid to $V_{CC} = 0$ V, a pull down resistor must be connected from $\overline{RESET}$ to ground to discharge stray capacitances and hold the output low (Figure 14). This resistor value, though not critical, should be chosen large enough not to load $\overline{RESET}$ and small enough to pull it to ground. $R = 100 \text{ k}\Omega$ will be suitable for most applications. Figure 14. Ensuring $\overline{RESET}$ Valid to $V_{CC} = 0$ V #### Interfacing with µPs with Bidirectional I/O Pins Some $\mu Ps$ have bidirectional reset pins. If, for example, the $\overline{RESET}$ output is driven high and the $\mu P$ wants to put it low, indeterminate logic level may result. This can be avoided by adding a 4.7 k $\Omega$ resistor in series with the output of the MAX707/708 (Figure 15). If there are other components in the system that require a reset signal, they should be buffered so as not to load the reset line. If the other V<sub>CC</sub> <sub>1</sub> $V_{CC_3}$ V<sub>CC 2</sub> ۷сс **VCC** R1 RESET RESET MAX707/708 μΡ MR PFI **PFO GND GND** R2 R3 components are required to follow the reset I/O of the $\mu$ P, the buffer should be connected as shown with the solid line. Figure 15. Interfacing to Bidirectional Reset I/O #### **Monitoring Additional Supply Levels** When connecting a voltage divider to PFI and adjusting it properly, you can monitor a voltage different than the unregulated DC one. As shown in Figure 16, to increase noise immunity, hysteresis may be added to the power–fail comparator just by a resistor between $\overline{PFO}$ and PFI. Not to unbalance the potential divider network, R3 should be 10 times the sum of the two resistors R1 and R2. If required, a capacitor between PFI and GND will reduce the sensitivity of the circuit to high–frequency noise on the line being monitored. The $\overline{PFO}$ output may be connected to $\overline{MR}$ input to generate a low level on the $\overline{RESET}$ when $V_{CC\_1}$ drops out of tolerance. Thus a $\overline{RESET}$ is generated when one of the two voltages is below its threshold level. Figure 16. Monitoring Additional Supply Levels #### **ORDERING INFORMATION** | Device | Marking | Package | Shipping <sup>†</sup> | |---------------------------|--------------|---------|-----------------------| | MAX707ESA-T | S707 | SOIC-8 | 2500 Tape & Reel | | MAX708ESA-T | S708 | SOIC-8 | 2500 Tape & Reel | | MAX708xESA-T, G* (Note 3) | S708x | SOIC-8 | 2500 Tape & Reel | | MAX707CUA-T | SAC | Micro8 | 4000 Tape & Reel | | MAX708CUA-T | SAD | Micro8 | 4000 Tape & Reel | | MAX708xCUA-T, G* (Note 3) | SAy (Note 4) | Micro8 | 4000 Tape & Reel | <sup>†</sup>For information on tape and reel specifications,including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. \* The "G" suffix indicates Pb–Free package available. 3. The "x" denotes a suffix for V<sub>CC</sub> threshold – see Table 1. 4. The "y" denotes a suffix for V<sub>CC</sub> threshold – see Table 2. Table 1. Suffix "x" | Suffix | Reset V <sub>CC</sub> Threshold (V) | | |--------|-------------------------------------|--| | Т | 3.08 | | | S | 2.93 | | | R | 2.63 | | #### Table 2. Suffix "y" | Suffix | Reset V <sub>CC</sub> Threshold (V) | | | |--------|-------------------------------------|--|--| | E | 3.08 | | | | F | 2.93 | | | | G | 2.63 | | | #### **PACKAGE DIMENSIONS** #### Micro8 CASE 846A-02 ISSUE F - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI - 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSION A DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH, PROTRUSIONS OR GATE BURRS SHALL NOT - PRO INUSIONS UNI GALE BURNO STALL INUI EXCEED 0.15 (0.006) PER SIDE. DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE. 5. 846A-01 OBSOLETE, NEW STANDARD 846A-02. | | MILLIMETERS | | INC | HES | |-----|-------------|------|-------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 2.90 | 3.10 | 0.114 | 0.122 | | В | 2.90 | 3.10 | 0.114 | 0.122 | | c | | 1.10 | | 0.043 | | D | 0.25 | 0.40 | 0.010 | 0.016 | | G | 0.65 | BSC | 0.026 | BSC | | H | 0.05 | 0.15 | 0.002 | 0.006 | | J | 0.13 | 0.23 | 0.005 | 0.009 | | K | 4.75 | 5.05 | 0.187 | 0.199 | | L | 0.40 | 0.70 | 0.016 | 0.028 | #### **SOLDERING FOOTPRINT\*** \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. #### PACKAGE DIMENSIONS #### SOIC-8 CASE 751-07 **ISSUE AB** #### NOTES: - DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. - CONTROLLING DIMENSION: MILLIMETER. DIMENSION A AND B DO NOT INCLUDE - MOLD PROTRUSION. MAXIMUM MOLD PROTRUSION 0.15 (0.006) - DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. 751-01 THRU 751-06 ARE OBSOLETE. NEW - STANDARD IS 751-07. | | MILLIMETERS | | INCHES | | |-----|-------------|------|-----------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 4.80 | 5.00 | 0.189 | 0.197 | | В | 3.80 | 4.00 | 0.150 | 0.157 | | C | 1.35 | 1.75 | 0.053 | 0.069 | | D | 0.33 | 0.51 | 0.013 | 0.020 | | G | 1.27 BSC | | 0.050 BSC | | | Н | 0.10 | 0.25 | 0.004 | 0.010 | | ے | 0.19 | 0.25 | 0.007 | 0.010 | | K | 0.40 | 1.27 | 0.016 | 0.050 | | М | 0 ° | 8 ° | 0 ° | 8 ° | | N | 0.25 | 0.50 | 0.010 | 0.020 | | S | 5.80 | 6.20 | 0.228 | 0.244 | #### SOLDERING FOOTPRINT\* \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. Micro8 is a trademark of International Rectifier. ON Semiconductor and was are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its partnif rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT Literature Distribution Center for ON Semiconductor P.O. Box 61312, Phoenix, Arizona 85082-1312 USA Phone: 480-829-7710 or 800-344-3860 Toll Free USA/Canada Fax: 480-829-7709 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free Japan: ON Semiconductor, Japan Customer Focus Center 2-9-1 Kamimeguro, Meguro-ku, Tokyo, Japan 153-0051 Phone: 81-3-5773-3850 ON Semiconductor Website: http://onsemi.com Order Literature: http://www.onsemi.com/litorder For additional information, please contact your local Sales Representative