

# SANYO Semiconductors

### DATA SHEET

An ON Semiconductor Company

#### **Bi-CMOS IC**

# LV2285VB — FM transmitter IC with **Stereo Modulation, Auto Sleep Function**

#### Overview

The LV2285VB is IC for FM transmitter. This IC is chiefly composed of the following block. MPX block for stereo modulation, RFVCO block for FM modulation, and PLL block for RF output frequency. At the result, this IC achieves FM transmitter with low power consumption by 1chip.

Additionally, the auto sleep function is installed. This function automatically switches the standby and active according to the state of the audio input. It is possible to achieve a more dynamic electric power reduction as a result.

#### **Feature**

- The function necessary for FM transmission has been integrated into 1chip.
- The best low current consumption operation for portable application
- The auto sleep function to reduce more dynamic current consumption
- General I<sup>2</sup>C I/F and, SANYO original audio control I/F is installed

#### **Functions**

- Audio: Stereo modulation using pilot tone system, Audio attenuation
- RF: VCO, programmable gain driver amplifier
- PLL: 70MHz to 110MHz 100kHz step
- Bus control: I<sup>2</sup>C I/F, Audio control I/F
- Regulator: 2.8V LDO regulator, Auto sleep function

#### **Specifications**

**Maximum Ratings** at Ta = 25°C

|                             |                     |                                           | <del>.</del> |      |
|-----------------------------|---------------------|-------------------------------------------|--------------|------|
| Parameter                   | Symbol              | Conditions                                | Ratings      | Unit |
| Maximum supply voltage      | V <sub>CC</sub> max | Pin 6                                     | 7.0          | V    |
| Maximum input voltage       | Vin max             |                                           | Vcc + 0.3    | V    |
| Minimum input voltage       | Vin min             |                                           | -0.3         | V    |
| Allowable power dissipation | Pd max              | Ta ≤ 85°C, Mounted on a specified board.* | 500          | mW   |
| Operating temperature       | Topr                |                                           | -10 to 85    | °C   |
| Storage temperature         | Tstg                |                                           | -55 to 150   | °C   |

<sup>\*</sup> Specified board: 114.3mm × 76.1mm × 1.6mm, glass epoxy board.

- Any and all SANYO Semiconductor Co.,Ltd. products described or contained herein are, with regard to "standard application", intended for the use as general electronics equipment (home appliances, AV equipment, communication device, office equipment, industrial equipment etc.). The products mentioned herein shall not be intended for use for any "special application" (medical equipment whose purpose is to sustain life, aerospace instrument, nuclear control device, burning appliances, transportation machine, traffic signal system, safety equipment etc.) that shall require extremely high level of reliability and can directly threaten human lives in case of failure or malfunction of the product or may cause harm to human bodies, nor shall they grant any guarantee thereof. If you should intend to use our products for applications outside the standard applications of our customer who is considering such use and/or outside the scope of our intended standard applications, please consult with us prior to the intended use. If there is no consultation or inquiry before the intended use, our customer shall be solely responsible for the use.
- Specifications of any and all SANYO Semiconductor Co.,Ltd. products described or contained herein stipulate the performance, characteristics, and functions of the described products in the independent state, and are not guarantees of the performance, characteristics, and functions of the described products as mounted in the customer's products or equipment. To verify symptoms and states that cannot be evaluated in an independent device, the customer should always evaluate and test devices mounted in the customer's products or equipment.

#### **SANYO Semiconductor Co., Ltd.**

http://semicon.sanyo.com/en/network

### **Recommended Operating Conditions** at Ta = 25°C

| Parameter                  | Symbol             | Conditions | Ratings    | Unit |   |
|----------------------------|--------------------|------------|------------|------|---|
| Recommended Supply voltage | VCC                | Pin 6      | 3.3        | V    | 1 |
| Operating supply voltage   | V <sub>CC</sub> op | Pin 6      | 2.8 to 5.5 | V    | Ī |

## 

| Parameter                             | Symbol             | Conditions                                                                                                                                 |                    | Ratings |                      | Unit  |
|---------------------------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------|--------------------|---------|----------------------|-------|
| . a.a.noto                            | 5,111501           | 25                                                                                                                                         | min                | typ     | max                  | J     |
| Circuit current                       | Icc                | Pin 6 (No signal)                                                                                                                          |                    | 8       | 10                   | mA    |
| Standby current                       | ISTB               | Pin 6 (No signal, I <sup>2</sup> C"EN"="0")                                                                                                |                    | 40      | 60                   | μΑ    |
| Audio and MPX Block                   |                    |                                                                                                                                            |                    |         |                      |       |
| Minimum audio input                   | V <sub>A</sub> MIN | Pin 1 and 24 input                                                                                                                         | 30                 |         |                      | mVrms |
| Maximum audio input                   | V <sub>A</sub> MAX | Pin 1 and 24 input                                                                                                                         |                    |         | 900                  | mVrms |
| Audio input frequency                 | FAF                | Pin 1 and 24 input                                                                                                                         | 20                 |         | 15k                  | Hz    |
| Channel separation                    | SEP                | Pin 7, composite output, L>R, R>L                                                                                                          | 20                 | 40      |                      | dB    |
| Channel balance                       | СВ                 | Pin 7, composite output                                                                                                                    | -2                 | 0       | +2                   | dB    |
| Total harmonic distortion             | THD                | Pin 7, composite output                                                                                                                    |                    | 0.1     | 0.3                  | %     |
| Pilot tone output level               | PMOD               | I <sup>2</sup> C bits "ST"="1", "PILOT"="1"                                                                                                | 0.5                | 0.85    | 1.2                  | mVpp  |
| Composite output level                | MPXOUT             |                                                                                                                                            | 2.9                | 3.8     | 4.6                  | mVrms |
| Audio mute                            | MUTE               | I <sup>2</sup> C bit "MUTE"="1"                                                                                                            | 30                 | 35      |                      | dB    |
| Audio attenuation step                | ATT(1)             | ATT[2:0] = "111" - "110"                                                                                                                   |                    | 2.3     |                      | dB    |
|                                       | ATT(2)             | ATT[2:0] = "110" - "101"                                                                                                                   |                    | 2.2     |                      | dB    |
|                                       | ATT(3)             | ATT[2:0] = "101" - "100"                                                                                                                   |                    | 2.8     |                      | dB    |
|                                       | ATT(4)             | ATT[2:0] = "100" - "011"                                                                                                                   |                    | 2.3     |                      | dB    |
|                                       | ATT(5)             | ATT[2:0] = "011" - "010"                                                                                                                   |                    | 4.3     |                      | dB    |
|                                       | ATT(6)             | ATT[2:0] = "010" - "001"                                                                                                                   |                    | 3.3     |                      | dB    |
|                                       | ATT(7)             | ATT[2:0] = "001" - "000"                                                                                                                   |                    | 1.6     |                      | dB    |
| Crystal Oscillator Frequency(1)       | FXOSC(1)           | Pin 21 and Pin22                                                                                                                           |                    | 76      |                      | kHz   |
| Audio control Block                   |                    |                                                                                                                                            |                    |         |                      |       |
| Audio Control Frequency               | FCONT              | Pin 2 and 23 input                                                                                                                         |                    | 7.5     |                      | kHz   |
| Audio Control input                   | VCONT              | Pin 2 and 23 input                                                                                                                         |                    | 1.2     |                      | Vp-p  |
| Auto sleep Block                      |                    |                                                                                                                                            |                    |         |                      |       |
| Turn-off time                         | TOFF               | The time from no signal to turn-off. If the $V_{CC}$ voltage is supplied, LV2285VB maintains $I^2C$ data. Ctc (Pin 20) = $2.2\mu F$        | 45                 | 70      | 300                  | sec   |
| PLL Block                             |                    |                                                                                                                                            |                    |         |                      |       |
| I <sup>2</sup> C input "High" voltage | VH                 |                                                                                                                                            | 0.8V <sub>CC</sub> |         | V <sub>CC</sub> +0.3 | V     |
| I <sup>2</sup> C input "Low" voltage  | $V_{L}$            |                                                                                                                                            | -0.3               |         | 0.2V <sub>CC</sub>   | V     |
| RF input frequency                    | FPLL               | Step = 100kHz, See table 2                                                                                                                 | 70                 |         | 110                  | MHz   |
| Crystal Oscillator frequency          | FXOSC(2)           | Pin 16                                                                                                                                     |                    | 16      | -                    | MHz   |
| External Clock Frequency              | FEXT               | External clock injection to Pin 16 instead of 16MHz crystal oscillation.      When the LSI is standby mode, external clock should be stop. | 1                  |         | 24                   | MHz   |
| CP output current                     | ICP                | CP voltage = 1.4V                                                                                                                          |                    | 30      |                      | μА    |
| RF Block                              | •                  |                                                                                                                                            |                    |         |                      |       |
| RFoutput                              | RFOUT              | f = 98MHz, RF[2:0] = "011", Pin 12 output                                                                                                  | 109                | 112     | 115                  | dΒμV  |
| RF output adjustment step             | RFSTEP             | RF[2:0] = "000" to "111", totally 8 steps.                                                                                                 | 0.3                | 0.9     | 1.4                  | dB    |
| RF frequency                          | F <sub>RF</sub>    | 100kHz step                                                                                                                                | 70                 |         | 110                  | MHz   |
| I <sup>2</sup> C Block                | 1                  | 1                                                                                                                                          |                    |         |                      |       |
| I <sup>2</sup> C input switch         | I2CSW *            | Input to Pin 2/23 : Audio control I/F                                                                                                      | -0.3               |         | 0.2V <sub>CC</sub>   | V     |
|                                       |                    | Input to Pin 17/18 : I <sup>2</sup> C I/F                                                                                                  | 0.8V <sub>CC</sub> |         | V <sub>CC</sub> +0.3 | V     |

<sup>\*</sup> Use case ( I<sup>2</sup>C I/F ) : Please set Pin 19 = High.

### **Package Dimensions**

unit: mm (typ)

3287



### **Pin Assignment**



### **Block Diagram and Application Circuit Example**



### **Pin Function**

| Pin No. | Pin name         | DC voltage (V) | Function                                                                                                                                                   | Equivalent circuit                         |
|---------|------------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|
| 1       | L-INPUT          | 0              | Left channel input. If audio source DC voltage is not 0V, AC coupling capacitance is required. Pre-emphasis capacitance and resistance should be required. | 6<br>4<br>1<br>(24)<br>(24)<br>(24)<br>(5) |
| 2       | L-CONT           | 1.2            | Data input pin for Audio control.  External coupling capacitance is required.                                                                              | 6<br>2<br>(23)<br>3<br>5<br>5              |
| 3       | GND              | 0              |                                                                                                                                                            |                                            |
| 4       | MPX+B            | 2.8            | LDO regulator output. External decoupling capacitance is required.                                                                                         | 6 4 5                                      |
| 5       | GND              | 0              |                                                                                                                                                            |                                            |
| 6       | Vcc              | 3.3            |                                                                                                                                                            |                                            |
| 7       | COMPOSITE<br>OUT |                | Stereo modulated output.                                                                                                                                   | 9.4kΩ<br>7<br>5.1kΩ<br>5                   |
| 8       | CP OUT           |                | Charge pump current output.                                                                                                                                | 6<br>4<br>30µА<br>8<br>30µА                |
| 9       | GND              | 0              |                                                                                                                                                            |                                            |

Continued on next page.

Continued from preceding page.

|         | from preceding p |                |                                                                                                                                                               | ,                                                       |
|---------|------------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|
| Pin No. | Pin name         | DC voltage (V) | Function                                                                                                                                                      | Equivalent circuit                                      |
| 10      | VCO              | 2.2            | Transistor BASE pin for Colpitz oscillator.                                                                                                                   |                                                         |
| 11      | RF+B             | 2.8            | LDO regulator output for RF blocks.                                                                                                                           | (a) (b) (c) (c) (c) (c) (c) (c) (c) (c) (c) (c          |
| 12      | RF OUT           | 2.8            | Collector output. Inductance should be connected Between pin 11 and pin 12 for getting resonant frequency and making pin 12 DC bias 2.8V.                     | 6<br>11<br>2<br>20Ω π/π                                 |
| 13      | GND              | 0              |                                                                                                                                                               |                                                         |
| 14      | PLL+B            | 2.8            | LDO regulator output for digital blocks.                                                                                                                      | (a) (b) (c) (c) (c) (c) (c) (c) (c) (c) (c) (c          |
| 15      | GND              | 0              |                                                                                                                                                               |                                                         |
| 16      | XTAL             |                | 16MHz crystal is needed for PLL reference frequency. If external clock is injected to pin 16. Frequency should be from 1MHz to 24MHz and N(integer) × 200kHz. | 6<br>14<br>16<br>15                                     |
| 17      | SCL              |                | I <sup>2</sup> C clock input.                                                                                                                                 | $6$ $10k\Omega$ $0$ $0$ $0$ $0$ $0$ $0$ $0$ $0$ $0$ $0$ |

Continued on next page.

#### Continued from preceding page.

| Pin No. | Pin name    | DC voltage (V) | Function                                                                                                                                                                                        | Equivalent circuit                                                                                        |
|---------|-------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|
| 18      | SDA         |                | I <sup>2</sup> C data input.                                                                                                                                                                    | 6  18  W  CMOS Logic Inpit                                                                                |
| 19      | I2CSW       |                | The change switch of the $I^2C$ data input pin. When Pin 19 = GND case, Audio control I/F is selected (Pin 2/23). In one side, when Pin 19 = $V_{CC}$ case, $I^2C$ I/F is selected (Pin 17/18). | $ \begin{array}{c} 6 \\ \hline 10 \text{k}\Omega \\ \hline 19 \\ \hline 15 \end{array} $ CMOS Logic Inpit |
| 20      | тс          | 2.8            | Connect capacitance. Turn-off time is in proportion to this capacity value.                                                                                                                     | 6                                                                                                         |
| 21      | 76k OSC OUT | 2.0            | For stereo modulator pilot signal and sub carrier. 76kHz crystal should be connected between Pin 21 and Pin 22.                                                                                 | 6 (14) (14) (14) (15) (15) (15) (15) (15)                                                                 |
| 22      | 76k OSC IN  | 0.7            | See pin 21.                                                                                                                                                                                     | See pin 21.                                                                                               |
| 23      | R-CONT      | 1.2            | Clock Input for Audio Control.<br>See Pin 2                                                                                                                                                     | See pin 2.                                                                                                |
| 24      | R-INPUT     | 0              | See pin 1.                                                                                                                                                                                      | See pin 1.                                                                                                |

### I<sup>2</sup>C Bus Definition

Table  $1:I^2C$  Register map

| Nome             | Duto          | Bit    |            |     |      |      |       |     | 4014 |     |
|------------------|---------------|--------|------------|-----|------|------|-------|-----|------|-----|
| Name             | Byte          | MSB *1 | MSB *1 LSB |     |      |      |       |     |      | ACK |
| Address Dute     | 1             | AD7    | AD6        | AD5 | AD4  | AD3  | AD2   | AD1 | R/W  | ^   |
| Address Byte     | I             | 1      | 1          | 0   | 1    | 0    | 0     | 0   | 0    | Α   |
| Control Duto 4   | 2             | P10    | P9         | P8  | P7   | P6   | P5    | P4  | P3   | А   |
| Control Byte 1   | 2             | 0      | 1          | 1   | 1    | 1    | 0     | 1   | 0    |     |
| Control Duto 2   | 3             | P2     | P1         | P0  | RES2 | ST   | PILOT | EN  | MUTE | А   |
| Control Byte 2   | 3             | 1      | 0          | 0   | 0    | 1    | 1     | 0   | 0    | А   |
| Control Duto 2   | RES1 RES0 RF2 | RF2    | RF1        | RF0 | ATT2 | ATT1 | ATT0  | ^   |      |     |
| Control Byte 3 4 | 4             | *2     | *2         | 0   | 1    | 1    | 0     | 1   | 0    | Α   |
| 0 1 10 1         | _             | R6     | R5         | R4  | R3   | R2   | R1    | R0  | TEST |     |
| Control Byte 4   | 5             | 1      | 0          | 1   | 0    | 0    | 0     | 0   | 0    | Α   |

<sup>\*1 :</sup> MSB is transmitted first.

Table 2 :  $I^2C$  Register map description

| Bit      | Name                 | Initial       | Description                                                                                                                                                |
|----------|----------------------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AD[7:0]  | Address bit          | 1101 000      | LV2285VB I <sup>2</sup> C 7bit address                                                                                                                     |
| R/W      | Read / Write         | 0             | Write mode only                                                                                                                                            |
| A        | Acknowledge          |               |                                                                                                                                                            |
| P[10:0]  | Programmable counter | 0111 1010 100 | 11bit Programmable counter.                                                                                                                                |
|          |                      |               | RF frequency=(P10 $\times$ 2 <sup>10</sup> + P9 $\times$ 2 <sup>9</sup> + ··· P1 $\times$ 2 <sup>1</sup> + P0) $\times$ 100kHz                             |
| RES2     | Reserved bit         | 0             |                                                                                                                                                            |
| ST       | MONO / Stereo        | 1 (stereo)    | Stereo modulation control.                                                                                                                                 |
|          |                      |               | "ST"="0" Monaural mode, "ST"="1": Stereo mode.                                                                                                             |
| PILOT    | Pilot tone output    | 1             | Pilot signal control.                                                                                                                                      |
|          |                      |               | "PILOT"="0": No pilot, "PILOT"="1": with Pilot                                                                                                             |
| EN       | Enable               | 0 (Standby)   | Internal LDO control.                                                                                                                                      |
|          |                      |               | "EN"="1" : Active, "EN"="0" : Standby                                                                                                                      |
| MUTE     | Mute                 | 0             | Audio mute control.                                                                                                                                        |
|          |                      |               | "MUTE"="1": Enable, "MUTE"="0": Disable                                                                                                                    |
| RES[1:0] | Reserved bits        | 00            |                                                                                                                                                            |
| RF[2:0]  | RF output adjustment | 011           | RF output level control.                                                                                                                                   |
|          |                      |               | RF[2:0]="111" : Maximum, RF[2:0]="000" : Minimum                                                                                                           |
| ATT[2:0] | Audio attenuator     | 010           | This attenuator is used to adjust FM modulation level."111" is Minimum (0dB)."000"                                                                         |
|          |                      |               | is Maximum (19dB). See Audio and MPX Block specification.                                                                                                  |
| R[6:0]   | Reference counter    | 1010 000      | 7bit reference counter. Reference frequency should be set 100kHz.                                                                                          |
|          |                      |               | {Crystal oscillator frequency(Pin 16)}/{(R6 $\times$ 2 <sup>6</sup> + R5 $\times$ 2 <sup>5</sup> ···+R1 $\times$ 2 <sup>1</sup> + R0) $\times$ 2} = 100kHz |
| TEST     | Reserved bit         | 0             |                                                                                                                                                            |

<sup>\*2 :</sup> Don't care

### I<sup>2</sup>C Bus Operation





#### Time chart



Table 3: Timing specification

| Parameter                                        | Symbol  |     | Ratings |      |      |  |
|--------------------------------------------------|---------|-----|---------|------|------|--|
| Parameter                                        | Symbol  |     | typ     | max  | unit |  |
| SCL clock frequency                              | fSCL    |     |         | 100  | kHz  |  |
| Bus free time between a STOP and START condition | tBUF    | 4.7 |         |      | μS   |  |
| Hold time START condition                        | tHD;STA | 4.0 |         |      | μS   |  |
| Low period of the SCL clock                      | tLOW    | 4.7 |         |      | μS   |  |
| High period of the SCL clock                     | tHIGH   | 4.0 |         |      | μS   |  |
| Data hold time                                   | tHD;DAT | 0.0 |         |      | μS   |  |
| Data set-up time                                 | tSU;DAT | 250 |         |      | μS   |  |
| Rise time of both SDA and SCL signals            | tR      |     |         | 1000 | ns   |  |
| Fall time of both SDA and SCL signals            | tF      |     |         | 300  | ns   |  |
| Set-up time for STOP condition                   | tSU;STO | 4.0 |         |      | μS   |  |

 $I^2C$  Bus AC characteristics: Temp = 25°C,  $V_{CC}$  = 3.3V Note:  $I^2C$  Bus is registered trademark of the Philips Co..

### **Usage note**

#### Stereo modulation

In generally, How to generate stereo modulating signals explain below figure 1. LV2285VB generate composite signal like below figure 2. And it is possible to control sub signals at register [ST]. Pilot signal is controlled at register [PILOT]





Figure 1

Figure 2

#### FM modulation

The LV2285VB have best performance of FM modulation at  $\pm 75 \text{kHz}$ dev.

FM modulation level changes in proportion to composite output level (pin 7)

In LV2285VB composed of recommended parts, Table 1 is shown relationship that set ATT [2:0] value against audio input signal level.

Please refer to Table 1 to obtain better audio quality.

Table 1

| Audio input signal level V.S ATT[2:0] setting |     |                              |  |  |
|-----------------------------------------------|-----|------------------------------|--|--|
| Large attenuation                             | 000 | L, R input level = 780mVrms  |  |  |
|                                               | 001 | L, R input level = 640mVrms  |  |  |
|                                               | 010 | L , R input level = 425mVrms |  |  |
|                                               | 011 | L, R input level = 260mVrms  |  |  |
|                                               | 100 | L, R input level = 190mVrms  |  |  |
|                                               | 101 | L , R input level = 140mVrms |  |  |
|                                               | 110 | L , R input level = 110mVrms |  |  |
| Small attenuation                             | 111 | L, R input level = 80mVrms   |  |  |

#### **AC Test Circuit**



- SANYO Semiconductor Co.,Ltd. assumes no responsibility for equipment failures that result from using products at values that exceed, even momentarily, rated values (such as maximum ratings, operating condition ranges, or other parameters) listed in products specifications of any and all SANYO Semiconductor Co.,Ltd. products described or contained herein.
- SANYO Semiconductor Co.,Ltd. strives to supply high-quality high-reliability products, however, any and all semiconductor products fail or malfunction with some probability. It is possible that these probabilistic failures or malfunction could give rise to accidents or events that could endanger human lives, trouble that could give rise to smoke or fire, or accidents that could cause damage to other property. When designing equipment, adopt safety measures so that these kinds of accidents or events cannot occur. Such measures include but are not limited to protective circuits and error prevention circuits for safe design, redundant design, and structural design.
- In the event that any or all SANYO Semiconductor Co.,Ltd. products described or contained herein are controlled under any of applicable local export control laws and regulations, such products may require the export license from the authorities concerned in accordance with the above law.
- No part of this publication may be reproduced or transmitted in any form or by any means, electronic or mechanical, including photocopying and recording, or any information storage or retrieval system, or otherwise, without the prior written consent of SANYO Semiconductor Co.,Ltd.
- Any and all information described or contained herein are subject to change without notice due to product/technology improvement, etc. When designing equipment, refer to the "Delivery Specification" for the SANYO Semiconductor Co.,Ltd. product that you intend to use.
- Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production.
- Upon using the technical information or products described herein, neither warranty nor license shall be granted with regard to intellectual property rights or any other rights of SANYO Semiconductor Co.,Ltd. or any third party. SANYO Semiconductor Co.,Ltd. shall not be liable for any claim or suits with regard to a third party's intellectual property rights which has resulted from the use of the technical information and products mentioned above.

This catalog provides information as of May, 2011. Specifications and information herein are subject to change without notice.