## feATURES

## - Allows Safe Board Insertion and Removal from a Live -48V Backplane

- Floating Topology Permits Very High Voltage Operation
- Programmable Analog Current Limit With Circuit Breaker Timer
- Fast Response Time Limits Peak Fault Current
- Programmable Soft-Start Current Limit
- Programmable Timer with Drain Voltage Accelerated Response
- $\pm 1 \%$ Undervoltage/Overvoltage Threshold Accuracy (LTC4252A)
- Adjustable Undervoltage/Overvoltage Protection
- LTC4252-1/LTC4252A-1: Latch Off After Fault
- LTC4252-2: Automatic Retry After Fault
- Available in 8-Pin and 10-Pin MSOP Packages


## APPLICATIOOS

- Hot Board Insertion
- Electronic Circuit Breaker
- -48V Distributed Power Systems
- Negative Power Supply Control
- Central Office Switching
- High Availability Servers
- ATCA


## DESCRIPTION

The LTC ${ }^{\circledR} 4252$ negative voltage Hot Swap ${ }^{\text {TM }}$ controller allows a board to be safely inserted and removed from a live backplane. Output current is controlled by three stages of current limiting: a timed circuit breaker, active current limiting and afast feedforward path that limits peak current under worst-case catastrophic fault conditions.

Adjustable undervoltage and overvoltage detectors disconnect the load whenever the input supply exceeds the desired operating range. The LTC4252's supply input is shunt regulated, allowing safe operation with very high supply voltages. A multifunction timer delays initial startup and controls the circuit breaker's response time. The circuit breaker's response time is accelerated by sensing excessive MOSFET drain voltage, keeping the MOSFET within its safe operating area (SOA). An adjustable softstart circuit controls MOSFET inrush current at start-up.
The LTC4252-1/LTC4252A-1 latch off after a circuit breaker fault times out. The LTC4252-2 provides automatic retry after a fault. The LTC4252A-1/LTC4252A-2 feature tight $\pm 1 \%$ undervoltage/overvoltage threshold accuracy. The LTC4252 is available in either an 8-pin or 10-pin MSOP.
$\boldsymbol{\mathcal { T }}$, LT, LTC, LTM, Linear Technology and the Linear logo are registered trademarks and Hot Swap is a trademark of Linear Technology Corporation. All other trademarks are the property of their respective owners.

## TYPICAL APPLICATION

-48V/2.5A Hot Swap Controller


## Start-Up Behavior



## absolute maximum ratings

All Voltages Referred to $\mathrm{V}_{\mathrm{EE}}$ (Note 1)
Current into $\mathrm{V}_{\text {IN }}(100 \mu \mathrm{~s}$ Pulse) $\qquad$ 100 mA
$V_{I N}$, DRAIN Pin Minimum Voltage $-0.3 \mathrm{~V}$ Input/Output Pins
(Except SENSE and DRAIN) Voltage $\qquad$ -0.3 V to 16 V
SENSE Pin Voltage................................... -0.6V to 16V Current Out of SENSE Pin ( $20 \mu \mathrm{~s}$ Pulse) $\qquad$ $-200 \mathrm{~mA}$
Current into DRAIN Pin ( $100 \mu \mathrm{~s}$ Pulse)
.20 mA
Maximum Junction Temperature ..... $125^{\circ} \mathrm{C}$

Operating Temperature Range LTC4252-1C/LTC4252-2C LTC4252A-1C/LTC4252A-2C.................... $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ LTC4252-1I/LTC4252-2I LTC4252A-1//LTC4252A-21 ................. $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ Storage Temperature Range $\qquad$ $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ Lead Temperature (Soldering, 10 sec )................... $300^{\circ} \mathrm{C}$

## pIn CONFIGURATION



## ORDER INFORMATION

| LEAD FREE FINISH | TAPE AND REEL | PART MARKING | PACKAGE DESCRIPTION | TEMPERATURE RANGE |
| :--- | :--- | :--- | :--- | :--- |
| LTC4252-1CMS8 | LTC4252-1CMS8\#TRPBF | LTWM | 8 -Lead Plastic MSOP | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| LTC4252-2CMS8 | LTC4252-2CMS8\#TRPBF | LTWP | 8 -Lead Plastic MSOP | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| LTC4252-1IMS8 | LTC4252-1IMS8\#TRPBF | LTRQ | 8 -Lead Plastic MSOP | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |
| LTC4252-2IMS8 | LTC4252-2IMS8\#TRPBF | LTRR | 8 -Lead Plastic MSOP | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |
| LEAD BASED FINISH | TAPE AND REEL | PART MARKING | PACKAGE DESCRIPTION | TEMPERATURE RANGE |
| LTC4252-1CMS | LTC4252-1CMS\#TR | LTWN | $10-$ Lead Plastic MSOP | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| LTC4252-2CMS | LTC4252-2CMS\#TR | LTWQ | $10-$ Lead Plastic MSOP | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| LTC4252A-1CMS | LTC4252A-1CMS\#TR | LTAFX | $10-$ Lead Plastic MSOP | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| LTC4252A-2CMS | LTC4252A-2CMS\#TR | LTAGE | $10-$ Lead Plastic MSOP | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| LTC4252-1IMS | LTC4252-1IMS\#TR | LTRS | $10-L e a d ~ P l a s t i c ~ M S O P ~$ | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |
| LTC4252-2IMS | LTC4252-2IMS\#TR | LTRT | $10-L e a d ~ P l a s t i c ~ M S O P ~$ | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |
| LTC4252A-1IMS | LTC4252A-1IMS\#TR | LTAFY | $10-L e a d ~ P l a s t i c ~ M S O P ~$ | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |
| LTC4252A-2IMS | LTC4252A-2IMS\#TR | LTAGF | $10-L e a d ~ P l a s t i c ~ M S O P ~$ | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |

[^0]For more information on lead free part marking, go to: http://www.linear.com/leadfree/
For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/

# LTC4252-1/LTC4252-2 LTC4252A-1/LTC4252A-2 

ELECTRICAL CHARACTGRISTICS The • denotes the specifications which apply over the full operating
temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. (Note 2)

| SYMBOL | PARAMETER | CONDITIONS |  | LTC4252-1/-2 |  |  | LTC4252A-1/-2 |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | MIN | TYP | MAX | MIN | TYP | MAX |  |
| $V_{Z}$ | $\mathrm{V}_{\text {IN }}-\mathrm{V}_{\text {EE }}$ Zener Voltage | $\mathrm{I}_{\mathrm{N}}=2 \mathrm{~mA}$ | $\bullet$ | 11.5 | 13 | 14.5 | 11.5 | 13 | 14.5 | V |
| $\mathrm{r}_{Z}$ | $\mathrm{V}_{\text {IN }}$ - $\mathrm{V}_{\text {EE }}$ Zener Dynamic Impedance | $\mathrm{I}_{\mathrm{N}}=2 \mathrm{~mA}$ to 30 mA |  |  | 5 |  |  | 5 |  | $\Omega$ |
| 1 IN | $V_{\text {IN }}$ Supply Current | $\mathrm{UV}=0 \mathrm{~V}=4 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=\left(\mathrm{V}_{\mathrm{Z}}-0.3 \mathrm{~V}\right)$ | $\bullet$ |  | 0.8 | 2 |  | 0.9 | 2 | mA |
| VLKO | $V_{\text {IN }}$ Undervoltage Lockout | Coming Out of UVLO (Rising VIN) | $\bullet$ |  | 9.2 | 11.5 |  | 9 | 10 | V |
| VLKH | $\mathrm{V}_{\text {IN }}$ Undervoltage Lockout Hysteresis |  |  |  | 1 |  |  | 0.5 |  | V |
| $V_{C B}$ | Circuit Breaker Current Limit Voltage | $V_{C B}=\left(V_{\text {SENSE }}-V_{\text {EE }}\right)$ | $\bullet$ | 40 | 50 | 60 | 45 | 50 | 55 | mV |
| $V_{\text {ACL }}$ | Analog Current Limit Voltage | $\begin{aligned} & V_{\text {ACL }}=\left(V_{\text {SENSE }}-V_{\text {EE }}\right), \\ & S S=0 \text { pen or } 2.2 \mathrm{~V} \end{aligned}$ | $\bullet$ | 80 | 100 | 120 |  |  |  | mV |
| $\begin{aligned} & \hline \mathrm{V}_{\mathrm{ACL}} / \\ & \mathrm{V}_{\mathrm{CB}} \\ & \hline \end{aligned}$ | Analog Current Limit Voltage/ Circuit Breaker Voltage | $\begin{aligned} & V_{\text {ACL }}=\left(V_{\text {SENSE }}-V_{\text {EE }}\right), \\ & S S=0 \text { pen or } 1.4 V \end{aligned}$ | $\bullet$ |  |  |  | 1.05 | 1.20 | 1.38 | V/V |
| $\mathrm{V}_{\text {FCL }}$ | Fast Current Limit Voltage | $\mathrm{V}_{\text {FCL }}=\left(\mathrm{V}_{\text {SENSE }}-\mathrm{V}_{\text {EE }}\right)$ | $\bullet$ | 150 | 200 | 300 | 150 | 200 | 300 | mV |
| $\mathrm{V}_{\text {SS }}$ | SS Voltage | After End of SS Timing Cycle |  |  | 2.2 |  |  | 1.4 |  | V |
| $\mathrm{R}_{\text {SS }}$ | SS Output Impedance |  |  |  | 100 |  |  | 50 |  | k $\Omega$ |
| ISS | SS Pin Current | $\begin{aligned} & \mathrm{UV}=0 \mathrm{~V}=4 \mathrm{~V}, \mathrm{~V}_{\text {SENSE }}=\mathrm{V}_{\mathrm{EE}}, \\ & \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V} \text { (Sourcing) } \end{aligned}$ |  |  | 22 |  |  | 28 |  | $\mu \mathrm{A}$ |
|  |  | $\begin{aligned} & \mathrm{UV}=\mathrm{OV}=0 \mathrm{~V}, \mathrm{~V}_{\text {SENSE }}=\mathrm{V}_{\text {EE }}, \\ & \mathrm{V}_{\mathrm{SS}}=2 \mathrm{~V} \text { (Sinking) } \end{aligned}$ |  |  | 28 |  |  | 28 |  | mA |
| $\mathrm{V}_{\text {OS }}$ | Analog Current Limit Offset Voltage |  |  |  | 10 |  |  | 10 |  | mV |
| $\begin{aligned} & \mathrm{V}_{\text {ACL }}+\mathrm{V}_{O S} / \\ & \mathrm{V}_{S S} \end{aligned}$ | Ratio ( $\mathrm{V}_{\text {ACL }}+\mathrm{V}_{\text {OS }}$ ) to SS Voltage |  |  |  | 0.05 |  |  | 0.05 |  | V/V |
| $I_{\text {GATE }}$ | GATE Pin Output Current | $\begin{aligned} & \mathrm{UV}=0 \mathrm{~V}=4 \mathrm{~V}, \mathrm{~V}_{\text {SENSE }}=\mathrm{V}_{\text {EE }}, \\ & \mathrm{V}_{\text {GATE }}=0 \mathrm{~V} \text { (Sourcing) } \end{aligned}$ | $\bullet$ | 40 | 58 | 80 | 40 | 58 | 80 | $\mu \mathrm{A}$ |
|  |  | $\begin{aligned} & \mathrm{UV}=0 \mathrm{~V}=4 \mathrm{~V}, \mathrm{~V}_{\text {SENSE }}-\mathrm{V}_{\mathrm{EE}}=0.15 \mathrm{~V}, \\ & \mathrm{~V}_{\text {GATE }}=3 \mathrm{~V} \text { (Sinking) } \end{aligned}$ |  |  | 17 |  |  | 17 |  | mA |
|  |  | $\begin{aligned} & \text { UV }=0 V=4 V, V_{\text {SENSE }}-V_{E E}=0.3 V, \\ & V_{\text {GATE }}=1 V \text { (Sinking) } \end{aligned}$ |  |  | 190 |  |  | 190 |  | mA |
| $\mathrm{V}_{\text {GATE }}$ | External MOSFET Gate Drive | $\mathrm{V}_{\text {GATE }}-\mathrm{V}_{\text {EE }}, \mathrm{I}_{\text {IN }}=2 \mathrm{~mA}$ | $\bullet$ | 10 | 12 | $\mathrm{V}_{\mathrm{z}}$ | 10 | 12 | $\mathrm{V}_{\mathrm{z}}$ | V |
| $V_{\text {GATEH }}$ | Gate High Threshold | $V_{\text {GATEH }}=V_{I N}-V_{\text {GATE }}, I_{I N}=2 \mathrm{~mA}$ for PWRGD Status (MS Only) |  |  | 2.8 |  |  | 2.8 |  | V |
| $\mathrm{V}_{\text {GATEL }}$ | Gate Low Threshold | (Before Gate Ramp-Up) |  |  | 0.5 |  |  | 0.5 |  | V |
| V UVHI | UV Pin Threshold HIGH |  | - | 3.075 | 3.225 | 3.375 |  |  |  | V |
| VUVLO | UV Pin Threshold LOW |  | - | 2.775 | 2.925 | 3.075 |  |  |  | V |
| $\mathrm{V}_{\text {UV }}$ | UV Pin Threshold | Low-to-High Transition | $\bullet$ |  |  |  | 3.05 | 3.08 | 3.11 | V |
| $\mathrm{V}_{\text {UVHST }}$ | UV Pin Hysteresis | ( for LTC4252A Only) | $\bullet$ |  | 300 |  | 292 | 324 | 356 | mV |
| $\mathrm{V}_{\text {OVHI }}$ | OV Pin Threshold HIGH |  | $\bullet$ | 5.85 | 6.15 | 6.45 |  |  |  | V |
| VovLO | OV Pin Threshold LOW |  | $\bullet$ | 5.25 | 5.55 | 5.85 |  |  |  | V |
| $\mathrm{V}_{\text {OV }}$ | OV Pin Threshold | Low-to-High Transition | $\bullet$ |  |  |  | 5.04 | 5.09 | 5.14 | V |
| $\mathrm{V}_{\text {OVHST }}$ | OV Pin Hysteresis | ( for LTC4252A Only) $^{\text {a }}$ | $\bullet$ |  | 600 |  | 82 | 102 | 122 | mV |
| $\underline{\text { SENSE }}$ | SENSE Pin Input Current | $\mathrm{UV}=0 \mathrm{~V}=4 \mathrm{~V}, \mathrm{~V}_{\text {SENSE }}=50 \mathrm{mV}$ | $\bullet$ |  | -15 | -30 |  | -15 | -30 | $\mu \mathrm{A}$ |
| 1 lnP | UV, OV Pin Input Current | $U V=0 V=4 V$ | $\bullet$ |  | $\pm 0.1$ | $\pm 1$ |  | $\pm 0.1$ | $\pm 1$ | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {TMRH }}$ | TIMER Pin Voltage High Threshold |  |  |  | 4 |  |  | 4 |  | V |
| $\mathrm{V}_{\text {TMRL }}$ | TIMER Pin Voltage Low Threshold |  |  |  | 1 |  |  | 1 |  | V |

## ELECTRICAL CHARACTERISTICS The odentes the speciiciations which apply vere the full operating

temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. (Note 2)


Note 1: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

Note 2: All currents into device pins are positive; all currents out of device pins are negative. All voltages are referenced to $\mathrm{V}_{\mathrm{EE}}$ unless otherwise specified.

## TYPICAL PGRFORMAOCE CHARACTERISTICS





Circuit Breaker Current Limit Voltage $V_{\text {CB }}$ vs Temperature


Undervoltage Lockout $\mathrm{V}_{\text {LKO }}$ vs Temperature


## Analog Current Limit Voltage

$V_{\text {ACL }}$ vs Temperature

$I_{\text {IN }}$ vs Temperature


Undervoltage Lockout Hysteresis $V_{\text {LKH }}$ vs Temperature


Fast Current Limit Voltage $\mathrm{V}_{\text {FCL }}$ vs Temperature


5

## TYPICAL PERFORMANCE CHARACTERISTICS



425212626


425212628

$I_{\text {GATE }}$ (Sourcing) vs Temperature


425212 G 10


## TYPICAL PERFORMANCE CHARACTERISTICS



425212 G31


ISENSE VS Temperature


## $I_{\text {TMR }}$ (Initial Cycle, Sourcing)

 vs Temperature


$I_{\text {TMR }}$ (Initial Cycle, Sinking) vs Temperature



$I_{\text {TMR }}$ (Circuit Breaker, $I_{D R N}=50 \mu A$, Sourcing) vs Temperature



425212634
$V_{\text {DRNCL }}$ vs Temperature

$I_{\text {TMR }}$ (Cooling Cycle, Sinking) vs Temperature



425212 G25
$\mathrm{V}_{\text {PGL }}$ vs Temperature


# LTC4252-1/LTC4252-2 <br> LTC4252A-1/LTC4252A-2 

## TYPICAL PERFORMANCE CHARACTERISTICS





425212 G24

## PIn fUnCTIOnS

(MS/MS8)

VIN (Pin 1/Pin 1): Positive Supply Input. Connect this pin to the positive side of the supply through a dropping resistor. A shunt regulator clamps $\mathrm{V}_{\text {IN }}$ at 13 V . An internal undervoltage lockout (UVLO) circuit holds GATE low until the $\mathrm{V}_{\text {IN }}$ pin is greater than $\mathrm{V}_{\text {LKO }}$, overriding UV and OV . If UV is high, $O V$ is low and $V_{\text {IN }}$ comes out of UVLO, TIMER starts an initial timing cycle before initiating a GATE rampup. If $\mathrm{V}_{\text {IN }}$ drops below approximately 8.2 V , GATE pulls low immediately.

PWRGD (Pin 2/Not Available): Power Good Status Output (MS only). At start-up, PWRGD latches low if DRAIN is below 2.385V and GATE is within 2.8 V of $\mathrm{V}_{\text {IN }}$. $\overline{\text { PWRGD }}$ status is reset by UV, $\mathrm{V}_{\text {IN }}$ (UVLO) or a circuit breaker fault timeout. This pin is internally pulled high by a $58 \mu \mathrm{~A}$ current source.

SS (Pin 3/Pin 2): Soft-Start Pin. This pin is used to ramp inrush current during start up, thereby effecting control over di/dt. A 20x attenuated version of the SS pin voltage is presented to the current limit amplifier. This attenuated voltage limits the MOSFET's drain current through the sense resistor during the soft-start current limiting. At the beginning of a start-up cycle, the SS capacitor ( $\mathrm{C}_{S S}$ ) is ramped by a $22 \mu \mathrm{~A}(28 \mu \mathrm{~A}$ for the LTC4252A) current source. The

GATE pin is held low until SS exceeds $20 \cdot \mathrm{~V}_{\text {OS }}=0.2 \mathrm{~V}$. SS is internally shunted by a 100 k resistor $\left(\mathrm{R}_{\mathrm{SS}}\right)$ which limits the SS pin voltage to 2.2 V ( 50 k resistor and 1.4 V for the LTC4252A). This corresponds to an analog current limit SENSE voltage of 100 mV ( 60 mV for the LTC4252A). If the SS capacitor is omitted, the SS pin ramps up in about $180 \mu \mathrm{~s}$. The SS pin is pulled low under any of the following conditions: in UVLO, in an undervoltage condition, in an overvoltage condition, during the initial timing cycle or when the circuit breaker fault times out.

SENSE (Pin 4/Pin 3): Circuit Breaker/Current Limit Sense Pin. Load current is monitored by a sense resistor $\mathrm{R}_{\mathrm{S}}$ connected between SENSE and $\mathrm{V}_{\mathrm{EE}}$, and controlled in three steps. If SENSE exceeds $\mathrm{V}_{\mathrm{CB}}(50 \mathrm{mV})$, the circuit breaker comparator activates a $\left(230 \mu A+8 \bullet I_{\text {DRN }}\right)$ TIMER pull-up current. If SENSE exceeds $V_{\text {ACL }}$, the analog current limit amplifier pulls GATE down to regulate the MOSFET current at $\mathrm{V}_{\text {ACL }} / \mathrm{R}_{\mathrm{s}}$. In the event of a catastrophic short-circuit, SENSE may overshoot. If SENSE reaches $\mathrm{V}_{\text {FCL }}(200 \mathrm{mV})$, the fast current limit comparator pulls GATE Iow with a strong pull-down. To disable the circuit breaker and current limit functions, connect SENSE to $\mathrm{V}_{\mathrm{EE}}$.

## PIn functions (msmss)

Vee (Pin 5/Pin 4): Negative Supply Voltage Input. Connect this pin to the negative side of the power supply.

GATE (Pin 6/Pin 5): N-Channel MOSFET Gate Drive Output. This pin is pulled high by a $58 \mu \mathrm{~A}$ current source. GATE is pulled low by invalid conditions at $\mathrm{V}_{\text {IN }}$ (UVLO), UV, OV, or a circuit breaker fault timeout. GATE is actively servoed to control the fault currentas measured at SENSE. A compensation capacitor at GATE stabilizes this loop. A comparator monitors GATE to ensure that it is low before allowing an initial timing cycle, GATE ramp-up after an overvoltage event or restart after a current limit fault. During GATE start-up, a second comparator detects if GATE is within 2.8 V of $\mathrm{V}_{\text {IN }}$ before PWRGD is set (MS package only).

DRAIN (Pin 7/Pin 6): Drain Sense Input. Connecting an external resistor, $R_{D}$, between this pin and the MOSFET's drain ( $\mathrm{V}_{\text {OUT }}$ ) allows voltage sensing below 6.15 V (5V for LTC4252A) and current feedback to TIMER. A comparator detects if DRAIN is below 2.385 V and together with the GATE high comparator sets the PWRGD flag. If $V_{\text {OUT }}$ is above $V_{\text {DRNCL }}$, DRAIN clamps at approximately $V_{\text {DRNCL }}$. The current through $R_{D}$ is internally multiplied by 8 and added to TIMER's $230 \mu \mathrm{~A}$ pullup current during a circuit breaker faultcycle. This reduces the faulttime and MOSFET heating.

OV (Pin 8/Pin7): Overvoltage Input. The active high threshold at the OV pin is set at 6.15 V with 0.6 V hysteresis. If OV $>6.15 \mathrm{~V}$, GATE pulls low. When OV returns below 5.55 V , GATE start-up begins without an initial timing cycle. The LTC4252A OV pin is set at 5.09 V with 102 mV hysteresis. If $\mathrm{OV}>5.09 \mathrm{~V}$, GATE pulls low. When OV returns below 4.988 V , GATE start-up begins without an initial timing cycle. If an overvoltage condition occurs in the middle of an initial timing cycle, the initial timing cycle is restarted after the overvoltage condition goes away. An overvoltage condition does not reset the PWRGD flag. The internal UVLO at $\mathrm{V}_{\text {IN }}$ always overrides OV . A 1 nF to 10 nF capacitor at OV prevents transients and switching noise from affecting the OV thresholds and prevents glitches at the GATE pin.

UV (Pin 9/Pin 7): Undervoltage Input. The active low threshold at the UV pin is set at 2.925 V with 0.3 V hysteresis. If UV < 2.925V, PWRGD pulls high, both GATE and TIMER pull low. If UV rises above 3.225 V , this initiates an initial timing cycle followed by GATE start-up. The LTC4252A UV pin is set at 3.08 V with 324 mV hysteresis. If $\mathrm{UV}<$ 2.756 V, PWRGD pulls high, both GATE and TIMER pull low. If UV rises above 3.08V, this initiates an initial timing cycle followed by GATE start-up. The internal UVLO at $\mathrm{V}_{\text {IN }}$ always overrides UV. A low at UV resets an internal fault latch. A 1 nF to 10 nF capacitor at UV prevents transients and switching noise from affecting the UV thresholds and prevents glitches at the GATE pin.

TIMER (Pin 10/Pin 8): Timer Input. TIMER is used to generate an initial timing delay at start-up and to delay shutdown in the event of an output overload (circuit breaker fault). TIMER starts an initial timing cycle when the following conditions are met: UV is high, OV is low, $\mathrm{V}_{\text {IN }}$ clears UVLO, TIMER pin is low, GATE is lower than VGATEL, $\mathrm{SS}<0.2 \mathrm{~V}$, and $\mathrm{V}_{\text {SENSE }}-\mathrm{V}_{\mathrm{EE}}<\mathrm{V}_{\mathrm{CB}}$. A pull-up current of $5.8 \mu \mathrm{~A}$ then charges $\mathrm{C}_{\mathrm{T}}$, generating a time delay. If $\mathrm{C}_{\boldsymbol{T}}$ charges to $\mathrm{V}_{\text {TMRH }}$ (4V), the timing cycle terminates, TIMER quickly pulls low and GATE is activated.

If SENSE exceeds 50 mV while GATE is high, a circuit breaker cycle begins with a 230 $\mu$ A pull-up current charging $\mathrm{C}_{\mathrm{T}}$. If DRAIN is approximately 7 V ( 6 V for LTC4252A) during this cycle, the timer pull-up has an additional current of $8 \cdot I_{\text {DRN }}$. If SENSE drops below 50 mV before TIMER reaches 4 V , a $5.8 \mu \mathrm{~A}$ pull-down current slowly discharges the $\mathrm{C}_{\mathrm{T}}$. In the event that $\mathrm{C}_{\boldsymbol{T}}$ eventually integrates up to the $V_{\text {TMRH }}$ threshold, the circuit breaker trips, GATE quickly pulls low and PWRGD pulls high. The LTC4252-1 TIMER pin latches high with a $5.8 \mu \mathrm{~A}$ pull-up source. This latched fault is cleared by either pulling TIMER Iow with an external device or by pulling UV below $V_{\text {UVLO }}$. The LTC4252-2 starts a shutdown cooling cycle following an overcurrent fault. This cycle consists of 4 discharging ramps and 3 charging ramps. The charging and discharging currents are $5.8 \mu \mathrm{~A}$ and TIMER ramps between its 1 V and 4 V thresholds. At the completion of a shutdown cooling cycle, the LTC4252-2 attempts a start-up cycle.

## BLOCK DIAGRAM



## operation

## Hot Circuit Insertion

When circuit boards are inserted into a live backplane, the supply bypass capacitors can draw huge transient currents from the power bus as they charge. The flow of current damages the connector pins and glitches the power bus, causing other boards in the system to reset. The LTC4252 is designed to turn on a circuit board supply in a controlled manner, allowing insertion or removal without glitches or connector damage.

## Initial Start-Up

The LTC4252 resides on a removable circuit board and controls the path between the connector and load or power conversion circuitry with an external MOSFET switch (see Figure 1). Both inrush control and short-circuit protection are provided by the MOSFET.
A detailed schematic for the LTC4252A is shown in Figure 2. -48 V and -48 RTN receive power through the longest connector pins and are the first to connect when the board is inserted. The GATE pin holds the MOSFET off during this time. UV and OV determine whether or not the MOSFET should be turned on based upon internal high accuracy thresholds and an external divider. UV and OV do double duty by also monitoring whether or not the connector is seated. The top of the divider detects -48RTN by way of a short connector pin that is the last to mate during the insertion sequence.


Figure 1. Basic LTC4252 Hot Swap Topology

## Interlock Conditions

A start-up sequence commences once these "interlock" conditions are met.

1. The input voltage $\mathrm{V}_{\text {IN }}$ exceeds $\mathrm{V}_{\text {LKO }}$ (UVLO).
2. The voltage at $U V>V_{U V H I}$.
3. The voltage at $\mathrm{OV}<\mathrm{V}_{\text {OVLO }}$.
4. The (SENSE - $V_{E E}$ ) voltage is $<50 \mathrm{mV}\left(\mathrm{V}_{\mathrm{CB}}\right)$.
5. The voltage at SS is $<0.2 \mathrm{~V}\left(20 \cdot \mathrm{~V}_{\text {OS }}\right)$.
6. The voltage on the TIMER capacitor $\left(\mathrm{C}_{\mathrm{T}}\right)$ is $<1 \mathrm{~V}\left(\mathrm{~V}_{\text {TMRL }}\right)$.
7. The voltage at GATE is $<0.5 \mathrm{~V}\left(\mathrm{~V}_{\text {GATEL }}\right)$.

The first three conditions are continuously monitored and the latter four are checked prior to initial timing or GATE ramp-up. Upon exiting an OV condition, the TIMER pin voltage requirement is inhibited. Details are described in the Applications Information, Timing Waveforms section.
TIMER begins the start-up sequence by sourcing $5.8 \mu \mathrm{~A}$ into $\mathrm{C}_{\mathrm{T}}$. If $\mathrm{V}_{\mathrm{IN}}$, UV or OV falls out of range, the start-up cycle stops and TIMER discharges $\mathrm{C}_{\top}$ to less than 1 V , then waits until the aforementioned conditions are once again met. If $\mathrm{C}_{\mathrm{T}}$ successfully charges to 4 V , TIMER pulls low and both SS and GATE pins are released. GATE sources $58 \mu \mathrm{~A}\left(I_{\text {GATE }}\right)$, charging the MOSFET gate and associated capacitance. The SS voltage ramp limits $\mathrm{V}_{\text {SENSE }}$ to control the inrush current. PWRGD pulls active low when GATE is within 2.8 V of $\mathrm{V}_{\text {IN }}$ and DRAIN is lower than $\mathrm{V}_{\text {DRNL }}$.


Figure 2. -48V, 2.5A Hot Swap Controller

## OPERATION

Two modes of operation are possible during the time the MOSFET is first turning on, depending on the values of external components, MOSFET characteristics and nominal design current. One possibility is that the MOSFET will turn on gradually so that the inrush into the load capacitance remains a low value. The output will simply ramp to -48 V and the LTC4252 will fully enhance the MOSFET. A second possibility is that the load current exceeds the soft-start current limit threshold of $\left[\mathrm{V}_{S S}(\mathrm{t}) / 20-\mathrm{V}_{0 S}\right] / \mathrm{R}_{\mathrm{S}}$. In this case the LTC4252 will ramp the output by sourcing soft-start limited current into the load capacitance. If the soft-start voltage is below 1.2 V , the circuit breaker TIMER is held low. Above 1.2V, TIMER ramps up. It is important to set the timer delay so that, regardless of which start-up mode is used, the TIMER ramp is less than one circuit breaker delay time. If this condition is not met, the LTC4252-1 may shut down after one circuit breaker delay time whereas the LTC4252-2 may continue to autoretry.

## Board Removal

If the board is withdrawn from the card cage, the UV and OV divider is the first to lose connection. This shuts off the MOSFET and commutates the flow of current in the connector. When the power pins subsequently separate, there is no arcing.

## Current Control

Three levels of protection handle short-circuit and overload conditions. Load current is monitored by SENSE and resistor $\mathrm{R}_{\mathrm{S}}$. There are three distinct thresholds at SENSE: 50 mV for a timed circuit breaker function; 100 mV for an analog current limit loop (60mV for the LTC4252A); and 200 mV for a fast, feedforward comparator which limits peak current in the event of a catastrophic short-circuit.
If, owing to an output overload, the voltage drop across $R_{S}$ exceeds 50 mV , TIMER sources $230 \mu \mathrm{Ainto} \mathrm{C}_{\mathrm{T}} . \mathrm{C}_{\top}$ eventually charges to a 4 V threshold and the LTC4252 shuts off. If the overload goes away before $\mathrm{C}_{\boldsymbol{T}}$ reaches 4 V and SENSE measures less than $50 \mathrm{mV}, \mathrm{C}_{\uparrow}$ slowly discharges ( $5.8 \mu \mathrm{~A}$ ). In this way the LTC4252's circuit breaker function responds to low duty cycle overloads and accounts for fast heating and slow cooling characteristics of the MOSFET.

Higher overloads are handled by an analog current limit loop. Ifthe drop across $\mathrm{R}_{S}$ reaches $\mathrm{V}_{\text {ACL }}$, the currentlimiting loop servos the MOSFET gate and maintains a constant output current of $\mathrm{V}_{\mathrm{ACL}} / \mathrm{R}_{\mathrm{S}}$. In current limit mode, $\mathrm{V}_{\text {OUT }}$ typically rises and this increases MOSFETheating. If $\mathrm{V}_{\text {OUT }}$ > $V_{\text {DRNCL }}$, connecting an external resistor, $\mathrm{R}_{\mathrm{D}}$, between $\mathrm{V}_{\text {OUT }}$ and DRAIN allows the fault timing cycle to be shortened by accelerating the charging of the TIMER capacitor. The TIMER pull-up current is increased by $8 \bullet l_{\text {DRN }}$. Note that because SENSE > 50mV, TIMER charges $\mathrm{C}_{\top}$ during this time and the LTC4252 will eventually shut down.

Low impedance failures on the load side of the LTC4252 coupled with 48 V or more driving potential can produce current slew rates well in excess of $50 \mathrm{~A} / \mu \mathrm{s}$. Under these conditions, overshoot is inevitable. A fast SENSE comparator with a threshold of 200 mV detects overshoot and pulls GATE Iow much harder and hence much faster than the weaker current limit loop. The $V_{A C L} / R_{S}$ current limit loop then takes over and servos the current as previously described. As before, TIMER runs and shuts down the LTC4252 when $\mathrm{C}_{\top}$ reaches 4V.
If $\mathrm{C}_{\mathrm{T}}$ reaches 4 V , the LTC4252-1 latches off with a $5.8 \mu \mathrm{~A}$ pull-up current source whereas the LTC4252-2 starts a shutdown cooling cycle. The LTC4252-1 circuit breaker latch is reset by either pulling UV momentarily low or dropping the input voltage $\mathrm{V}_{\text {IN }}$ below the internal UVLO threshold or pulling TIMER momentarily low with a switch. The LTC4252-2 retries after its shutdown cooling cycle.

Although short-circuits are the most obvious fault type, several operating conditions may invoke overcurrent protection. Noise spikes from the backplane or load, input steps caused by the connection of a second, higher voltage supply, transient currents caused by faults on adjacent circuit boards sharing the same power bus or the insertion of non-hot-swappable products could cause higher than anticipated input current and temporary detection of an overcurrent condition. The action of TIMER and $\mathrm{C}_{\boldsymbol{T}}$ rejects these events allowing the LTC4252 to "ride out" temporary overloads and disturbances that could trip a simple currentcomparator and, in some cases, blow afuse.

## APPLICATIONS InFORMATION

## SHUNT REGULATOR

A fast responding shunt regulator clamps the $\mathrm{V}_{\text {IN }}$ pin to 13 V (VZ). Power is derived from-48RTN by an external current limiting resistor, $\mathrm{R}_{\mathrm{IN}}$. A $1 \mu \mathrm{~F}$ decoupling capacitor, $\mathrm{C}_{\text {IN }}$ filters supply transients and contributes a short delay at start-up.

To meet creepage requirements $R_{\text {IN }}$ may be split into two or more series connected units. This introduces a wider total spacing than is possible with a single component while at the same time ballasting the potential across the gap under each resistor. The LTC4252 is fundamentally a low voltage device that operates with -48 V as its reference ground. To further protect against arc discharge into its pins, the area in and around the LTC4252 and all associated components should be free of any other planes such as chasis ground, return, or secondary-side power and ground planes.
$\mathrm{V}_{\text {IN }}$ may be biased with additional current up to 30 mA to accomodate external loading such as the PWRGD optocoupler shown in Figure 23. As an alternative to running higher current, simply buffer $\mathrm{V}_{\text {IN }}$ with an emitter follower as shown in Figure 3. Another method shown in Figure 19 cascodes the PWRGD output.
$\mathrm{V}_{\text {IN }}$ is rated handle 30 mA within the thermal limits of the package, and is tested to survive a $100 \mu \mathrm{~s}, 100 \mathrm{~mA}$ pulse. To protect $\mathrm{V}_{\text {IN }}$ against damage from higher amplitude spikes, clamp $V_{\text {IN }}$ to $V_{\text {EE }}$ with a 13 V Zener diode. Star connect $\mathrm{V}_{\mathrm{EE}}$ and all $\mathrm{V}_{\mathrm{EE}}-$ referred components to the sense resistor

Kelvin terminal as illustrated in Figure 3, keeping trace lengths between $\mathrm{V}_{I N}, \mathrm{C}_{I N}, \mathrm{D}_{\mathrm{IN}}$ and $\mathrm{V}_{\mathrm{EE}}$ as short as possible.

## INTERNAL UNDERVOLTAGE LOCKOUT (UVLO)

A hysteretic comparator, UVLO, monitors $\mathrm{V}_{\text {IN }}$ for undervoltage. The thresholds are defined by $\mathrm{V}_{\text {LKO }}$ and its hysteresis, $\mathrm{V}_{\text {LKH }}$. When $\mathrm{V}_{\text {IN }}$ rises above $\mathrm{V}_{\text {LKO }}$ the chip is enabled; below ( $V_{\text {LKO }}-V_{\text {LKH }}$ ) it is disabled and GATE is pulled low. The UVLO function at $\mathrm{V}_{\text {IN }}$ should not be confused with the $\mathrm{UV} / 0 \mathrm{~V}$ pin(s). These are completely separate functions.

## UV/OV COMPARATORS (LTC4252)

An UV hysteretic comparator detects undervoltage conditions at the UV pin, with the following thresholds:

> UV low-to-high $\left(\mathrm{V}_{\text {UVHI }}\right)=3.225 \mathrm{~V}$
> UV high-to-low $\left(\mathrm{V}_{\text {UVLO }}\right)=2.925 \mathrm{~V}$

An OV hysteretic comparator detects overvoltage conditions at the OV pin, with the following thresholds:

OV low-to-high $\left(\mathrm{V}_{\text {OVHI }}\right)=6.150 \mathrm{~V}$
OV high-to-Iow $\left(V_{\text {OVLO }}\right)=5.550 \mathrm{~V}$
The UV and OV trip point ratio is designed to match the standard telecom operating range of 43 V to 82 V when connected together as in the typical application. A divider (R1, R2) is used to scale the supply voltage. Using R1 $=402 \mathrm{k}$


Figure 3. -48V/2.5A Application with Different Input Operating Range

# LTC4252-1/LTC4252-2 <br> LTC4252A-1/LTC4252A-2 

## APPLICATIONS INFORMATION

and $\mathrm{R} 2=32.4 \mathrm{k}$ gives a typical operating range of 43.2 V to 82.5 V . The undervoltage shutdown and overvoltage recovery thresholds are then 39.2 V and 74.4 V . $1 \%$ divider resistors are recommended to preserve threshold accuracy.

The R1-R2 divider values shown in the Typical Application set a standing current of slightly more than $100 \mu \mathrm{~A}$ and define an impedance at UV/OV of $30 \mathrm{k} \Omega$. In most applications, 30 ks impedance coupled with 300 mV UV hysteresis makes the LTC4252 insensitive to noise. If more noise immunity is desired, add a 1 nF to 10 nF filter capacitor from UV/OV to $\mathrm{V}_{\mathrm{EE}}$.

Separate UV and OV pins are available in the 10-pin MS package and can be used for a different operating range such as 35.5 V to 76 V as shown in Figure 3. Other combinations are possible with different resistor arrangements.

## UV/OV COMPARATORS (LTC4252A)

A UV hysteretic comparator detects undervoltage conditions at the UV pin, with the following thresholds:

$$
\begin{aligned}
& \text { UV low-to-high }\left(V_{\text {UV }}\right)=3.08 \mathrm{~V} \\
& \text { UV high-to-low }\left(V_{\text {UV }}-V_{\text {UVHST }}\right)=2.756 \mathrm{~V}
\end{aligned}
$$

An OV hysteretic comparator detects overvoltage conditions at the OV pin, with the following thresholds:

$$
\begin{aligned}
& \text { OV low-to-high }\left(\mathrm{V}_{\mathrm{OV}}\right)=5.09 \mathrm{~V} \\
& \text { OV high-to-low }\left(\mathrm{V}_{\text {OV }}-\mathrm{V}_{\text {OVHST }}\right)=4.988 \mathrm{~V}
\end{aligned}
$$

The UV and OV trip point ratio is designed to match the standard telecom operating range of 43 V to 71 V when connected together as in Figure 2. A divider (R1, R2) is used to scale the supply voltage. Using R1 = 390k and R2 $=30.1 \mathrm{k}$ gives a typical operating range of 43 V to 71 V . The undervoltage shutdown and overvoltage recovery thresholds are then 38.5 V and 69.6 V respectively. $1 \%$ divider resistors are recommended to preserve threshold accuracy.

The R1-R2 divider values shown in Figure 2 set a standing current of slightly more than 100 1 A and definean impedance at UV/OV of $28 \mathrm{k} \Omega$. In most applications, $28 \mathrm{k} \Omega$ impedance coupled with 324 mV UV hysteresis makes the LTC4252A insensitive to noise. If more noise immunity is desired, add a 1 nF to 10 nF filter capacitor from UV/OV to $\mathrm{V}_{\mathrm{EE}}$.

The UV and OV pins can be used for a wider operating range such as 35.5 V to 76 V as shown in Figure 4. Other combinations are possible with different resistor arrangements.

## UV/OV OPERATION

A low inputto the UV comparator will reset the chip and pull the GATE and TIMER pins low. A low-to-high UV transition will initiate an initial timing sequence if the other interlock


Figure 4. -48V/2.5A Application with Wider Input Operating Range

## APPLICATIONS InFORMATION

conditions are met. A high-to-low transition in the UV comparator immediately shuts down the LTC4252, pulls the MOSFET gate low and resets the latched PWRGD high.

Overvoltage conditions detected by the OV comparator will also pull GATE low, thereby shutting down the load. However, it will not reset the circuit breaker TIMER, $\overline{\text { PWRGD flag or shutdown cooling timer. Returning the }}$ supply voltage to an acceptable range restarts the GATE pin if all the interlock conditions except TIMER are met. Only during the initial timing cycle does an OV condition reset the TIMER.

## DRAIN

Connecting an external resistor, $\mathrm{R}_{\mathrm{D}}$, to the dual function DRAIN pin allows $V_{\text {OUt }}$ sensing* without it being damaged by large voltage transients. Below 5 V , negligible pin leakage allows a DRAIN Iow comparator to detect $V_{\text {OUT }}$ less than 2.385 V (VRNL). This condition, together with the GATE low comparator, sets the PWRGD flag.
If $V_{\text {OUT }}>V_{\text {DRNCL }}$, the DRAIN pin is clamped at about $V_{D R N C L}$ and the current flowing in $R_{D}$ is given by:

$$
\begin{equation*}
\mathrm{I}_{\mathrm{DRN}} \approx \frac{\mathrm{~V}_{\text {OUT }}-V_{\text {DRNCL }}}{R_{D}} \tag{1}
\end{equation*}
$$

This current is scaled up 8 times during a circuit breaker fault and is added to the nominal $230 \mu \mathrm{~A}$ TIMER current. This accelerates the fault TIMER pull-up when the MOSFET's drain-source voltage exceeds $V_{\text {DRNCL }}$ and effectively shortens the MOSFET heating duration.

## TIMER

The operation of the TIMER pin is somewhat complex as it handles several key functions. A capacitor $\mathrm{C}_{\boldsymbol{T}}$ is used at TIMER to provide timing for the LTC4252. Four different charging and discharging modes are available at TIMER:

1) A $5.8 \mu \mathrm{~A}$ slow charge; initial timing and shutdown cooling delay.
2) $A\left(230 \mu A+8 \bullet I_{\text {DRN }}\right)$ fast charge; circuit breaker delay.
3) A $5.8 \mu \mathrm{~A}$ slow discharge; circuit breaker "cool off" and shutdown cooling.
4) Low impedance switch; resets the TIMER capacitor after an initial timing delay, in UVLO, in UV and in OV during initial timing.
For initial start-up, the $5.8 \mu \mathrm{~A}$ pull-up is used. The low impedance switch is turned off and the $5.8 \mu \mathrm{~A}$ current source is enabled when the interlock conditions are met. $\mathrm{C}_{\mathrm{T}}$ charges to 4 V in a time period given by:

$$
\begin{equation*}
\mathrm{t}=\frac{4 \mathrm{~V} \cdot \mathrm{C}_{\mathrm{T}}}{5.8 \mu \mathrm{~A}} \tag{2}
\end{equation*}
$$

When $\mathrm{C}_{\top}$ reaches $4 \mathrm{~V}\left(\mathrm{~V}_{\text {TMRH }}\right)$, the low impedance switch turns on and discharges $\mathrm{C}_{\mathrm{T}}$. A GATE start-up cycle begins and both SS and GATE are released.

## CIRCUIT BREAKER TIMER OPERATION

If the SENSE pin detects more than a 50 mV drop across $R_{S}$, the TIMER pin charges $C_{T}$ with $\left(230 \mu A+8 \bullet I_{\text {DRN }}\right)$. If $\mathrm{C}_{\top}$ charges to 4 V , the GATE pin pulls low and the LTC4252-1 latches off while the LTC4252-2 starts a shutdown cooling cycle. The LTC4252-1 remains latched off until the UV pin is momentarily pulsed low or TIMER is momentarily discharged low by an external switch or $\mathrm{V}_{\text {IN }}$ dips below UVLO and is then restored. The circuit breaker timeout period is given by:

$$
\begin{equation*}
t=\frac{4 V \cdot C_{T}}{230 \mu \mathrm{~A}+\left.8 \cdot\right|_{\mathrm{DRN}}} \tag{3}
\end{equation*}
$$

If $\mathrm{V}_{\text {OUT }}<5 \mathrm{~V}$, an internal PMOS device isolates any DRAIN pin leakage current, making $I_{D R N}=0 \mu \mathrm{~A}$ in Equation (3). If $\mathrm{V}_{\text {OUT }}>\mathrm{V}_{\text {DRNCL }}$ during the circuit breaker fault period, the charging of $\mathrm{C}_{\boldsymbol{T}}$ accelerates by $8 \bullet I_{\text {DRN }}$ of Equation (1).
Intermittent overloads may exceed the 50 mV threshold at SENSE, but, if their duration is sufficiently short, TIMER will not reach 4 V and the LTC4252 will not shut the external MOSFET off. To handle this situation, the TIMER discharges $\mathrm{C}_{\mathrm{T}}$ slowly with a $5.8 \mu \mathrm{~A}$ pull-down whenever the SENSE voltage is less than 50 mV . Therefore, any intermittent overload with $\mathrm{V}_{\text {OUT }}>5 \mathrm{~V}$ and an aggregate duty cycle of

[^1]
## APPLICATIONS INFORMATION



Figure 5. Circuit-Breaker Response Time
$2.5 \%$ or more will eventually trip the circuit breaker and shut down the LTC4252. Figure 5 shows the circuit breaker response time in seconds normalized to $1 \mu \mathrm{~F}$ for $\mathrm{I}_{\text {DRN }}=$ $0 \mu \mathrm{~A}$. The asymmetric charging and discharging of $\mathrm{C}_{\top}$ is a fair gauge of MOSFET heating.

The normalized circuit response time is estimated by

$$
\begin{equation*}
\frac{t}{C_{T}(\mu F)}=\frac{4}{\left[\left(235.8+\left.8 \bullet\right|_{D R N}\right) \cdot D-5.8\right]} \tag{4}
\end{equation*}
$$

## SHUTDOWN COOLING CYCLE

For the LTC4252-1 (latchoff version), TIMER latches high with a $5.8 \mu \mathrm{~A}$ pull-up after the circuit breaker fault TIMER reaches 4 V . For the LTC4252-2 (automatic retry version), a shutdown cooling cycle begins if TIMER reaches the 4 V threshold. TIMER starts with a $5.8 \mu \mathrm{~A}$ pull-down until it reaches the 1 V threshold. Then, the $5.8 \mu \mathrm{~A}$ pull-up turns back on until TIMER reaches the 4 V threshold. Four $5.8 \mu \mathrm{~A}$ pull-down cycles and three $5.8 \mu \mathrm{~A}$ pull-up cycles occur between the 1 V and 4 V thresholds, creating a time interval given by:

$$
\begin{equation*}
\mathrm{t}_{\text {SHUTDOWN }}=\frac{7 \cdot 3 \mathrm{~V} \cdot \mathrm{C}_{\mathrm{T}}}{5.8 \mu \mathrm{~A}} \tag{5}
\end{equation*}
$$

At the 1 V threshold of the last pull-down cycle, a GATE ramp-up is attempted.

## SOFT-START

Soft-start limits the inrush current profile during GATE start-up. Unduly long soft-start intervals can exceed the MOSFET's SOA rating if powering up into an active load. If SS floats, an internal current source ramps SS from OV to 2.2 V for the LTC4252 or 0 V to 1.4 V for the LTC4252A in about $230 \mu \mathrm{~s}$. Connecting an external capacitor $\mathrm{C}_{S S}$ from SS to ground modifies the ramp to approximate an RC response of:

$$
\begin{equation*}
V_{S S}(t) \approx V_{S S} \cdot\left(1-e^{\left(-\frac{\mathrm{t}}{R_{S S} \cdot \mathrm{C}_{S S}}\right)}\right) \tag{6}
\end{equation*}
$$

An internal resistive divider (95k/5k for the LTC4252 or 47.5k/2.5k for the LTC4252A) scales $\mathrm{V}_{S S}(\mathrm{t})$ down by 20 times to give the analog current limit threshold:

$$
\begin{equation*}
V_{A C L}(t)=\frac{V_{S S}(t)}{20}-V_{O S} \tag{7}
\end{equation*}
$$

This allows the inrush current to be limited to $\mathrm{V}_{\text {ACL }}(\mathrm{t}) / \mathrm{R}_{\mathrm{S}}$. The offset voltage, $\mathrm{V}_{0 S}(10 \mathrm{mV})$, ensures $\mathrm{C}_{S S}$ is sufficiently discharged and the ACL amplifier is in current limit before GATE start-up. SS is pulled low under any of the following conditions: in UVLO, in an undervoltage condition, in an overvoltage condition, during the initial timing cycle or when the circuit breaker fault times out.

## GATE

GATE is pulled low to $\mathrm{V}_{\mathrm{EE}}$ under any of the following conditions: in UVLO, in an undervoltage condition, in an overvoltage condition, during the initial timing cycle or when the circuit breaker fault times out. When GATE turns on, a $58 \mu \mathrm{~A}$ current source charges the MOSFET gate and any associated external capacitance. $\mathrm{V}_{\text {IN }}$ limits the gate drive to no more than 14.5 V .

Gate-drain capacitance ( $\mathrm{C}_{\mathrm{GD}}$ ) feedthrough at the first abrupt application of power can cause a gate-source voltage sufficient to turn on the MOSFET. A unique circuit pulls GATE low with practically no usable voltage at $\mathrm{V}_{\text {IN }}$

## APPLICATIONS InFORMATION

and eliminates current spikes at insertion. A large external gate-source capacitor is thus unnecessary for the purpose of compensating $\mathrm{C}_{\mathrm{GD}}$. Instead, a smaller value ( $\geq 10 \mathrm{nF}$ ) capacitor $\mathrm{C}_{\mathrm{C}}$ is adequate. $\mathrm{C}_{\mathrm{C}}$ also provides compensation for the analog current limit loop.
GATE has two comparators: the GATE low comparator looks for $<0.5 \mathrm{~V}$ threshold prior to initial timing or a GATE start-up cycle; the GATE high comparator looks for < 2.8V relative to $\mathrm{V}_{\text {IN }}$ and, together with the DRAIN Iow comparator, sets PWRGD status during GATE startup.

## SENSE

The SENSE pin is monitored by the circuit breaker (CB) comparator, the analog current limit (ACL) amplifier and the fast current limit (FCL) comparator. Each of these three measures the potential of SENSE relative to $\mathrm{V}_{\mathrm{EE}}$. When SENSE exceeds 50 mV , the CB comparator activates the $230 \mu \mathrm{ATIMER}$ pull-up. At 100 mV ( 60 mV forthe LTC4252A), the ACL amplifier servos the MOSFET current and, at 200 mV , the FCL comparator abruptly pulls GATE Iow in an attempt to bring the MOSFET current under control. If any of these conditions persists long enough for TIMER to charge $\mathrm{C}_{\mathrm{T}}$ to 4 V (see Equation 3), the LTC4252 shuts down and pulls GATE low.

If the SENSE pin encounters a voltage greater than $V_{\text {ACL }}$, the ACL amplifier will servo GATE downwards in an attempt to control the MOSFET current. Since GATE overdrives the MOSFET in normal operation, the ACL amplifier needs time to discharge GATE to the threshold of the MOSFET. For a mild overload the ACL amplifier can control the MOSFET current, but in the event of a severe overload the current may overshoot. At SENSE $=200 \mathrm{mV}$ the FCL comparator takes over, quickly discharging the GATE pin to near $\mathrm{V}_{\mathrm{EE}}$ potential. FCL then releases and the ACL amplifier takes over. All the while TIMER is running. The effect of FCL is to add a nonlinear response to the control loop in favor of reducing MOSFET current.

Owing to inductive effects in the system, FCL typically overcorrects the current limit loop and GATE undershoots. A zero in the loop (resistor $\mathrm{R}_{\mathrm{C}}$ in series with the gate capacitor) helps the ACL amplifier to recover.

## SHORT-CIRCUIT OPERATION

Circuit behavior arising from a load side low impedance short is shown in Figure 6 for the LTC4252. Initially, the current overshoots the fast current limit level of $\mathrm{V}_{\text {SENSE }}=$ 200 mV (Trace 2) as the GATE pin works to bring $\mathrm{V}_{\mathrm{GS}}$ under control (Trace 3). The overshoot glitches the backplane in the negative direction and when the current is reduced to $100 \mathrm{mV} / \mathrm{R}_{\mathrm{S}}$, the backplane responds by glitching in the positive direction.
TIMER commences charging $\mathrm{C}_{\top}$ (Trace 4) while the analog current limit loop maintains the fault current at $100 \mathrm{mV} / \mathrm{R}_{\mathrm{S}}$, which in this case is 5 A (Trace 2). Note that the backplane voltage (Trace 1) sags under load. Timer pull-up is accelerated by $\mathrm{V}_{\text {OUt }}$. When $\mathrm{C}_{T}$ reaches 4V, GATE turns off, PWRGD pulls high, the load current drops to zero and the backplane rings up to over 100V. The transient associated with the GATE turn off can be controlled with a snubber to reduce ringing and a transient voltage suppressor (such as Diodes Inc. SMAT70A) to clip off large spikes. The choice of RC for the snubber is usually done experimentally. The value of the snubber capacitor is usually chosen between 10 to 100 times the MOSFET Coss. The value of the snubber resistor is typically between $3 \Omega$ to $100 \Omega$.


Figure 6. Output Short-Circuit Behavior of LTC4252

## APPLICATIONS INFORMATION

A low impedance short on one card may influence the behavior of others sharing the same backplane. The initial glitch and backplane sag as seen in Figure 6 Trace 1, can rob charge from output capacitors on adjacent cards. When the faulty card shuts down, current flows in to refresh the capacitors. If LTC4252s are used by the other cards, they respond by limiting the inrush current to a value of $100 \mathrm{mV} / \mathrm{R}_{\mathrm{S}}$. If $\mathrm{C}_{\boldsymbol{T}}$ is sized correctly, the capacitors will recharge long before $\mathrm{C}_{\mathrm{T}}$ times out.

## POWER GOOD, $\overline{\text { PWRGD }}$

$\overline{\text { PWRGD }}$ latches low if GATE charges up to within 2.8 V of $V_{\text {IN }}$ and DRAIN pulls below $V_{\text {DRNL }}$ during start-up. $\overline{\text { PWRGD }}$ is reset in UVLO, in a UV condition or if $\mathrm{C}_{\top}$ charges up to 4 V . An overvoltage condition has no effect on PWRGD status. A $58 \mu \mathrm{~A}$ current pulls this pin high during reset. Due to voltage transients between the power module and $\overline{\text { PWRGD, optoisolation is recommended. This pin provides }}$ sufficent drive for an optocoupler. Figure 19 shows an alternative NPN configuration with a limiting base resistor for the PWRGD interface. The module enable input should have protection from the negative input current.

## MOSFET SELECTION

The external MOSFET switch must have adequate safe operating area (SOA) to handle short-circuit conditions until TIMER times out. These considerations take precedence over DC current ratings. A MOSFET with adequate SOA for a given application can always handle the required current, but the opposite may not be true. Consult the manufacturer's MOSFET data sheet for safe operating area and effective transient thermal impedance curves.

MOSFET selection is a 3-step process by assuming the absense of a soft-start capacitor. First, $\mathrm{R}_{\mathrm{S}}$ is calculated and then the time required to charge the load capacitance is determined. This timing, along with the maximum short-circuit current and maximum input voltage defines an operating point that is checked against the MOSFET's SOA curve.

To begin a design, first specify the required load current and load capacitance, $\mathrm{I}_{\mathrm{L}}$ and $\mathrm{C}_{\mathrm{L}}$. The circuit breaker current trip point $\left(V_{C B} / R_{S}\right)$ should be set to accommodate the maximum load current. Note that maximum input current to a DC/DC converter is expected at $\mathrm{V}_{\text {SUPPLY(MIN) }}$. $R_{S}$ is given by:

$$
\begin{equation*}
R_{S}=\frac{V_{C B(\text { MIN })}}{I_{L(M A X)}} \tag{8}
\end{equation*}
$$

where $\mathrm{V}_{\mathrm{CB} \text { (MIN) }}=40 \mathrm{mV}$ ( 45 mV for LTC4252A) represents the guaranteed minimum circuit breaker threshold.

During the initial charging process, the LTC4252 may operate the MOSFET in current limit, forcing ( $V_{\text {ACL }}$ ) between 80 mV to 120 mV ( $\mathrm{V}_{\text {ACL }}$ is 54 mV to 66 mV for LTC4252A) across $R_{S}$. The minimum inrush current is given by:

$$
\begin{equation*}
\mathrm{I}_{\text {INRUSH(MIN })}=\frac{80 \mathrm{mV}}{\mathrm{R}_{\mathrm{S}}} \tag{9}
\end{equation*}
$$

Maximum short-circuit current limit is calculated using the maximum $V_{\text {ACL }}$. This gives

$$
\begin{equation*}
\mathrm{I}_{\text {SHORTCIRCUIT(MAX) }}=\frac{120 \mathrm{mV}}{\mathrm{R}_{\mathrm{S}}} \tag{10}
\end{equation*}
$$

The TIMER capacitor $\mathrm{C}_{\boldsymbol{\top}}$ must be selected based on the slowest expected charging rate; otherwise TIMER might time out before the load capacitor is fully charged. A value for $\mathrm{C}_{\top}$ is calculated based on the maximum time it takes the load capacitor to charge. That time is given by:

$$
\begin{equation*}
t_{\mathrm{CL}(\mathrm{CHARGE})}=\frac{\mathrm{C} \cdot \mathrm{~V}}{\mathrm{I}}=\frac{\mathrm{C}_{\mathrm{L}} \bullet V_{\operatorname{SUPPLY}(\mathrm{MAX})}}{l_{\operatorname{INRUSH}(\mathrm{MIN})}} \tag{11}
\end{equation*}
$$

The maximum current flowing in the DRAIN pin is given by:

$$
\begin{equation*}
I_{\text {DRN(MAX) }}=\frac{V_{S U P P L Y(M A X)}-V_{\text {DRNCL }}}{R_{D}} \tag{12}
\end{equation*}
$$

## APPLICATIONS InFORMATION

Approximating a linear charging rate as $I_{\text {DRN }}$ drops from $I_{\text {DRN(MAX) }}$ to zero, the $I_{\text {DRN }}$ component in Equation (3) can be approximated with $0.5 \cdot I_{\text {DRN(MAX) }}$. Rearranging equation, TIMER capacitor $\mathrm{C}_{\top}$ is given by:

$$
\begin{equation*}
\mathrm{C}_{\mathrm{T}}=\frac{\mathrm{t}_{\mathrm{CL}(\mathrm{CHARGE})} \cdot\left(230 \mu \mathrm{~A}+\left.4 \bullet\right|_{\operatorname{DRN}(\mathrm{MAX})}\right)}{4 \mathrm{~V}} \tag{13}
\end{equation*}
$$

Returning to Equation (3), the TIMER period is calculated and used in conjunction with $\mathrm{V}_{\text {SUPPLY(MAX) }}$ and I SHORTCIRCUIT(MAX) to check the SOA curves of a prospective MOSFET.

As a numerical design example, consider a 30W load, which requires 1 A input current at 36 V . If $\mathrm{V}_{\text {SUPPLY(MAX) }}$ $=72 \mathrm{~V}$ and $\mathrm{C}_{L}=100 \mu \mathrm{~F}, \mathrm{R}_{\mathrm{D}}=1 \mathrm{M} \Omega$, Equation (8) gives $\mathrm{R}_{S}$ $=40 \mathrm{~m} \Omega$; Equation (13) gives $\mathrm{C}_{\mathrm{T}}=441 \mathrm{nF}$. To account for errors in R R $_{S} \mathrm{C}_{\mathrm{T}}$, TIMER current ( $230 \mu \mathrm{~A}$ ), TIMER threshold $(4 \mathrm{~V}), \mathrm{R}_{\mathrm{D}}$, DRAIN current multiplier and DRAIN voltage clamp ( $V_{\text {DRNCL }}$ ), the calculated value should be multiplied by 1.5 , giving the nearest standard value of $\mathrm{C}_{T}=680 \mathrm{nF}$.

Ifashort-circuitoccurs, acurrentofupto $120 \mathrm{mV} / 40 \mathrm{~m} \Omega=3 \mathrm{~A}$ will flow in the MOSFET for 5.6 ms as dictated by $\mathrm{C}_{\mathrm{T}}=680 \mathrm{nF}$ in Equation (3). The MOSFET must be selected based on this criterion. The IRF530S can handle 100V and 3A for 10 ms and is safe to use in this application.

Computing the maximum soft-start capacitor value during soft-start to a load short is complicated by the nonlinear MOSFET's SOA characteristics and the $\mathrm{R}_{S S} \mathrm{C}_{S S}$ response. An overly conservative but simple approach begins with the maximum circuit breaker current, given by:

$$
\begin{equation*}
I_{C B(\text { MAX })}=\frac{V_{C B(M A X)}}{R_{S}} \tag{14}
\end{equation*}
$$

where $V_{C B}(M A X)=60 \mathrm{mV}$ ( 55 mV for the LTC4252A).
From the SOA curves of a prospective MOSFET, determine the time allowed, $\mathrm{t}_{\mathrm{SOA}(\operatorname{MAX})}$. $\mathrm{C}_{S S}$ is given by:

$$
\begin{equation*}
\mathrm{C}_{S S}=\frac{\mathrm{t}_{\mathrm{SOA}(\mathrm{MAX})}}{0.916 \cdot \mathrm{R}_{\mathrm{SS}}} \tag{15}
\end{equation*}
$$

In the above example, $60 \mathrm{mV} / 40 \mathrm{~m} \Omega$ gives 1.5 A . tsoa(MAX) for the IRF530S is 40 ms . From Equation (15), $\mathrm{C}_{S S}=$ 437 nF . Actual board evaluation showed that $\mathrm{C}_{S S}=100 \mathrm{nF}$
was appropriate. The ratio $\left(\mathrm{R}_{S S} \bullet \mathrm{C}_{S S}\right)$ to $\mathrm{t}_{\mathrm{CL}(\text { CHARGE })}$ is a good gauge as a large ratio may result in the time-out period expiring. This gauge is determined empirically with board level evaluation.

## SUMMARY OF DESIGN FLOW

To summarize the design flow, consider the application shown in Figure 2 with the LTC4252A. It was designed for 80W.

Calculate the maximum load current: $80 \mathrm{~W} / 43 \mathrm{~V}=1.86 \mathrm{~A}$; allowing for $83 \%$ converter efficiency, $\mathrm{I}_{\mathrm{IN}(\mathrm{MAX})}=2.2 \mathrm{~A}$.

Calculate $\mathrm{R}_{\mathrm{S}}$ : from Equation (8) $\mathrm{R}_{\mathrm{S}}=20 \mathrm{~m} \Omega$.
Calculate $\mathrm{I}_{\text {SHORTCIRCUIT(MAX): }}$ : from Equation (10)

$$
I_{\text {SHORTCIRCUIT(MAX) }}=\frac{66 \mathrm{mV}}{20 \mathrm{~m} \Omega}=3.3 \mathrm{~A}
$$

Select a MOSFET that can handle 3.3A at 71V: IRF530S.
Calculate $C_{T}$ : from Equation (13) $C_{T}=322 n F$. Select $\mathrm{C}_{\mathrm{T}}=680 \mathrm{nF}$, which gives the circuit breaker time-out period $\mathrm{t}=5.6 \mathrm{~ms}$.

Consult MOSFET SOA curves: the IRF530S can handle 3.3A at 100 V for 8.2 ms , so it is safe to use in this application.
Calculate $\mathrm{C}_{S S}$ : using Equations (14) and (15) select $\mathrm{C}_{S S}=68 \mathrm{nF}$.

## FREQUENCY COMPENSATION

The LTC4252A typical frequency compensation network for the analog current limit loop is a series $R_{C}(10 \Omega)$ and $C_{C}$ connected to $\mathrm{V}_{\mathrm{EE}}$. Figure 7 depicts the relationship between the compensation capacitor $\mathrm{C}_{C}$ and the MOSFET's $\mathrm{C}_{I S S}$. The line in Figure 7 is used to select a starting value for $\mathrm{C}_{C}$ based upon the MOSFET's $\mathrm{C}_{\text {ISS }}$ specification. Optimized values for $C_{C}$ are shown for several popular MOSFETs. Differences in the optimized value of $\mathrm{C}_{C}$ versus the starting value are small. Nevertheless, compensation values should be verified by board level short-circuit testing.

## APPLICATIONS INFORMATION



425212 F07
Figure 7. Recommended Compensation Capacitor $\mathrm{C}_{\mathrm{C}}$ vs MOSFET $\mathrm{C}_{\text {ISS }}$

As seen in Figure 6 previously, at the onset of a shortcircuit event, the inputsupply voltage can ring dramatically owing to series inductance. If this voltage avalanches the MOSFET, current continues to flow through the MOSFET to the output. The analog current limit loop cannot control this current flow and therefore the loop undershoots. This effect cannot be eliminated by frequency compensation. A zener diode is required to clamp the input supply voltage and prevent MOSFET avalanche.

## SENSE RESISTOR CONSIDERATIONS

For propercircuit breaker operation, Kelvin-sense PCB connections between the sense resistor and the LTC4252's $V_{E E}$ and SENSE pins are strongly recommended. The drawing in Figure 8 illustrates the correct way of making connections between the LTC4252 and the sense resistor. PCB layout should be balanced and symmetrical to minimize wiring errors. In addition, the PCB layout for the sense resistor should include good thermal management techniques for optimal sense resistor power dissipation.

## TIMING WAVEFORMS

## System Power-Up

Figure 9 details the timing waveforms for a typical powerup sequence in the case where a board is already installed in the backplane and system power is applied abruptly. At


Figure 8. Making PCB Connections to the Sense Resistor
time point 1 , the supply ramps up, together with UV/OV, $V_{\text {OUT }}$ and DRAIN. $\mathrm{V}_{\text {IN }}$ and $\overline{\text { PWRGD follow at a slower rate }}$ as set by the $\mathrm{V}_{\text {IN }}$ bypass capacitor. At time point 2, $\mathrm{V}_{\text {IN }}$ exceeds $V_{\text {LKO }}$ and the internal logic checks for $U V>V_{U V H}$, OV < $\mathrm{V}_{\text {OVLO }}, \mathrm{GATE}<\mathrm{V}_{\mathrm{GATEL}}$, SENSE < $\mathrm{V}_{\mathrm{CB}}, \mathrm{SS}<20 \bullet \mathrm{~V}_{\text {OS }}$ and TIMER < $\mathrm{V}_{\text {TMRL. }}$. If all conditions are met, an initial timing cycle starts and the TIMER capacitor is charged by a $5.8 \mu \mathrm{~A}$ current source pull-up. At time point 3 , TIMER reaches the $\mathrm{V}_{\text {TMRH }}$ threshold and the initial timing cycle terminates. The TIMER capacitor is quickly discharged. At time point 4, the $V_{\text {TMRL }}$ threshold is reached and the conditions of GATE < $V_{G A T E L}$, SENSE < $V_{C B}$ and $S S<20 \cdot V_{O S}$ must be satisfied before a GATE ramp-up cycle begins. SS ramps up as dictated by $\mathrm{R}_{S S}{ }^{\circ} \mathrm{C}_{S S}$ (as in Equation 6); GATE is held low by the analog current limit (ACL) amplifier until SS crosses $20 \bullet V_{0 S}$. Upon releasing GATE, $58 \mu \mathrm{~A}$ sources into the external MOSFET gate and compensation network. When the GATE voltage reaches the MOSFET's threshold, current begins flowing into the load capacitor at time point 5. At time point 6, load current reaches the SS control level and the analog current limit loop activates. Between time points 6 and 8, the GATE voltage is servoed, the SENSE voltage is regulated at $\mathrm{V}_{\text {ACL }}(\mathrm{t})$ (Equation 7) and soft-start limits the slew rate of the load current. If the SENSE voltage ( $\mathrm{V}_{\text {SENSE }}-\mathrm{V}_{\text {EE }}$ ) reaches the $\mathrm{V}_{\text {CB }}$ threshold at time point 7, the circuit breaker TIMER activates. The TIMER capacitor, $\mathrm{C}_{\mathrm{T}}$, is charged by a $\left(230 \mu \mathrm{~A}+8 \cdot I_{\text {DRN }}\right)$ current pull-up. As the load capacitor nears full charge, load current begins to decline.

## APPLICATIONS INFORMATION



Figure 9. System Power-Up Timing (All Waveforms Are Referenced to $\mathrm{V}_{\mathrm{EE}}$ )

At time point 8, the load current falls and the SENSE voltage drops below $\mathrm{V}_{\text {ACL }}(\mathrm{t})$. The analog current limit loop shuts off and the GATE pin ramps further. At time point 9, the SENSE voltage drops below $V_{C B}$, the fault TIMER cycle ends, followed by a $5.8 \mu \mathrm{~A}$ discharge cycle (cool off). The duration between time points 7 and 9 must be shorter than one circuit breaker delay to avoid a fault time out during GATE ramp-up. When GATE ramps past the $\mathrm{V}_{\text {GATEH }}$ threshold at time point 10, $\overline{\text { PWRGD pulls low. At time point 11, }}$ GATE reaches its maximum voltage as determined by $\mathrm{V}_{\text {IN }}$.

## Live Insertion with Short Pin Control of UV/OV

In the example shown in Figure 10, power is delivered through long connector pins whereas the UV/OV divider
makes contactthrough a short pin. This ensures the power connections are firmly established before the LTC4252 is activated. At time point 1, the power pins make contact and $V_{\text {IN }}$ ramps through $V_{\text {LKo }}$. At time point 2, the UV/OV divider makes contact and its voltage exceeds $V_{\text {UVHII }}$. In addition, the internal logic checks for $\mathrm{OV}<\mathrm{V}_{\text {OVHI }}$, GATE $<V_{G A T E L}$, SENSE $<V_{C B}, S S<20 \cdot V_{\text {OS }}$ and TIMER < $V_{\text {tMRL. }}$ If all conditions are met, an initial timing cycle starts and the TIMER capacitor is charged by a $5.8 \mu \mathrm{~A}$ current source pull-up. At time point 3, TIMER reaches the $V_{\text {TMRH }}$ threshold and the initial timing cycle terminates. The TIMER capacitor is quickly discharged. At time point 4, the $\mathrm{V}_{\text {TMRL }}$ threshold is reached and the conditions of GATE $<V_{G A T E L}, S E N S E<V_{C B}$ and $S S<20 \cdot V_{\text {OS }}$ must be

# LTC4252-1/LTC4252-2 <br> LTC4252A-1/LTC4252A-2 

## APPLICATIONS INFORMATION



Figure 10. Power-Up Timing with a Short Pin (All Waveforms Are Referenced to $\mathrm{V}_{\mathrm{EE}}$ )
satisfied before a GATE start-up cycle begins. SS ramps up as dictated by $\mathrm{R}_{S S} \bullet \mathrm{C}_{S S} ;$ GATE is held low by the analog current limit amplifier until SS crosses 20 • $\mathrm{V}_{0 \text { s }}$. Upon releasing GATE, $58 \mu \mathrm{~A}$ sources into the external MOSFET gate and compensation network. When the GATE voltage reaches the MOSFET's threshold, current begins flowing into the load capacitor at time point 5. At time point 6, load current reaches the SS control level and the analog current limit loop activates. Between time points 6 and 8, the GATE voltage is servoed, the SENSE voltage is regulated at $V_{A C L}(t)$ and soft-start limits the slew rate of the load current. If the SENSE voltage ( $\mathrm{V}_{\text {SENSE }}-\mathrm{V}_{\mathrm{EE}}$ ) reaches the
$V_{C B}$ threshold at time point 7, the circuit breaker TIMER activates. The TIMER capacitor, $\mathrm{C}_{\boldsymbol{T}}$, is charged by a $(230 \mu \mathrm{~A}$ $\left.+\left.8 \cdot\right|_{\text {DRN }}\right)$ current pull-up. As the load capacitor nears full charge, load current begins to decline. At point 8, the load current falls and the SENSE voltage drops below $\mathrm{V}_{\text {ACL }}(\mathrm{t})$. The analog current limit loop shuts off and the GATE pin ramps further. At time point 9 , the SENSE voltage drops below $\mathrm{V}_{\mathrm{CB}}$ and the fault TIMER cycle ends, followed by a $5.8 \mu$ A discharge cycle (cool off). When GATE ramps past $V_{\text {GATEH }}$ threshold at time point 10, PWRGD pulls low. At time point 11, GATE reaches its maximum voltage as determined by $\mathrm{V}_{\mathrm{IN}}$.

## APPLICATIONS InFORMATION

## Undervoltage Timing

In Figure 11 when UV pin drops below VUVLO (time point 1), the LTC4252 shuts down with TIMER, SS and GATE all pulling low. If current has been flowing, the SENSE pin voltage decreases to zero as GATE collapses. When UV recovers and clears $\mathrm{V}_{\mathrm{UVHI}}$ (time point 2), an initial timer cycle begins followed by a GATE start-up cycle.

## $\mathrm{V}_{\text {IN }}$ Undervoltage Lockout Timing

The $\mathrm{V}_{\text {IN }}$ undervoltage lockout comparator, UVLO, has a similar timing behavior as the UV pintiming except it looks for $\mathrm{V}_{\text {IN }}<\left(\mathrm{V}_{\text {LKO }}-\mathrm{V}_{\text {LKH }}\right)$ to shut down and $\mathrm{V}_{\text {IN }}>\mathrm{V}_{\text {LKO }}$ to start. In an undervoltage lockout condition, both UV and OV comparators are held off. When $\mathrm{V}_{\text {IN }}$ exits undervoltage lockout, the UV and OV comparators are enabled.

## Undervoltage Timing with Overvoltage Glitch

In Figure 12, both UV and OV pins are connected together. When UV clears $\mathrm{V}_{\text {UVHI }}$ (time point 1), an initial timing
cycle starts. If the system bus voltage overshoots $\mathrm{V}_{\text {OVH }}$ as shown at time point 2, TIMER discharges. At time point 3 , the supply voltage recovers and drops below the $\mathrm{V}_{\text {OVLO }}$ threshold. The initial timing cycle restarts, followed by a GATE start-up cycle.

## Overvoltage Timing

During normal operation, if the OV pin exceeds $\mathrm{V}_{\text {OVHI }}$ as shown at time point 1 of Figure 13, the TIMER and PWRGD status are unaffected. Nevertheless, SS and GATE pull down and the load is disconnected. At time point 2, OV recovers and drops below the $\mathrm{V}_{\text {OVLO }}$ threshold. A GATE start-up cycle begins. If the overvoltage glitch is long enough to deplete the load capacitor, a full start-up cycle as shown between time points 4 through 7 may occur.

## Circuit Breaker Timing

In Figure 14a, the TIMER capacitor charges at $230 \mu \mathrm{~A}$ if the SENSE pin exceeds $V_{C B}$ but $V_{D R N}$ is less than 5 V . If the SENSE pin drops below $V_{C B}$ before TIMER reaches


Figure 11. Undervoltage Timing (All Waveforms Are Referenced to $\mathrm{V}_{\mathrm{EE}}$ )

## APPLICATIONS INFORMATION



Figure 12. Undervoltage Timing with an Overvoltage Glitch (All Waveforms Are Referenced to $\mathrm{V}_{\mathrm{EE}}$ )


Figure 13. Overvoltage Timing (All Waveforms Are Referenced to $\mathrm{V}_{\mathrm{EE}}$ )

## APPLICATIONS InFORMATION


(14a) Momentary Circuit-Breaker Fault

(14b) Circuit-Breaker Time Out

(14c) Multiple Circuit-Breaker Fault

Figure 14. Circuit-Breaker Timing Behavior (All Waveforms Are Referenced to $\mathrm{V}_{\mathrm{EE}}$ )
the $V_{\text {TMRH }}$ threshold, TIMER is discharged by $5.8 \mu \mathrm{~A}$. In Figure 14b, when TIMER exceeds $\mathrm{V}_{\text {TMRH }}$, GATE pulls down immediately and the LTC4252 shuts down. In Figure 14c, multiple momentary faults cause the TIMER capacitor to integrate and reach $V_{\text {TMRH }}$. GATE pull down follows and the LTC4252 shuts down. During shutdown, the LTC4252-1 latches TIMER high with a $5.8 \mu \mathrm{~A}$ pull-up current source; the LTC4252-2 activates a shutdown cooling cycle.

## Resetting a Fault Latch (LTC4252-1)

The latched circuit breaker fault of LTC4252-1 benefits from long cooling time. It is reset by pulling the UV pin below VUVLo with a switch. Reset is also accomplished by pulling the $\mathrm{V}_{\text {IN }}$ pin momentarily below ( $\mathrm{V}_{\text {LKO }}-\mathrm{V}_{\text {LKH }}$ ). A third reset method involves pulling the TIMER pin below $V_{\text {TMRL }}$ as shown in Figure 15. An initial timing cycle is skipped if TIMER is used for reset. An initial timing cycle is generated if reset by the UV pin or the $\mathrm{V}_{\text {IN }}$ pin.
The duration of the TIMER reset pulse should be smaller than the time taken to reach 0.2 V at SS pin. With a single
pole mechanical pushbutton switch, this may not be feasible. A double pole, single throw pushbutton switch removes this restriction by connecting the second switch to the SS pin. With this method, both the SS and TIMER pins are released at the same time (see Figure 24).

## Shutdown Cooling Cycle (LTC4252-2)

Figure 16 shows the timer behavior of the LTC4252-2. At time point 2, TIMER exceeds $V_{\text {TMRH }}$, GATE pulls down immediately and the LTC4252 shuts down. TIMER starts a shutdown cooling cycle by discharging TIMER with $5.8 \mu \mathrm{~A}$ to the $\mathrm{V}_{\text {TMRL }}$ threshold. TIMER then charges with $5.8 \mu \mathrm{~A}$ to the $\mathrm{V}_{\text {TMRH }}$ threshold. There are four $5.8 \mu \mathrm{~A}$ discharge phases and three $5.8 \mu \mathrm{~A}$ charge phases in this shutdown cooling cycle spanning time points 2 and 3 . At time point 3, the LTC4252 automatic retry occurs with a start-up cycle. Good thermal management techniques are highly recommended; power and thermal dissipation must be carefully evaluated when implementing the automatic retry scheme.

## APPLICATIONS INFORMATION



Figure 15. Pushbutton Reset of LTC4252-1's Latched Fault (All Waveforms Are Referenced to $\mathrm{V}_{\mathrm{EE}}$ )


Figure 16. Shutdown Cooling Timing Behavior of LTC4252-2 (All Waveforms Are Referenced to $\mathrm{V}_{\text {EE }}$ )

## APPLICATIONS INFORMATION

## Analog Current Limit and Fast Current Limit

In Figure 17a, when SENSE exceeds $V_{\text {ACL }}$, GATE is regulated by the analog current limit amplifier loop. When SENSE drops below $V_{\text {ACL }}$, GATE is allowed to pull up. In Figure 17b, when a severe fault occurs, SENSE exceeds $V_{\text {FCL }}$ and GATE immediately pulls down until the analog current amplifier establishes control. If the severe fault causes $\mathrm{V}_{\text {OUT }}$ to exceed $\mathrm{V}_{\text {DRNCL }}$, the DRAIN pin is clamped at $V_{\text {DRNCL. }}$ I DRN flows into the DRAIN pin and is multiplied by 8 . This extra current is added to the TIMER pull-up current of $230 \mu \mathrm{~A}$. This accelerated TIMER current of $\left[230 \mu A+8 \cdot I_{\text {DRN }}\right]$ produces a shorter circuit breaker fault delay. Careful selection of $\mathrm{C}_{T}, \mathrm{R}_{\mathrm{D}}$ and MOSFET can help prevent SOA damage in a low impedance fault condition.

## Soft-Start

If the SS pin is not connected, this pin defaults to a linear voltage ramp, from OV to 2.2 V in about $180 \mu \mathrm{~s}$ (or OV to 1.4 V in $230 \mu \mathrm{~s}$ for the LTC4252A) at GATE start-up, as

(17a) Analog Current Limit Fault
shown in Figure 18a. If a soft-start capacitor, $\mathrm{C}_{S S}$, is connected to this SS pin, the soft-start response is modified from a linear ramp to an RC response (Equation 6), as shown in Figure 18b. This feature allows load current to slowly ramp-up at GATE start-up. Soft-start is initiated at time point 3 by a TIMER transition from $\mathrm{V}_{\text {TMRH }}$ to $\mathrm{V}_{\text {TMRL }}$ (time points 1 to 2) or by the OV pin falling below the $V_{\text {OVLo }}$ threshold after an OV condition. When the SS pin is below 0.2 V , the analog current limit amplifier holds GATE low. Above 0.2 V , GATE is released and $58 \mu \mathrm{~A}$ ramps up the compensation network and GATE capacitance at time point 4. Meanwhile, the SS pin voltage continues to ramp up. When GATE reaches the MOSFET's threshold, the MOSFET begins to conduct. Due to the MOSFET's high $g_{m}$, the MOSFET current quickly reaches the soft-start control value of $\mathrm{V}_{\mathrm{ACL}}(\mathrm{t})$ (Equation 7). At time point 6, the GATE voltage is controlled by the current limit amplifier. The soft-start control voltage reaches the circuit breaker voltage, $\mathrm{V}_{\mathrm{CB}}$, at time point 7 and the circuit breaker TIMER activates. As the load capacitor nears full charge, load

(17b) Fast Current Limit Fault

Figure 17. Current Limit Behavior (All Waveforms Are Referenced to $\mathrm{V}_{\mathrm{EE}}$ )

## APPLICATIONS INFORMATION


(18a) Without External CsS

(18b) With External $C_{S S}$

Figure 18. Soft-Start Timing (All Waveforms Are Referenced to $\mathrm{V}_{\mathrm{EE}}$ )
current begins to decline below $\mathrm{V}_{\text {ACL }}(\mathrm{t})$. The current limit loop shuts off and GATE releases at time point 8. At time point 9 , the SENSE voltage falls below $V_{C B}$ and TIMER deactivates.
Large values of $\mathrm{C}_{\mathrm{SS}}$ can cause premature circuit breaker time out as $V_{\text {ACL }}(\mathrm{t})$ may exceed the $\mathrm{V}_{\text {CB }}$ potential during the circuit breaker delay. The load capacitor is unable to achieve full charge in one GATE start-up cycle. A more serious side effect of large Css values is SOA duration may be exceeded during soft-start into a low impedance load. A soft-start voltage below $V_{C B}$ will not activate the circuit breaker TIMER.

## Power Limit Circuit Breaker

Figure 19 shows the LTC4252A-1 in a power limit circuit breaking application. The SENSE pin is modulated by the board supply voltage, $\mathrm{V}_{\text {SuPPLL. }}$. The D1 Zener voltage, $\mathrm{V}_{Z}$ is set to be the same as the low supply operating voltage, $V_{\text {SUPPLY(MIN })}=43 \mathrm{~V}$. If the goal is to have the high supply operating voltage, $\mathrm{V}_{\text {SUPPLY(max }}=71 \mathrm{~V}$ giving the same power at $\mathrm{V}_{\text {SUPPLY(MII), then }}$ resistors R4 and R6 are selected using the ratio:

$$
\begin{equation*}
\frac{R 6}{R 4}=\frac{V_{C B}}{V_{\text {SUPPLY(MAX) }}} \tag{16}
\end{equation*}
$$

If $R 6$ is $27 \Omega$, $R 4$ is 38.3 . The peak circuit breaker power limit is:

$$
\begin{align*}
\text { POWER }_{\text {MAX }}= & \frac{\left(V_{\text {SUPPLY(MIN) }}+V_{\text {SUPPLY(MAX) }}\right)^{2}}{4 \cdot V_{\text {SUPPLY (MIN })} \cdot V_{\text {SUPPLY(MAX) }}} \\
& \bullet \text { POWER }_{\text {SUPLYYMIN })} \\
= & 1.064 \bullet \text { POWER }_{\text {SUPPLY(MIN })} \tag{17}
\end{align*}
$$

when

$$
V_{\text {SUPPLY }}=0.5 \bullet\left(V_{\text {SUPPLY(MIII) }}+V_{\text {SUPPLY(MAX) }}\right)=57 \mathrm{~V} .
$$

The peak power atthe fault current limitoccurs atthe supply overvoltage threshold. The fault current limited power is:

$$
\begin{align*}
& \text { POWER }_{\text {FAULT }}= \\
& \frac{V_{\text {SUPPLY }}}{R_{S}} \cdot\left(V_{\text {ACL }}-\left(V_{S U P P L Y}-V_{Z}\right) \cdot \frac{R 6}{R 4}\right) \tag{18}
\end{align*}
$$

## APPLICATIONS INFORMATION



Figure 19. Power Limit Circuit Breaking Application

## Circuit Breaker with Foldback Current Limit

Figure 20 shows the LTC4252A in a foldback current limit application. When $\mathrm{V}_{\text {out }}$ is shorted to the -48 V RTN supply, current flows through resistors R4 and R5. This results in a voltage drop across R5 and a corresponding reduction in voltage drop across the sense resistor, $\mathrm{R}_{\mathrm{S}}$, as the ACL amplifier servos the sense voltage between the SENSE and $V_{\text {EE }}$ pins to about 60 mV . The short-circuit current through $\mathrm{R}_{S}$ reduces as the $\mathrm{V}_{\text {OUt }}$ voltage increases during an output short-circuit condition. Withoutfoldback current limiting resistor R5, the current is limited to 3A during analog current limit. With R5, the short-circuit current is limited to 0.5 A when $\mathrm{V}_{\text {Out }}$ is shorted to 71 V .

## Inrush Control Without a Sense Resistor During Power-Up

Figure 21 shows the LTC4252A in an application where the inrush current is controlled withouta sense resistor during power-up. This setup is suitable only for applications that don't require short-circut protection from the LTC4252A. Resistor R4 and capacitor C2 act as a feedback network to accurately control the inrush current. The C2 capacitor can be calculated with the following equation:

$$
\begin{equation*}
\mathrm{C} 2=\frac{\mathrm{I}_{\mathrm{GATE}} \cdot \mathrm{C}_{\mathrm{L}}}{\mathrm{I}_{\mathrm{INRUSH}}} \tag{19}
\end{equation*}
$$

Capacitor C3 and resistor R4 prevent Q1 from momentarily turning on when the power pins first make contact. Without C3 and R4, capacitor C2 pulls the gate of Q1 up to a voltage roughly equal to $\mathrm{V}_{\mathrm{EE}} \cdot \mathrm{C}_{2} / \mathrm{C}_{\mathrm{GS}(01)}$ before the LTC4252A powers up. By placing capacitor C3 in parallel with the gate capacitance of Q1 and isolating them from C 2 using resistor R4, the problem is solved. The value of C 3 is given by:

$$
\begin{align*}
& \mathrm{C} 3=\frac{\mathrm{V}_{\text {SUPPLY }(M A X)}}{\mathrm{V}_{\mathrm{GS}(\mathrm{TH}), \mathrm{Q} 1}} \cdot\left(\mathrm{C} 2+\mathrm{C}_{\mathrm{GD}(\mathrm{Q} 1)}\right)  \tag{20}\\
& \mathrm{C} 3 \approx 35 \cdot \mathrm{C} 2 \text { for } \mathrm{V}_{\text {SUPPLY }}(\mathrm{MAX})=71 \mathrm{~V}
\end{align*}
$$

where $V_{G S(T H), \text { Q1 }}$ is the MOSFET's minimum gate threshold and $\mathrm{V}_{\text {SUPPLY(MAX) }}$ is the maximum operating inputvoltage.

## Diode-ORing

Figure 22 shows the LTC4252 used as diode-oring with Hot Swap capability in a dual -48 V power supply application. The conventional diode-OR method uses two high power diodes and heat sinks to contain the large heat dissipation of the diodes. With the LTC4252 controlling the external FETs Q2 and Q3 in a diode-OR manner, the small turn-on voltage across the fully enhanced Q2 and Q3 reduces the power dissipation significantly.

# LTC4252-1/LTC4252-2 <br> LTC4252A-1/LTC4252A-2 

## APPLICATIONS INFORMATION



Figure 20. Circuit Breaker with Foldback Current Limit Application


Figure 21. Inrush Control Without a Sense Resistor Application

At power-up, Q5 and Q8 are held off low by the SS pin of the LTC4252; resistors R5 and R8 pull the SENSE pin closed to $\mathrm{V}_{\mathrm{EE}}$. $\mathrm{V}_{\mathrm{EE}}$ is connected to the power supply with lower voltage through the body diodes Q2 or Q3 until Q2 or Q3 is turned on. This allows the LTC4252 to perform a start-up cycle and ramp up the SS and GATE voltage.

As the SS voltage ramps up to 2.2V, it turns on Q5 and Q8 and pulls TIMER low through Q6 and Q9. The sense voltage
rises as current flows into R5 and R8 through resistors R3 and R6. The ACL amplifier of the LTC4252 servos the sense voltage to about 100 mV as the GATE voltage regulates Q2 and Q3. Current flows into R4, Q4 and R7, Q7 as Q2 and Q3 turn on. The respective node voltages at the R3 and R4 connection and the R6 and R7 connection are always kept equal to their respective sense voltages by the Q4 and Q2 $V_{D S}$ drop and the Q7 and Q3 $V_{D S}$ drop assuming the Q5 and $Q 8 V_{D S}$ drop is negligible.

## APPLICATIONS INFORMATION



Figure 22. -48V/2.5A Diode-OR Application

# LTC4252-1/LTC4252-2 <br> LTC4252A-1/LTC4252A-2 

## APPLICATIONS INFORMATION

The internal fault latches of the LTC4252 are disabled as the TIMER pin is always held low by the SS voltage when Q2 and Q3 are in analog current limit.

If both power supplies from channel $A$ and $B$ are exactly equal, then equal load current will flow through Q2 and Q3 to the load module via the Hot Swap section.

If the channel $A$ supply is greater than the channel $B$ by more than 100 mV , the sense voltage will rise above the fast comparator trip threshold of 200 mV , the GATE will be pulled low and Q2 is turned off. The GATE ramps up and regulates $\mathbf{Q 2}$ when the channel $A$ supply is equal to the channel B supply. Likewise, if the channel B supply is greater than channel A by more than 100 mV , it trips the fast comparator and GATE is pulled low and Q3 is turned off. The GATE ramps up and regulates Q3 when the channel $B$ supply is equal to the channel $A$ supply.

Resistors R4, R7 and external FETs Q4 and Q7 limit the current flow into $Q 5$ and $Q 8$ during their respective supply source short. When the channel A supply is shorted to the -48V RTN (or GND), large current flows into Q4 momentarily and creates a voltage drop across R4, which in turn reduces the gate-to-source voltage of Q4, limiting
the current flow. The sense voltage is lifted up and causes the fast comparator of LTC4252 to trip and pull the GATE low instantly. The channel A supply short will not cause Q3 of channel B diode-OR circuit to turn off.

Similarly, when the channel B supply is shorted to the -48V RTN (or GND), large current flows into Q7 momentarily and creates a voltage drop across R7, which in turn reduces the gate-to-source voltage of $Q 7$, thus limiting the current flow. The increase in sense voltage will trip the fast comparator of LTC4252 and pull the GATE low instantly. The channel B supply short will not cause Q2 of channel A diode-OR circuit to turn off. The load short at the output of Q1 is protected by the Hot Swap section.

## Using an EMI Filter Module

Many applications place an EMI filter module in the power path to prevent switching noise of the module from being injected back onto the power supply. A typical application using the Lucent FLTR100V10 filter module is shown in Figure 23. When using a filter, an optoisolator is required to prevent common mode transients from destroying the $\overline{\text { PWRGD and }} \overline{\text { ON/OFF pins. }}$


Figure 23. Typical Application Using a Filter Module

MS8 Package
8-Lead Plastic MSOP
(Reference LTC DWG \# 05-08-1660 Rev F)


MS Package
10-Lead Plastic MSOP
(Reference LTC DWG \# 05-08-1661 Rev E)


RECOMMENDED SOLDER PAD LAYOUT

## NOTE

. DIMENSIONS IN MILLIMETER/(INCH)
DRAWING NOT TO SCALE
3. DIMENSION DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS

MOLD FLASH, PROTRUSIONS OR GATE BURRS SHALL NOT EXCEED 0.152 mm (.006") PER SIDE
4. DIMENSION DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSIONS.

INTERLEAD FLASH OR PROTRUSIONS SHALL NOT EXCEED $0.152 \mathrm{~mm}\left(.006^{\prime \prime}\right)$ PER SIDE
5. LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.102mm (.004") MAX

## REVISIO HISTORY (Revision history begins at Rev C )

| REV | DATE | DESCRIPTION | PAGE NUMBER |
| :---: | :---: | :--- | :---: |
| C | $2 / 11$ | Revised Typical Application drawings |  |
|  |  | Revised Figures $2,3,4,19,20,21,22$ and 23 <br> Replaced Shunt Regulator section in Applications Information | 1,36 |

## TYPICAL APPLICATION



Figure 24. -48V/5A Application

## RELATED PARTS

| PART NUMBER | DESCRIPTION | COMMENTS |
| :--- | :--- | :--- |
| LT1640AH/LT1640AL | Negative High Voltage Hot Swap Controllers in S0-8 | Negative High Voltage Supplies from -10V to -80V |
| LT1641-1/LT1641-2 | Positive High Voltage Hot Swap Controllers in S0-8 | Supplies from 9V to 80V, Latched Off/Autoretry |
| LTC1642 | Fault Protected Hot Swap Controller | 3V to 16.5V, Overvoltage Protection up to 33V |
| LTC4214 | Negative Voltage Hot Swap Controller | Operates from -6V to -16V |
| LTC4220 | Dual Supply Hot Swap Controller | $\pm 2.2 \mathrm{~V}$ to $\pm 16.5 \mathrm{~V}$ Operation |
| LT4250 | -48V Hot Swap Controller in S0-8 | Active Current Limiting, Supplies from -20V to -80V |
| LTC4251/LTC4251-1 | -48V Hot Swap Controllers in S0T-23 | Fast Active Current Limiting, Supplies from -15V |
| LTC4253 | -48V Hot Swap Controller with Sequencer | Fast Current Limiting with Three Sequenced Power Good Outputs, <br> Supplies from -15V |


[^0]:    Consult LTC Marketing for parts specified with wider operating temperature ranges.

[^1]:    *V $V_{\text {OUt }}$ as viewed by the MOSFET; i.e., $V_{D S}$

