

# MC68HC708XL36 HCMOS Microcontroller Unit

**TECHNICAL DATA** 



# **List of Sections**

| Table of Contents                                |
|--------------------------------------------------|
| Introduction                                     |
| Memory Map                                       |
| Random Access Memory (RAM)                       |
| Nonvolatile Memory (EPROM)                       |
| Configuration Register (CONFIG)39                |
| Central Processor Unit (CPU)41                   |
| Resets and Interrupts 57                         |
| Low-Power Modes                                  |
| Clock Generator Module (CGM)83                   |
| Direct Memory Access Module (DMA) 111            |
| Break Module (BRK)                               |
| Monitor ROM (MON)                                |
| Timer Interface Module (TIM)                     |
| Serial Peripheral Interface Module (SPI) 201     |
| Serial Communications Interface Module (SCI) 235 |
| Input/Output Ports                               |
|                                                  |

© Motorola, Inc., 1996

# **List of Sections**

Freescale Semiconductor. Inc.

| Computer Operating Properly Module (COP) 305 |
|----------------------------------------------|
| External Interrupt Module (IRQ)              |
| Keyboard Interrupt Module (KB) 32            |
| Low-Voltage Inhibit Module (LVI) 329         |
| Specifications                               |
| Glossary                                     |
| Index                                        |
| Literature Updates                           |

# **Table of Contents**

| Introduction    | Contents                       | 11 |
|-----------------|--------------------------------|----|
|                 | Features                       | 12 |
|                 | MCU Block Diagram              | 13 |
|                 | Pin Assignments                |    |
|                 | Pin Functions                  |    |
| Memory Map      | Contents                       | 21 |
|                 | Introduction                   | 22 |
|                 | Unimplemented Memory Locations | 22 |
|                 | Reserved Memory Locations      | 22 |
|                 | Input/Output (I/O) Section     |    |
| RAM             | Contents                       | 33 |
|                 | Introduction                   |    |
|                 | Functional Description         |    |
| EPROM           | Contents                       | 35 |
|                 | Introduction                   | 35 |
|                 | Functional Description         |    |
|                 | EPROM Control Register         |    |
|                 | EPROM Programming Sequence     |    |
| CONFIG Register | Contents                       | 39 |
| -               | Introduction                   | 39 |
|                 | Functional Description         | 39 |

# **Table of Contents**

| CPU              | Contents                                     | .41  |
|------------------|----------------------------------------------|------|
|                  | Introduction                                 | .41  |
|                  | Features                                     | .42  |
|                  | CPU Registers                                | .42  |
|                  | Arithmetic/Logic Unit (ALU)                  |      |
|                  | Low-Power Modes                              |      |
|                  | CPU During Break Interrupts                  | .49  |
|                  | Instruction Set Summary                      |      |
|                  | Opcode Map                                   |      |
|                  |                                              |      |
| Resets           | Contents                                     | 57   |
| and Interrupts   | Introduction                                 |      |
| ·                | Resets                                       |      |
|                  | Interrupts                                   |      |
|                  | microspic                                    | . 0_ |
| Low-Power Modes  | Contents                                     | 73   |
| LOM-LOME! MIDGE? | Introduction                                 |      |
|                  | Central Processor Unit (CPU)                 |      |
|                  |                                              |      |
|                  | Clock Generator Module (CGM)                 |      |
|                  | Break Module (BRK)                           |      |
|                  | Computer Operating Properly Module (COP)     |      |
|                  | Direct Memory Access Module (DMA)            |      |
|                  | External Interrupt Module (IRQ)              |      |
|                  | Keyboard Interrupt Module (KB)               |      |
|                  | Low-Voltage Inhibit Module (LVI)             |      |
|                  | Serial Communications Interface Module (SCI) |      |
|                  | Serial Peripheral Interface Module (SPI)     |      |
|                  | Timer Interface Module (TIM)                 |      |
|                  | Exiting Wait Mode                            |      |
|                  | Exiting Stop Mode                            | .02  |
| 0014             | Ormtonto                                     | 00   |
| CGM              | Contents                                     |      |
|                  | Introduction                                 |      |
|                  | Features                                     |      |
|                  | Functional Description                       |      |
|                  | I/O Signals                                  |      |
|                  | CGM Registers                                | .98  |
| MC68HC708XL36    |                                              |      |
| - WOOD ICTOOKESO |                                              |      |

|     | Interrupts  Low-Power Modes  CGM During Break Interrupts  Acquisition/Lock Time Specifications                                                              | 105<br>106                             |
|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|
| DMA | Contents Introduction Features Functional Description Low-Power Modes DMA During Break Interrupts DMA Registers                                             | 112<br>112<br>113<br>130<br>131        |
| BRK | Contents Introduction Features Functional Description Low-Power Modes Break Module Registers                                                                | 149<br>150<br>150<br>153               |
| MON | Contents Introduction Features Functional Description Security                                                                                              | 157<br>158<br>158                      |
| TIM | Contents Introduction Features Pin Name Conventions Functional Description Interrupts Low-Power Modes TIM During Break Interrupts I/O Signals I/O Registers | 172<br>173<br>173<br>183<br>184<br>185 |

# **Table of Contents**

|   | ( | E       |        |
|---|---|---------|--------|
|   |   |         |        |
|   |   |         |        |
|   | Y | ı       |        |
|   |   |         |        |
| 1 | į |         |        |
|   | ( |         | 7      |
|   |   |         | 3      |
|   |   |         | )      |
|   |   |         | Ī      |
|   | ( |         | 7      |
|   | ( |         | 7      |
|   | 9 | Ē       | Ī      |
|   | i |         |        |
|   | ( |         | 7      |
|   |   | ,       |        |
|   |   | 1       | b      |
| 1 |   | i       |        |
|   | ų | il<br>I | U      |
|   | 1 | 1       | ر<br>م |
|   | 1 | 1       |        |
|   | 1 |         |        |
|   | 7 |         |        |
| - |   | _       |        |

| SPI       | Contents Introduction Features Pin Name Conventions Functional Description. Transmission Formats. Queuing Transmission Data Error Conditions. Interrupts Resetting the SPI. Low-Power Modes. |  |
|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|           | SPI During Break Interrupts                                                                                                                                                                  |  |
| SCI       | Contents Introduction Features Pin Name Conventions Functional Description Low-Power Modes SCI During Break Module Interrupts I/O Signals I/O Registers                                      |  |
| I/O Ports | Contents Introduction Port A. Port B. Port C Port D Port E. Port F. Port G Port H                                                                                                            |  |

**Table of Contents** 

reescale Semiconductor, Inc.

| COP | Contents                                |     |
|-----|-----------------------------------------|-----|
|     | Introduction                            |     |
|     | Functional Description                  |     |
|     | I/O Signals                             |     |
|     | COP Control Register                    |     |
|     | Interrupts                              |     |
|     | Monitor Mode                            |     |
|     | Low-Power Modes                         |     |
|     | COP Module During Break Interrupts      |     |
| IRQ | Contents                                |     |
|     | Introduction                            |     |
|     | Features                                |     |
|     | Functional Description                  |     |
|     | Low-Power Modes                         |     |
|     | IRQ Module During Break Interrupts      |     |
|     | IRQ Status and Control Register         |     |
| КВІ | Contents                                | 321 |
|     | Introduction                            |     |
|     | Features                                |     |
|     | Functional Description                  |     |
|     | Keyboard Initialization                 |     |
|     | Low-Power Modes                         |     |
|     | Keyboard Module During Break Interrupts |     |
|     | I/O Registers                           |     |
| LVI | Contents                                |     |
|     | Introduction                            |     |
|     | Features                                |     |
|     | Functional Description                  |     |
|     | LVI Status Register                     |     |
|     | LVI Interrupts                          |     |
|     | Low-Power Modes                         |     |

# eescale Semiconductor. In

# Freescale Semiconductor, Inc.

# **Table of Contents**

| Specifications     | Contents                        |
|--------------------|---------------------------------|
| Glossary           | Glossary                        |
| Index              | Index                           |
| Literature Updates | Literature Distribution Centers |

# Introduction

| $\sim$ | _ |   | 1_ |    | 1_ |
|--------|---|---|----|----|----|
| ( . i  | r | n | 10 | חי | tς |

| Features                                      |
|-----------------------------------------------|
| MCU Block Diagram13                           |
| Pin Assignments                               |
| Pin Functions                                 |
| Power Supply Pins (VDD and VSS)               |
| Oscillator Pins (OSC1 and OSC2)               |
| External Reset Pin (RST)                      |
| External Interrupt Pins (IRQ1/VPP and IRQ2)18 |
| Clock Ground Pin (CGND/EVSS)                  |
| CGM Power Supply Pin (VDDA)18                 |
| External Filter Capacitor Pin (CGMXFC)18      |
| Port A Input/Output (I/O) Pins (PA7–PA0)      |
| Port B I/O Pins (PB7–PB0)                     |
| Port C I/O Pins (PC7–PC0)19                   |
| Port D I/O Pins (PD7/KBD7–PD0/KBD0)           |
| Port E I/O Pins (PE7/TCH3–PE0)19              |
| Port F I/O Pins (PF5–PF0/SS)                  |
| Port G I/O Pins (PG3–PG0)                     |
| Port H I/O Pins (PH3–PH0)                     |

1-intro\_a MC68HC708XL36

#### **Features**

Features of the MC68HC708XL36 include the following:

- High-Performance M68HC08 Architecture
- Fully Upward-Compatible Object Code with M6805, M146805, and M68HC05 Families
- 8-MHz Internal Bus Frequency
- 36 Kbytes of On-Chip Erasable Programmable Read-Only Memory (EPROM) or One-Time Programmable Read-Only Memory (OTPROM)
- On-Chip Programming Firmware for Use with Host Personal Computer
- EPROM/OTPROM Data Security
- One Kbyte of On-Chip Random-Access Memory (RAM)
- Serial Peripheral Interface Module (SPI)
- Serial Communications Interface Module (SCI)
- 16-Bit, 4-Channel Timer Interface Module (TIM)
- Three-Channel Direct Memory Access Module (DMA)
- Clock Generator Module (CGM)
- System Protection Features
  - Optional Computer Operating Properly (COP) Reset
  - Low-Voltage Detection with Optional Reset
  - Illegal Opcode Detection with Optional Reset
  - Illegal Address Detection with Optional Reset
- 56-Pin Plastic Shrink Dual-In-Line Package (SDIP) or 64-Pin Plastic Quad Flat Pack (QFP)
- Low-Power Design (Fully Static with Stop and Wait Modes)
- Master Reset Pin and Power-On Reset
- 8-Bit Keyboard Wakeup Port

MC68HC708XL36 2-intro\_a

Introduction MCU Block Diagram

#### Features of the CPU08 include the following:

- Enhanced HC05 Programming Model
- **Extensive Loop Control Functions**
- 16 Addressing Modes (Eight More Than the HC05)
- 16-Bit Index Register and Stack Pointer
- Memory-to-Memory Data Transfers
- Fast 8 × 8 Multiply Instruction
- Fast 16/8 Divide Instruction
- Binary-Coded Decimal (BCD) Instructions
- Optimization for Controller Applications
- Third Party C Language Support

#### **MCU Block Diagram**

Figure 1 shows the structure of the MC68HC708XL36.



MC68HC708XL36 4-intro\_a

#### **Pin Assignments**



Figure 2. SDIP Pin Assignments

5-intro\_a MC68HC708XL36



NOTE: Ports G and H are available only with the QFP.

Figure 3. QFP Pin Assignments

#### **Pin Functions**

Power Supply Pins (V<sub>DD</sub> and V<sub>SS</sub>)

 $V_{\text{DD}}$  and  $V_{\text{SS}}$  are the power supply and ground pins. The MCU operates from a single power supply.

Fast signal transitions on MCU pins place high, short-duration current demands on the power supply. To prevent noise problems, take special care to provide power supply bypassing at the MCU as Figure 4 shows. Place the C1 bypass capacitor as close to the MCU as possible. Use a high-frequency-response ceramic capacitor for C1. C2 is an optional bulk current bypass capacitor for use in applications that require the port pins to source high current levels.



NOTE: Component values shown represent typical applications.

Figure 4. Power Supply Bypassing

7-intro\_a MC68HC708XL36

#### Introduction

Oscillator Pins (OSC1 and OSC2)

The OSC1 and OSC2 pins are the connections for the on-chip oscillator

circuit. (See Clock Generator Module on page 83.)

External Reset Pin

(RST)

A logic 0 on the  $\overline{RST}$  pin forces the MCU to a known startup state.  $\overline{RST}$  is bidirectional, allowing a reset of the entire system. It is driven low when

any internal reset source is asserted.

External Interrupt Pins (IRQ1/V<sub>PP</sub> and IRQ2) IRQ1/V<sub>PP</sub> and IRQ2 are asynchronous external interrupt pins. (See External Interrupt Module on page 311.) IRQ1/V<sub>PP</sub> is also the EPROM/OTPROM programming power pin. (See Memory Map on page

21.)

Clock Ground Pin (CGND/EV<sub>SS</sub>)

 ${\sf CGND/EV_{SS}}$  is the ground for the port output buffers and the ground return for the serial clock in the serial peripheral interface module (SPI).

(See Serial Peripheral Interface Module on page 201.)

**NOTE:** 

CGND/EV<sub>SS</sub> must be grounded for proper MCU operation.

CGM Power Supply Pin (V<sub>DDA</sub>) V<sub>DDA</sub> is the power supply pin for the analog portion of the clock generator module (CGM). (See Clock Generator Module on page 83.)

External Filter Capacitor Pin (CGMXFC)

CGMXFC is an external filter capacitor connection for the CGM. (See Clock Generator Module on page 83.)

MC68HC708XL36 8-intro\_a

Introduction Pin Functions

| Port A                            |
|-----------------------------------|
| Input/Output (I/O)                |
| Pine $(D\Delta 7_D\Delta \Omega)$ |

PA7-PA0 are general-purpose bidirectional I/O port pins. (See

Input/Output Ports on page 283.)

Port B I/O Pins (PB7–PB0)

PB7-PB0 are general-purpose bidirectional I/O port pins. (See

Input/Output Ports on page 283.)

Port C I/O Pins (PC7–PC0)

PC7–PC0 are general-purpose bidirectional I/O port pins. (See

Input/Output Ports on page 283.)

Port D I/O Pins (PD7/KBD7-PD0/KBD0) PD7/KBD7–PD0/KBD0 are general-purpose bidirectional I/O port pins. Any or all of the port D pins can be programmed to serve as external interrupt pins. (See Input/Output Ports on page 283.)

Port E I/O Pins (PE7/TCH3-PE0)

Port E is an 8-bit special function port that shares five of its pins with the timer interface module (TIM) and two of its pins with the serial communications interface (SCI) module. (See Timer Interface Module,

communications interface (SCI) module. (See Timer Interface Module, Serial Communications Interface Module, and Input/Output Ports.)

Port F I/O Pins  $(PF5-PF0/\overline{SS})$ 

Port F is a 6-bit special function port that shares four of its pins with the serial peripheral interface module (SPI). (See Serial Peripheral Interface

Module and Input/Output Ports.)

# Introduction

| Port G I/O Pins<br>(PG3-PG0) | PG3–PG0 are general-purpose bidirectional I/O pins. (See Input/Output Ports on page 283.) Port G is available only with the 64-pin package. |
|------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|
| Port H I/O Pins<br>(PH3-PH0) | PH3–PH0 are general-purpose bidirectional I/O pins. (See Input/Output Ports on page 283.) Port H is available only with the 64-pin package. |

# **Memory Map**

| $\sim$ |        |     |  |
|--------|--------|-----|--|
| ( '0   | nte    | ntc |  |
| $\sim$ | יו ונכ | บเง |  |

| Introduction                   | .22 |
|--------------------------------|-----|
| Unimplemented Memory Locations | .22 |
| Reserved Memory Locations      | .22 |
| Input/Output (I/O) Section     | .24 |

1-mem\_a MC68HC708XL36

#### Introduction

The CPU08 can address 64 Kbytes of memory space. The memory map, shown in **Figure 1**, includes:

- 36 Kbytes of erasable programmable read-only memory (EPROM)
- One Kbyte of random-access memory (RAM)
- 34 bytes of user-defined vectors
- 240 bytes of monitor ROM

#### **Unimplemented Memory Locations**

Accessing an unimplemented location can cause an illegal address reset if illegal address resets are enabled. In the memory map figure and in register figures in this document, unimplemented locations are shaded.

#### **Reserved Memory Locations**

Accessing a reserved location can have unpredictable effects on MCU operation. In the memory map figure and in register figures in this document, reserved locations are marked with the word Reserved or with the letter R.

MC68HC708XL36 2-mem\_a

Memory Map Reserved Memory Locations



Figure 1. Memory Map

3-mem\_a MC68HC708XL36

Go to: www.freescale.com

#### Input/Output (I/O) Section

Addresses \$0000–\$004F contain most of the control, status, and data registers. Additional I/O registers have the following addresses:

- \$FE00 (break status register, BSR)
- \$FE01 (reset status register, RSR)
- \$FE03 (break flag control register, BFCR)
- \$FE04 (interrupt status register 1, INT1)
- \$FE05 (interrupt status register 2, INT2)
- \$FE06 (interrupt status register 3, INT3)
- \$FE07 (EPROM control register, EPMCR)
- \$FE0C and \$FE0D (break address registers, BRKH and BRKL)
- \$FE0E (break status and control register, BSCR)
- \$FE0F (LVI status register, LVISR)
- \$FFFF (COP control register, COPCTL)

MC68HC708XL36 4-mem\_a

For More Information On This Product, Go to: www.freescale.com

Memory Map Input/Output (I/O) Section



Figure 2. I/O Register Summary

5-mem\_a MC68HC708XL36

#### **Memory Map**



Figure 2. I/O Register Summary (Continued)

MC68HC708XL36 6-mem\_a

Go to: www.freescale.com

Memory Map Input/Output (I/O) Section



Figure 2. I/O Register Summary (Continued)

7-mem\_a MC68HC708XL36

# Memory Map

| Register Name                                  | Addr.  |                     | Bit 7                     | 6         | 5        | 4           | 3            | 2                                      | 1                                                                                                      | Bit 0  |  |
|------------------------------------------------|--------|---------------------|---------------------------|-----------|----------|-------------|--------------|----------------------------------------|--------------------------------------------------------------------------------------------------------|--------|--|
| TIM Channel 1 Register                         | \$002A | Read:<br>Write:     | Bit 15                    | 14        | 13       | 12          | 11           | 10                                     | 9                                                                                                      | Bit 8  |  |
| High (TCH1H)                                   |        | Reset:              |                           |           | l        | ndeterminat | e after Rese | t                                      |                                                                                                        |        |  |
| TIM Channel 1 Register                         | \$002B | Read:<br>Write:     | Bit 7                     | 6         | 5        | 4           | 3            | 2                                      | 1                                                                                                      | Bit 0  |  |
| Low (TCH1L)                                    |        | Reset:              |                           |           |          | ndeterminat | e after Rese | t                                      | 9 Bit 8  1 Bit 0  TOV2 CH2M/ 0 0  9 Bit 8  1 Bit 0  TOV3 CH3M/ 0 0  9 Bit 8  1 Bit 0  AD9 AD8  AD9 AD8 |        |  |
| TIM Channel 2 Status and                       |        | Read:               | CH2F                      | CH2IE     | MS2B     | MS2A        | ELS2B        | ELS2A                                  | TOV2                                                                                                   | CH2MAX |  |
| Control Register (TSC2)                        | \$002C | Write:              | 0                         |           |          |             |              |                                        |                                                                                                        |        |  |
| Ů,                                             |        | Reset:              | 0                         | 0         | 0        | 0           | 0            | 0                                      | 0                                                                                                      | 0      |  |
| TIM Channel 2 Register<br>High (TCH2H)         | \$002D |                     | Bit 15                    | 14        | 13       | 12          | 11           | 10                                     | 9                                                                                                      | Bit 8  |  |
| riigii (1 011211)                              |        | Reset:              |                           |           | I        | ndeterminat | e after Rese | t                                      |                                                                                                        |        |  |
| TIM Channel 2 Register<br>Low (TCH2L)          | \$002E | Read:<br>Write:     | Bit 7                     | 6         | 5        | 4           | 3            | 2                                      | 1                                                                                                      | Bit 0  |  |
| LOW (TCHZL)                                    |        | Reset:              |                           |           | ı        | ndeterminat | e after Rese | ELS3A TON  0 0  10 9  2 1  O ACK1 IMAS |                                                                                                        |        |  |
| TIM Channel 3 Status and                       | \$002F | Read:<br>Write:     | CH3F<br>0                 | CH3IE     | 0        | MS3A        | ELS3B        | ELS3A                                  | TOV3                                                                                                   | CH3MAX |  |
| Control Register (TSC3)                        |        | Reset:              | 0                         | 0         | 0        | 0           | 0            | 0                                      | 0                                                                                                      | 0      |  |
| TIM Channel 3 Register                         | \$0030 | Read:<br>Write:     | Bit 15                    | 14        | 13       | 12          | 11           | 10                                     | 9                                                                                                      | Bit 8  |  |
| High (TCH3H)                                   |        | Reset:              | Indeterminate after Reset |           |          |             |              |                                        |                                                                                                        |        |  |
| TIM Channel 3 Register                         | \$0031 | Read:<br>Write:     | Bit 7                     | 6         | 5        | 4           | 3            | 2                                      | 1                                                                                                      | Bit 0  |  |
| Low (TCH3L)                                    |        | Reset:              | Indeterminate after Reset |           |          |             |              |                                        |                                                                                                        |        |  |
| IRQ Status and Control                         | \$0032 | Read: \$0032 Write: | IRQF2                     | 0         | IMASK2   | MODE2       | IRQF1        |                                        | IMASK1                                                                                                 | MODE1  |  |
| Register (ISCR)                                |        |                     |                           | ACK2      |          |             |              |                                        |                                                                                                        |        |  |
| 3 , ,                                          |        | Reset:              | 0                         | 0         | 0        | 0           | 0            | 0                                      | 0                                                                                                      | 0      |  |
|                                                | \$0033 |                     |                           |           |          | Rese        | erved        |                                        |                                                                                                        |        |  |
| DMA Channel 0 Source<br>Address Register High) | \$0034 |                     | AD15                      | AD14      | AD13     | AD12        | AD11         | AD10                                   | AD9                                                                                                    | AD8    |  |
| (DOSH)                                         |        | Reset:              |                           |           | I        | ndeterminat | e after Rese | t                                      |                                                                                                        |        |  |
| DMA Channel 0 Source<br>Address Register Low   | \$0035 | Read:<br>Write:     | AD7                       | AD6       | AD5      | AD4         | AD3          | AD2                                    | AD1                                                                                                    | AD0    |  |
| (D0SL)                                         |        | Reset:              |                           |           | <u> </u> | ndeterminat | e after Rese | t                                      |                                                                                                        |        |  |
| DMA Channel 0<br>Destination Address           | \$0036 | Read:<br>Write:     | AD15                      | AD14      | AD13     | AD12        | AD11         | AD10                                   | AD9                                                                                                    | AD8    |  |
| Register High (D0DH)                           |        | Reset:              |                           |           | l        | ndeterminat | e after Rese | t                                      |                                                                                                        |        |  |
| DMA Channel 0<br>Destination Address           | \$0037 | Read:<br>Write:     | AD7                       | AD6       | AD5      | AD4         | AD3          | AD2                                    | AD1                                                                                                    | AD0    |  |
| Register Low (D0DL)                            |        | Reset:              |                           |           | Ī        | ndeterminat | e after Rese | t                                      |                                                                                                        |        |  |
|                                                |        |                     |                           | = Unimple | mented   | R = Reserv  | red          |                                        |                                                                                                        |        |  |

Figure 2. I/O Register Summary (Continued)

MC68HC708XL36 8-mem\_a

Memory Map Input/Output (I/O) Section

| Register Name                                  | Addr.  | _               | Bit 7 | 6                         | 5      | 4            | 3            | 2    | 1    | Bit 0 |  |
|------------------------------------------------|--------|-----------------|-------|---------------------------|--------|--------------|--------------|------|------|-------|--|
| DMA Channel 0 Control                          | \$0038 | Read:<br>Write: | SDC3  | SDC2                      | SDC1   | SDC0         | BWC          | DTS2 | DTS1 | DTS0  |  |
| Register (D0C)                                 |        | Reset:          |       |                           |        | Indeterminat | e after Rese | et   |      |       |  |
| DMA Channel 0 Block                            | \$0039 | Read:<br>Write: | BL7   | BL6                       | BL5    | BL4          | BL3          | BL2  | BL1  | BL0   |  |
| Length Register (D0BL)                         |        | Reset:          |       | l                         |        | Indeterminat | e after Rese | et   | 1    |       |  |
|                                                | \$003A | [               |       |                           |        | Rese         | erved        |      |      |       |  |
| DMA Channel 0 Byte                             | \$003B | Read: Write:    | BC7   | BC6                       | BC5    | BC4          | BC3          | BC2  | BC1  | BC0   |  |
| Count Register (D0BC)                          | ФОООВ  | Reset:          | 0     | 0                         | 0      | 0            | 0            | 0    | 0    | 0     |  |
| DMA Channel 1 Source<br>Address Register High) | \$003C | Read:<br>Write: | AD15  | AD14                      | AD13   | AD12         | AD11         | AD10 | AD9  | AD8   |  |
| (D1SH)                                         |        | Reset:          |       |                           |        | Indeterminat | e after Rese | et   |      |       |  |
| DMA Channel 1 Source<br>Address Register Low   | \$003D | Read:<br>Write: | AD7   | AD6                       | AD5    | AD4          | AD3          | AD2  | AD1  | AD0   |  |
| (D1SL)                                         |        | Reset:          |       |                           |        | Indeterminat | e after Rese | et   |      |       |  |
| DMA Channel 1<br>Destination Address           | \$003E | Read:<br>Write: | AD15  | AD14                      | AD13   | AD12         | AD11         | AD10 | AD9  | AD8   |  |
| Register High (D1DH)                           |        | Reset:          |       | Indeterminate after Reset |        |              |              |      |      |       |  |
| DMA Channel 1 Destination Address              | \$003F | Read:<br>Write: | AD7   | AD6                       | AD5    | AD4          | AD3          | AD2  | AD1  | AD0   |  |
| Register Low (D1DL)                            |        | Reset:          |       | ı                         | 1      | Indeterminat | e after Rese | et . | 1    |       |  |
| DMA Channel 1 Control<br>Register (D1C)        | \$0040 |                 | SDC3  | SDC2                      | SDC1   | SDC0         | BWC          | DTS2 | DTS1 | DTS0  |  |
| rrogioto. (2 · o)                              |        | Reset:          |       | Ι                         | 1      | Indeterminat | e after Rese | et . | ı    |       |  |
| DMA Channel 1 Block<br>Length Register (D1BL)  | \$0041 | Read:<br>Write: | BL7   | BL6                       | BL5    | BL4          | BL3          | BL2  | BL1  | BL0   |  |
| , ,                                            |        | Reset:          |       |                           |        | Indeterminat | e after Rese | et   |      |       |  |
|                                                | \$0042 |                 |       |                           |        | Rese         | erved        |      |      |       |  |
| DMA Channel 1 Byte                             | \$0043 | Read:<br>Write: | BC7   | BC6                       | BC5    | BC4          | BC3          | BC2  | BC1  | BC0   |  |
| Count Register (D1BC)                          | ψυστο  | Reset:          | 0     | 0                         | 0      | 0            | 0            | 0    | 0    | 0     |  |
| DMA Channel 2 Source<br>Address Register High) | \$0044 | Read:           | AD15  | AD14                      | AD13   | AD12         | AD11         | AD10 | AD9  | AD8   |  |
| (D2SH)                                         |        | Reset:          |       | I                         | l      | Indeterminat | e after Rese | et   | l    |       |  |
| DMA Channel 2 Source<br>Address Register Low   | \$0045 | Read:<br>Write: | AD7   | AD6                       | AD5    | AD4          | AD3          | AD2  | AD1  | AD0   |  |
| (D2SL)                                         |        | Reset:          |       |                           |        | Indeterminat | e after Rese | et   |      |       |  |
|                                                |        | [               |       | = Unimple                 | mented | R = Reserv   | ved .        |      |      |       |  |

Figure 2. I/O Register Summary (Continued)

9-mem\_a MC68HC708XL36

Go to: www.freescale.com

# Memory Map

| Register Name                                 | Addr.          | _               | Bit 7    | 6                         | 5        | 4           | 3            | 2        | 1              | Bit 0  |  |
|-----------------------------------------------|----------------|-----------------|----------|---------------------------|----------|-------------|--------------|----------|----------------|--------|--|
| DMA Channel 2<br>Destination Address          | \$0046         | Read:<br>Write: | AD15     | AD14                      | AD13     | AD12        | AD11         | AD10     | AD9            | AD8    |  |
| Register High (D2DH)                          |                | Reset:          |          | Indeterminate after Reset |          |             |              |          |                |        |  |
| DMA Channel 2<br>Destination Address          | \$0047         | Read:<br>Write: | AD7      | AD6                       | AD5      | AD4         | AD3          | AD2      | AD1            | AD0    |  |
| Register Low (D2DL)                           |                | Reset:          |          |                           |          | ndeterminat | e after Rese | t        |                |        |  |
| DMA Channel 2 Control<br>Register (D2C)       | \$0048         | Read:<br>Write: | SDC3     | SDC2                      | SDC1     | SDC0        | BWC          | DTS2     | DTS1           | DTS0   |  |
| Register (D2C)                                |                | Reset:          |          |                           | I        | ndeterminat | e after Rese | t        |                |        |  |
| DMA Channel 2 Block<br>Length Register (D2BL) | \$0049         | Read:<br>Write: | BL7      | BL6                       | BL5      | BL4         | BL3          | BL2      | BL1            | BL0    |  |
| Length Register (DZDL)                        |                | Reset:          |          |                           | I        | ndeterminat | e after Rese | t        |                |        |  |
|                                               | \$004A         | [               |          |                           |          | Rese        | erved        |          |                |        |  |
|                                               |                | Read:           |          |                           |          |             |              |          |                |        |  |
| DMA Channel 2 Byte<br>Count Register (D2BC)   | \$004B         | Write:          | BC7      | BC6                       | BC5      | BC4         | BC3          | BC2      | BC1            | BC0    |  |
| ooutog.oto. (2220)                            |                | Reset:          | 0        | 0                         | 0        | 0           | 0            | 0        | 0              | 0      |  |
| DMA Control Register 1<br>(DC1)               | \$004C         | Read:<br>Write: | BB1      | BB0                       | TEC2     | IEC2        | TEC1         | IEC1     | TEC0           | IEC0   |  |
| (DC1)                                         |                | Reset:          | 0        | 0                         | 0        | 0           | 0            | 0        | 0              | 0      |  |
| DMA Status and Control<br>Register (DSC)      | \$004D         | Read:<br>Write: | DMAP     | L2                        | L1       | L0          | DMAWE        | IFC2     | IFC1           | IFC0   |  |
| Register (DSC)                                |                | Reset:          | 0        | 0                         | 0        | 0           | 0            | 0        | 0              | 0      |  |
| DMA Control Register 2<br>(DC2)               | \$004E         | Read:<br>Write: | SWI7     | SWI6                      | SWI5     | SWI4        | SWI3         | SWI2     | SWI1           | SWI0   |  |
| (DC2)                                         |                | Reset:          | 0        | 0                         | 0        | 0           | 0            | 0        | 0              | 0      |  |
|                                               | \$004F         | [               |          |                           |          | Rese        | erved        |          |                |        |  |
| Break Status Register<br>(BSR)                | \$FE00         |                 | R        | R                         | R        | R           | R            | R        | BW<br>Clear BW | R      |  |
| (= = : 4)                                     |                | Reset:          | DOD      | DIN                       | 000      | II 0D       |              |          | 0              | 0      |  |
| Reset Status Register                         | <b>¢</b> ΓΓ01  | Read:           | POR      | PIN                       | COP      | ILOP        | ILAD         | 0        | LVI            | 0      |  |
| (RSR)                                         | ΦΓΕΟΙ          | Write: Reset:   | 1        | 0                         | 0        | 0           | 0            | 0        | 0              | 0      |  |
|                                               |                | Read:           |          |                           |          |             |              |          |                |        |  |
| Break Flag Control<br>Register (BFCR)         | \$FE03         | Write:          | BCFE     | R                         | R        | R           | R            | R        | R              | R      |  |
| <b>0</b> , ,                                  |                | Reset:          | 0        | IEE                       | IE4      | IEO         | IEO          | IF1      |                | 0      |  |
| Interrupt Status Register 1                   | \$FF0 <i>1</i> | Read:<br>Write: | IF6<br>R | IF5<br>R                  | IF4<br>R | IF3<br>R    | IF2<br>R     | IF1<br>R | 0<br>R         | 0<br>R |  |
| (INT1)                                        | <b>р</b> і Ε∪4 | Reset:          | 0        | 0                         | 0        | 0           | 0            | 0        | 0              | 0      |  |
|                                               |                | [               |          | ] = Unimple               | mented   | R = Reserv  | /ed          |          |                |        |  |

Figure 2. I/O Register Summary (Continued)

MC68HC708XL36 10-mem\_a

Memory Map Input/Output (I/O) Section

| Register Name                         | Addr.  |        | Bit 7  | 6         | 5      | 4              | 3            | 2    | 1   | Bit 0 |
|---------------------------------------|--------|--------|--------|-----------|--------|----------------|--------------|------|-----|-------|
| Interrupt Status Register 2           |        | Read:  | IF14   | IF13      | IF12   | IF11           | IF10         | IF9  | IF8 | IF7   |
| (INT2)                                | \$FE05 | Write: | R      | R         | R      | R              | R            | R    | R   | R     |
| (11112)                               |        | Reset: | 0      | 0         | 0      | 0              | 0            | 0    | 0   | 0     |
| Interrupt Status Degister 2           |        | Read:  | 0      | 0         | 0      | 0              | 0            | 0    | 0   | IF15  |
| Interrupt Status Register 3 (INT3)    | \$FE06 | Write: | R      | R         | R      | R              | R            | R    | R   | R     |
| (11413)                               |        | Reset: | 0      | 0         | 0      | 0              | 0            | 0    | 0   | 0     |
| EDDOM Control Dogistor                |        | Read:  | R      | 0         | 0      | 0              | 0            | ГІЛТ | 0   | EDCM  |
| EPROM Control Register (EPMCR)        | \$FE07 | Write: | ĸ      |           |        |                |              | ELAT |     | EPGM  |
| (EPIVICK)                             |        | Reset: | 0      | 0         | 0      | 0              | 0            | 0    | 0   | 0     |
| Draak Addraga Dagistar                |        | Read:  | D:+ 1F | 1.4       | 10     | 10             | 11           | 10   | 0   | D# 0  |
| Break Address Register<br>High (BRKH) | \$FE0C | Write: | Bit 15 | 14        | 13     | 12             | 11           | 10   | 9   | Bit 8 |
|                                       |        | Reset: | 0      | 0         | 0      | 0              | 0            | 0    | 0   | 0     |
| Drook Addroop Domintor                | \$FE0D | Read:  | D:1 7  | ,         | F      | 4              | 3            | 2    | 1   | D;1 0 |
| Break Address Register<br>Low (BRKL)  |        | Write: | Bit 7  | 6         | 5      | 4              | ა            | 2    | 1   | Bit 0 |
| LOW (BKKL)                            |        | Reset: | 0      | 0         | 0      | 0              | 0            | 0    | 0   | 0     |
| Due als Chahora and Cambral           |        | Read:  | חחער   | DDIA      | 0      | 0              | 0            | 0    | 0   | 0     |
| Break Status and Control              | \$FE0E | Write: | BRKE   | BRKA      |        |                |              |      |     |       |
| Register (BSCR)                       |        | Reset: | 0      | 0         | 0      | 0              | 0            | 0    | 0   | 0     |
| 11/10/11 15 11                        |        | Read:  | LVIOUT | 0         | 0      | 0              | 0            | 0    | 0   | 0     |
| LVI Status Register                   | \$FE0F | Write: |        |           |        |                |              |      |     |       |
| (LVISR)                               |        | Reset: | 0      | 0         | 0      | 0              | 0            | 0    | 0   | 0     |
|                                       |        | Read:  |        |           |        | Low byte of    | reset vector |      |     |       |
| COP Control Register                  | \$FFFF |        |        |           |        | /riting clears |              |      |     |       |
| (COPCTL)                              | ····   | Reset: |        |           |        | Unaffected     |              | -    |     |       |
|                                       |        |        |        |           |        | 31101100       | 11000t       |      |     |       |
|                                       |        |        |        | = Unimple | mented | R = Reserv     | ed           |      |     |       |

Figure 2. I/O Register Summary (Continued)

11-mem\_a MC68HC708XL36

Table 1 is a list of vector locations.

Table 1. Vector Addresses

Lower Priority

| lable 1. Vector Addresses   |  |  |  |  |  |  |
|-----------------------------|--|--|--|--|--|--|
| Vector                      |  |  |  |  |  |  |
| Keyboard Vector (High)      |  |  |  |  |  |  |
| Keyboard Vector (Low)       |  |  |  |  |  |  |
| IRQ2 Vector (High)          |  |  |  |  |  |  |
| IRQ2 Vector (Low)           |  |  |  |  |  |  |
| SCI Transmit Vector (High)  |  |  |  |  |  |  |
| SCI Transmit Vector (Low)   |  |  |  |  |  |  |
| SCI Receive Vector (High)   |  |  |  |  |  |  |
| SCI Receive Vector (Low)    |  |  |  |  |  |  |
| SCI Error Vector (High)     |  |  |  |  |  |  |
| SCI Error Vector (Low)      |  |  |  |  |  |  |
| SPI Transmit Vector (High)  |  |  |  |  |  |  |
| SPI Transmit Vector (Low)   |  |  |  |  |  |  |
| SPI Receive Vector (High)   |  |  |  |  |  |  |
| SPI Receive Vector (Low)    |  |  |  |  |  |  |
| TIM Overflow Vector (High)  |  |  |  |  |  |  |
| TIM Overflow Vector (Low)   |  |  |  |  |  |  |
| TIM Channel 3 Vector (High) |  |  |  |  |  |  |
| TIM Channel 3 Vector (Low)  |  |  |  |  |  |  |
| TIM Channel 2 Vector (High) |  |  |  |  |  |  |
| TIM Channel 2 Vector (Low)  |  |  |  |  |  |  |
| TIM Channel 1 Vector (High) |  |  |  |  |  |  |
| TIM Channel 1 Vector (Low)  |  |  |  |  |  |  |
| TIM Channel 0 Vector (High) |  |  |  |  |  |  |
| TIM Channel 0 Vector (Low)  |  |  |  |  |  |  |
| DMA Vector (High)           |  |  |  |  |  |  |
| DMA Vector (Low)            |  |  |  |  |  |  |
| PLL Vector (High)           |  |  |  |  |  |  |
| PLL Vector (Low)            |  |  |  |  |  |  |
| IRQ1 Vector (High)          |  |  |  |  |  |  |
| IRQ1 Vector (Low)           |  |  |  |  |  |  |
| SWI Vector (High)           |  |  |  |  |  |  |
| SWI Vector (Low)            |  |  |  |  |  |  |
| Reset Vector (High)         |  |  |  |  |  |  |
| Reset Vector (Low)          |  |  |  |  |  |  |
|                             |  |  |  |  |  |  |

**Higher Priority** 

MC68HC708XL36 12-mem\_a

# Random Access Memory RAM

#### **Contents**

| Introduction           | <br> |
|------------------------|------|
| Functional Description | <br> |

#### Introduction

This section describes the 1024 bytes of RAM.

#### **Functional Description**

Addresses \$0050 through \$044F are RAM locations. The location of the stack RAM is programmable. The 16-bit stack pointer allows the stack to be anywhere in the 64-Kbyte memory space.

#### NOTE:

For correct operation, the stack pointer must point only to RAM locations.

Within page 0 are 176 bytes of RAM. Because the location of the stack RAM is programmable, all page 0 RAM locations can be used for I/O control and user data or code. When the stack pointer is moved from its reset location at \$00FF, direct addressing mode instructions can access efficiently all page 0 RAM locations. Page 0 RAM, therefore, provides ideal locations for frequently accessed global variables.

Before processing an interrupt, the CPU uses five bytes of the stack to save the contents of the CPU registers.

1-ram02\_a MC68HC708XL36

**NOTE:** For M6805 compatibility, the H register is not stacked.

During a subroutine call, the CPU uses two bytes of the stack to store the return address. The stack pointer decrements during pushes and

increments during pulls.

**NOTE:** Be careful when using nested subroutines. The CPU may overwrite data

in the RAM during a subroutine or during the interrupt stacking

operation.

MC68HC708XL36 2-ram02\_a

# Nonvolatile Memory EPROM

#### **Contents**

| Introduction               | .35 |
|----------------------------|-----|
| Functional Description     | .36 |
| EPROM Control Register     | .37 |
| EPROM Programming Sequence | .38 |

#### Introduction

This section describes the 36 Kbytes of nonvolatile memory.

1-epm36k\_b MC68HC708XL36

#### **Functional Description**

An MCU with a quartz window has 36 Kbytes of erasable, programmable ROM (EPROM). The quartz window allows EPROM erasure by using ultraviolet light. An unprogrammed or erased location reads as \$00. The following addresses are user EPROM locations:

- \$6E00-\$FDFF
- \$FFE0-\$FFF These locations are reserved for user-defined interrupt and reset vectors.

Programming tools are available from Motorola. Contact your local Motorola representative for more information.

**NOTE:** A security feature discourages viewing of the EPROM.<sup>1</sup>

MC68HC708XL36 2-epm36k\_b

<sup>1.</sup> No security feature is absolutely secure. However, Motorola's strategy is to make reading or copying the EPROM difficult for unauthorized users.

# **EPROM Control Register**

The EPROM control register controls EPROM programming.



Figure 1. EPROM Control Register (EPMCR)

#### ELAT — EPROM Latch Control Bit

This read/write bit latches the address and data buses for programming the EPROM. Clearing ELAT also clears the EPGM bit. EPROM data cannot be read when ELAT is set.

- 1 = Buses configured for EPROM programming
- 0 = Buses configured for normal operation

#### EPGM — EPROM Program Control Bit

This read/write bit applies the programming voltage from the IRQ1/V<sub>PP</sub> pin to the EPROM. To write to the EPGM bit, the ELAT bit must be set already. The STOP instruction clears the EPGM bit. Reset also clears EPGM.

- 1 = EPROM programming power switched on
- 0 = EPROM programming power switched off

# **EPROM Programming Sequence**

Use the following procedure to program a byte of EPROM:

- 1. Apply  $V_{PP}$  to the  $\overline{IRQ1}/V_{PP}$  pin.
- 2. Set the ELAT bit.

**NOTE:** Writing logic 1s to both the ELAT and EPGM bits with a single instruction sets only the ELAT bit. EPGM must be set by a separate instruction in the programming sequence.

3. Write to any user EPROM address.

**NOTE:** Writing to an invalid address prevents the programming voltage from being applied.

- 4. Set the EPGM bit.
- 5. Wait for a time, t<sub>epgm</sub>.
- 6. Clear the ELAT and EPGM bits.

MC68HC708XL36 4-epm36k\_b

# Freescale Semiconductor, Inc.

# **Configuration Register**

#### **Contents**

| Introduction           | <br> | 39 |
|------------------------|------|----|
| Functional Description | <br> | 39 |

# Introduction

The configuration register controls the following options:

- Operation of low-voltage inhibit module (LVI) during stop mode
- Resets caused by the LVI
- Power to the LVI
- Stop mode recovery time (32 or 4096 CGMXCLK cycles)
- COP timeout period (2<sup>18</sup> 2<sup>4</sup> or 2<sup>13</sup> 2<sup>4</sup> CGMXCLK cycles)
- STOP instruction
- Operation of the computer operating properly module (COP)

# **Functional Description**

The configuration register initializes certain MCU options and can be written only once after each reset.



Figure 1. Configuration Register (CONFIG)

1-mor\_a MC68HC708XL36

Go to: www.freescale.com

COPRS — COP Rate Select Bit

COPRS selects the COP timeout period. Reset clears COPRS.

1 = COP timeout period =  $2^{13} - 2^4$  CGMXCLK cycles

 $0 = COP \text{ timeout period} = 2^{18} - 2^4 CGMXCLK cycles}$ 

LVISTOP — LVI Enable in Stop Mode Bit

When the LVIPWRD bit is clear, setting the LVISTOP bit enables the LVI to operate during stop mode. Reset clears LVISTOP.

1 = LVI enabled during stop mode

0 = LVI disabled during stop mode

**NOTE:** If the LVIPWRD bit is at logic 0, the LVISTOP bit must be at logic 0 to meet the minimum stop mode  $I_{DD}$  specification.

LVIRSTD — LVI Reset Disable Bit

When the LVIPWRD bit is clear, setting the LVIRSTD bit disables the reset signal from the LVI module. Reset clears LVRSTD.

1 = LVI module reset disabled

0 = LVI module reset enabled

LVIPWRD — LVI Power Disable Bit

LVIPWRD disables LVI. Reset clears LVIPWRD.

1 = LVI power disabled

0 = LVI power enabled

SSREC — Short Stop Recovery Bit

SSREC shortens stop mode recovery time from 4096 CGMXCLK cycles to 32 CGMXCLK cycles. Reset clears SSREC.

1 = Stop mode recovery after 32 CGMXCLK cycles

0 = Stop mode recovery after 4096 CGMXCLK cycles

**NOTE:** Do not set the SSREC bit if using an external crystal oscillator.

STOP — STOP Instruction Enable Bit

STOP enables the STOP instruction. Reset clears STOP.

1 = STOP instruction enabled

0 = STOP instruction treated as illegal opcode

COPD — COP Disable Bit

COPD disables the COP module. Reset clears COPD.

1 = COP module disabled

0 = COP module enabled

MC68HC708XL36 2-mor\_a

Go to: www.freescale.com

# Freescale Semiconductor, Inc.

# Central Processor Unit CPU

# **Contents**

| Introduction                  |
|-------------------------------|
| Features                      |
| CPU Registers42               |
| Accumulator                   |
| Index Register44              |
| Stack Pointer44               |
| Program Counter45             |
| Condition Code Register       |
| Arithmetic/Logic Unit (ALU)   |
| Low-Power Modes48             |
| Wait Mode                     |
| Stop Mode                     |
| CPU During Break Interrupts49 |
| Instruction Set Summary       |
| Opcode Map                    |

# Introduction

The M68HC08 CPU is an enhanced and fully object-code-compatible version of the M68HC05 CPU. The *CPU08 Reference Manual* (Motorola document number CPU08RM/AD) contains a description of the CPU instruction set, addressing modes, and architecture.

1-cpu8\_a MC68HC708XL36

#### **Features**

Features of the CPU include the following:

- Object Code Fully Upward-Compatible with M68HC05 Family
- 16-Bit Stack Pointer with Stack Manipulation Instructions
- 16-Bit Index Register with X-Register Manipulation Instructions
- 8-MHz CPU Internal Bus Frequency
- 64-Kbyte Program/Data Memory Space
- 16 Addressing Modes
- Memory-to-Memory Data Moves without Using Accumulator
- Fast 8-Bit by 8-Bit Multiply and 16-Bit by 8-Bit Divide Instructions
- Enhanced Binary-Coded Decimal (BCD) Data Handling
- Modular Architecture with Expandable Internal Bus Definition for Extension of Addressing Range beyond 64 Kbytes
- Low-Power Stop and Wait Modes

# **CPU Registers**

**Figure 1** shows the five CPU registers. CPU registers are not part of the memory map.

MC68HC708XL36 2-cpu8\_a

CPU CPU Registers



Figure 1. CPU Registers

**Accumulator** 

The accumulator is a general-purpose 8-bit register. The CPU uses the accumulator to hold operands and the results of arithmetic/logic operations.



Figure 2. Accumulator (A)

3-cpu8\_a MC68HC708XL36

**Index Register** 

The 16-bit index register allows indexed addressing of a 64-Kbyte memory space. H is the upper byte of the index register, and X is the lower byte. H:X is the concatenated 16-bit index register.

In the indexed addressing modes, the CPU uses the contents of the index register to determine the conditional address of the operand.



Figure 3. Index Register (H:X)

The index register can serve also as a temporary data storage location.

**Stack Pointer** 

The stack pointer is a 16-bit register that contains the address of the next location on the stack. During a reset, the stack pointer is preset to \$00FF. The reset stack pointer (RSP) instruction sets the least significant byte to \$FF and does not affect the most significant byte. The stack pointer decrements as data is pushed onto the stack and increments as data is pulled from the stack.

In the stack pointer 8-bit offset and 16-bit offset addressing modes, the stack pointer can function as an index register to access data on the stack. The CPU uses the contents of the stack pointer to determine the conditional address of the operand.



Figure 4. Stack Pointer (SP)

MC68HC708XL36 4-cpu8\_a

CPU CPU Registers

#### **NOTE:**

The location of the stack is arbitrary and may be relocated anywhere in RAM. Moving the SP out of page 0 (\$0000 to \$00FF) frees direct address (page 0) space. For correct operation, the stack pointer must point only to RAM locations.

#### **Program Counter**

The program counter is a 16-bit register that contains the address of the next instruction or operand to be fetched.

Normally, the program counter automatically increments to the next sequential memory location every time an instruction or operand is fetched. Jump, branch, and interrupt operations load the program counter with an address other than that of the next sequential location.

During reset, the program counter is loaded with the reset vector address located at \$FFFE and \$FFFF. The vector address is the address of the first instruction to be executed after exiting the reset state.



Figure 5. Program Counter (PC)

5-cpu8\_a MC68HC708XL36

# Condition Code Register

The 8-bit condition code register contains the interrupt mask and five flags that indicate the results of the instruction just executed. Bits 6 and 5 are set permanently to logic 1. The following paragraphs describe the functions of the condition code register.



Figure 6. Condition Code Register (CCR)

#### V — Overflow Flag

The CPU sets the overflow flag when a two's complement overflow occurs. The signed branch instructions BGT, BGE, BLE, and BLT use the overflow flag.

1 = Overflow

0 = No overflow

#### H — Half-Carry Flag

The CPU sets the half-carry flag when a carry occurs between accumulator bits 3 and 4 during an add-without-carry (ADD) or add-with-carry (ADC) operation. The half-carry flag is required for binary-coded decimal (BCD) arithmetic operations. The DAA instruction uses the states of the H and C flags to determine the appropriate correction factor.

1 = Carry between bits 3 and 4

0 = No carry between bits 3 and 4

#### I — Interrupt Mask

When the interrupt mask is set, all maskable CPU interrupts are disabled. CPU interrupts are enabled when the interrupt mask is cleared. When a CPU interrupt occurs, the interrupt mask is set automatically after the CPU registers are saved on the stack, but before the interrupt vector is fetched.

1 = Interrupts disabled

0 = Interrupts enabled

MC68HC708XL36 6-cpu8\_a

CPU CPU Registers

# **NOTE:** To maintain M6805 compatibility, the upper byte of the index register (H) is not stacked automatically. If the interrupt service routine modifies H, then the user must stack and unstack H using the PSHH and PULH instructions.

After the I bit is cleared, the highest-priority interrupt request is serviced first.

A return from interrupt (RTI) instruction pulls the CPU registers from the stack and restores the interrupt mask from the stack. After any reset, the interrupt mask is set and can only be cleared by the clear interrupt mask software instruction (CLI).

#### N — Negative flag

The CPU sets the negative flag when an arithmetic operation, logic operation, or data manipulation produces a negative result, setting bit 7 of the result.

- 1 = Negative result
- 0 = Non-negative result

# Z — Zero flag

The CPU sets the zero flag when an arithmetic operation, logic operation, or data manipulation produces a result of \$00.

- 1 = Zero result
- 0 = Nonzero result

#### C — Carry/Borrow Flag

The CPU sets the carry/borrow flag when an addition operation produces a carry out of bit 7 of the accumulator or when a subtraction operation requires a borrow. Some instructions — such as bit test and branch, shift, and rotate — also clear or set the carry/borrow flag.

- 1 = Carry out of bit 7
- 0 = No carry out of bit 7

# Arithmetic/Logic Unit (ALU)

The ALU performs the arithmetic and logic operations defined by the instruction set.

Refer to the *CPU08 Reference Manual* (Motorola document number CPU08RM/AD) for a description of the instructions and addressing modes and more detail about the architecture of the CPU.

# **Low-Power Modes**

The WAIT and STOP instructions put the MCU in low power-consumption standby modes.

#### **Wait Mode**

#### The WAIT instruction:

- Clears the interrupt mask (I bit) in the condition code register, enabling interrupts. After exit from wait mode by interrupt, the I bit remains clear. After exit by reset, the I bit is set.
- · Disables the CPU clock.

#### **Stop Mode**

#### The STOP instruction:

- Clears the interrupt mask (I bit) in the condition code register, enabling external interrupts. After exit from stop mode by external interrupt, the I bit remains clear. After exit by reset, the I bit is set.
- Disables the CPU clock.

After exiting stop mode, the CPU clock begins running after the oscillator stabilization delay.

MC68HC708XL36 8-cpu8\_a

CPU CPU During Break Interrupts

# **CPU During Break Interrupts**

If the break module is enabled, a break interrupt causes the CPU to execute the software interrupt instruction (SWI) at the completion of the current CPU instruction. (See **Break Module** on page 149.) The program counter vectors to \$FFFC-\$FFFD (\$FEFC-\$FEFD in monitor mode).

If the break interrupt has been deasserted, a return-from-interrupt instruction (RTI) in the break routine ends the break interrupt and returns the MCU to normal operation.

# **Instruction Set Summary**

**Table 1. Instruction Set Summary** 

| Source                                                                                          | Operation                           | Description                    |          | Ef       |   | ct<br>CR |          |          | Address<br>Mode                                     | ode                                              | Operand | es                                   |
|-------------------------------------------------------------------------------------------------|-------------------------------------|--------------------------------|----------|----------|---|----------|----------|----------|-----------------------------------------------------|--------------------------------------------------|---------|--------------------------------------|
| Form                                                                                            | oporanon                            | 2000                           | ٧        | Н        | I | N        | Z        | С        | Add<br>Mod                                          | Opcode                                           | Ope     | Cycles                               |
| ADC #opr<br>ADC opr<br>ADC opr,<br>ADC opr,X<br>ADC opr,X<br>ADC ,X<br>ADC opr,SP<br>ADC opr,SP | Add with Carry                      | $A \leftarrow (A) + (M) + (C)$ | <b>‡</b> | <b>‡</b> | _ | <b>‡</b> | <b>‡</b> | <b>‡</b> | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | A9<br>B9<br>C9<br>D9<br>E9<br>F9<br>9EE9<br>9ED9 |         | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 |
| ADD #opr<br>ADD opr<br>ADD opr,<br>ADD opr,X<br>ADD opr,X<br>ADD ,X<br>ADD opr,SP<br>ADD opr,SP | Add without Carry                   | A ← (A) + (M)                  | <b>‡</b> | <b>‡</b> | _ | <b>‡</b> | <b>‡</b> | <b>‡</b> | IMM DIR EXT IX2 IX1 IX SP1 SP2                      | AB<br>BB<br>CB<br>DB<br>EB<br>FB<br>9EEB<br>9EDB |         | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 |
| AIS #opr                                                                                        | Add Immediate Value (Signed) to SP  | SP ← (SP) + (16 ≪ M)           | -        | -        | - | -        | -        | -        | IMM                                                 | A7                                               | ii      | 2                                    |
| AIX #opr                                                                                        | Add Immediate Value (Signed) to H:X | H:X ← (H:X) + (16 <b>《</b> M)  | -        | -        | - | -        | -        | -        | IMM                                                 | AF                                               | ii      | 2                                    |
| AND #opr<br>AND opr<br>AND opr,X<br>AND opr,X<br>AND opr,X<br>AND,X<br>AND opr,SP<br>AND opr,SP | Logical AND                         | A ← (A) & (M)                  | 0        | _        | _ | <b>‡</b> | <b>‡</b> | _        | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | A4<br>B4<br>C4<br>D4<br>E4<br>F4<br>9EE4<br>9ED4 |         | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 |

9-cpu8\_a MC68HC708XL36

50

**Table 1. Instruction Set Summary (Continued)** 

| Source                                                                                        | Operation                                            | Description                                              |          | Εf |    | ct<br>CR |          | 1        | Address<br>Mode                                                                              | Opcode                                           | Operand                                      | es                                   |
|-----------------------------------------------------------------------------------------------|------------------------------------------------------|----------------------------------------------------------|----------|----|----|----------|----------|----------|----------------------------------------------------------------------------------------------|--------------------------------------------------|----------------------------------------------|--------------------------------------|
| Form                                                                                          | •                                                    | •                                                        | ٧        | Н  | I  | N        | Z        | С        | Add                                                                                          | Opc                                              | Ope                                          | Cycles                               |
| ASL opr<br>ASLA<br>ASLX<br>ASL opr,X<br>ASL ,X<br>ASL opr,SP                                  | Arithmetic Shift Left<br>(Same as LSL)               | © 0 b7 b0                                                | <b>‡</b> | _  | _  | <b>‡</b> | <b>‡</b> | <b>‡</b> | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1                                                        | 38<br>48<br>58<br>68<br>78<br>9E68               | dd<br>ff<br>ff                               | 4<br>1<br>1<br>4<br>3<br>5           |
| ASR opr<br>ASRA<br>ASRX<br>ASR opr,X<br>ASR opr,X<br>ASR opr,SP                               | Arithmetic Shift Right                               | b7 b0                                                    | <b>‡</b> | _  | _  | <b>‡</b> | <b>‡</b> | <b>‡</b> | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1                                                        | 37<br>47<br>57<br>67<br>77<br>9E67               | dd<br>ff<br>ff                               | 4<br>1<br>1<br>4<br>3<br>5           |
| BCC rel                                                                                       | Branch if Carry Bit Clear                            | PC ← (PC) + 2 + rel ? (C) = 0                            | -        | -  | -  | -        | -        | -        | REL                                                                                          | 24                                               | rr                                           | 3                                    |
| BCLR n, opr                                                                                   | Clear Bit n in M                                     | Mn ← 0                                                   | _        | _  | _  | _        | _        | _        | DIR (b0)<br>DIR (b1)<br>DIR (b2)<br>DIR (b3)<br>DIR (b4)<br>DIR (b5)<br>DIR (b6)<br>DIR (b7) | 11<br>13<br>15<br>17<br>19<br>1B<br>1D           | dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd | 4<br>4<br>4<br>4<br>4<br>4<br>4      |
| BCS rel                                                                                       | Branch if Carry Bit Set (Same as BLO)                | PC ← (PC) + 2 + rel? (C) = 1                             | -        | -  | -  | -        | -        | -        | REL                                                                                          | 25                                               | rr                                           | 3                                    |
| BEQ rel                                                                                       | Branch if Equal                                      | PC ← (PC) + 2 + rel? (Z) = 1                             | -        | -  | -  | -        | -        | -        | REL                                                                                          | 27                                               | rr                                           | 3                                    |
| BGE opr                                                                                       | Branch if Greater Than or Equal To (Signed Operands) | $PC \leftarrow (PC) + 2 + rel? (N \oplus V) = 0$         | -        | -  | -  | -        | -        | -        | REL                                                                                          | 90                                               | rr                                           | 3                                    |
| BGT opr                                                                                       | Branch if Greater Than (Signed Operands)             | $PC \leftarrow (PC) + 2 + rel?(Z) \mid (N \oplus V) = 0$ | -        | -  | -  | -        | -        | -        | REL                                                                                          | 92                                               | rr                                           | 3                                    |
| BHCC rel                                                                                      | Branch if Half Carry Bit Clear                       | PC ← (PC) + 2 + rel? (H) = 0                             | -        | -  | -  | -        | -        | -        | REL                                                                                          | 28                                               | rr                                           | 3                                    |
| BHCS rel                                                                                      | Branch if Half Carry Bit Set                         | PC ← (PC) + 2 + rel? (H) = 1                             | -        | -  | -  | -        | -        | -        | REL                                                                                          | 29                                               | rr                                           | 3                                    |
| BHI rel                                                                                       | Branch if Higher                                     | $PC \leftarrow (PC) + 2 + rel? (C)   (Z) = 0$            | -        | -  | -  | -        | -        | -        | REL                                                                                          | 22                                               | rr                                           | 3                                    |
| BHS rel                                                                                       | Branch if Higher or Same (Same as BCC)               | $PC \leftarrow (PC) + 2 + rel? (C) = 0$                  | -        | -  | -  | -        | -        | -        | REL                                                                                          | 24                                               | rr                                           | 3                                    |
| BIH rel                                                                                       | Branch if IRQ Pin High                               | $PC \leftarrow (PC) + 2 + rel ? \overline{IRQ} = 1$      | -        | -  | -  | -        | -        | -        | REL                                                                                          | 2F                                               | rr                                           | 3                                    |
| BIL rel                                                                                       | Branch if IRQ Pin Low                                | $PC \leftarrow (PC) + 2 + rel ? \overline{IRQ} = 0$      | -        | -  | -  | -        | -        | -        | REL                                                                                          | 2E                                               | rr                                           | 3                                    |
| BIT #opr<br>BIT opr<br>BIT opr<br>BIT opr,X<br>BIT opr,X<br>BIT,X<br>BIT opr,SP<br>BIT opr,SP | Bit Test                                             | (A) & (M)                                                | 0        | _  | _  | <b>‡</b> | <b>‡</b> | _        | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2                                          | A5<br>B5<br>C5<br>D5<br>E5<br>F5<br>9EE5<br>9ED5 |                                              | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 |
| BLE opr                                                                                       | Branch if Less Than or Equal To (Signed Operands)    | $PC \leftarrow (PC) + 2 + rel?(Z) \mid (N \oplus V) = 1$ | _        | -  | -  | -        | -        | _        | REL                                                                                          | 93                                               | rr                                           | 3                                    |
| BLO rel                                                                                       | Branch if Lower (Same as BCS)                        | PC ← (PC) + 2 + rel? (C) = 1                             | _        | -  | _  | -        | _        | -        | REL                                                                                          | 25                                               | rr                                           | 3                                    |
| BLS rel                                                                                       | Branch if Lower or Same                              | PC ← (PC) + 2 + rel? (C)   (Z) = 1                       | Ŀ        | Ŀ  | Ŀ  | _        | Ŀ        | Ŀ        | REL                                                                                          | 23                                               | rr                                           | 3                                    |
| BLT opr                                                                                       | Branch if Less Than (Signed Operands)                | $PC \leftarrow (PC) + 2 + rel? (N \oplus V) = 1$         | Ŀ        | Ē  | Ŀ  | Ŀ        | Ŀ        | F        | REL                                                                                          | 91                                               | rr                                           | 3                                    |
| BMC rel                                                                                       | Branch if Interrupt Mask Clear                       | $PC \leftarrow (PC) + 2 + rel? (I) = 0$                  |          | -  | _  | _        | Ŀ        | _        | REL                                                                                          | 2C                                               | rr                                           | 3                                    |
| BMI rel                                                                                       | Branch if Minus                                      | PC ← (PC) + 2 + rel? (N) = 1                             | _        | _  | _  | [-       | _        | [-       | REL                                                                                          | 2B                                               | rr                                           | 3                                    |
| BMS rel                                                                                       | Branch if Interrupt Mask Set                         | PC ← (PC) + 2 + rel? (I) = 1                             | _        | [- | [- | _        | [-       | _        | REL                                                                                          | 2D                                               | rr                                           | 3                                    |
| BNE rel                                                                                       | Branch if Not Equal                                  | $PC \leftarrow (PC) + 2 + rel?(Z) = 0$                   | _        | -  | _  | _        | Ŀ        | _        | REL                                                                                          | 26                                               | rr                                           | 3                                    |
| BPL rel                                                                                       | Branch if Plus                                       | $PC \leftarrow (PC) + 2 + rel? (N) = 0$                  | -        | -  | -  | -        | -        | -        | REL                                                                                          | 2A                                               | rr                                           | 3                                    |

MC68HC708XL36 10-cpu8\_a

CPU Instruction Set Summary

**Table 1. Instruction Set Summary (Continued)** 

| Source                                                                                                | Operation                         | Description                                                                                                                                                                                                                                                                                                                                                              |          | Εſ |   | ct<br>CR |          | l        | Address<br>Mode                                                                              | ode                                          | Operand                                                              | es                                        |
|-------------------------------------------------------------------------------------------------------|-----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----|---|----------|----------|----------|----------------------------------------------------------------------------------------------|----------------------------------------------|----------------------------------------------------------------------|-------------------------------------------|
| Form                                                                                                  | Operation                         | Besonption                                                                                                                                                                                                                                                                                                                                                               | ٧        | Н  | I | N        | Z        | С        | Add                                                                                          | Opcode                                       | Ope                                                                  | Cycles                                    |
| BRA rel                                                                                               | Branch Always                     | PC ← (PC) + 2 + <i>rel</i>                                                                                                                                                                                                                                                                                                                                               | -        | -  | - | -        | -        | -        | REL                                                                                          | 20                                           | rr                                                                   | 3                                         |
| BRCLR n,opr,rel                                                                                       | Branch if Bit <i>n</i> in M Clear | PC ← (PC) + 3 + <i>rel</i> ? (Mn) = 0                                                                                                                                                                                                                                                                                                                                    | _        | _  | _ | _        | _        | <b>‡</b> | DIR (b0)<br>DIR (b1)<br>DIR (b2)<br>DIR (b3)<br>DIR (b4)<br>DIR (b5)<br>DIR (b6)<br>DIR (b7) | 01<br>03<br>05<br>07<br>09<br>0B<br>0D<br>0F | dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr | 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5     |
| BRN rel                                                                                               | Branch Never                      | PC ← (PC) + 2                                                                                                                                                                                                                                                                                                                                                            | -        | -  | - | -        | -        | -        | REL                                                                                          | 21                                           | rr                                                                   | 3                                         |
| BRSET n,opr,rel                                                                                       | Branch if Bit <i>n</i> in M Set   | PC ← (PC) + 3 + <i>rel</i> ? (Mn) = 1                                                                                                                                                                                                                                                                                                                                    | _        | _  | _ | _        | _        | <b>‡</b> | DIR (b0)<br>DIR (b1)<br>DIR (b2)<br>DIR (b3)<br>DIR (b4)<br>DIR (b5)<br>DIR (b6)<br>DIR (b7) | 00<br>02<br>04<br>06<br>08<br>0A<br>0C<br>0E | dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr | 5<br>5<br>5<br>5<br>5<br>5<br>5<br>5<br>5 |
| BSET n,opr                                                                                            | Set Bit <i>n</i> in M             | Mn ← 1                                                                                                                                                                                                                                                                                                                                                                   | _        | _  | _ | _        | _        | _        | DIR (b0)<br>DIR (b1)<br>DIR (b2)<br>DIR (b3)<br>DIR (b4)<br>DIR (b5)<br>DIR (b6)<br>DIR (b7) | 10<br>12<br>14<br>16<br>18<br>1A<br>1C<br>1E | dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd                         | 4<br>4<br>4<br>4<br>4<br>4<br>4           |
| BSR rel                                                                                               | Branch to Subroutine              | $\begin{array}{c} PC \leftarrow (PC) + 2;  push  (PCL) \\ SP \leftarrow (SP) - 1;  push  (PCH) \\ SP \leftarrow (SP) - 1 \\ PC \leftarrow (PC) + \mathit{rel} \end{array}$                                                                                                                                                                                               | -        | _  | _ | -        | _        | _        | REL                                                                                          | AD                                           | rr                                                                   | 4                                         |
| CBEQ opr,rel<br>CBEQA #opr,rel<br>CBEQX #opr,rel<br>CBEQ opr,X+,rel<br>CBEQ X+,rel<br>CBEQ opr,SP,rel | Compare and Branch if Equal       | $\begin{array}{l} PC \leftarrow (PC) + 3 + rel \ ? \ (A) - (M) = \$00 \\ PC \leftarrow (PC) + 3 + rel \ ? \ (A) - (M) = \$00 \\ PC \leftarrow (PC) + 3 + rel \ ? \ (X) - (M) = \$00 \\ PC \leftarrow (PC) + 3 + rel \ ? \ (A) - (M) = \$00 \\ PC \leftarrow (PC) + 2 + rel \ ? \ (A) - (M) = \$00 \\ PC \leftarrow (PC) + 4 + rel \ ? \ (A) - (M) = \$00 \\ \end{array}$ | _        | _  | _ | _        | _        | _        | DIR<br>IMM<br>IMM<br>IX1+<br>IX+<br>SP1                                                      | 31<br>41<br>51<br>61<br>71<br>9E61           | dd rr<br>ii rr<br>ii rr<br>ff rr<br>rr<br>ff rr                      | 5<br>4<br>4<br>5<br>4<br>6                |
| CLC                                                                                                   | Clear Carry Bit                   | C ← 0                                                                                                                                                                                                                                                                                                                                                                    | _        | -  | - | -        | -        | 0        | INH                                                                                          | 98                                           |                                                                      | 1                                         |
| CLI                                                                                                   | Clear Interrupt Mask              | I ← 0                                                                                                                                                                                                                                                                                                                                                                    | -        | -  | 0 | -        | -        | -        | INH                                                                                          | 9A                                           |                                                                      | 2                                         |
| CLR opr<br>CLRA<br>CLRX<br>CLRH<br>CLR opr,X<br>CLR ,X<br>CLR opr,SP                                  | Clear                             | $\begin{array}{l} M \leftarrow \$00 \\ A \leftarrow \$00 \\ X \leftarrow \$00 \\ H \leftarrow \$00 \\ M \leftarrow \$00 \\ M \leftarrow \$00 \\ M \leftarrow \$00 \\ M \leftarrow \$00 \end{array}$                                                                                                                                                                      | 0        | _  | _ | 0        | 1        | _        | DIR<br>INH<br>INH<br>INH<br>IX1<br>IX<br>SP1                                                 | 3F<br>4F<br>5F<br>8C<br>6F<br>7F<br>9E6F     | ff<br>ff                                                             | 3<br>1<br>1<br>1<br>3<br>2<br>4           |
| CMP #opr<br>CMP opr<br>CMP opr<br>CMP opr,X<br>CMP opr,X<br>CMP opr,X<br>CMP opr,SP<br>CMP opr,SP     | Compare A with M                  | (A) – (M)                                                                                                                                                                                                                                                                                                                                                                | <b>‡</b> | _  | _ | <b>‡</b> | <b>‡</b> | <b>1</b> | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2                                          | A1<br>B1<br>C1<br>D1<br>E1<br>F1<br>9ED1     |                                                                      | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5      |
| COM opr<br>COMA<br>COMX<br>COM opr,X<br>COM ,X<br>COM opr,SP                                          | Complement (One's Complement)     | $\begin{array}{c} M \leftarrow (\overline{M}) = SFF - (M) \\ A \leftarrow (\overline{A}) = SFF - (M) \\ X \leftarrow (\overline{X}) = SFF - (M) \\ M \leftarrow (\overline{M}) = SFF - (M) \end{array}$                                 | 0        | _  | _ | <b>‡</b> | <b>‡</b> | 1        | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1                                                        | 33<br>43<br>53<br>63<br>73<br>9E63           | dd<br>ff<br>ff                                                       | 4<br>1<br>1<br>4<br>3<br>5                |

11-cpu8\_a MC68HC708XL36

52

**Table 1. Instruction Set Summary (Continued)** 

| Source                                                                                               | Operation                        | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |          | Ef |   | ct (     |          |          | ess                                                 | apo                                              | and                                       | Se                                   |
|------------------------------------------------------------------------------------------------------|----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----|---|----------|----------|----------|-----------------------------------------------------|--------------------------------------------------|-------------------------------------------|--------------------------------------|
| Form                                                                                                 | Operation                        | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | V        | Н  | I | N        | z        | С        | Address<br>Mode                                     | Opcode                                           | Operand                                   | Cycles                               |
| CPHX #opr<br>CPHX opr                                                                                | Compare H:X with M               | (H:X) – (M:M + 1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | <b>‡</b> | -  | - | <b>‡</b> | <b>‡</b> | <b>‡</b> | IMM<br>DIR                                          | 65<br>75                                         | ii ii+1<br>dd                             | 3<br>4                               |
| CPX #opr<br>CPX opr<br>CPX opr<br>CPX ,X<br>CPX opr,X<br>CPX opr,X<br>CPX opr,SP<br>CPX opr,SP       | Compare X with M                 | (X) – (M)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | <b>‡</b> |    | _ | <b>‡</b> | <b>1</b> | <b>1</b> | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | A3<br>B3<br>C3<br>D3<br>E3<br>F3<br>9EE3<br>9ED3 |                                           | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 |
| DAA                                                                                                  | Decimal Adjust A                 | (A) <sub>10</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | U        | -  | - | <b>‡</b> | \$       | \$       | INH                                                 | 72                                               |                                           | 2                                    |
| DBNZ opr,rel<br>DBNZA rel<br>DBNZX rel<br>DBNZ opr,X,rel<br>DBNZ X,rel<br>DBNZ opr,SP,rel            | Decrement and Branch if Not Zero | $\begin{array}{l} A \leftarrow (A)-1 \text{ or } M \leftarrow (M)-1 \text{ or } X \leftarrow (X)-1 \\ PC \leftarrow (PC)+3+\mathit{rel}? \text{ (result)} \neq 0 \\ PC \leftarrow (PC)+2+\mathit{rel}? \text{ (result)} \neq 0 \\ PC \leftarrow (PC)+2+\mathit{rel}? \text{ (result)} \neq 0 \\ PC \leftarrow (PC)+3+\mathit{rel}? \text{ (result)} \neq 0 \\ PC \leftarrow (PC)+2+\mathit{rel}? \text{ (result)} \neq 0 \\ PC \leftarrow (PC)+2+\mathit{rel}? \text{ (result)} \neq 0 \\ PC \leftarrow (PC)+4+\mathit{rel}? \text{ (result)} \neq 0 \end{array}$ | _        | _  | _ | _        | _        | _        | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1               | 3B<br>4B<br>5B<br>6B<br>7B<br>9E6B               | dd rr<br>rr<br>rr<br>ff rr<br>rr<br>ff rr | 5<br>3<br>3<br>5<br>4<br>6           |
| DEC opr<br>DECA<br>DECX<br>DEC opr,X<br>DEC ,X<br>DEC opr,SP                                         | Decrement                        | $\begin{array}{l} M \leftarrow (M) - 1 \\ A \leftarrow (A) - 1 \\ X \leftarrow (X) - 1 \\ M \leftarrow (M) - 1 \\ M \leftarrow (M) - 1 \\ M \leftarrow (M) - 1 \end{array}$                                                                                                                                                                                                                                                                                                                                                                                       | <b>‡</b> | _  | _ | <b>‡</b> | <b>‡</b> | _        | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1               | 3A<br>4A<br>5A<br>6A<br>7A<br>9E6A               | dd<br>ff<br>ff                            | 4<br>1<br>1<br>4<br>3<br>5           |
| DIV                                                                                                  | Divide                           | A ← (H:A)/(X)<br>H ← Remainder                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | -        | -  | - | -        | <b>‡</b> | <b>‡</b> | INH                                                 | 52                                               |                                           | 7                                    |
| EOR #opr<br>EOR opr<br>EOR opr,<br>EOR opr,X<br>EOR opr,X<br>EOR,X<br>EOR opr,SP<br>EOR opr,SP       | Exclusive OR M with A            | $A \leftarrow (A \oplus M)$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0        | _  | _ | <b>‡</b> | <b>‡</b> | _        | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | A8<br>B8<br>C8<br>D8<br>E8<br>F8<br>9EE8<br>9ED8 |                                           | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 |
| INC opr<br>INCA<br>INCX<br>INC opr,X<br>INC ,X<br>INC opr,SP                                         | Increment                        | $\begin{array}{c} M \leftarrow (M) + 1 \\ A \leftarrow (A) + 1 \\ X \leftarrow (X) + 1 \\ M \leftarrow (M) + 1 \\ M \leftarrow (M) + 1 \\ M \leftarrow (M) + 1 \end{array}$                                                                                                                                                                                                                                                                                                                                                                                       | <b>‡</b> | _  | _ | <b>‡</b> | <b>‡</b> | _        | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1               | 3C<br>4C<br>5C<br>6C<br>7C<br>9E6C               | dd<br>ff<br>ff                            | 4<br>1<br>1<br>4<br>3<br>5           |
| JMP opr<br>JMP opr<br>JMP opr,X<br>JMP opr,X<br>JMP ,X                                               | Jump                             | PC ← Jump Address                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | _        | _  | _ | _        | _        | _        | DIR<br>EXT<br>IX2<br>IX1<br>IX                      | BC<br>CC<br>DC<br>EC<br>FC                       | dd<br>hh II<br>ee ff<br>ff                | 2<br>3<br>4<br>3<br>2                |
| JSR opr<br>JSR opr<br>JSR opr,X<br>JSR opr,X<br>JSR ,X                                               | Jump to Subroutine               | PC $\leftarrow$ (PC) + $n$ ( $n$ = 1, 2, or 3)<br>Push (PCL); SP $\leftarrow$ (SP) – 1<br>Push (PCH); SP $\leftarrow$ (SP) – 1<br>PC $\leftarrow$ Unconditional Address                                                                                                                                                                                                                                                                                                                                                                                           | _        | _  | _ | _        | _        | _        | DIR<br>EXT<br>IX2<br>IX1<br>IX                      | BD<br>CD<br>DD<br>ED<br>FD                       | dd<br>hh II<br>ee ff<br>ff                | 4<br>5<br>6<br>5<br>4                |
| LDA #opr<br>LDA opr<br>LDA opr,X<br>LDA opr,X<br>LDA opr,X<br>LDA opr,SP<br>LDA opr,SP<br>LDA opr,SP | Load A from M                    | A ← (M)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0        | _  | _ | <b>‡</b> | <b>‡</b> | _        | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | A6<br>B6<br>C6<br>D6<br>E6<br>F6<br>9EE6<br>9ED6 |                                           | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 |
| LDHX #opr<br>LDHX opr                                                                                | Load H:X from M                  | H:X ← (M:M + 1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 0        | -  | - | \$       | \$       | -        | IMM<br>DIR                                          | 45<br>55                                         | ii jj<br>dd                               | 3<br>4                               |

MC68HC708XL36 12-cpu8\_a

CPU

CPU Instruction Set Summary

**Table 1. Instruction Set Summary (Continued)** 

| Source                                                                                         | Operation                           | Description                                                                                                                                                                                           |          | Ef | fe<br>C | ct<br>CR |          | l         | ess                                                 | apc                                              | and                                       | se                                   |
|------------------------------------------------------------------------------------------------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----|---------|----------|----------|-----------|-----------------------------------------------------|--------------------------------------------------|-------------------------------------------|--------------------------------------|
| Form                                                                                           | Operation                           | Description                                                                                                                                                                                           | ٧        | Н  | I       | N        | Z        | С         | Address<br>Mode                                     | Opcode                                           | Operand                                   | Cycles                               |
| LDX #opr<br>LDX opr<br>LDX opr<br>LDX opr,X<br>LDX opr,X<br>LDX,X<br>LDX,Opr,SP<br>LDX opr,SP  | Load X from M                       | X ← (M)                                                                                                                                                                                               | 0        | _  | _       | <b>‡</b> | <b>‡</b> | _         | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | AE<br>BE<br>CE<br>DE<br>EE<br>FE<br>9EEE<br>9EDE | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ee ff | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 |
| LSL opr<br>LSLA<br>LSLX<br>LSL opr,X<br>LSL ,X<br>LSL opr,SP                                   | Logical Shift Left<br>(Same as ASL) | © - 0 b0 b0                                                                                                                                                                                           | <b>‡</b> | _  | _       | <b>‡</b> | <b>‡</b> | <b>‡</b>  | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1               | 38<br>48<br>58<br>68<br>78<br>9E68               | dd<br>ff<br>ff                            | 4<br>1<br>1<br>4<br>3<br>5           |
| LSR opr<br>LSRA<br>LSRX<br>LSR opr,X<br>LSR ,X<br>LSR opr,SP                                   | Logical Shift Right                 | 0                                                                                                                                                                                                     | <b>‡</b> | _  | _       | 0        | <b>‡</b> | <b>‡</b>  | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1               | 34<br>44<br>54<br>64<br>74<br>9E64               | dd<br>ff<br>ff                            | 4<br>1<br>1<br>4<br>3<br>5           |
| MOV opr,opr<br>MOV opr,X+<br>MOV #opr,opr<br>MOV X+,opr                                        | Move                                | $(M)_{Destination} \leftarrow (M)_{Source}$ $H:X \leftarrow (H:X) + 1 (IX+D, DIX+)$                                                                                                                   | 0        | _  | _       | <b>‡</b> | <b>‡</b> | _         | DD<br>DIX+<br>IMD<br>IX+D                           | 4E<br>5E<br>6E<br>7E                             | dd dd<br>dd<br>ii dd<br>dd                | 5<br>4<br>4<br>4                     |
| MUL                                                                                            | Unsigned multiply                   | $X:A \leftarrow (X) \times (A)$                                                                                                                                                                       | -        | 0  | -       | -        | -        | 0         | INH                                                 | 42                                               |                                           | 5                                    |
| NEG opr<br>NEGA<br>NEGX<br>NEG opr,X<br>NEG ,X<br>NEG opr,SP                                   | Negate (Two's Complement)           | $\begin{array}{l} M \leftarrow -(M) = \$00 - (M) \\ A \leftarrow -(A) = \$00 - (A) \\ X \leftarrow -(X) = \$00 - (X) \\ M \leftarrow -(M) = \$00 - (M) \\ M \leftarrow -(M) = \$00 - (M) \end{array}$ | <b>‡</b> | _  | _       | <b>‡</b> | <b>‡</b> | <b>‡</b>  | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1               | 30<br>40<br>50<br>60<br>70<br>9E60               | dd<br>ff<br>ff                            | 4<br>1<br>1<br>4<br>3<br>5           |
| NOP                                                                                            | No Operation                        | None                                                                                                                                                                                                  | 1-       | -  | -       | -        | -        | -         | INH                                                 | 9D                                               |                                           | 1                                    |
| NSA                                                                                            | Nibble Swap A                       | A ← (A[3:0]:A[7:4])                                                                                                                                                                                   | -        | -  | -       | -        | -        | -         | INH                                                 | 62                                               |                                           | 3                                    |
| ORA #opr<br>ORA opr<br>ORA opr,<br>ORA opr,X<br>ORA opr,X<br>ORA,X<br>ORA opr,SP<br>ORA opr,SP | Inclusive OR A and M                | A ← (A)   (M)                                                                                                                                                                                         | 0        | _  | _       | \$       | <b>‡</b> | _         | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | AA<br>BA<br>CA<br>DA<br>EA<br>FA<br>9EEA<br>9EDA |                                           | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 |
| PSHA                                                                                           | Push A onto Stack                   | Push (A); SP ← (SP) – 1                                                                                                                                                                               | -        | -  | -       | -        | -        | -         | INH                                                 | 87                                               |                                           | 2                                    |
| PSHH                                                                                           | Push H onto Stack                   | Push (H); SP ← (SP) – 1                                                                                                                                                                               | -        | -  | -       | -        | _        | -         | INH                                                 | 8B                                               |                                           | 2                                    |
| PSHX                                                                                           | Push X onto Stack                   | Push (X); SP $\leftarrow$ (SP) – 1                                                                                                                                                                    | -        | _  | _       | [-       | _        | [-        | INH                                                 | 89                                               |                                           | 2                                    |
| PULA                                                                                           | Pull A from Stack                   | SP ← (SP + 1); Pull (A)                                                                                                                                                                               | -        | [- | _       | [-       | _        | <u> -</u> | INH                                                 | 86                                               |                                           | 2                                    |
| PULH                                                                                           | Pull H from Stack                   | SP ← (SP + 1); Pull (H)                                                                                                                                                                               | -        | -  | -       | -        | -        | -         | INH                                                 | 8A                                               |                                           | 2                                    |
| PULX                                                                                           | Pull X from Stack                   | $SP \leftarrow (SP + 1); Pull (X)$                                                                                                                                                                    | -        | -  | -       | -        | -        | <u> -</u> | INH                                                 | 88                                               |                                           | 2                                    |
| ROL opr<br>ROLA<br>ROLX<br>ROL opr,X<br>ROL ,X<br>ROL opr,SP                                   | Rotate Left through Carry           | b7 b0                                                                                                                                                                                                 | <b>‡</b> | _  | _       | <b>‡</b> | <b>‡</b> | <b>‡</b>  | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1               | 39<br>49<br>59<br>69<br>79<br>9E69               | dd<br>ff<br>ff                            | 4<br>1<br>1<br>4<br>3<br>5           |

13-cpu8\_a MC68HC708XL36

**Table 1. Instruction Set Summary (Continued)** 

|                                                                                                 |                                 |                                                                                                                                                                                                                                                                                                                                                                              | Τ        | Ef         | fe       |          |          |          | S                                                   | ø                                                | Þ                                         | Τ                                    |
|-------------------------------------------------------------------------------------------------|---------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------|----------|----------|----------|----------|-----------------------------------------------------|--------------------------------------------------|-------------------------------------------|--------------------------------------|
| Source<br>Form                                                                                  | Operation                       | Description                                                                                                                                                                                                                                                                                                                                                                  |          |            | C        | CR       |          |          | les<br>de                                           | ò                                                | rar                                       | les                                  |
| 1 01111                                                                                         |                                 | _                                                                                                                                                                                                                                                                                                                                                                            | V        | Н          | ı        | N        | Z        | С        | Address<br>Mode                                     | Opcode                                           | Operand                                   | Cycles                               |
| ROR opr<br>RORA<br>RORX<br>ROR opr,X<br>ROR ,X<br>ROR opr,SP                                    | Rotate Right through Carry      | b7 b0                                                                                                                                                                                                                                                                                                                                                                        | <b>‡</b> | _          | _        | <b>‡</b> | <b>‡</b> | <b>‡</b> | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1               | 36<br>46<br>56<br>66<br>76<br>9E66               | dd<br>ff                                  | 4<br>1<br>1<br>4<br>3<br>5           |
| RSP                                                                                             | Reset Stack Pointer             | SP ← \$FF                                                                                                                                                                                                                                                                                                                                                                    | -        | -          | -        | -        | -        | -        | INH                                                 | 9C                                               |                                           | 1                                    |
| RTI                                                                                             | Return from Interrupt           | $\begin{array}{c} SP \leftarrow (SP) + 1;  Pull  (CCR) \\ SP \leftarrow (SP) + 1;  Pull  (A) \\ SP \leftarrow (SP) + 1;  Pull  (X) \\ SP \leftarrow (SP) + 1;  Pull  (PCH) \\ SP \leftarrow (SP) + 1;  Pull  (PCL) \end{array}$                                                                                                                                              | \$       | <b>‡</b>   | <b>‡</b> | <b>‡</b> | <b>‡</b> | <b>‡</b> | INH                                                 | 80                                               |                                           | 7                                    |
| RTS                                                                                             | Return from Subroutine          | $SP \leftarrow SP + 1$ ; Pull (PCH)<br>$SP \leftarrow SP + 1$ ; Pull (PCL)                                                                                                                                                                                                                                                                                                   | -        | -          | -        | -        | -        | -        | INH                                                 | 81                                               |                                           | 4                                    |
| SBC #opr<br>SBC opr<br>SBC opr,X<br>SBC opr,X<br>SBC opr,X<br>SBC,X<br>SBC opr,SP<br>SBC opr,SP | Subtract with Carry             | $A \leftarrow (A) - (M) - (C)$                                                                                                                                                                                                                                                                                                                                               | <b>‡</b> | _          | _        | <b>‡</b> | <b>‡</b> | <b>‡</b> | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | A2<br>B2<br>C2<br>D2<br>E2<br>F2<br>9EE2<br>9ED2 |                                           | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 |
| SEC                                                                                             | Set Carry Bit                   | C ← 1                                                                                                                                                                                                                                                                                                                                                                        | -        | -          | -        | -        | -        | 1        | INH                                                 | 99                                               |                                           | 1                                    |
| SEI                                                                                             | Set Interrupt Mask              | I ← 1                                                                                                                                                                                                                                                                                                                                                                        | -        | 1-         | 1        | -        | -        | -        | INH                                                 | 9B                                               |                                           | 2                                    |
| STA opr<br>STA opr<br>STA opr,X<br>STA opr,X<br>STA ,X<br>STA opr,SP<br>STA opr,SP              | Store A in M                    | $M \leftarrow (A)$                                                                                                                                                                                                                                                                                                                                                           | 0        | _          | _        | <b>‡</b> | <b>‡</b> | _        | DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2        | B7<br>C7<br>D7<br>E7<br>F7<br>9EE7<br>9ED7       | dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff | 3<br>4<br>4<br>3<br>2<br>4<br>5      |
| STHX opr                                                                                        | Store H:X in M                  | (M:M + 1) ← (H:X)                                                                                                                                                                                                                                                                                                                                                            | 0        | 1-         | 1-       | <b>‡</b> | \$       | -        | DIR                                                 | 35                                               | dd                                        | 4                                    |
| STOP                                                                                            | Enable IRQ Pin; Stop Oscillator | I ← 0; Stop Oscillator                                                                                                                                                                                                                                                                                                                                                       | †-       | 1-         | 0        | -        | -        | <u> </u> | INH                                                 | 8E                                               |                                           | 1                                    |
| STX opr<br>STX opr<br>STX opr,X<br>STX opr,X<br>STX ,X<br>STX opr,SP<br>STX opr,SP              | Store X in M                    | $M \leftarrow (X)$                                                                                                                                                                                                                                                                                                                                                           | 0        | _          | _        | <b>‡</b> | <b>‡</b> | _        | DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2        | BF<br>CF<br>DF<br>EF<br>FF<br>9EEF<br>9EDF       |                                           | 3<br>4<br>4<br>3<br>2<br>4<br>5      |
| SUB #opr<br>SUB opr<br>SUB opr,<br>SUB opr,X<br>SUB opr,X<br>SUB,X<br>SUB opr,SP<br>SUB opr,SP  | Subtract                        | $A \leftarrow (A) - (M)$                                                                                                                                                                                                                                                                                                                                                     | <b>‡</b> | _          | _        | <b>‡</b> | <b>‡</b> | <b>‡</b> | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | A0<br>B0<br>C0<br>D0<br>E0<br>F0<br>9EE0<br>9ED0 |                                           | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 |
| SWI                                                                                             | Software Interrupt              | $\begin{array}{c} PC \leftarrow (PC) + 1;  Push  (PCL) \\ SP \leftarrow (SP) - 1;  Push  (PCH) \\ SP \leftarrow (SP) - 1;  Push  (X) \\ SP \leftarrow (SP) - 1;  Push  (A) \\ SP \leftarrow (SP) - 1;  Push  (CCR) \\ SP \leftarrow (SP) - 1;  I \leftarrow 1 \\ PCH \leftarrow Interrupt  Vector  High  Byte \\ PCL \leftarrow Interrupt  Vector  Low  Byte \\ \end{array}$ | _        | _          | 1        | _        | _        | _        | INH                                                 | 83                                               |                                           | 9                                    |
| TAP                                                                                             | Transfer A to CCR               | CCR ← (A)                                                                                                                                                                                                                                                                                                                                                                    | <b>‡</b> | \$         | <b>‡</b> | <b>‡</b> | \$       | \$       | INH                                                 | 84                                               |                                           | 2                                    |
| TAX                                                                                             | Transfer A to X                 | X ← (A)                                                                                                                                                                                                                                                                                                                                                                      | 1-       | † <u> </u> | T-       | -        | -        | _        | INH                                                 | 97                                               |                                           | 1                                    |

MC68HC708XL36 14-cpu8\_a

CPU Opcode Map

**Table 1. Instruction Set Summary (Continued)** 

| Source                                                       | Operation                 | Description                            |   |   |   | ct<br>CR | on<br>R  | ) | ress                                  | Opcode                             | Operand        | es                         |
|--------------------------------------------------------------|---------------------------|----------------------------------------|---|---|---|----------|----------|---|---------------------------------------|------------------------------------|----------------|----------------------------|
| Form                                                         |                           | 2 22334                                | ٧ | Н | I | N        | Z        | С | Addre                                 | Opc                                | Ope            | Cycles                     |
| TPA                                                          | Transfer CCR to A         | $A \leftarrow (CCR)$                   | - | - | _ | -        | <u> </u> | - | INH                                   | 85                                 |                | 1                          |
| TST opr<br>TSTA<br>TSTX<br>TST opr,X<br>TST ,X<br>TST opr,SP | Test for Negative or Zero | (A) – \$00 or (X) – \$00 or (M) – \$00 | 0 | _ | _ | <b>‡</b> | <b>‡</b> | _ | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 3D<br>4D<br>5D<br>6D<br>7D<br>9E6D | dd<br>ff<br>ff | 3<br>1<br>1<br>3<br>2<br>4 |
| TSX                                                          | Transfer SP to H:X        | H:X ← (SP) + 1                         | - | - | - | -        | -        | - | INH                                   | 95                                 |                | 2                          |
| TXA                                                          | Transfer X to A           | $A \leftarrow (X)$                     | - | - | - | -        | -        | - | INH                                   | 9F                                 |                | 1                          |
| TXS                                                          | Transfer H:X to SP        | (SP) ← (H:X) – 1                       | - | - | - | -        | T-       | - | INH                                   | 94                                 |                | 2                          |

| Α     | Accumulator                                                         | n            | Any bit                                     |
|-------|---------------------------------------------------------------------|--------------|---------------------------------------------|
| С     | Carry/borrow bit                                                    | opr          | Operand (one or two bytes)                  |
| CCR   | Condition code register                                             | PC           | Program counter                             |
| dd    | Direct address of operand                                           | PCH          | Program counter high byte                   |
| dd rr | Direct address of operand and relative offset of branch instruction | PCL          | Program counter low byte                    |
| DD    | Direct to direct addressing mode                                    | REL          | Relative addressing mode                    |
| DIR   | Direct addressing mode                                              | rel          | Relative program counter offset byte        |
| DIX+  | Direct to indexed with post increment addressing mode               | rr           | Relative program counter offset byte        |
| ee ff | High and low bytes of offset in indexed, 16-bit offset addressing   | SP1          | Stack pointer, 8-bit offset addressing mode |
| EXT   | Extended addressing mode                                            | SP2          | Stack pointer 16-bit offset addressing mode |
| ff    | Offset byte in indexed, 8-bit offset addressing                     | SP           | Stack pointer                               |
| Н     | Half-carry bit                                                      | U            | Undefined                                   |
| Н     | Index register high byte                                            | V            | Overflow bit                                |
| hh II | High and low bytes of operand address in extended addressing        | X            | Index register low byte                     |
| I     | Interrupt mask                                                      | Z            | Zero bit                                    |
| ii    | Immediate operand byte                                              | &            | Logical AND                                 |
| IMD   | Immediate source to direct destination addressing mode              |              | Logical OR                                  |
| IMM   | Immediate addressing mode                                           | $\oplus$     | Logical EXCLUSIVE OR                        |
| INH   | Inherent addressing mode                                            | ()           | Contents of                                 |
| IX    | Indexed, no offset addressing mode                                  | -( )         | Negation (two's complement)                 |
| IX+   | Indexed, no offset, post increment addressing mode                  | #            | Immediate value                             |
| IX+D  | Indexed with post increment to direct addressing mode               | <b>«</b>     | Sign extend                                 |
| IX1   | Indexed, 8-bit offset addressing mode                               | $\leftarrow$ | Loaded with                                 |
| IX1+  | Indexed, 8-bit offset, post increment addressing mode               | ?            | If                                          |
| IX2   | Indexed, 16-bit offset addressing mode                              | :            | Concatenated with                           |
| M     | Memory location                                                     | <b>‡</b>     | Set or cleared                              |
| N     | Negative bit                                                        | _            | Not affected                                |

# Opcode Map

Table 2 on page 56 is the opcode map for the MC68HC708XL36.

15-cpu8\_a MC68HC708XL36

| 0        |
|----------|
| <u>ă</u> |
| ≥        |
| æ        |
| ŏ        |
| 8        |
| 0        |
| ر<br>ز   |
| <u>Ф</u> |
| ap       |
| Ë        |

56

| _   | Rit Manipulation     | noilation           | Branch                                                        |                   |                     | Read-Mor            | Read-Modify-Write | 2             | .i            |                    | 2 2          |              |              |                   | Register/Memory | Memory         |              |                                            |           |
|-----|----------------------|---------------------|---------------------------------------------------------------|-------------------|---------------------|---------------------|-------------------|---------------|---------------|--------------------|--------------|--------------|--------------|-------------------|-----------------|----------------|--------------|--------------------------------------------|-----------|
|     | DIR                  | DIR                 | REL                                                           | DIR               | H                   | HNI                 | IX1               | SP1           | ×             | HNI                | H            | IMM          | DIR          | EXT               | IX2             | SP2            | IX1          | SP1                                        | ×         |
| MSB | 0                    | -                   | 2                                                             | 8                 | 4                   | 5                   | 9                 | 9E6           | 7             | 8                  | 6            | 4            | œ            | ပ                 | Q               | 9ED            | ш            | 9EE                                        | ш         |
| 0   | BRSET0<br>3 DIR      | BSET0<br>2 DIR      | BRA<br>2 REL 2                                                | NEG<br>2 DIR      | NEGA<br>1 INH       | NEGX<br>1 INH       | NEG<br>2 IX1      | NEG<br>3 SP1  | NEG<br>1 IX   | RTI<br>1 INH       | BGE<br>2 REL | SUB 2        | SUB<br>2 DIR | SUB<br>3 EXT      | SUB<br>3 IX2    | SUB<br>4 SP2   | SUB 2 IX1    | SUB<br>3 SP1 1                             | SUB<br>IX |
| 1   | BRCLR0<br>3 DIR      | BCLR0<br>2 DIR      | BRN<br>2 REL                                                  | CBEQ<br>3 DIR     | CBEQA<br>3 IMM      | CBEQX<br>3 IMM      | CBEQ<br>3 IX1+    | CBEQ<br>4 SP1 | CBEQ<br>2 IX+ | RTS<br>1 INH       | BLT<br>2 REL | CMP 2        | CMP<br>2 DIR | CMP<br>3 EXT      | CMP<br>3 IX2    | CMP 24 SP2     | CMP 2 IX1    | CMP 1                                      | CMP IX    |
| 2   | 5<br>BRSET1<br>3 DIR | BSET1<br>2 DIR      | BHI 2 REL                                                     |                   | 5<br>MUL<br>1 INH   | DIV<br>1 INH        | NSA<br>1 INH      |               | DAA 1         |                    | BGT 2 REL    | SBC 2        | SBC<br>2 DIR | SBC<br>3 EXT      | SBC<br>3 IX2    | SBC 4          | SBC 2 IX1    | SBC 4 1                                    | SBC 1X    |
| 3   | BRCLR1<br>3 DIR      | BCLR1<br>2 DIR      | BLS<br>2 REL                                                  | COM<br>2 DIR      | COMA<br>1 INH       | COMX<br>1 INH       | COM<br>2 IX1      | COM<br>3 SP1  | COM<br>1 IX   | 8 NNI 1            | BLE<br>PREL  | CPX 2        | CPX<br>2 DIR | CPX<br>3 EXT      | CPX<br>3 IX2    | CPX<br>4 SP2   | CPX 2        | CPX<br>3 SP1 1                             | CPX 2     |
| 4   | BRSET2<br>3 DIR      | BSET2<br>2 DIR      | BCC<br>2 REL                                                  | LSR<br>2 DIR      | LSRA<br>1 INH       | LSRX<br>1 INH       | LSR<br>2 IX1      | LSR<br>3 SP1  | LSR<br>1 IX   | TAP<br>1 INH       | TXS          | AND 2        | AND 2 DIR    | AND<br>3 EXT      | AND<br>3 IX2    | AND 4          | AND 2        | AND 3 SP1 1                                | AND IX    |
| 5   | BRCLR2<br>3 DIR      | BCLR2<br>2 DIR      | BCS<br>2 REL                                                  | STHX<br>2 DIR     | LDHX<br>3 IMM       | LDHX<br>2 DIR       | CPHX<br>3 IMM     |               | CPHX<br>DIR   | _                  | TSX<br>1 INH | BIT 2        | BIT 2 DIR    | BIT<br>3 EXT      | BIT<br>3 IX2    | BIT 8<br>4 SP2 | BIT 2        | BIT 4                                      | BIT 1X    |
| 9   | 5<br>BRSET3<br>3 DIR | 4<br>BSET3<br>2 DIR | BNE 2 REL                                                     | ROR<br>2 DIR      | RORA<br>1 INH       | RORX<br>1           | ROR<br>2 IX1      | ROR<br>3 SP1  | ROR 1         |                    |              | LDA<br>2 IMM | LDA<br>2 DIR | LDA 4             | LDA<br>3 IX2    | LDA<br>4 SP2   | LDA<br>2 IX1 | LDA<br>3 SP1 1                             | LDA 2     |
| 7   | BRCLR3<br>3 DIR      | BCLR3 B             | $\begin{bmatrix} & 3 & \\ BEQ & \\ 2 & REL & 2 \end{bmatrix}$ | ASR<br>2 DIR      | ASRA<br>1 INH       | ASRX<br>1 INH       | ASR<br>2 IX1      | ASR<br>3 SP1  | _             | 2<br>PSHA<br>1 INH | TAX<br>1 INH | AIS 2 IMM    | STA<br>2 DIR | ו כיי             | STA<br>3 IX2    | STA<br>4 SP2   | STA 2        | । ന                                        | STA IX    |
| 8   | 5<br>BRSET4<br>3 DIR | BSET4<br>2 DIR      | 4 3<br>BSET4 BHCC<br>2 DIR 2 REL 2                            | LSL<br>2 DIR      | LSLA<br>1 INH       | LSLX<br>1 INH       | LSL<br>2 IX1      | 1 LSL 3 SP1   | _             | PULX<br>1 INH      | CLC<br>1 INH | EOR<br>2 IMM | EOR<br>DIR   | EOR<br>3 EXT      | EOR<br>3 IX2    | EOR<br>4 SP2   | EOR 2        | EOR 3 SP1 1                                | EOR IX    |
| 9   | 5<br>BRCLR4<br>3 DIR | BCLR4<br>2 DIR      | BCLR4 BHCS F<br>2 DIR 2 REL 2                                 | ROL<br>2 DIR      | ROLA<br>1 INH       | ROLX<br>1 INH       | 7                 |               | _             | 2<br>PSHX<br>1 INH | SEC<br>1 INH | ADC 2        | ADC 2 DIR    | ADC 3 EXT         | ADC<br>3 IX2    | ADC 4          | ADC 3        | ADC 3 SP1 1                                | ADC 1X    |
| A   | 5<br>BRSET5<br>3 DIR | 4<br>BSET5<br>2 DIR | OI                                                            | BPL DEC REL 2 DIR | DECA<br>1 INH       | DECX<br>1 INH       | (1                | DEC<br>3 SP1  | DEC<br>1 IX   | PULH<br>1 INH      | CLI<br>1 INH | ORA<br>2 IMM | ORA<br>2 DIR | ORA<br>3 EXT      | ORA<br>3 IX2    | ORA<br>4 SP2   | ORA<br>2 IX1 | ORA<br>3 SP1 1                             | ORA<br>IX |
| В   | 5<br>BRCLR5<br>3 DIR | BCLR5<br>2 DIR      | $\begin{vmatrix} 3 \\ BMI \\ 2 & REL   3 \end{vmatrix}$       | SNZ<br>DIR        | 3<br>DBNZA<br>2 INH | 3<br>DBNZX<br>2 INH | DBNZ<br>3 IX1     | DBNZ<br>4 SP1 | DBNZ<br>2 IX  | 2<br>PSHH<br>1 INH | SEI<br>1 INH | ADD 2 IMM    | ADD 2 DIR    | ADD 4             | ADD<br>3 IX2    | ADD 5 2        | ADD 2 IX1    | ADD 4                                      | ADD IX    |
| С   | 5<br>BRSET6<br>3 DIR | BSET6<br>2 DIR      | BMC III                                                       | INC 4             | INCA<br>1 INH       | L NCX 1             | INC 2 IX1         | 1NC<br>3 SP1  | 1 INC 1X      | CLRH<br>1 INH      | RSP<br>1 INH |              | JMP<br>2 DIR | 3<br>JMP<br>3 EXT | JMP<br>3 IX2    |                | 3 JMP 2 IX1  | 1                                          | JMP Z     |
| D   | 5<br>BRCLR6<br>3 DIR | BCLR6<br>2 DIR      | BMS<br>2 REL                                                  |                   | TSTA<br>1 INH       | TSTX<br>1 INH       | $\sim$ 11         | നി            | TST 1         |                    | NOP 1        | BSR<br>2 REL | JSR<br>2 DIR | JSR<br>3 EXT      | JSR<br>3 IX2    |                | JSR 5        | 7                                          | JSR 4     |
| Е   | 5<br>BRSET7<br>3 DIR | BSET7<br>2 DIR      | BIL<br>2 REL                                                  |                   | MOV<br>3 DD         | MOV<br>2 DIX+       | MOV<br>3 IMD      |               | MOV<br>2 IX+D | STOP<br>1 INH      | *            | LDX<br>2 IMM | LDX<br>2 DIR | LDX<br>3 EXT      | LDX<br>3 IX2    | LDX<br>4 SP2   | 2 LDX 2      | $\begin{vmatrix} LDX \\ SP1 \end{vmatrix}$ | LDX 2     |
| ш   | BRCLR7<br>3 DIR      | BCLR7<br>2 DIR      | BIH<br>2 REL                                                  | CLR<br>2 DIR      | CLRA<br>1 INH       | CLRX 1              | CLR 2 IX1         | CLR<br>3 SP1  | CLR 1         | WAIT 1             | 1XA L        | AIX 2        | STX<br>2 DIR | STX<br>3 EXT      | STX 4           | STX<br>4 SP2   | STX 3        | STX 3 SP1 1                                | STX 2     |

MC68HC708XL36 16-cpu8\_a

High Byte of Opcode in Hexadecimal

Cycles Opcode Mnemonic Number of Bytes / Addressing Mode

BRSETO 3 DIR

Low Byte of Opcode in Hexadecimal

Stack Pointer, 8-Bit Offset Stack Pointer, 16-Bit Offset Indexed, No Offset with Post Increment Indexed, 1-Byte Offset with Post Increment

SP2 X + X X + X X + X

REL Relative
IX Indexed, No Offset
IX1 Indexed, 8-Bit Offset
IX2 Indexed, 16-Bit Offset
IMD Immediate-Direct
DIX+ Direct-Indexed

INH Inherent REL Relative
IMM Immediate IX Indexed, No Offset
DIR Direct IX1 Indexed, 8-Bit Offset
EXT Extended IX2 Indexed, 16-Bit Offset
DD Direct-Direct IMD Immediate-Direct
IX+D Indexed-Direct DIX+ Direct-Indexed
\*Pre-byte for stack pointer indexed instructions

LSB

# **Contents**

| Resets       58         Effects       58         External Reset       58         Internal Reset       58         Power-On Reset       59         COP Reset       60         Low-Voltage Inhibit Reset       60         Illegal Opcode Reset       60         Illegal Address Reset       60 |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| External Reset                                                                                                                                                                                                                                                                              |
| Internal Reset58Power-On Reset59COP Reset60Low-Voltage Inhibit Reset60Illegal Opcode Reset60                                                                                                                                                                                                |
| Power-On Reset                                                                                                                                                                                                                                                                              |
| COP Reset                                                                                                                                                                                                                                                                                   |
| Low-Voltage Inhibit Reset                                                                                                                                                                                                                                                                   |
| Illegal Opcode Reset60                                                                                                                                                                                                                                                                      |
|                                                                                                                                                                                                                                                                                             |
| Illegal Address Reset                                                                                                                                                                                                                                                                       |
|                                                                                                                                                                                                                                                                                             |
| Reset Status Register61                                                                                                                                                                                                                                                                     |
| Interrupts                                                                                                                                                                                                                                                                                  |
| Effects                                                                                                                                                                                                                                                                                     |
| Sources                                                                                                                                                                                                                                                                                     |
| SWI Instruction                                                                                                                                                                                                                                                                             |
| Break Interrupt                                                                                                                                                                                                                                                                             |
| IRQ1 Pin66                                                                                                                                                                                                                                                                                  |
| CGM                                                                                                                                                                                                                                                                                         |
| DMA                                                                                                                                                                                                                                                                                         |
| TIM                                                                                                                                                                                                                                                                                         |
| SPI                                                                                                                                                                                                                                                                                         |
| SCI                                                                                                                                                                                                                                                                                         |
| IRQ2 Pin                                                                                                                                                                                                                                                                                    |
| KB0–KB7 Pins                                                                                                                                                                                                                                                                                |
|                                                                                                                                                                                                                                                                                             |
| Interrupt Status Registers                                                                                                                                                                                                                                                                  |
| Interrupt Status Register 1                                                                                                                                                                                                                                                                 |
| Interrupt Status Register 3                                                                                                                                                                                                                                                                 |

1-ri24\_e MC68HC708XL36

#### Introduction

Resets and interrupts are responses to exceptional events during program execution. A reset reinitializes the MCU to its startup condition. An interrupt vectors the program counter to a service routine.

#### Resets

A reset returns the MCU to a known startup condition and begins program execution from a user-defined memory location.

#### Effects

#### A reset:

- Immediately stops the operation of the instruction being executed.
- Initializes certain control and status bits.
- Loads the program counter with a user-defined reset vector address from locations \$FFFE and \$FFFF.
- Selects CGMXCLK divided by four as the bus clock.

#### **External Reset**

A logic 0 applied to the  $\overline{RST}$  pin for a time,  $t_{IRL}$ , generates an external reset. An external reset sets the PIN bit in the reset status register.

#### **Internal Reset**

#### Sources:

- Power-on reset
- COP
- Low-voltage inhibit
- · Illegal opcode
- Illegal address

All internal reset sources pull the RST pin low for 32 CGMXCLK cycles to allow resetting of external devices. The MCU is held in reset for an additional 32 CGMXCLK cycles after releasing the RST pin.

MC68HC708XL36 2-ri24\_e

Resets and Interrupts
Resets



Figure 1. Internal Reset Timing

Power-On Reset

A power-on reset (POR) is an internal reset caused by a positive transition on the  $V_{DD}$  pin. A power-on reset:

- Holds the clocks to the CPU and modules inactive for an oscillator stabilization delay of 4096 CGMXCLK cycles.
- Drives the RST pin low during the oscillator stabilization delay.
- Releases the RST pin 32 CGMXCLK cycles after the oscillator stabilization delay.
- Releases the CPU to begin the reset vector sequence 64 CGMXCLK cycles after the oscillator stabilization delay.
- Sets the POR bit in the reset status register and clears all other bits in the register.



1. PORRST is an internally generated power-on reset pulse.

Figure 2. Power-On Reset Recovery

3-ri24\_e MC68HC708XL36

# Freescale Semiconductor, Inc.

# **Resets and Interrupts**

#### COP Reset

A COP reset is an internal reset caused by an overflow of the COP counter. A COP reset sets the COP bit in the reset status register.

To clear the COP counter and prevent a COP reset, write any value to the COP control register at location \$FFFF.

# Low-Voltage Inhibit Reset

A low-voltage inhibit (LVI) reset is an internal reset caused by a drop in the power supply voltage to the LVI<sub>triof</sub> voltage. An LVI reset:

- Holds the clocks to the CPU and modules inactive for an oscillator stabilization delay of 4096 CGMXCLK cycles after the power supply voltage rises to the LVI<sub>tripr</sub> voltage.
- Drives the RST pin low for as long as V<sub>DD</sub> is below the LVI<sub>tripr</sub> voltage and during the oscillator stabilization delay.
- Releases the RST pin 32 CGMXCLK cycles after the oscillator stabilization delay.
- Releases the CPU to begin the reset vector sequence 64 CGMXCLK cycles after the oscillator stabilization delay.
- Sets the LVI bit in the reset status register.

# Illegal Opcode Reset

An illegal opcode reset is an internal reset caused by an opcode that is not in the instruction set. An illegal opcode reset sets the ILOP bit in the reset status register.

If the stop enable bit, STOP, in the configuration register is logic 0, the STOP instruction causes an illegal opcode reset.

# Illegal Address Reset

An illegal address reset is an internal reset caused by an opcode fetch from an unmapped address. An illegal address reset sets the ILAD bit in the reset status register.

A data fetch from an unmapped address does not generate a reset.

MC68HC708XL36 4-ri24\_e

Semiconductor, Inc.

This read-only register contains six flags that show the source of the last reset. Clear the reset status register by reading it. A power-on reset sets the POR bit and clears all other bits in the register.

> **NOTE:** A reset source that becomes active before recovery from a previous reset can prevent the previous reset from setting its reset status bit.



Figure 3. Reset Status Register (RSR)

POR — Power-On Reset Bit

1 = Last reset caused by power-on

0 = Read of RSR

PIN — External Reset Bit

1 = Last reset caused by external reset pin (RST)

0 = POR or read of RSR

COP — Computer Operating Properly Reset Bit

1 = Last reset caused by timeout of COP counter

0 = POR or read of RSR

ILOP — Illegal Opcode Reset Bit

1 = Last reset caused by an illegal opcode

0 = POR or read of RSR

ILAD — Illegal Address Reset Bit

1 = Last reset caused by an opcode fetch from an illegal address

0 = POR or read of RSR

LVI — Low-Voltage Inhibit Reset Bit

1 = Last reset caused by low power supply voltage

0 = POR or read of RSR

5-ri24\_e MC68HC708XL36

# Interrupts

An interrupt temporarily changes the sequence of program execution to respond to a particular event. An interrupt does not stop the operation of the instruction being executed, but begins when the current instruction completes its operation.

# Effects An interrupt:

 Saves the CPU registers on the stack. At the end of the interrupt, the RTI instruction recovers the CPU registers from the stack so that normal processing can resume.



<sup>\*</sup>High byte of index register is not stacked.

Figure 4. Interrupt Stacking Order

MC68HC708XL36 6-ri24\_e

- Sets the interrupt mask (I bit) to prevent additional interrupts.
   Once an interrupt is latched, no other interrupt can take precedence, regardless of its priority.
- Loads the program counter with a user-defined vector address.

After every instruction, the CPU checks all pending interrupts if the I bit is not set. If more than one interrupt is pending when an instruction is done, the highest priority interrupt is serviced first. If an interrupt is pending upon exit from the interrupt service routine, the pending interrupt is serviced before the LDA instruction is executed.



Figure 5. Interrupt Recognition Example

The LDA opcode is prefetched by both the INT1 and INT2 RTI instructions. However, in the case of the INT1 RTI prefetch, this is a redundant operation.

**NOTE:** 

To maintain compatibility with the M6805 Family, the H register is not pushed on the stack during interrupt entry. If the interrupt service routine modifies the H register or uses the indexed addressing mode, save the H register and then restore it prior to exiting the routine.

7-ri24\_e MC68HC708XL36



**Figure 6. Interrupt Processing** 

MC68HC708XL36 8-ri24\_e

**Sources** 

The following sources can generate CPU interrupt requests:

**Table 1. Interrupt Sources** 

| Source                    | Flag  | Mask <sup>(1)</sup> | INT Register<br>Flag | Priority <sup>(2)</sup> | Vector<br>Address           |  |
|---------------------------|-------|---------------------|----------------------|-------------------------|-----------------------------|--|
| SWI Instruction           | None  | None                | None                 | 0                       | \$FFFC—\$FFFD               |  |
| IRQ1 Pin                  | IRQ1F | IMASK1              | IF1                  | 1                       | \$FFFA—\$FFFB               |  |
| CGM                       | PLLF  | PLLIE               | IF2                  | 2                       | \$FFF8-\$FFF9               |  |
| DMA Channel 0             | IFC0  | IEC0                |                      |                         |                             |  |
| DMA Channel 1             | IFC1  | IEC1                | IF3                  | 3                       | \$FFF6-\$FFF7               |  |
| DMA Channel 2             | IFC2  | IEC2                |                      |                         |                             |  |
| TIM Channel 0             | CH0F  | CH0IE               | IF4                  | 4                       | \$FFF4-\$FFF5               |  |
| TIM Channel 1             | CH1F  | CH1IE               | IF5                  | 5                       | \$FFF2-\$FFF3               |  |
| TIM Channel 2             | CH2F  | CH2IE               | IF6                  | 6                       | \$FFF0-\$FFF1               |  |
| TIM Channel 3             | CH3F  | CH3IE               | IF7                  | 7                       | \$FFEE-\$FFEF               |  |
| TIM Overflow              | TOF   | TOIE                | IF8                  | 8                       | \$FFEC-\$FFED               |  |
| SPI Receiver Full         | SPRF  | SPRIE               |                      | 9                       | \$FFEA-\$FFEB               |  |
| SPI Overflow              | OVRF  | ERRIE               | IF9                  |                         |                             |  |
| SPI Mode Fault            | MODF  | ERRIE               |                      |                         |                             |  |
| SPI Transmitter Empty     | SPTE  | SPTIE               | IF10                 | 10                      | \$FFE8-\$FFE9               |  |
| SCI Receiver Overrun      | OR    | ORIE                |                      |                         |                             |  |
| SCI Noise Flag            | NF    | NEIE                | IF11                 | 11                      | \$FFE6-\$FFE7               |  |
| SCI Framing Error         | FE    | FEIE                | 1511                 | 11                      |                             |  |
| SCI Parity Error          | PE    | PEIE                |                      |                         |                             |  |
| SCI Receiver Full         | SCRF  | SCRIE               | IE40                 | 12                      | \$FFE4-\$FFE5               |  |
| SCI Input Idle            | IDLE  | ILIE                | IF12                 |                         |                             |  |
| SCI Transmitter Empty     | SCTE  | SCTIE               | IF13                 | 13                      | <b>¢</b> EEE2 <b>¢</b> EEE2 |  |
| SCI Transmission Complete | TC    | TCIE                | 11713                |                         | \$FFE2-\$FFE3               |  |
| IRQ2 Pin                  | IRQ2F | IMASK2              | IF14                 | 14                      | \$FFE0-\$FFE1               |  |
| Keyboard Pin              | KEYF  | IMASKK              | IF15                 | 15                      | \$FFDE-\$FFDF               |  |

<sup>1.</sup> The I bit in the condition code register is a global mask for all interrupt sources except the SWI instruction.

9-ri24\_e MC68HC708XL36

<sup>2. 0 =</sup> highest priority

# Freescale Semiconductor, Inc.

# **Resets and Interrupts**

SWI Instruction The software interrupt instruction (SWI) causes a nonmaskable

interrupt.

**NOTE:** A software interrupt pushes PC onto the stack. An SWI does **not** push

PC – 1, as a hardware interrupt does.

Break Interrupt The break module causes the CPU to execute an SWI instruction at a

software-programmable break point.

*IRQ1* Pin A logic 0 on the IRQ1 pin latches an external interrupt request.

CGM The CGM can generate a CPU interrupt request every time the

phase-locked loop circuit (PLL) enters or leaves the locked state. When the LOCK bit changes state, the PLL flag (PLLF) is set. The PLL interrupt enable bit (PLLIE) enables PLLF CPU interrupt requests. LOCK is in the

PLL bandwidth control register. PLLF is in the PLL control register.

DMA The DMA module can generate a CPU interrupt request when a channel

x CPU interrupt flag (IFCx) becomes set.

 IFCx is set at the end of a DMA block transfer. The channel x CPU interrupt enable bit, IECx, enables DMA channel x CPU interrupt requests.

 IFCx is set at the end of a DMA transfer loop. The channel x CPU interrupt enable bit, IECx, enables DMA channel x CPU interrupt requests.

The IFCx bit is the DMA status and control register. The IECx bit is in DMA control register 1.

MC68HC708XL36 10-ri24\_e

Resets and Interrupts
Interrupts

#### TIM

## TIM CPU interrupt sources:

- TIM overflow flag (TOF) The TOF bit is set when the TIM counter value rolls over to \$0000 after matching the value in the TIM counter modulo registers. The TIM overflow interrupt enable bit, TOIE, enables TIM overflow CPU interrupt requests. TOF and TOIE are in the TIM status and control register.
- TIM channel flags (CH3F–CH0F) The CHxF bit is set when an input capture or output compare occurs on channel x. The channel x interrupt enable bit, CHxIE, enables channel x TIM CPU interrupt requests. CHxF and CHxIE are in the TIM channel x status and control register.

#### SPI

#### SPI CPU interrupt sources:

- SPI receiver full bit (SPRF) The SPRF bit is set every time a
  byte transfers from the shift register to the receive data register.
  The SPI receiver interrupt enable bit, SPRIE, enables SPRF CPU
  interrupt requests. SPRF is in the SPI status and control register
  and SPRIE is in the SPI control register.
- SPI transmitter empty (SPTE) The SPTE bit is set every time a
  byte transfers from the transmit data register to the shift register.
  The SPI transmit interrupt enable bit, SPTIE, enables SPTE CPU
  interrupt requests. SPTE is in the SPI status and control register
  and SPTIE is in the SPI control register.
- Mode fault bit (MODF) The MODF bit is set in a slave SPI if the SS pin goes high during a transmission with the mode fault enable bit (MODFEN) set. In a master SPI, the MODF bit is set if the SS pin goes low at any time with the MODFEN bit set. The error interrupt enable bit, ERRIE, enables MODF CPU interrupt requests. MODF, MODFEN, and ERRIE are in the SPI status and control register.
- Overflow bit (OVRF) The OVRF bit is set if software does not read the byte in the receive data register before the next full byte enters the shift register. The error interrupt enable bit, ERRIE, enables OVRF CPU interrupt requests. OVRF and ERRIE are in the SPI status and control register.

11-ri24\_e MC68HC708XL36

## SCI CPU interrupt sources:

- SCI transmitter empty bit (SCTE) SCTE is set when the SCI data register transfers a character to the transmit shift register.
  The SCI transmit interrupt enable bit, SCTIE, enables transmitter CPU interrupt requests. SCTE is in SCI status register 1. SCTIE is in SCI control register 2.
- Transmission complete bit (TC) TC is set when the transmit shift register and the SCI data register are empty and no break or idle character has been generated. The transmission complete interrupt enable bit, TCIE, enables transmitter CPU interrupt requests. TC is in SCI status register 1. TCIE is in SCI control register 2.
- SCI receiver full bit (SCRF) SCRF is set when the receive shift register transfers a character to the SCI data register. The SCI receive interrupt enable bit, SCRIE, enables receiver CPU interrupts. SCRF is in SCI status register 1. SCRIE is in SCI control register 2.
- Idle input bit (IDLE) IDLE is set when 10 or 11 consecutive logic 1s shift in from the RxD pin. The idle line interrupt enable bit, ILIE, enables IDLE CPU interrupt requests. IDLE is in SCI status register 1. ILIE is in SCI control register 2.
- Receiver overrun bit (OR) OR is set when the receive shift
  register shifts in a new character before the previous character
  was read from the SCI data register. The overrun interrupt enable
  bit, ORIE, enables OR to generate SCI error CPU interrupt
  requests. OR is in SCI status register 1. ORIE is in SCI control
  register 3.
- Noise flag (NF) NF is set when the SCI detects noise on incoming data or break characters, including start, data, and stop bits. The noise error interrupt enable bit, NEIE, enables NF to generate SCI error CPU interrupt requests. NF is in SCI status register 1. NEIE is in SCI control register 3.

MC68HC708XL36 12-ri24\_e

# Freescale Semiconductor, Inc.

Resets and Interrupts
Interrupts

- Framing error bit (FE) FE is set when a logic 0 occurs where the
  receiver expects a stop bit. The framing error interrupt enable bit,
  FEIE, enables FE to generate SCI error CPU interrupt requests.
  FE is in SCI status register 1. FEIE is in SCI control register 3.
- Parity error bit (PE) PE is set when the SCI detects a parity error in incoming data. The parity error interrupt enable bit, PEIE, enables PE to generate SCI error CPU interrupt requests. PE is in SCI status register 1. PEIE is in SCI control register 3.

ĪRO2 Pin

A logic 0 on the IRQ2 pin latches an external interrupt request.

KBO-KB7 Pins

A logic 0 on a keyboard interrupt pin latches an external interrupt request.

13-ri24\_e MC68HC708XL36

# Freescale Semiconductor, Inc.

# **Resets and Interrupts**

Interrupt Status Registers The flags in the interrupt status registers identify maskable interrupt sources. **Table 2** summarizes the interrupt sources and the interrupt status register flags that they set. The interrupt status registers can be useful for debugging.

**Table 2. Interrupt Source Flags** 

| Interrupt Source | Interrupt Status<br>Register Flag |  |  |  |
|------------------|-----------------------------------|--|--|--|
| Reset            | _                                 |  |  |  |
| SWI Instruction  | _                                 |  |  |  |
| ĪRQ1 Pin         | IF1                               |  |  |  |
| CGM              | IF2                               |  |  |  |
| DMA              | IF3                               |  |  |  |
| TIM Channel 0    | IF4                               |  |  |  |
| TIM Channel 1    | IF5                               |  |  |  |
| TIM Channel 2    | IF6                               |  |  |  |
| TIM Channel 3    | IF7                               |  |  |  |
| TIM Overflow     | IF8                               |  |  |  |
| SPI Receiver     | IF9                               |  |  |  |
| SPI Transmitter  | IF10                              |  |  |  |
| SCI Error        | IF11                              |  |  |  |
| SCI Receiver     | IF12                              |  |  |  |
| SCI Transmitter  | IF13                              |  |  |  |
| ĪRQ2 Pin         | IF14                              |  |  |  |
| Keyboard Pin     | IF15                              |  |  |  |

MC68HC708XL36 14-ri24\_e

Resets and Interrupts
Interrupts

Interrupt Status Register 1

| Address: | \$FE04     |     |     |     |     |     |   |       |
|----------|------------|-----|-----|-----|-----|-----|---|-------|
|          | Bit 7      | 6   | 5   | 4   | 3   | 2   | 1 | Bit 0 |
| Read:    | IF6        | IF5 | IF4 | IF3 | IF2 | IF1 | 0 | 0     |
| Write:   | R          | R   | R   | R   | R   | R   | R | R     |
| Reset:   | 0          | 0   | 0   | 0   | 0   | 0   | 0 | 0     |
|          | R = Reserv | /ed |     |     |     |     |   |       |

Figure 7. Interrupt Status Register 1 (INT1)

IF6-IF1 — Interrupt Flags 6-1

These flags indicate the presence of interrupt requests from the sources shown in **Table 2**.

1 = Interrupt request present

0 = No interrupt request present

Bits 0-1 — Always read 0

Interrupt Status Register 2



Figure 8. Interrupt Status Register 2 (INT2)

IF14–IF7 — Interrupt Flags 14–7

These flags indicate the presence of interrupt requests from the sources shown in **Table 2**.

1 = Interrupt request present

0 = No interrupt request present

15-ri24\_e MC68HC708XL36

# Freescale Semiconductor, Inc.

# **Resets and Interrupts**

Interrupt Status Register 3



Figure 9. Interrupt Status Register 3 (INT3)

Bits 7-1 — Always read 0

IF15 — Interrupt Flag 15

This flag indicates the presence of an interrupt request from the source shown in **Table 2**.

1 = Interrupt request present

0 = No interrupt request present

MC68HC708XL36 16-ri24\_e

# Freescale Semiconductor, Inc.

# **Low-Power Modes**

# **Contents**

| Introduction                                 |
|----------------------------------------------|
| Central Processor Unit (CPU)                 |
| Clock Generator Module (CGM)                 |
| Break Module (BRK)                           |
| Computer Operating Properly Module (COP)     |
| Direct Memory Access Module (DMA)76          |
| External Interrupt Module (IRQ)77            |
| Keyboard Interrupt Module (KB)               |
| Low-Voltage Inhibit Module (LVI)78           |
| Serial Communications Interface Module (SCI) |
| Serial Peripheral Interface Module (SPI)     |
| Timer Interface Module (TIM)                 |
| Exiting Wait Mode                            |
| Exiting Stop Mode                            |

1-lp24\_e MC68HC708XL36

# **Low-Power Modes**

### Introduction

The WAIT instruction puts the MCU in a low-power standby mode in which the CPU clock is disabled but the bus clock continues to run. The STOP instruction disables both the CPU clock and the bus clock.

# **Central Processor Unit (CPU)**

### **Wait Mode**

### The WAIT instruction:

- Clears the interrupt mask (I bit) in the condition code register, enabling interrupts. After exit from wait mode by interrupt, the I bit remains clear. After exit by reset, the I bit is set.
- Disables the CPU clock.

### **Stop Mode**

### The STOP instruction:

- Clears the interrupt mask (I bit) in the condition code register, enabling external interrupts. After exit from stop mode by external interrupt, the I bit remains clear. After exit by reset, the I bit is set.
- Disables the CPU clock.

After exiting stop mode, the CPU clock begins running after the oscillator stabilization delay.

MC68HC708XL36 2-lp24\_e

Low-Power Modes Clock Generator Module (CGM)

# **Clock Generator Module (CGM)**

#### Wait Mode

The CGM remains active in wait mode. Before entering wait mode, software can disengage and turn off the PLL by clearing the BCS and PLLON bits in the PLL control register (PCTL). Less power-sensitive applications can disengage the PLL without turning it off. Applications that require the PLL to wake the MCU from wait mode also can deselect the PLL output without turning off the PLL.

### **Stop Mode**

The STOP instruction disables the CGM and holds low all CGM outputs (CGMXCLK, CGMOUT, and CGMINT).

If the STOP instruction is executed with the VCO clock, CGMVCLK, divided by two driving CGMOUT, the PLL automatically clears the BCS bit in the PLL control register (PCTL), thereby selecting the crystal clock, CGMXCLK, divided by two as the source of CGMOUT. When the MCU recovers from STOP, the crystal clock divided by two drives CGMOUT and BCS remains clear.

# **Break Module (BRK)**

### **Wait Mode**

If enabled, the break module is active in wait mode. A DMA-generated address that matches the break address registers in wait mode sets the BSW in the break status register.

The DMA can also use the break status and control register as its destination address in order to write to the BRKA and BRKE bits during wait mode. A DMA write to the break status and control register sets the BSW bit.

### **Stop Mode**

The break module is inactive in stop mode. The STOP instruction does not affect break module register states.

3-lp24\_e MC68HC708XL36

# **Computer Operating Properly Module (COP)**

Wait Mode The COP remains active in wait mode. To prevent a COP reset during

wait mode, periodically clear the COP counter in a CPU interrupt routine

or a DMA service routine.

Stop Mode Stop mode turns off the CGMXCLK input to the COP and clears the COP

prescaler. Service the COP immediately before entering or after exiting stop mode to ensure a full COP timeout period after entering or exiting

stop mode.

The STOP bit in the configuration register (CONFIG) enables the STOP instruction. To prevent inadvertently turning off the COP with a STOP instruction, disable the STOP instruction by clearing the STOP bit.

# **Direct Memory Access Module (DMA)**

Wait Mode If enabled by the DMAWE bit in the DMA status and control register, the

DMA remains active in wait mode. The DMA can transfer data to and

from peripherals while the MCU remains in wait mode.

If the WAIT instruction occurs during a DMA transfer while DMAWE is set, the DMA transfer continues to completion. If the DMAWE bit is clear, a WAIT instruction suspends the current DMA transfer. If the DMA

priority bit (DMAP) is set, the suspended transfer resumes when the

MCU exits wait mode.

Stop Mode The DMA is inactive during stop mode. A STOP instruction suspends

any DMA transfer in progress. If an external interrupt brings the MCU out of stop mode and the DMA priority bit (DMAP) is set, the suspended DMA transfer resumes. If a reset brings the MCU out of stop mode, the

transfer is aborted.

MC68HC708XL36 4-lp24\_e

### Freescale Semiconductor, Inc.

Low-Power Modes
External Interrupt Module (IRQ)

Entering stop mode when a DMA channel is enabled may fail to clear the interrupt mask (I bit) in the condition code register. To make sure the I bit is cleared when entering stop mode:

 Before executing the STOP instruction, wait until any current DMA transfer is complete. Then disable DMA transfers by clearing bits TEC[2:0] in DMA control register 1.

Or.

 Execute the clear-interrupt-mask instruction (CLI) before entering stop mode.

### **External Interrupt Module (IRQ)**

Wait Mode The IRQ module remains active in wait mode. Clearing the IMASK1 or

IMASK2 bit in the IRQ status and control register enables  $\overline{\text{IRQ1}}$  or  $\overline{\text{IRQ2}}$ 

CPU interrupt requests to bring the MCU out of wait mode.

Stop Mode The IRQ module remains active in stop mode. Clearing the IMASK1 or

IMASK2 bit in the IRQ status and control register enables IRQ1 or IRQ2

CPU interrupt requests to bring the MCU out of stop mode.

# **Keyboard Interrupt Module (KB)**

Wait Mode The keyboard module remains active in wait mode. Clearing the

IMASKK bit in the keyboard status and control register enables keyboard

interrupt requests to bring the MCU out of wait mode.

Stop Mode The keyboard module remains active in stop mode. Clearing the

IMASKK bit in the keyboard status and control register enables keyboard

interrupt requests to bring the MCU out of stop mode.

5-lp24\_e MC68HC708XL36

# **Low-Power Modes**

# Low-Voltage Inhibit Module (LVI)

Wait Mode If enabled, the LVI module remains active in wait mode. If enabled to

generate resets, the LVI module can generate a reset and bring the

MCU out of wait mode.

Stop Mode If enabled, the LVI module remains active in stop mode. If enabled to

generate resets, the LVI module can generate a reset and bring the

MCU out of stop mode.

# Serial Communications Interface Module (SCI)

Wait Mode The SCI module remains active in wait mode. Any enabled CPU

interrupt request from the SCI module can bring the MCU out of wait

mode.

If SCI module functions are not required during wait mode, reduce power

consumption by disabling the module before executing the WAIT

instruction.

The DMA can service the SCI without exiting wait mode.

Stop Mode The SCI module is inactive in stop mode. The STOP instruction does not

affect SCI register states. SCI module operation resumes after the MCU

exits stop mode.

Because the internal clock is inactive during stop mode, entering stop mode during an SCI transmission or reception results in invalid data.

MC68HC708XL36 6-lp24\_e

Low-Power Modes Serial Peripheral Interface Module (SPI)

# Serial Peripheral Interface Module (SPI)

Wait Mode The SPI module remains active in wait mode. Any enabled CPU interrupt

request from the SPI module can bring the MCU out of wait mode.

If SPI module functions are not required during wait mode, reduce power consumption by disabling the SPI module before executing the WAIT

instruction.

The DMA can service the SPI without exiting wait mode.

Stop Mode The SPI module is inactive in stop mode. The STOP instruction does not

affect SPI register states. SPI operation resumes after an external interrupt. If stop mode is exited by reset, any transfer in progress is

aborted, and the SPI is reset.

### Timer Interface Module (TIM)

Wait Mode The TIM remains active in wait mode. Any enabled CPU interrupt

request from the TIM can bring the MCU out of wait mode.

If TIM functions are not required during wait mode, reduce power consumption by stopping the TIM before executing the WAIT instruction.

The DMA can service the TIM without exiting wait mode.

Stop Mode The TIM is inactive in stop mode. The STOP instruction does not affect

register states or the state of the TIM counter. TIM operation resumes

when the MCU exits stop mode after an external interrupt.

7-lp24\_e MC68HC708XL36

### **Exiting Wait Mode**

The following events restart the CPU clock and load the program counter with the reset vector or with an interrupt vector:

- External reset A logic 0 on the RST pin resets the MCU and loads the program counter with the contents of locations \$FFFE and \$FFFF.
- External interrupt A high-to-low transition on an external interrupt pin loads the program counter with the contents of locations:
  - \$FFFA and \$FFFB (IRQ1 pin)
  - \$FFE0 and \$FFE1 (IRQ2 pin)
- Break interrupt A break interrupt loads the program counter with the contents of \$FFFC and \$FFFD.
- Computer operating properly module (COP) reset A timeout of the COP counter resets the MCU and loads the program counter with the contents of \$FFFE and \$FFFF.
- Low-voltage inhibit module (LVI) reset A power supply voltage below the LVI<sub>tripf</sub> voltage resets the MCU and loads the program counter with the contents of locations \$FFFE and \$FFFF.
- Clock generator module (CGM) interrupt A CPU interrupt request from the phase-locked loop (PLL) loads the program counter with the contents of \$FFF8 and \$FFF9.
- Direct memory access module (DMA) interrupt A CPU interrupt request from the DMA loads the program counter with the contents of \$FFF6 and \$FFF7.

MC68HC708XL36 8-lp24\_e

# Freescale Semiconductor, Inc.

Low-Power Modes Exiting Wait Mode

- Timer interface module (TIM) interrupt A CPU interrupt request from the TIM loads the program counter with the contents of:
  - SFFEC and SFFED (TIM overflow)
  - \$FFEE and \$FFEF (TIM channel 3)
  - \$FFF0 and \$FFF1 (TIM channel 2)
  - \$FFF2 and \$FFF3 (TIM channel 1)
  - \$FFF4 and \$FFF5 (TIM channel 0)
- Serial peripheral interface module (SPI) interrupt A CPU interrupt request from the SPI loads the program counter with the contents of:
  - \$FFE8 and \$FFE9 (SPI transmitter)
  - FFEA and \$FFEB (SPI receiver)
- Serial communications interface module (SCI) interrupt A CPU interrupt request from the SCI loads the program counter with the contents of:
  - \$FFE2 and \$FFE3 (SCI transmitter)
  - \$FFE4 and \$FFE5 (SCI receiver)
  - \$FFE6 and \$FFE7 (SCI receiver error)

9-lp24\_e MC68HC708XL36

82

### **Exiting Stop Mode**

The following events restart the system clocks and load the program counter with the reset vector or with an interrupt vector:

- External reset A logic 0 on the RST pin resets the MCU and loads the program counter with the contents of locations \$FFFE and \$FFFF.
- External interrupt A high-to-low transition on an external interrupt pin loads the program counter with the contents of locations:
  - \$FFFA and \$FFFB (IRQ1 pin)
  - \$FFE0 and \$FFE1 (IRQ2 pin)
  - \$FFDE and \$FFDF (keyboard interrupt pins)
- Low-voltage inhibit (LVI) reset A power supply voltage below the LVI<sub>tripf</sub> voltage resets the MCU and loads the program counter with the contents of locations \$FFFE and \$FFFF.
- Break interrupt A break interrupt loads the program counter with the contents of locations \$FFFC and \$FFFD.

Upon exit from stop mode, the system clocks begin running after an oscillator stabilization delay. A 12-bit stop recovery counter inhibits the system clocks for 4096 CGMXCLK cycles after the reset or external interrupt.

The short stop recovery bit, SSREC, in the configuration register controls the oscillator stabilization delay during stop recovery. Setting SSREC reduces stop recovery time from 4096 CGMXCLK cycles to 32 CGMXCLK cycles.

**NOTE:** Use the full stop recovery time (SSREC = 0) in applications that use an external crystal.

MC68HC708XL36 10-lp24\_e

# Freescale Semiconductor, Inc.

# Clock Generator Module CGM

| Contents |                                           |    |
|----------|-------------------------------------------|----|
|          | Introduction                              | 84 |
|          | Features                                  | 85 |
|          | Functional Description                    | 86 |
|          | Crystal Oscillator Circuit                | 86 |
|          | Phase-Locked Loop Circuit (PLL)           | 88 |
|          | Circuits                                  | 88 |
|          | Acquisition and Tracking Modes            | 90 |
|          | Manual and Automatic PLL Bandwidth Modes  | 90 |
|          | Programming the PLL                       | 92 |
|          | Special Programming Exceptions            | 93 |
|          | Base Clock Selector Circuit               | 94 |
|          | CGM External Connections                  | 94 |
|          | I/O Signals                               | 96 |
|          | Crystal Amplifier Input Pin (OSC1)        |    |
|          | Crystal Amplifier Output Pin (OSC2)       |    |
|          | External Filter Capacitor Pin (CGMXFC)    |    |
|          | Analog Power Pin (VDDA)                   |    |
|          | Oscillator Enable Signal (SIMOSCEN)       | 96 |
|          | Crystal Output Frequency Signal (CGMXCLK) |    |
|          | CGM Base Clock Output (CGMOUT)            |    |
|          | CGM CPU Interrupt (CGMINT)                |    |
|          | CGM Registers                             | 98 |
|          | PLL Control Register                      |    |
|          | PLL Bandwidth Control Register (PBWC)     |    |
|          | PLL Programming Register (PPG)            |    |

84

| Low-Power Modes                        | 105 |
|----------------------------------------|-----|
| Wait Mode                              | 105 |
| Stop Mode                              | 105 |
| CGM During Break Interrupts            | 106 |
| Acquisition/Lock Time Specifications   | 106 |
| Acquisition/Lock Time Definitions      | 106 |
| Parametric Influences on Reaction Time | 108 |
| Choosing a Filter Capacitor            | 109 |
| Reaction Time Calculation              | 109 |

### Introduction

The CGM generates the crystal clock signal, CGMXCLK, which operates at the frequency of the crystal. The CGM also generates the base clock signal, CGMOUT, from which the system clocks are derived. CGMOUT is based on either the crystal clock divided by two or the phase-locked loop (PLL) clock, CGMVCLK, divided by two. The PLL is a frequency generator designed for use with 1-MHz to 16-MHz crystals or ceramic resonators. The PLL can generate an 8-MHz bus frequency without using a 32-MHz crystal.

MC68HC708XL36 2-cgm1m\_a

### **Features**

Features of the CGM include the following:

- Phase-Locked Loop with Output Frequency in Integer Multiples of the Crystal Reference
- Programmable Hardware Voltage-Controlled Oscillator (VCO) for Low-Jitter Operation
- Automatic Bandwidth Control Mode for Low-Jitter Operation
- Automatic Frequency Lock Detector
- CPU Interrupt on Entry or Exit from Locked Condition

# **Functional Description**

The CGM consists of three major submodules:

- Crystal oscillator circuit The crystal oscillator circuit generates the constant crystal frequency clock, CGMXCLK.
- Phase-locked loop (PLL) The PLL generates the programmable VCO frequency clock CGMVCLK.
- Base clock selector circuit This software-controlled circuit selects either CGMXCLK divided by two or the VCO clock, CGMVCLK, divided by two as the base clock, CGMOUT. The system clocks are derived from CGMOUT.

Figure 1 shows the structure of the CGM.

### Crystal Oscillator Circuit

The crystal oscillator circuit consists of an inverting amplifier and an external crystal. The OSC1 pin is the input to the amplifier and the OSC2 pin is the output. The SIMOSCEN signal enables the crystal oscillator circuit.

The CGMXCLK signal is the output of the crystal oscillator circuit and runs at a rate equal to the crystal frequency. CGMXCLK is then buffered to produce CGMRCLK, the PLL reference clock.

CGMXCLK can be used by other modules which require precise timing for operation. The duty cycle of CGMXCLK is not guaranteed to be 50% and depends on external factors, including the crystal and related external components.

An externally generated clock also can feed the OSC1 pin of the crystal oscillator circuit. Connect the external clock to the OSC1 pin and let the OSC2 pin float.

MC68HC708XL36 4-cgm1m\_a

# Freescale Semiconductor, Inc.

CGM Functional Description

87



Figure 1. CGM Block Diagram



Figure 2. I/O Register Summary

Table 1. I/O Register Address Summary

| Register: | PCTL   | PBWC   | PPG    |
|-----------|--------|--------|--------|
| Address:  | \$001C | \$001D | \$001E |

Phase-Locked Loop Circuit (PLL) The PLL is a frequency generator that can operate in either acquisition mode or tracking mode, depending on the accuracy of the output frequency. The PLL can change between acquisition and tracking modes either automatically or manually.

**Circuits** 

The PLL consists of the following circuits:

- Voltage-controlled oscillator (VCO)
- Modulo VCO frequency divider
- · Phase detector
- Loop filter
- Lock detector

MC68HC708XL36 6-cgm1m\_a

CGM Functional Description

The operating range of the VCO is programmable for a wide range of frequencies and for maximum immunity to external noise, including supply and CGMXFC noise. The VCO frequency is bound to a range from roughly one-half to twice the center-of-range frequency,  $f_{vrs}$ . Modulating the voltage on the CGMXFC pin changes the frequency within this range. By design,  $f_{vrs}$  is equal to the nominal center-of-range frequency,  $f_{nom}$ , (4.9152 MHz) times a linear factor L, or (L) $f_{nom}$ .

CGMRCLK is the PLL reference clock, a buffered version of CGMXCLK. CGMRCLK runs at a frequency,  $f_{rclk}$ , and is fed to the PLL through a buffer. The buffer output is the final reference clock, CGMRDV, running at a frequency  $f_{rdv} = f_{rclk}$ .

The VCO's output clock, CGMVCLK, running at a frequency  $f_{vclk}$ , is fed back through a programmable modulo divider. The modulo divider reduces the VCO clock by a factor, N. The divider's output is the VCO feedback clock, CGMVDV, running at a frequency  $f_{vdv} = f_{vclk}/N$ . (See **Programming the PLL** on page 92 for more information.)

The phase detector then compares the VCO feedback clock, CGMVDV, with the final reference clock, CGMRDV. A correction pulse is generated based on the phase difference between the two signals. The loop filter then slightly alters the dc voltage on the external capacitor connected to CGMXFC based on the width and direction of the correction pulse. The filter can make fast or slow corrections depending on its mode, described in **Acquisition and Tracking Modes** on page 90. The value of the external capacitor and the reference frequency determines the speed of the corrections and the stability of the PLL.

The lock detector compares the frequencies of the VCO feedback clock, CGMVDV, and the final reference clock, CGMRDV. Therefore, the speed of the lock detector is directly proportional to the final reference frequency  $f_{rdv}$ . The circuit determines the mode of the PLL and the lock condition based on this comparison.

7-cgm1m\_a MC68HC708XL36

CGM

### Acquisition and Tracking Modes

The PLL filter is manually or automatically configurable into one of two operating modes:

- Acquisition mode In acquisition mode, the filter can make large frequency corrections to the VCO. This mode is used at PLL startup or when the PLL has suffered a severe noise hit and the VCO frequency is far off the desired frequency. When in acquisition mode, the ACQ bit is clear in the PLL bandwidth control register. (See PLL Bandwidth Control Register (PBWC) on page 100.)
- Tracking mode In tracking mode, the filter makes only small corrections to the frequency of the VCO. PLL jitter is much lower in tracking mode, but the response to noise is also slower. The PLL enters tracking mode when the VCO frequency is nearly correct, such as when the PLL is selected as the base clock source. (See Base Clock Selector Circuit on page 94.) The PLL is automatically in tracking mode when not in acquisition mode or when the ACQ bit is set.

Manual and
Automatic PLL
Bandwidth Modes

The PLL can change the bandwidth or operational mode of the loop filter manually or automatically.

In automatic bandwidth control mode (AUTO = 1), the lock detector automatically switches between acquisition and tracking modes. Automatic bandwidth control mode also is used to determine when the VCO clock, CGMVCLK, is safe to use as the source for the base clock, CGMOUT. (See PLL Bandwidth Control Register (PBWC) on page 100.) If PLL CPU interrupt requests are enabled, the software can wait for a PLL CPU interrupt request and then check the LOCK bit. If CPU interrupts are disabled, software can poll the LOCK bit continuously (during PLL startup, usually) or at periodic intervals. In either case, when the LOCK bit is set, the VCO clock is safe to use as the source for the base clock. (See Base Clock Selector Circuit on page 94.) If the VCO is selected as the source for the base clock and the LOCK bit is clear, the PLL has suffered a severe noise hit and the software must take appropriate action, depending on the application. (See Interrupts on page 104.)

MC68HC708XL36 8-cgm1m\_a

CGM Functional Description

The following conditions apply when the PLL is in automatic bandwidth control mode:

- The ACQ bit (see PLL Bandwidth Control Register (PBWC) on page 100) is a read-only indicator of the mode of the filter. (See Acquisition and Tracking Modes on page 90.)
- The ACQ bit is set when the VCO frequency is within a certain tolerance, Δ<sub>trk</sub>, and is cleared when the VCO frequency is out of a certain tolerance, Δ<sub>unt</sub>. (See Specifications on page 333.)
- The LOCK bit is a read-only indicator of the locked state of the PLL.
- The LOCK bit is set when the VCO frequency is within a certain tolerance, Δ<sub>Lock</sub>, and is cleared when the VCO frequency is out of a certain tolerance, Δ<sub>unl</sub>. (See Specifications on page 333.)
- CPU interrupts can occur if enabled (PLLIE = 1) when the PLL's lock condition changes, toggling the LOCK bit. (See PLL Control Register on page 98.)

The PLL also can operate in manual mode (AUTO = 0). Manual mode is used by systems that do not require an indicator of the lock condition for proper operation. Such systems typically operate well below  $f_{busmax}$  and require fast startup. The following conditions apply when in manual mode:

- ACQ is a writable control bit that controls the mode of the filter.
   Before turning on the PLL in manual mode, the ACQ bit must be clear.
- Before entering tracking mode (ACQ = 1), software must wait a
  given time, t<sub>acq</sub> (see Specifications on page 333), after turning on
  the PLL by setting PLLON in the PLL control register (PCTL).
- Software must wait a given time, t<sub>al</sub>, after entering tracking mode before selecting the PLL as the clock source to CGMOUT (BCS = 1).
- The LOCK bit is disabled.
- CPU interrupts from the CGM are disabled.

Programming the PLL

Use the following procedure to program the PLL.

1. Choose the desired bus frequency, f<sub>busdes</sub>.

Example: 
$$f_{busdes} = 8 \text{ MHz}$$

2. Calculate the desired VCO frequency, f<sub>vclkdes</sub>.

$$f_{\text{vclkdes}} = 4 \times f_{\text{busdes}}$$

Example: 
$$f_{vclkdes} = 4 \times 8 \text{ MHz} = 32 \text{ MHz}$$

3. Using a reference frequency,  $f_{rclk}$ , equal to the crystal frequency, calculate the VCO frequency multiplier, N.

**NOTE:** The round function means that the result is rounded to the nearest integer.

$$N = round \left( \frac{f_{vclkdes}}{f_{rclk}} \right)$$

Example: 
$$N = \frac{32 \text{ MHz}}{4 \text{ MHz}} = 8$$

4. Calculate the VCO frequency, f<sub>vclk</sub>.

$$f_{\text{vclk}} = N \times f_{\text{rclk}}$$

Example: 
$$f_{VClk} = 8 \times 4 \text{ MHz} = 32 \text{ MHz}$$

5. Calculate the bus frequency, f<sub>bus</sub>, and compare f<sub>bus</sub> with f<sub>busdes</sub>.

$$f_{\text{bus}} = \frac{f_{\text{vclk}}}{4}$$

Example: 
$$f_{bus} = \frac{32 \text{ MHz}}{4} = 8 \text{ MHz}$$

If the calculated  $f_{bus}$  is not within the tolerance limits of your application, select another  $f_{busdes}$  or another  $f_{rclk}$ .

MC68HC708XL36 10-cgm1m\_a

CGM Functional Description

 Using the value 4.9152 MHz for f<sub>nom</sub>, calculate the VCO linear range multiplier, L. The linear range multiplier controls the frequency range of the PLL.

$$L = round\left(\frac{f_{vclk}}{f_{nom}}\right)$$

Example: 
$$L = \frac{32 \text{ MHz}}{4.9152 \text{ MHz}} = 7$$

 Calculate the VCO center-of-range frequency, f<sub>vrs</sub>. The center-of-range frequency is the midpoint between the minimum and maximum frequencies attainable by the PLL.

$$f_{vrs} = L \times f_{nom}$$

Example:  $f_{Vrs} = 7 \times 4.9152 \text{ MHz} = 34.4 \text{ MHz}$ 

**NOTE:** For proper operation,

$$|f_{vrs} - f_{vclk}| \le \frac{f_{nom}}{2}$$

Exceeding the recommended maximum bus frequency or VCO frequency can crash the MCU.

- 8. Program the PLL registers accordingly:
  - a. In the upper four bits of the PLL programming register (PPG), program the binary equivalent of N.
  - In the lower four bits of the PLL programming register (PPG), program the binary equivalent of L.

Special
Programming
Exceptions

The programming method described in **Programming the PLL** on page 92 does not account for two possible exceptions. A value of 0 for N or L is meaningless when used in the equations given. To account for these exceptions:

- A 0 value for N is interpreted the same as a value of 1.
- A 0 value for L disables the PLL and prevents its selection as the source for the base clock. (See Base Clock Selector Circuit on page 94.)

### Base Clock Selector Circuit

This circuit is used to select either the crystal clock, CGMXCLK, or the VCO clock, CGMVCLK, as the source of the base clock, CGMOUT. The two input clocks go through a transition control circuit that waits up to three CGMXCLK cycles and three CGMVCLK cycles to change from one clock source to the other. During this time, CGMOUT is held in stasis. The output of the transition control circuit is then divided by two to correct the duty cycle. Therefore, the bus clock frequency, which is one-half of the base clock frequency, is one-fourth the frequency of the selected clock (CGMXCLK or CGMVCLK).

The BCS bit in the PLL control register (PCTL) selects which clock drives CGMOUT. The VCO clock cannot be selected as the base clock source if the PLL is not turned on. The PLL cannot be turned off if the VCO clock is selected. The PLL cannot be turned on or off simultaneously with the selection or deselection of the VCO clock. The VCO clock also cannot be selected as the base clock source if the factor L is programmed to a 0. This value would set up a condition inconsistent with the operation of the PLL, so that the PLL would be disabled and the crystal clock would be forced as the source of the base clock.

# CGM External Connections

In its typical configuration, the CGM requires seven external components. Five of these are for the crystal oscillator and two are for the PLL.

The crystal oscillator is normally connected in a Pierce oscillator configuration, as shown in **Figure 3**. **Figure 3** shows only the logical representation of the internal components and may not represent actual circuitry. The oscillator configuration uses five components:

- Crystal, X<sub>1</sub>
- Fixed capacitor, C<sub>1</sub>
- Tuning capacitor, C<sub>2</sub> (can also be a fixed capacitor)
- Feedback resistor, R<sub>B</sub>
- Series resistor, R<sub>S</sub> (optional)

MC68HC708XL36 12-cgm1m\_a

Go to: www.freescale.com

CGM Functional Description

The series resistor (R<sub>S</sub>) may not be required for all ranges of operation, especially with high frequency crystals. Refer to the crystal manufacturer's data for more information.

Figure 3 also shows the external components for the PLL:

- Bypass capacitor, C<sub>bvp</sub>
- Filter capacitor, C<sub>F</sub>

Routing should be done with great care to minimize signal cross talk and noise. (See **Acquisition/Lock Time Specifications** on page 106 for routing information and more information on the filter capacitor's value and its effects on PLL performance.)



 ${}^{\star}R_{S}$  can be 0 (shorted) when used with higher-frequency crystals. Refer to manufacturer's data.

**Figure 3. CGM External Connections** 

| 1/ | O      | Si | a | na | als         | ; |
|----|--------|----|---|----|-------------|---|
| ., | $\sim$ | ~  | ч |    | <i>-</i> 11 | , |

The following paragraphs describe the CGM I/O signals.

Crystal Amplifier Input Pin (OSC1)

The OSC1 pin is an input to the crystal oscillator amplifier.

Crystal Amplifier
Output Pin (OSC2)

The OSC2 pin is the output of the crystal oscillator inverting amplifier.

External Filter Capacitor Pin (CGMXFC) The CGMXFC pin is required by the loop filter to filter out phase corrections. A small external capacitor is connected to this pin.

**NOTE:** 

To prevent noise problems,  $C_F$  should be placed as close to the CGMXFC pin as possible, with minimum routing distances and no routing of other signals across the  $C_F$  connection.

Analog Power Pin (V<sub>DDA</sub>)

 $V_{DDA}$  is a power pin used by the analog portions of the PLL. Connect the  $V_{DDA}$  pin to the same voltage potential as the  $V_{DD}$  pin.

NOTE:

Route  $V_{DDA}$  carefully for maximum noise immunity and place bypass

capacitors as close as possible to the package.

Oscillator Enable Signal (SIMOSCEN)

96

The SIMOSCEN signal enables the oscillator and PLL.

MC68HC708XL36 14-cgm1m\_a

CGM I/O Signals

Crystal Output Frequency Signal (CGMXCLK) CGMXCLK is the crystal oscillator output signal. It runs at the full speed of the crystal ( $f_{xclk}$ ) and comes directly from the crystal oscillator circuit. **Figure 3** shows only the logical relation of CGMXCLK to OSC1 and OSC2 and may not represent the actual circuitry. The duty cycle of CGMXCLK is unknown and may depend on the crystal and other external factors. Also, the frequency and amplitude of CGMXCLK can be unstable at startup.

CGM Base Clock
Output (CGMOUT)

CGMOUT is the clock output of the CGM. This signal is used to generate the MCU clocks. CGMOUT is a 50% duty cycle clock running at twice the bus frequency. CGMOUT is software programmable to be either the oscillator output, CGMXCLK, divided by two or the VCO clock, CGMVCLK, divided by two.

CGM CPU Interrupt (CGMINT)

CGMINT is the CPU interrupt signal generated by the PLL lock detector.

### **CGM Registers**

The following registers control and monitor operation of the CGM:

- PLL control register (PCTL) (See PLL Control Register on page 98.)
- PLL bandwidth control register (PBWC) (See PLL Bandwidth Control Register (PBWC) on page 100.)
- PLL programming register (PPG) (See PLL Programming Register (PPG) on page 102.)

# PLL Control Register

The PLL control register contains the interrupt enable and flag bits, the on/off switch, and the base clock selector bit.



Figure 4. PLL Control Register (PCTL)

### PLLIE — PLL Interrupt Enable Bit

This read/write bit enables the PLL to generate a CPU interrupt request when the LOCK bit toggles, setting the PLL flag, PLLF. When the AUTO bit in the PLL bandwidth control register (PBWC) is clear, PLLIE cannot be written and reads as logic 0. Reset clears the PLLIE bit.

1 = PLL CPU interrupt requests enabled

0 = PLL CPU interrupt requests disabled

### PLLF — PLL Flag Bit

This read-only bit is set whenever the LOCK bit toggles. PLLF generates a CPU interrupt request if the PLLIE bit also is set. PLLF always reads as logic 0 when the AUTO bit in the PLL bandwidth control register (PBWC) is clear. Clear the PLLF bit by reading the PLL control register. Reset clears the PLLF bit.

1 = Change in lock condition

0 = No change in lock condition

MC68HC708XL36 16-cgm1m\_a

Go to: www.freescale.com

CGM Registers

**NOTE:** Do not inadvertently clear the PLLF bit. Any read or read-modify-write operation on the PLL control register clears the PLLF bit.

PLLON — PLL On Bit

This read/write bit activates the PLL and enables the VCO clock, CGMVCLK. PLLON cannot be cleared if the VCO clock is driving the base clock, CGMOUT (BCS = 1). (See **Base Clock Selector Circuit** on page 94.) Reset sets this bit so that the loop can stabilize as the MCU is powering up.

1 = PLL on 0 = PLL off

BCS — Base Clock Select Bit

This read/write bit selects either the crystal oscillator output, CGMXCLK, or the VCO clock, CGMVCLK, as the source of the CGM output, CGMOUT. CGMOUT frequency is one-half the frequency of the selected clock. BCS cannot be set while the PLLON bit is clear. After toggling BCS, it may take up to three CGMXCLK and three CGMVCLK cycles to complete the transition from one source clock to the other. During the transition, CGMOUT is held in stasis. (See Base Clock Selector Circuit on page 94.) Reset and the STOP instruction clear the BCS bit.

1 = CGMVCLK divided by two drives CGMOUT

0 = CGMXCLK divided by two drives CGMOUT

**NOTE:** PLLON and BCS have built-in protection that prevents the base clock selector circuit from selecting the VCO clock as the source of the base clock if the PLL is off. Therefore, PLLON cannot be cleared when BCS is set, and BCS cannot be set when PLLON is clear. If the PLL is off (PLLON = 0), selecting CGMVCLK requires two writes to the PLL control register. (See **Base Clock Selector Circuit** on page 94.)

PCTL[3:0] — Unimplemented bits

These bits provide no function and always read as logic 1s.

PLL Bandwidth Control Register (PBWC) The PLL bandwidth control register does the following:

- Selects automatic or manual (software-controlled) bandwidth control mode
- Indicates when the PLL is locked
- In automatic bandwidth control mode, indicates when the PLL is in acquisition or tracking mode
- In manual operation, forces the PLL into acquisition or tracking mode



Figure 5. PLL Bandwidth Control Register (PBWC)

### AUTO — Automatic Bandwidth Control Bit

This read/write bit selects automatic or manual bandwidth control. When initializing the PLL for manual operation (AUTO = 0), clear the  $\overline{ACQ}$  bit before turning on the PLL. Reset clears the AUTO bit.

- 1 = Automatic bandwidth control
- 0 = Manual bandwidth control

### LOCK — Lock Indicator Bit

When the AUTO bit is set, LOCK is a read-only bit that becomes set when the VCO clock, CGMVCLK, is locked (running at the programmed frequency). When the AUTO bit is clear, LOCK reads as logic 0 and has no meaning. Reset clears the LOCK bit.

- 1 = VCO frequency correct or locked
- 0 = VCO frequency incorrect or unlocked

MC68HC708XL36 18-cgm1m\_a

CGM Registers

### ACQ — Acquisition Mode Bit

When the AUTO bit is set,  $\overline{ACQ}$  is a read-only bit that indicates whether the PLL is in acquisition mode or tracking mode. When the AUTO bit is clear,  $\overline{ACQ}$  is a read/write bit that controls whether the PLL is in acquisition or tracking mode.

In automatic bandwidth control mode (AUTO = 1), the last-written value from manual operation is stored in a temporary location and is recovered when manual operation resumes. Reset clears this bit, enabling acquisition mode.

- 1 = Tracking mode
- 0 = Acquisition mode

### XLD — Crystal Loss Detect Bit

When the VCO output, CGMVCLK, is driving CGMOUT, this read/write bit can indicate whether the crystal reference frequency is active or not.

- 1 = Crystal reference not active
- 0 = Crystal reference active

To check the status of the crystal reference, do the following:

- 1. Write a logic 1 to XLD.
- 2. Wait  $N \times 4$  cycles. (N is the VCO frequency multiplier.)
- 3. Read XLD.

The crystal loss detect function works only when the BCS bit is set, selecting CGMVCLK to drive CGMOUT. When BCS is clear, XLD always reads as logic 0.

### PBWC[3:0] — Reserved for Test

These bits enable test functions not available in user mode. To ensure software portability from development systems to user applications, software should write 0s to PBWC[3:0] whenever writing to PBWC.

PLL Programming Register (PPG)

The PLL programming register contains the programming information for the modulo feedback divider and the programming information for the hardware configuration of the VCO.



Figure 6. PLL Programming Register (PPG)

MUL[7:4] — Multiplier Select Bits

These read/write bits control the modulo feedback divider that selects the VCO frequency multiplier, N. (See Circuits on page 88 and Programming the PLL on page 92.) A value of \$0 in the multiplier select bits configures the modulo feedback divider the same as a value of \$1. Reset initializes these bits to \$6 to give a default multiply value of 6.

Table 2. VCO Frequency Multiplier (N) Selection

| MUL7:MUL6:MUL5:MUL4 | VCO Frequency Multiplier (N) |
|---------------------|------------------------------|
| 0000                | 1                            |
| 0001                | 1                            |
| 0010                | 2                            |
| 0011                | 3                            |
|                     | •                            |
| 1101                | 13                           |
| 1110                | 14                           |
| 1111                | 15                           |

MC68HC708XL36 20-cgm1m\_a

### Freescale Semiconductor, Inc.

CGM **CGM Registers** 

**NOTE:** The multiplier select bits have built-in protection that prevents them from being written when the PLL is on (PLLON = 1).

VRS[7:4] — VCO Range Select Bits

These read/write bits control the hardware center-of-range linear multiplier L, which controls the hardware center-of-range frequency f<sub>vrs</sub>. (See Circuits on page 88, Programming the PLL on page 92, and PLL Control Register on page 98.) VRS[7:4] cannot be written when the PLLON bit in the PLL control register (PCTL) is set. (See **Special Programming Exceptions** on page 93.) A value of \$0 in the VCO range select bits disables the PLL and clears the BCS bit in the PCTL. (See Base Clock Selector Circuit on page 94 and Special **Programming Exceptions** on page 93 for more information.) Reset initializes the bits to \$6 to give a default range multiply value of 6.

**NOTE:** The VCO range select bits have built-in protection that prevents them from being written when the PLL is on (PLLON = 1) and prevents selection of the VCO clock as the source of the base clock (BCS = 1) if the VCO range select bits are all clear.

> The VCO range select bits must be programmed correctly. Incorrect programming can result in failure of the PLL to achieve lock.

### **Interrupts**

When the AUTO bit is set in the PLL bandwidth control register (PBWC), the PLL can generate a CPU interrupt request every time the LOCK bit changes state. The PLLIE bit in the PLL control register (PCTL) enables CPU interrupt requests from the PLL. PLLF, the interrupt flag in the PCTL, becomes set whether CPU interrupt requests are enabled or not. When the AUTO bit is clear, CPU interrupt requests from the PLL are disabled and PLLF reads as logic 0.

Software should read the LOCK bit after a PLL CPU interrupt request to see if the request was due to an entry into lock or an exit from lock. When the PLL enters lock, the VCO clock, CGMVCLK, divided by two can be selected as the CGMOUT source by setting BCS in the PCTL. When the PLL exits lock, the VCO clock frequency is corrupt, and appropriate precautions should be taken. If the application is not frequency-sensitive, CPU interrupt requests should be disabled to prevent PLL interrupt service routines from impeding software performance or from exceeding stack limitations.

### **NOTE:**

Software can select the CGMVCLK divided by two as the CGMOUT source even if the PLL is not locked (LOCK = 0). Therefore, software should make sure the PLL is locked before setting the BCS bit.

MC68HC708XL36 22-cgm1m\_a

CGM Low-Power Modes

### **Low-Power Modes**

The WAIT and STOP instructions put the MCU in low-power-consumption standby modes.

Wait Mode

The CGM remains active in wait mode. Before entering wait mode, software can disengage and turn off the PLL by clearing the BCS and PLLON bits in the PLL control register (PCTL). Less power-sensitive applications can disengage the PLL without turning it off. Applications that require the PLL to wake the MCU from wait mode also can deselect the PLL output without turning off the PLL.

**Stop Mode** 

The STOP instruction disables the CGM and holds low all CGM outputs (CGMXCLK, CGMOUT, and CGMINT).

If the STOP instruction is executed with the VCO clock, CGMVCLK, divided by two driving CGMOUT, the PLL automatically clears the BCS bit in the PLL control register (PCTL), thereby selecting the crystal clock, CGMXCLK, divided by two as the source of CGMOUT. When the MCU recovers from STOP, the crystal clock divided by two drives CGMOUT and BCS remains clear.

### **CGM During Break Interrupts**

The BCFE bit in the break flag control register (BFCR) enables software to clear status bits during the break state. (See **Break Module** on page 149.)

To allow software to clear status bits during a break interrupt, write a logic 1 to the BCFE bit. If a status bit is cleared during the break state, it remains cleared when the MCU exits the break state.

To protect the PLLF bit during the break state, write a logic 0 to the BCFE bit. With BCFE at logic 0 (its default state), software can read and write the PLL control register during the break state without affecting the PLLF bit.

# **Acquisition/Lock Time Specifications**

The acquisition and lock times of the PLL are, in many applications, the most critical PLL design parameters. Proper design and use of the PLL ensures the highest stability and lowest acquisition/lock times.

# Acquisition/Lock Time Definitions

Typical control systems refer to the acquisition time or lock time as the reaction time, within specified tolerances, of the system to a step input. In a PLL, the step input occurs when the PLL is turned on or when it suffers a noise hit. The tolerance is usually specified as a percent of the step input or when the output settles to the desired value plus or minus a percent of the frequency change. Therefore, the reaction time is constant in this definition, regardless of the size of the step input. For example, consider a system with a 5% acquisition time tolerance. If a command instructs the system to change from 0 Hz to 1 MHz, the acquisition time is the time taken for the frequency to reach 1 MHz  $\pm$ 50 kHz. Fifty kHz = 5% of the 1-MHz step input. If the system is operating at 1 MHz and suffers a -100 kHz noise hit, the acquisition time is the time taken to return from 900 kHz to 1 MHz  $\pm$ 5 kHz. Five kHz = 5% of the 100-kHz step input.

MC68HC708XL36 24-cgm1m\_a

reescale Semiconductor, Inc.

Other systems refer to acquisition and lock times as the time the system takes to reduce the error between the actual output and the desired output to within specified tolerances. Therefore, the acquisition or lock time varies according to the original error in the output. Minor errors may not even be registered. Typical PLL applications prefer to use this definition because the system requires the output frequency to be within a certain tolerance of the desired frequency regardless of the size of the initial error.

The discrepancy in these definitions makes it difficult to specify an acquisition or lock time for a typical PLL. Therefore, the definitions for acquisition and lock times for this module are as follows:

- Acquisition time, t<sub>acq</sub>, is the time the PLL takes to reduce the error between the actual output frequency and the desired output frequency to less than the tracking mode entry tolerance, Δ<sub>trk</sub>. Acquisition time is based on an initial frequency error, (f<sub>des</sub> f<sub>orig</sub>)/f<sub>des</sub>, of not more than ±100%. In automatic bandwidth control mode (see Manual and Automatic PLL Bandwidth Modes on page 90), acquisition time expires when the ACQ bit becomes set in the PLL bandwidth control register (PBWC).
- Lock time, t<sub>Lock</sub>, is the time the PLL takes to reduce the error between the actual output frequency and the desired output frequency to less than the lock mode entry tolerance, Δ<sub>Lock</sub>. Lock time is based on an initial frequency error, (f<sub>des</sub> f<sub>orig</sub>)/f<sub>des</sub>, of not more than ±100%. In automatic bandwidth control mode, lock time expires when the LOCK bit becomes set in the PLL bandwidth control register (PBWC). (See Manual and Automatic PLL Bandwidth Modes on page 90.)

Obviously, the acquisition and lock times can vary according to how large the frequency error is and may be shorter or longer in many cases.

Parametric Influences on Reaction Time Acquisition and lock times are designed to be as short as possible while still providing the highest possible stability. These reaction times are not constant, however. Many factors directly and indirectly affect the acquisition time.

The most critical parameter which affects the reaction times of the PLL is the reference frequency,  $f_{rdv}$ . This frequency is the input to the phase detector and controls how often the PLL makes corrections. For stability, the corrections must be small compared to the desired frequency, so several corrections are required to reduce the frequency error. Therefore, the slower the reference the longer it takes to make these corrections. This parameter is also under user control via the choice of crystal frequency  $f_{xclk}$ .

Another critical parameter is the external filter capacitor. The PLL modifies the voltage on the VCO by adding or subtracting charge from this capacitor. Therefore, the rate at which the voltage changes for a given frequency error (thus change in charge) is proportional to the capacitor size. The size of the capacitor also is related to the stability of the PLL. If the capacitor is too small, the PLL cannot make small enough adjustments to the voltage and the system cannot lock. If the capacitor is too large, the PLL may not be able to adjust the voltage in a reasonable time. (See **Choosing a Filter Capacitor** on page 109.)

Also important is the operating voltage potential applied to  $V_{DDA}$ . The power supply potential alters the characteristics of the PLL. A fixed value is best. Variable supplies, such as batteries, are acceptable if they vary within a known range at very slow speeds. Noise on the power supply is not acceptable, because it causes small frequency errors which continually change the acquisition time of the PLL.

Temperature and processing also can affect acquisition time because the electrical characteristics of the PLL change. The part operates as specified as long as these influences stay within the specified limits. External factors, however, can cause drastic changes in the operation of the PLL. These factors include noise injected into the PLL through the filter capacitor, filter capacitor leakage, stray impedances on the circuit board, and even humidity or circuit board contamination.

MC68HC708XL36 26-cgm1m\_a

# Choosing a Filter Capacitor

As described in Parametric Influences on Reaction Time on page 108, the external filter capacitor,  $C_F$ , is critical to the stability and reaction time of the PLL. The PLL is also dependent on reference frequency and supply voltage. The value of the capacitor must, therefore, be chosen with supply potential and reference frequency in mind. For proper operation, the external filter capacitor must be chosen according to the following equation:

$$C_F = C_{fact} \left( \frac{V_{DDA}}{f_{rdv}} \right)$$

For acceptable values of  $C_{fact}$ , (see **Specifications** on page 333). For the value of  $V_{DDA}$ , choose the voltage potential at which the MCU is operating. If the power supply is variable, choose a value near the middle of the range of possible supply values.

This equation does not always yield a commonly available capacitor size, so round to the nearest available size. If the value is between two different sizes, choose the higher value for better stability. Choosing the lower size may seem attractive for acquisition time improvement, but the PLL may become unstable. Also, always choose a capacitor with a tight tolerance (±20% or better) and low dissipation.

# Reaction Time Calculation

The actual acquisition and lock times can be calculated using the equations below. These equations yield nominal values under the following conditions:

- Correct selection of filter capacitor, C<sub>F</sub> (See Choosing a Filter Capacitor on page 109.)
- Room temperature operation
- Negligible external leakage on CGMXFC
- Negligible noise

The K factor in the equations is derived from internal PLL parameters.  $K_{acq}$  is the K factor when the PLL is configured in acquisition mode, and

27-cgm1m\_a MC68HC708XL36

K<sub>trk</sub> is the K factor when the PLL is configured in tracking mode. (See **Acquisition and Tracking Modes** on page 90.)

$$t_{ACQ} = \left(\frac{V_{DDA}}{f_{rdv}}\right) \left(\frac{8}{K_{acq}}\right)$$

$$t_{al} = \left(\frac{V_{DDA}}{f_{rdv}}\right)\left(\frac{4}{K_{trk}}\right)$$

$$t_{Lock} = t_{acq} + t_{al}$$

Note the inverse proportionality between the lock time and the reference frequency.

In automatic bandwidth control mode, the acquisition and lock times are quantized into units based on the reference frequency. (See Manual and Automatic PLL Bandwidth Modes on page 90.) A certain number of clock cycles,  $n_{acq}$ , is required to ascertain that the PLL is within the tracking mode entry tolerance,  $\Delta_{trk}$ , before exiting acquisition mode. A certain number of clock cycles,  $n_{trk}$ , is required to ascertain that the PLL is within the lock mode entry tolerance,  $\Delta_{Lock}$ . Therefore, the acquisition time,  $t_{acq}$ , is an integer multiple of  $n_{acq}/f_{rdv}$ , and the acquisition to lock time,  $t_{al}$ , is an integer multiple of  $n_{trk}/f_{rdv}$ . Also, since the average frequency over the entire measurement period must be within the specified tolerance, the total time usually is longer than  $t_{Lock}$  as calculated above.

In manual mode, it is usually necessary to wait considerably longer than  $t_{Lock}$  before selecting the PLL clock (see **Base Clock Selector Circuit** on page 94) because the factors described in **Parametric Influences on Reaction Time** on page 108 may slow the lock time considerably.

MC68HC708XL36 28-cgm1m\_a

# Freescale Semiconductor, Inc.

# Direct Memory Access Module DMA

# **Contents**

| Introduction                                                                                                                                                                              |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Features112                                                                                                                                                                               |
| Functional Description113DMA/CPU Timing117Hardware-Initiated DMA Service Requests121Software-Initiated DMA Service Requests122DMA Latency122DMA Source/Destination Address Calculation123 |
| Low-Power Modes130Wait Mode130Stop Mode130                                                                                                                                                |
| DMA During Break Interrupts                                                                                                                                                               |
| DMA Registers132DMA Control Register 1133DMA Status and Control Register136DMA Control Register 2139DMA Channel Control Registers140                                                      |
| DMA Source Address Registers                                                                                                                                                              |
| DMA Destination Address Registers                                                                                                                                                         |
| DMA Byte Count Registers                                                                                                                                                                  |

#### Introduction

The DMA can perform data transfers to and from any two CPU-addressable locations without CPU intervention.

#### **Features**

Features of the DMA include the following:

- Modular Architecture
- Service Request-Driven Operation without CPU Intervention
- Three Independent Channels
- Byte or Word Transfer Capability
- Block Transfers and Loop Transfers
- CPU Interrupt Capability on Completion of Block Transfer or on Loop Restart
- Programmable DMA Bus Bandwidth (25%, 50%, 67%, or 100% of Total Bus Bandwidth)
- Programmable DMA Service Request/CPU Interrupt Request Priority
- Programmable DMA Enable during Wait Mode
- Block Transfers Up to 256 Bytes
- Expandable Architecture Up to Seven Channels and Eight Transfer Source Inputs

MC68HC708XL36 2-dma\_b

DMA Functional Description

# **Functional Description**

The DMA is a coprocessor for servicing peripheral devices that require data block transfers. For transmitting or receiving blocks of data to or from peripherals, DMA transfers are faster and more code-efficient than CPU interrupts. The following tasks that contribute to CPU interrupt overhead are not part of a DMA transfer:

- · Stacking and unstacking CPU registers
- Loading interrupt vectors
- Loading address pointers
- Incrementing address pointers
- Storing address pointers
- Clearing interrupt flags
- Returning from interrupt

Once the DMA is initialized to transfer a block of data, a DMA service request usually requires only two bus cycles per 8-bit byte or four cycles per 16-bit word to transfer the source data to a destination.

**Figure 1** shows the structure of the DMA. Each DMA channel can transfer data independently between any addresses in the memory map.



Figure 1. DMA Module Block Diagram

| Register Name                                             |                 | Bit 7                         | 6                         | 5    | 4           | 3            | 2    | 1   | Bit 0 |  |
|-----------------------------------------------------------|-----------------|-------------------------------|---------------------------|------|-------------|--------------|------|-----|-------|--|
| DMA Channel 0 Source Address<br>Register High (D0SH)      | Read:<br>Write: | AD15                          | AD14                      | AD13 | AD12        | AD11         | AD10 | AD9 | AD8   |  |
| Register High (D03H)                                      | Reset:          |                               | Indeterminate after Reset |      |             |              |      |     |       |  |
| DMA Channel 0 Source Address<br>Register Low (D0SL)       | Read:<br>Write: | AD7                           | AD6                       | AD5  | AD4         | AD3          | AD2  | AD1 | AD0   |  |
| Register Low (DOSE)                                       | Reset:          | et: Indeterminate after Reset |                           |      |             |              |      |     |       |  |
| DMA Channel 0 Destination<br>Address Register High (D0DH) | Read:<br>Write: | AD15                          | AD14                      | AD13 | AD12        | AD11         | AD10 | AD9 | AD8   |  |
| Address Register High (DODH)                              | Reset:          | Indeterminate after Reset     |                           |      |             |              |      |     |       |  |
| DMA Channel 0 Destination<br>Address Register Low (D0DL)  | Read: Write:    | AD7                           | AD6                       | AD5  | AD4         | AD3          | AD2  | AD1 | AD0   |  |
| Address Register LOW (DODL)                               | Reset:          |                               |                           | I    | ndeterminat | e after Rese | t    |     |       |  |

Figure 2. I/O Register Summary

MC68HC708XL36 4-dma\_b

# Freescale Semiconductor, Inc.

DMA Functional Description

115

| Register Name                                             | _               | Bit 7 | 6    | 5    | 4                 | 3                 | 2    | 1    | Bit 0 |
|-----------------------------------------------------------|-----------------|-------|------|------|-------------------|-------------------|------|------|-------|
| DMA Channel 0 Control Register                            | Read:<br>Write: | SDC3  | SDC2 | SDC1 | SDC0              | BWC               | DTS2 | DTS1 | DTS0  |
| (D0C)                                                     | Reset:          |       |      |      | ı<br>Indeterminat | L<br>e after Rese | t    |      |       |
| DMA Channel 0 Block Length                                | Read: Write:    | BL7   | BL6  | BL5  | BL4               | BL3               | BL2  | BL1  | BL0   |
| Register (D0BL)                                           | Reset:          |       |      |      | ndeterminat       | e after Rese      | t    |      |       |
| DMA Channel 0 Byte Count                                  | Read:<br>Write: | BC7   | BC6  | BC5  | BC4               | BC3               | BC2  | BC1  | BC0   |
| Register (D0BC)                                           | Reset:          | 0     | 0    | 0    | 0                 | 0                 | 0    | 0    | 0     |
| DMA Channel 1 Source Address                              | Read:<br>Write: | AD15  | AD14 | AD13 | AD12              | AD11              | AD10 | AD9  | AD8   |
| Register High (D1SH)                                      | Reset:          |       |      |      | ndeterminat       | e after Rese      | t    |      |       |
| DMA Channel 1 Source Address<br>Register Low (D1SL)       | Read:<br>Write: | AD7   | AD6  | AD5  | AD4               | AD3               | AD2  | AD1  | AD0   |
| Register Low (DTSL)                                       | Reset:          |       |      |      | ndeterminat       | e after Rese      | t    |      |       |
| DMA Channel 1 Destination                                 | Read:<br>Write: | AD15  | AD14 | AD13 | AD12              | AD11              | AD10 | AD9  | AD8   |
| Address Register High (D1DH)                              | Reset:          |       |      |      | ndeterminat       | e after Rese      | t    |      |       |
| DMA Channel 1 Destination<br>Address Register Low (D1DL)  | Read:<br>Write: | AD7   | AD6  | AD5  | AD4               | AD3               | AD2  | AD1  | AD0   |
| Address Register Low (DTDL)                               | Reset:          |       | ·    |      | ndeterminat       | e after Rese      | t    | 1    |       |
| DMA Channel 1 Control Register<br>(D1C)                   | Read:<br>Write: | SDC3  | SDC2 | SDC1 | SDC0              | BWC               | DTS2 | DTS1 | DTS0  |
| (DTC)                                                     | Reset:          |       |      |      | ndeterminat       | e after Rese      | t    |      |       |
| DMA Channel 1 Block Length<br>Register (D1BL)             | Read:<br>Write: | BL7   | BL6  | BL5  | BL4               | BL3               | BL2  | BL1  | BL0   |
| Register (DTDL)                                           | Reset:          |       | T    |      | ndeterminat       | e after Rese      | t    | 1    |       |
| DMA Channel 1 Byte Count<br>Register (D1BC)               | Read:<br>Write: | BC7   | BC6  | BC5  | BC4               | BC3               | BC2  | BC1  | BC0   |
| Register (DTDC)                                           | Reset:          | 0     | 0    | 0    | 0                 | 0                 | 0    | 0    | 0     |
| DMA Channel 2 Source Address<br>Register High (D2SH)      | Read:<br>Write: | AD15  | AD14 | AD13 | AD12              | AD11              | AD10 | AD9  | AD8   |
| register riigii (D2511)                                   | Reset:          |       |      |      | ndeterminat       | e after Rese      | t    |      |       |
| DMA Channel 2 Source Address<br>Register Low (D2SL)       | Read:<br>Write: | AD7   | AD6  | AD5  | AD4               | AD3               | AD2  | AD1  | AD0   |
| register Low (B20L)                                       | Reset:          |       | Т    |      | ndeterminat       | e after Rese      | t    | 1    |       |
| DMA Channel 2 Destination<br>Address Register High (D2DH) | Read:<br>Write: | AD15  | AD14 | AD13 | AD12              | AD11              | AD10 | AD9  | AD8   |
| Madicas Register High (DZDH)                              | Reset:          |       |      |      | ndeterminat       | e after Rese      | t    |      |       |
| DMA Channel 2 Destination<br>Address Register Low (D2DL)  | Read:<br>Write: | AD7   | AD6  | AD5  | AD4               | AD3               | AD2  | AD1  | AD0   |
| (DZDL)                                                    | Reset:          |       |      |      | ndeterminat       | e after Rese      | t    |      |       |

Figure 2. I/O Register Summary



Figure 2. I/O Register Summary

#### Table 1. I/O Register Address Summary

| Register | D0SH   | D0SL   | D0DH   | D0DL   | D0C    | D0BL   | D0BC   | D1SH   | D1SL   | D1DH   |
|----------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|
| Address  | \$0034 | \$0035 | \$0036 | \$0037 | \$0038 | \$0039 | \$003B | \$003C | \$003D | \$003E |
|          |        |        |        |        |        |        |        |        |        |        |
| Register | D1DL   | D1C    | D1BL   | D1BC   | D2SH   | D2SL   | D2DH   | D2DL   | D2C    | D2BL   |
| Address  | \$003F | \$0040 | \$0041 | \$0043 | \$0044 | \$0045 | \$0046 | \$0047 | \$0048 | \$0049 |
|          |        |        |        |        |        |        |        |        |        |        |
| Register | D2BC   | DC1    | DSC    | DC2    |        |        |        |        |        |        |
| Address  | \$004B | \$004C | \$004D | \$004E |        |        |        |        |        |        |

MC68HC708XL36 6-dma\_b

DMA Functional Description

#### **DMA/CPU Timing**

When the DMA transfers data, it takes control of the address bus, data bus, and  $R/\overline{W}$  line. During DMA transfers, the CPU clock is suspended. The state of the CPU remains unchanged until the end of the DMA transfer when the DMA relinquishes control of the buses and  $R/\overline{W}$  line. Then the CPU resumes operation as though nothing had happened.

Figure 3 and Figure 4 show the timing of DMA transfers.



Figure 3. Single Byte Transfer Timing (Any DMA Bus Bandwidth)

**Table 2. DMA Byte Transfer Activity** 

| State | Activity                                                                                                                                                                                                                                                                       |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1     | DMA service request occurs.                                                                                                                                                                                                                                                    |
| 2     | DMA arbitrates channel priority.                                                                                                                                                                                                                                               |
| 3     | DMA generates internal control signals.                                                                                                                                                                                                                                        |
| 4     | DMA calculates source address. DMA latches source address in temporary register.                                                                                                                                                                                               |
| 5     | DMA drives source address onto address bus.  DMA drives R/W line high.  DMA calculates destination address.  DMA latches destination address into temporary register.                                                                                                          |
| 6     | DMA latches source data into temporary register. DMA increments byte count register.                                                                                                                                                                                           |
| 7     | DMA drives destination address onto address bus.  DMA drives R/W line low.  DMA subtracts byte count register from block length register.  If difference = 0, DMA disables channel by clearing TECx bit.  If difference = 0 and IECx = 1, DMA generates CPU interrupt request. |
| 8     | DMA drives source data onto data bus.                                                                                                                                                                                                                                          |
| 9     | DMA releases address bus and R/W line to CPU.                                                                                                                                                                                                                                  |
| 10    | DMA releases data bus to CPU.                                                                                                                                                                                                                                                  |



Figure 4. Single Word Transfer Timing (100% DMA Bus Bandwidth)

MC68HC708XL36 8-dma\_b

DMA Functional Description

# **Table 3. DMA Word Transfer Activity**

| State | Activity                                                                                                                                                                                                                                                                                   |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1     | DMA service request occurs.                                                                                                                                                                                                                                                                |
| 2     | DMA arbitrates channel priority.                                                                                                                                                                                                                                                           |
| 3     | DMA generates internal control signals.                                                                                                                                                                                                                                                    |
| 4     | DMA calculates low byte of source address. DMA latches low byte of source address in temporary register.                                                                                                                                                                                   |
| 5     | DMA drives low byte of source address onto address bus.  DMA drives R/W line high.  DMA calculates low byte of destination address.  DMA latches low byte of destination address into temporary register.                                                                                  |
| 6     | DMA latches low byte of source data into temporary register. DMA increments byte count register.                                                                                                                                                                                           |
| 7     | DMA drives low byte of destination address onto address bus.  DMA drives R/W line low.  DMA subtracts byte count register from block length register.  If difference = 0, DMA disables channel by clearing TECx bit.  If difference = 0 and IECx = 1, DMA generates CPU interrupt request. |
| 8     | DMA drives low byte of source data onto data bus.  DMA calculates high byte of source address.  DMA latches high byte of source address into temporary register.                                                                                                                           |
| 9     | DMA drives the high byte of source address onto address bus.  DMA drives R/W line high.  DMA calculates high byte of destination address.  DMA latches high byte of destination address in temporary register.                                                                             |
| 10    | DMA latches high byte of source data into temporary register.  DMA increments the byte count register.                                                                                                                                                                                     |
| 11    | DMA drives high byte of destination address onto address bus.  DMA drives R/W line low.  DMA subtracts byte count register from block length register.  If difference = 0, DMA disables channel by clearing TECx bit.  If difference = 0 and IECx bit set, CPU receives interrupt request. |
| 12    | DMA drives high byte of destination address onto address bus.                                                                                                                                                                                                                              |
| 13    | DMA releases the address bus and R/W line to CPU.                                                                                                                                                                                                                                          |
| 14    | DMA releases data bus to CPU.                                                                                                                                                                                                                                                              |

The following procedure shows how to program a DMA transfer on a selected channel:

- In DMA control register 1 (DC1), disable the channel by clearing the TECx bit. (See DMA Control Register 1 on page 133.)
- In the source address registers (DxSH and DxSL), write the source base address. (See DMA Source Address Registers on page 143.)
- In the destination address registers (DxDH and DxDL), write the destination base address. (See DMA Destination Address Registers on page 145.)
- 4. In the DMA channel x control register (DxC), make the following selections (see **DMA Channel Control Registers** on page 140):
  - Select increment, decrement, or remain static for the source and destination addresses by writing to the source/destination address control bits, SDC[3:0].
  - b. Select 8-bit or 16-bit data by writing to the byte/word control bit, BWC.
  - c. Assign a DMA channel to the DMA transfer source input by writing to the DMA transfer source bits, DTS[2:0].
- 5. In the channel x DMA block length register (DxBL), write the number of bytes to transfer. (See **DMA Block Length Registers** on page 146.) For word transfers, the block length number is two times the number of words.
- In the DMA status and control register (DSC), make the following selections (see DMA Status and Control Register on page 136):
  - Enable or disable looping of the source and destination addresses by writing to the loop enable bit, Lx.
  - b. Select DMA service request/CPU interrupt request priority by writing to the DMA priority bit, DMAP.
  - c. Enable or disable DMA transfers during wait mode by writing to the DMA wait enable bit, DMAWE.
- 7. In DMA control register 1 (DC1), make the following selections (see **DMA Control Register 1** on page 133):

MC68HC708XL36 10-dma\_b

DMA Functional Description

- Enable the DMA channel x by writing to the transfer enable bit, TECx.
- Enable or disable DMA channel x to generate CPU interrupts on transfer completion by writing to the CPU interrupt enable bit, IECx.
- c. Select the DMA bus bandwidth by writing to the bus bandwidth control bits, BB0 and BB1.
- To initiate the DMA transfer with software, set the software initiate bit, SWIx, in DMA control register 2 (DC2). (See DMA Control Register 2 on page 139.)

Hardware-Initiated DMA Service Requests

The following sources can generate DMA service requests:

- Timer interface module (TIM) The TIM can generate the following DMA service requests:
  - TIM channel 0 input capture/output compare
  - TIM channel 1 input capture/output compare
  - TIM channel 2 input capture/output compare
  - TIM channel 3 input capture/output compare
- Serial peripheral interface module (SPI) The SPI can generate the following DMA service requests:
  - SPI receiver full
  - SPI transmitter empty
- Serial communications interface module (SCI) The SCI can generate the following DMA service requests:
  - SCI receiver full
  - SCI transmitter empty

The DMA has eight inputs for transfer sources. Each DMA transfer source input corresponds to one of the above DMA service requests. To enable a transfer on one of the three DMA channels, software must first assign the channel to one of the transfer source inputs. The channel control register of each channel determines its transfer source assignment. (See **Table 10. DMA Transfer Source Selection**.)

# Software-Initiated DMA Service Requests

Software can initiate a DMA service request by writing to DMA control register 2 (DC2). A software-initiated transfer begins when the following conditions are met:

- The channel is enabled by the channel x transfer enable bit, TECx, in DMA control register 1 (DC1).
- The channel is assigned to a DMA transfer source input by the DMA transfer source bits, DTS[2:0], in the channel x control register (DxC).
- The corresponding software initiate bit, SWIx, in DMA control register 2 (DC2) is set, enabling a transfer on the transfer source input to which the channel is assigned.

During a DMA transfer on channel x, the channel x byte count register increments with every byte transferred. When the value in the channel x byte count register matches the value in the channel x block length register, the channel x CPU interrupt flag, IFCx, becomes set. If the channel x CPU interrupt enable bit, IECx, is also set, the DMA issues a CPU interrupt request.

#### **DMA Latency**

When one DMA channel is active, the normal DMA latency is two cycles. Writing to the destination/source address registers, the channel control registers, or the block length registers of another DMA channel during a transfer adds three cycles to DMA latency.

If more than one DMA channel is active, the latency of lower-priority channels increases.

If two or more DMA channels have pending service requests, at least one CPU cycle executes between each channel transfer.

MC68HC708XL36 12-dma\_b

DMA Functional Description

DMA Source/Destination Address Calculation Three 16-bit buses connect the 16-bit DMA arithmetic/logic unit (ALU) to the DMA channel registers. During a DMA transfer, the DMA ALU:

- Calculates the transfer source and transfer destination addresses.
- Increments the DMA byte count register for each byte transferred.
- Determines when a block or loop transfer is complete by comparing the DMA byte count register with the value programmed in the DMA block length register.

The DMA source address register and destination address register contain the base addresses for a DMA transfer. The DMA ALU uses these address registers as base pointers when it starts the transfer. The DMA byte count register contains the number of bytes transferred in the current DMA operation. The DMA ALU uses the source/destination address registers and the byte count register to calculate the actual source and destination addresses in the following manner:

- When an address is configured to increment, the DMA ALU adds the byte count register to the base address.
- When an address is configured to decrement, the DMA ALU subtracts the byte counter register from the base address.
- When an address is configured to remain static, the DMA ALU uses the base address as is.

The DMA can be programmed to:

- Stop the transfer after a number of bytes is transferred or
- After a number of bytes is transferred, loop back to the base addresses and continue the transfer.

**Figure 5** through **Figure 13** show how the DMA calculates source and destination addresses.



Figure 5. Decremented Source and Decremented Destination



**Figure 6. Incremented Source and Incremented Destination** 

MC68HC708XL36 14-dma\_b

Go to: www.freescale.com

**MOTOROLA** 

# Freescale Semiconductor, Inc.

DMA Functional Description



Figure 7. Static Source and Decremented Destination



Figure 8. Decremented Source and Static Destination



Figure 9. Static Source and Incremented Destination



Figure 10. Incremented Source and Static Destination

MC68HC708XL36 16-dma\_b

# Freescale Semiconductor, Inc.

DMA Functional Description



Figure 11. Decremented Source and Incremented Destination



Figure 12. Incremented Source and Decremented Destination





Figure 13. Static Source and Static Destination

**Table 4. DMA Address Calculation (Byte Mode)** 

|          | Static Source    | Static Destination | Incremented<br>Source | Static Destination | Static Source | Incremented<br>Destination | <b>Decremented Source</b> | Static Destination | Static Source | <b>Decremented</b><br><b>Destination</b> |
|----------|------------------|--------------------|-----------------------|--------------------|---------------|----------------------------|---------------------------|--------------------|---------------|------------------------------------------|
| Byte     | From             | То                 | From                  | То                 | From          | То                         | From                      | То                 | From          | То                                       |
| 1        | S <sup>(1)</sup> | D <sup>(2)</sup>   | S                     | D                  | S             | D                          | S                         | D                  | S             | D                                        |
| 2        | S                | D                  | S+1                   | D                  | S             | D+1                        | S-1                       | D                  | S             | D-1                                      |
| 3        | S                | D                  | S+2                   | D                  | S             | D+2                        | S-2                       | D                  | S             | D-2                                      |
| 4        | S                | D                  | S+3                   | D                  | S             | D+3                        | S-3                       | D                  | S             | D-3                                      |
| <b>V</b> | <b>\</b>         | <b>V</b>           | ▼                     | <b>V</b>           | <b>V</b>      | ▼                          | <b>\</b>                  | <b>\</b>           | <b>\</b>      | <b>\</b>                                 |
| n        | S                | D                  | S+n-1                 | D                  | S             | D+n-1                      | S-(n-1)                   | D                  | S             | D-(n-1)                                  |

- 1. S = Source base address
- 2. D = Destination base address

MC68HC708XL36 18-dma\_b

DMA Functional Description

**Table 5. DMA Address Calculation (Word Mode)** 

|          |          | Static Source    | Static Destination | Incremented<br>Source | Static Destination | Static Source | Incremented<br>Destination | Decremented<br>Source | Static Destination | Static Source | Decremented<br>Destination |
|----------|----------|------------------|--------------------|-----------------------|--------------------|---------------|----------------------------|-----------------------|--------------------|---------------|----------------------------|
| Word     | Byte     | From             | То                 | From                  | То                 | From          | То                         | From                  | То                 | From          | То                         |
| 1        | 1        | S <sup>(1)</sup> | D <sup>(2)</sup>   | S                     | D                  | S             | D                          | S                     | D                  | S             | D                          |
| '        | 2        | S+1              | D+1                | S+1                   | D+1                | S+1           | D+1                        | S-1                   | D+1                | S+1           | D-1                        |
| 2        | 3        | S                | D                  | S+2                   | D                  | S             | D+2                        | S-2                   | D                  | S             | D-2                        |
|          | 4        | S+1              | D+1                | S+3                   | D+1                | S+1           | D+3                        | S-3                   | D+1                | S+1           | D-3                        |
| 3        | 5        | S                | D                  | S+4                   | D                  | S             | D+4                        | S-4                   | D                  | S             | D-4                        |
| 3        | 6        | S+1              | D+1                | S+5                   | D+1                | S+1           | D+5                        | S-5                   | D+1                | S+1           | D-5                        |
| <b>V</b> | <b>-</b> | •                | <b>—</b>           | <b>—</b>              | <b>—</b>           | <b>V</b>      | <u> </u>                   | ₩                     | <b>—</b>           | <b>+</b>      | <b>—</b>                   |
| n        | 2n-1     | S                | D                  | S+2n-2                | D                  | S             | D+2n-2                     | S-(2n-2)              | D                  | S             | D-(2n-2)                   |
| ''       | 2n       | S+1              | D+1                | S+2n-1                | D +1               | S+1           | D+2n-1                     | S-(2n-1)              | D+1                | S+1           | D-(2n-1)                   |

<sup>1.</sup> S = Source base address

<sup>2.</sup> D = Destination base address

#### **Low-Power Modes**

The WAIT and STOP instructions put the MCU in low-power-consumption standby modes.

#### Wait Mode

If enabled by the DMAWE bit in the DMA status and control register, the DMA remains active in wait mode. The DMA can transfer data to and from peripherals while the MCU remains in wait mode.

If the WAIT instruction occurs during a DMA transfer while DMAWE is set, the DMA transfer continues to completion. If the DMAWE bit is clear, a WAIT instruction suspends the current DMA transfer. If the DMA priority bit (DMAP) is set, the suspended transfer resumes when the MCU exits wait mode.

#### **Stop Mode**

The DMA is inactive during stop mode. A STOP instruction suspends any DMA transfer in progress. If an external interrupt brings the MCU out of stop mode and the DMA priority bit (DMAP) is set, the suspended DMA transfer resumes. If a reset brings the MCU out of stop mode, the transfer is aborted.

Entering stop mode when a DMA channel is enabled may fail to clear the the interrupt mask (I bit) in the condition code register. To make sure the I bit is cleared when entering stop mode:

 Before executing the STOP instruction, wait until any current DMA transfer is complete. Then disable DMA transfers by clearing bits TEC[2:0] in DMA control register 1.

Or,

 Execute the clear-interrupt-mask instruction (CLI) before entering stop mode.

MC68HC708XL36 20-dma\_b

DMA
DMA During Break Interrupts

# **DMA During Break Interrupts**

If the DMA is enabled, clear the DMAP bit in the DMA status and control register before executing a break interrupt.

If a DMA-generated address matches the contents of the break address registers, a break interrupt begins at the end of the current CPU instruction.

If a break interrupt is asserted during the current address cycle and the DMA is active, the DMA releases the internal address and data buses at the next address boundary to preserve the current MCU state. During the break interrupt, the DMA continues to arbitrate DMA channel priorities. After the break interrupt, the DMA becomes active again and resumes transferring data according to its highest priority service request.

The BCFE bit in the break flag control register (BFCR) enables software to clear status bits during the break state. (See **Break Module** on page 149.)

To allow software to clear status bits during a break interrupt, write a logic 1 to the BCFE bit. If a status bit is cleared during the break state, it remains cleared when the MCU exits the break state.

To protect status bits during the break state, write a logic 0 to the BCFE bit. With BCFE at logic 0 (its default state), software can read and write I/O registers during the break state without affecting status bits. Some status bits have a two-step read/write clearing procedure. If software does the first step on such a bit before the break, the bit cannot change during the break state as long as BCFE is at logic 0. After the break, doing the second step clears the status bit.

## **DMA Registers**

The following registers control and monitor operation of the DMA:

- DMA control register 1 (DC1)
- DMA status and control register (DSC)
- DMA control register 2 (DC2)

DC1, DSC, and DC2 can be written during a DMA transfer without affecting DMA latency.

The following registers control operation of each of the DMA channels:

- DMA source address registers, high and low (D0SH:D0SL, D1SH:D1SL, and D2SH:D2SL)
- DMA destination address registers, high and low (D0DH:D0DL, D1DH:D1DL, and D2DH:D2DL)
- DMA channel x control registers (D0C–D2C)
- DMA channel x byte count registers (D0BC–D2BC)
- DMA channel x block length registers (D0BL–D2BL)

Writing to DxSH:DxSL, DxDH:DxDL, DxC, and DxBL during a transfer affects DMA latency. A write to a channel x control register during a transfer has a two-bus cycle latency if the transfer is first suspended by disabling the channel. Disable the channel by writing a 0 to the TECx bit in DMA control register 1. Without first suspending the transfer, a write to a channel x control register during a transfer has a three-bus cycle latency.

MC68HC708XL36 22-dma\_b

DMA DMA Registers

# DMA Control Register 1

#### DMA control register 1:

- Enables channels to transfer data when DMA service requests occur.
- Enables channels to generate CPU interrupt requests.
- Controls how much of the bus bandwidth the DMA uses.



Figure 14. DMA Control Register 1 (DC1)

BB1 and BB0 — Bus Bandwidth Control Bits

These read/write bits control the ratio of DMA/CPU bus activity during a DMA transfer. As **Table 6** shows, the DMA can use 25%, 50%, 67%, or 100% of the bus bandwidth. Reset clears bits BB1 and BB0.

Table 6. DMA/CPU Bus Control Selection

|         | DMA Transfer   |                |  |  |  |  |
|---------|----------------|----------------|--|--|--|--|
| BB1:BB0 | DMA Bus Cycles | CPU Bus Cycles |  |  |  |  |
| 00      | 2 (25%)        | 6 (75%)        |  |  |  |  |
| 01      | 2 (50%)        | 2 (50%)        |  |  |  |  |
| 10      | 2 (67%)        | 1 (33%)        |  |  |  |  |
| 11      | All (100%)     | 0 (0%)         |  |  |  |  |

Figure 15, Figure 16, and Figure 17 show the timing of DMA transfers with DMA bus bandwidths of 25%, 50%, and 67%.



Figure 15. Multiple Byte/Word Transfer Timing: 25% DMA Bus Bandwidth



Figure 16. Multiple Byte/Word Transfer Timing: 50% DMA Bus Bandwidth



Figure 17. Multiple Byte/Word Transfer Timing: 67% DMA Bus Bandwidth

**NOTE:** When two or more DMA channels have transfers pending, the CPU executes at least one cycle between each DMA block length, even if the DMA channels have 100% of the bus bandwidth.

MC68HC708XL36 24-dma\_b

## Freescale Semiconductor, Inc.

DMA DMA Registers

For DMA transfers of one byte or one word, giving the DMA 100% of the bus bandwidth is appropriate. However, for large, software-initiated transfers, limiting the bus bandwidth of the DMA may be useful to keep from slowing CPU activity.

#### TEC[2:0] — Transfer Enable Bits

These read/write bits enable the corresponding channels to perform transfers when DMA service requests occur. When two or more channels are enabled, a transfer on one channel cannot begin while another channel is transferring a byte or word. Reset clears the TEC[2:0] bits.

- 1 = Corresponding DMA channel enabled
- 0 = Corresponding DMA channel disabled

#### IEC[2:0] — CPU Interrupt Enable Bits

These read/write bits enable the corresponding channels to generate CPU interrupt requests upon completion of DMA block transfers or at the restart of DMA transfer loops. Reset clears the IEC[2:0] bits.

- 1 = CPU interrupts from corresponding channel enabled
- 0 = CPU interrupts from corresponding channel disabled

# DMA Status and Control Register

The DMA status and control register:

- Flags completion of DMA transfers.
- Controls looping of source and destination address counts.
- Controls priority of DMA service requests and CPU interrupt requests.



Figure 18. DMA Status and Control Register (DSC)

DMAP — DMA Priority Bit

This read/write bit controls the priority of CPU interrupt requests during DMA transfers. Reset clears the DMAP bit.

- 1 = CPU interrupt requests inhibited during DMA transfers When DMAP is set, a CPU interrupt request is not recognized until the end of the current DMA transfer. During a block transfer, the increase in CPU interrupt latency depends on the block size and on the bus bandwidth bits, BB[1:0]. (See DMA Control Register 1 on page 133.)
- 0 = CPU interrupt requests recognized during DMA transfers When DMAP is clear, a CPU interrupt request is recognized after the transfer of the current byte or word in the current DMA transfer. The CPU interrupt disables the DMA by clearing the transfer enable bits, TEC[2:0]. (See DMA Control Register 1 on page 133.) The DMA can increase CPU interrupt latency by up to three cycles in a byte transfer or five cycles in a word transfer.

**NOTE:** When DMAP = 0, a CPU interrupt clears the TECx bit if the channel has a pending DMA transfer. Software must re-enable channel x after each CPU interrupt by setting the TECx bit.

MC68HC708XL36 26-dma\_b

DMA DMA Registers

**Table 7** shows the effect of the DMAP bit when the DMA has 100% of the bus bandwidth (BB[1:0] = 1:1).

Table 7. DMA Transfer/CPU Interrupt Request Priority Selection

|                  | DMAP = 0               | DMAP = 1               |
|------------------|------------------------|------------------------|
| Highest Priority | CPU Interrupt Requests | DMA Channel 0 Transfer |
|                  | DMA Channel 0 Transfer | DMA Channel 1 Transfer |
|                  | DMA Channel 1 Transfer | DMA Channel 2 Transfer |
| Lowest Priority  | DMA Channel 2 Transfer | CPU Interrupt Requests |

L[2:0] — Loop Enable Bits

These read/write bits enable looping of the DMA back to the base addresses in the source address and destination address registers during block transfers. Reset clears the L[2:0] bits.

- 1 = Looping enabled After transferring the number of bytes equal to the number programmed in the DMA block length register, the DMA:
  - Sets the CPU interrupt flag (IFCx) for that channel.
  - Generates a CPU interrupt request if enabled (IECx = 1).
  - Clears the byte count register.
  - Continues the transfer from the base address.
- 0 = Looping disabled After transferring the number of bytes equal to the number programmed in the DMA block length register, the DMA:
  - Sets the CPU interrupt flag (IFCx) for that channel.
  - Generates a CPU interrupt request if enabled (IECx = 1).
  - Clears the byte count register.
  - Disables the channel by clearing the TECx bit.

**NOTE:** The CPU executes a minimum of one cycle before the next DMA loop begins, even if the DMA has 100% of the bus bandwidth.

27-dma\_b MC68HC708XL36

Go to: www.freescale.com

#### DMAWE — DMA Wait Enable Bit

This read/write bit enables the DMA to operate while in wait mode. Reset clears the DMAWE bit.

- 1 = DMA transfer enabled after WAIT instruction
- 0 = DMA transfer suspended after WAIT instruction

#### IFC[2:0] — CPU Interrupt Flag Bits

These read/write bits become set when a DMA transfer is complete or at the end of each transfer loop. IFC2, IFC1, or IFC0 can generate a CPU interrupt request if the corresponding IECx bit is set in DMA control register 1. Clear IFC[2:0] by reading them and then writing 0s to them. Reset clears the IFC[2:0] bits.

- 1 = DMA transfer complete
- 0 = DMA transfer not complete

MC68HC708XL36 28-dma\_b

DMA DMA Registers

# DMA Control Register 2

DMA control register 2 can perform two functions:

- Initiate DMA transfers through software
- Simulate DMA service requests for test purposes



Figure 19. DMA Control Register 2 (DC2)

#### SWI[7:0] — Software Initiate Bits

Each of these read/write bits corresponds to one of the eight DMA transfer sources. (See **Table 10** on page 142.) Setting an SWIx bit can initiate a DMA service request from the selected transfer source.

- 1 = DMA software transfer initiated
- 0 = DMA software transfer halted or not initiated

Use the following steps to generate a software-initiated DMA service request:

- Enable a channel to perform a transfer by setting its TECx bit. (See DMA Control Register 1 on page 133.)
- Assign the channel to a DMA transfer source by writing a binary value from 000 to 111 to its DTS[2:0] bits. (See DMA Channel Control Registers on page 140.)
- 3. Set the SWIx bit that corresponds to the selected transfer source. The bit positions (0–7) of the SWIx bits correspond to the binary values (000–111) that select the DMA transfer source. For example, after selecting transfer source 100 (binary), set bit SWI4 to initiate the DMA service request.

# DMA Channel Control Registers

Each DMA channel control register:

- Controls calculation of source and destination addresses.
- Selects transfer of 8-bit bytes or 16-bit words on the channel.
- Assigns the channel to one of eight DMA transfer sources.

The state of the DMA channel control registers after reset is indeterminate.

|        | Bit 7 | 6    | 5    | 4           | 3            | 2    | 1    | Bit 0 |
|--------|-------|------|------|-------------|--------------|------|------|-------|
| Read:  | SDC3  | SDC2 | SDC1 | SDC0        | BWC          | DTS2 | DTS1 | DTS0  |
| Write: | 3003  | 3002 | 3001 | 3000        | DVVC         | D132 | ונוט | D130  |
| Reset: |       |      |      | ndeterminat | e after Rese | et . |      |       |

Figure 20. DMA Channel Control Registers (D0C-D2C)

**Table 8. DMA Channel Control Register Address Summary** 

| Register | D0C    | D1C    | D2C    |
|----------|--------|--------|--------|
| Address  | \$0038 | \$0040 | \$0048 |

SDC[3:0] — Source/Destination Address Control Bits

These read/write bits control calculation of the source and destination addresses as shown in **Table 9**.

Table 9. Source/Destination Address Register Control

| SDC[3:0] | Source Address | <b>Destination Address</b> |  |  |
|----------|----------------|----------------------------|--|--|
| 1010     | Increment      | Increment                  |  |  |
| 1001     | Increment      | Decrement                  |  |  |
| 1000     | Increment      | Static                     |  |  |
| 0110     | Decrement      | Increment                  |  |  |
| 0101     | Decrement      | Decrement                  |  |  |
| 0100     | Decrement      | Static                     |  |  |
| 0010     | Static         | Increment                  |  |  |
| 0001     | Static         | Decrement                  |  |  |
| 0000     | Static         | Static                     |  |  |

MC68HC708XL36 30-dma\_b

## Freescale Semiconductor, Inc.

DMA **DMA Registers** 

The DMA calculates an incremented address by adding the byte count register to the base address. To calculate a decremented address, the DMA subtracts the byte count register from the base address. To determine a static address, the DMA reads the base address.

BWC — Byte/Word Control Bit

This read/write bit determines whether the DMA channel transfers 8-bit bytes or 16-bit words. The BWC bit has no effect unless either the source or destination address is static or both are static.

1 = 16-bit words

0 = 8-bit bytes

**NOTE:** To transfer a block of 16-bit words (BWC = 1), set the block length to the number of words times two. (See DMA Block Length Registers on page 146.)

> When both the source and destination addresses are static, the first byte of the word transfers from the source base address to the destination base address. The second byte transfers from the source base address plus one to the destination address plus one. When either the source or destination address increments or decrements, the DMA transfers bytes from or to incrementing or decrementing addresses.

> The CPU interrupt flag (IFCx) becomes set when the byte count register equals the block length register.

DTS[2:0] — DMA Transfer Source Bits

These read/write bits assign the DMA channels to the eight transfer source inputs as shown in Table 10.

#### **Table 10. DMA Transfer Source Selection**

| Transfer Source                 | DTS2:DTS1:DTS0 |  |  |  |
|---------------------------------|----------------|--|--|--|
| TIM Channel 0 Interrupt Request | 000            |  |  |  |
| TIM Channel 1 Interrupt Request | 001            |  |  |  |
| TIM Channel 2 Interrupt Request | 010            |  |  |  |
| TIM Channel 3 Interrupt Request | 011            |  |  |  |
| SPI Receive Interrupt Request   | 100            |  |  |  |
| SPI Transmit Interrupt Request  | 101            |  |  |  |
| SCI Receive Interrupt Request   | 110            |  |  |  |
| SCI Transmit Interrupt Request  | 111            |  |  |  |

MC68HC708XL36 32-dma\_b

# Freescale Semiconductor, Inc.

DMA DMA Registers

DMA Source Address Registers Each DMA channel takes its data from a source base address contained in a 16-bit source address register. During a block transfer, the DMA determines successive source addresses by adding to (to increment) or subtracting from (to decrement) the base address. In static address transfers, the DMA finds the source address by merely reading the source address registers. Figure 21 shows the DMA source address registers. The state of the source address registers after reset is indeterminate.

|                 | Bit 7                     | 6    | 5    | 4    | 3    | 2    | 1   | Bit 0 |
|-----------------|---------------------------|------|------|------|------|------|-----|-------|
| Read:<br>Write: | AD15                      | AD14 | AD13 | AD12 | AD11 | AD10 | AD9 | AD8   |
| Reset:          | Indeterminate after Reset |      |      |      |      |      |     |       |
|                 | Bit 7                     | 6    | 5    | 4    | 3    | 2    | 1   | Bit 0 |
| Read:<br>Write: | AD7                       | AD6  | AD5  | AD4  | AD3  | AD2  | AD1 | AD0   |
| Reset:          | Indeterminate after Reset |      |      |      |      |      |     |       |

Figure 21. DMA Source Address Registers (D0SH/L-D2SH/L)

**Table 11. DMA Source Address Register Address Summary** 

| Register | D0SH   | D0SL   | D1SH   | D1SL   | D2SH   | D2SL   |
|----------|--------|--------|--------|--------|--------|--------|
| Address  | \$0034 | \$0035 | \$003C | \$003D | \$0044 | \$0045 |

MC68HC708XL36 34-dma\_b

#### DMA Destination Address Registers

Each DMA channel transfers data to the destination base address contained in a 16-bit destination address register. During a block transfer, the DMA determines successive destination addresses by adding to (to increment) or subtracting from (to decrement) the base address. In static address transfers, the DMA finds the destination address by merely reading the destination address registers. **Figure 22** shows the DMA destination address registers. The state of the destination address registers after reset is indeterminate.



Figure 22. DMA Destination Address Registers (D0DH/L-D2DH/L)

**Table 12. Destination Address Register Address Summary** 

| Register | D0DH   | D0DL   | D1DH   | D1DL   | D2DH   | D2DL   |
|----------|--------|--------|--------|--------|--------|--------|
| Address  | \$0036 | \$0037 | \$003E | \$003F | \$0046 | \$0047 |

#### DMA Block Length Registers

The read/write block length registers control the number of bytes transferred. During a block transfer, the DMA compares the number programmed into the channel's DMA block length register to the number in its DMA byte count register. When the byte count reaches the value in the block length register, the DMA:

- Sets the CPU interrupt flag (IFCx) for that channel in the DMA status and control register.
- Generates a CPU interrupt request if enabled.
- Resets the byte count register.

If looping is disabled (Lx bit in DMA status and control register = 0), the DMA then stops the transfer by clearing the TECx bit in DMA control register 1, disabling the channel. If looping is enabled (Lx bit = 1), the DMA continues the transfer from the base address.

The block length of a word transfer is twice the number of words. The state of the DMA block length registers after reset is indeterminate.

#### Freescale Semiconductor, Inc.

DMA DMA Registers



Figure 23. DMA Block Length Registers (D0BL-D2BL)

**Table 13. DMA Block Length Register Address Summary** 

| Register | D0BL   | D1BL   | D2BL   |
|----------|--------|--------|--------|
| Address  | \$0039 | \$0041 | \$0049 |

DMA Byte Count Registers Each read/write DMA byte count register contains the number of bytes transferred on that channel in the current DMA transfer.



Figure 24. DMA Byte Count Registers (D0BC-D2BC)

**Table 14. DMA Byte Count Register Address Summary** 

| Register | DOBC   | D1BC   | D2BC   |
|----------|--------|--------|--------|
| Address  | \$003B | \$0043 | \$004B |

Writing to the channel x source address or destination address register clears the channel x byte count register. The channel x byte count register also is cleared when its count reaches the value in the channel x block length register. Reset clears the byte count registers.

#### Freescale Semiconductor, Inc.

### Break Module BRK

#### **Contents**

| Introduction                            |
|-----------------------------------------|
| Features                                |
| Functional Description150               |
| Flag Protection During Break Interrupts |
| CPU During Break Interrupts152          |
| DMA During Break Interrupts             |
| TIM During Break Interrupts             |
| COP During Break Interrupts             |
| Low-Power Modes                         |
| Wait Mode                               |
| Stop Mode                               |
| Break Module Registers                  |
| Break Status and Control Register       |
| Break Address Registers                 |
| Break Status Register                   |
| Break Flag Control Register             |

#### Introduction

The break module can generate a break interrupt that stops normal program flow at a defined address to enter a background program.

1-brk\_a MC68HC708XL36

#### **Features**

- Accessible I/O Registers during Break Interrupts
- CPU-Generated and DMA-Generated Break Interrupts
- Software-Generated Break Interrupts
- COP Disabling during Break Interrupts

#### **Functional Description**

When the internal address bus matches the value written in the break address registers, the break module issues a breakpoint signal to the CPU. The CPU then loads the instruction register with a software interrupt instruction (SWI) after completion of the current CPU instruction. The program counter vectors to \$FFFC and \$FFFD (\$FEFC and \$FEFD in monitor mode).

The following events can cause a break interrupt to occur:

- A CPU-generated address (the address in the program counter) matches the contents of the break address registers.
- During a DMA transfer, a DMA-generated address matches the contents of the break address registers.
- Software writes a logic 1 to the BRKA bit in the break status and control register.

When a CPU- or DMA-generated address matches the contents of the break address registers, the break interrupt begins after the CPU completes its current instruction. A return-from-interrupt instruction (RTI) in the break routine ends the break interrupt and returns the MCU to normal operation. **Figure 1** shows the structure of the break module.

MC68HC708XL36 2-brk\_a

#### Freescale Semiconductor, Inc.

BRK Functional Description



Figure 1. Break Module Block Diagram



Figure 2. I/O Register Summary

Table 1. I/O Register Address Summary

| Register | BSR    | BFCR   | BRKH   | BRKL   | BSCR   |
|----------|--------|--------|--------|--------|--------|
| Address  | \$FE00 | \$FE03 | \$FE0C | \$FE0D | \$FE0E |

3-brk\_a MC68HC708XL36

Go to: www.freescale.com

# Flag Protection During Break Interrupts

The BCFE bit in the break flag control register (BFCR) enables software to clear status bits during the break state.

# CPU During Break Interrupts

The CPU starts a break interrupt by:

- Loading the instruction register with the SWI instruction.
- Loading the program counter with \$FFFC:\$FFFD (\$FEFC:\$FEFD in monitor mode).

The break interrupt begins after completion of the CPU instruction in progress. If the break address register match occurs on the last cycle of a CPU instruction, the break interrupt begins immediately.

# DMA During Break Interrupts

If the DMA is enabled, clear the DMAP bit in the DMA status and control register before executing a break interrupt.

If a break interrupt is asserted during the current address cycle and the DMA is active, the DMA releases the internal address and data buses at the next address boundary to preserve the current MCU state. During the break interrupt, the DMA continues to arbitrate DMA channel priorities. After the break interrupt, the DMA becomes active again and resumes transferring data according to its highest priority service request.

### TIM During Break Interrupts

A break interrupt stops the timer counter.

# COP During Break Interrupts

The COP is disabled during a break interrupt when  $V_{DD} + V_{Hi}$  is present on the  $\overline{RST}$  pin.

MC68HC708XL36 4-brk\_a

BRK Low-Power Modes

#### **Low-Power Modes**

The WAIT and STOP instructions put the MCU in low-power-consumption standby modes.

#### Wait Mode

If enabled, the break module is active in wait mode. A DMA-generated address that matches the break address registers in wait mode sets the BW in the break status register.

The DMA can also use the break status and control register as its destination address in order to write to the BRKA and BRKE bits during wait mode. A DMA write to the break status and control register sets the BW bit.

#### **Stop Mode**

The break module is inactive in stop mode. The STOP instruction does not affect break module register states.

#### **Break Module Registers**

These registers control and monitor operation of the break module:

- Break status and control register (BSCR)
- Break address register high (BRKH)
- Break address register low (BRKL)
- Break status register (BSR)
- Break flag control register (BFCR)

## Break Status and Control Register

The break status and control register contains break module enable and status bits.



Figure 3. Break Status and Control Register (BSCR)

#### BRKE — Break Enable Bit

This read/write bit enables breaks on break address register matches. Clear BRKE by writing a logic 0 to bit 7. Reset clears the BRKE bit.

- 1 = Breaks enabled on 16-bit address match
- 0 = Breaks disabled on 16-bit address match

#### BRKA — Break Active Bit

This read/write status and control bit is set when a break address match occurs. Writing a logic 1 to BRKA generates a break interrupt. Clear BRKA by writing a logic 0 to it before exiting the break routine. Reset clears the BRKA bit.

- 1 = (When read) Break address match
- 0 = (When read) No break address match

MC68HC708XL36 6-brk\_a

The break address registers contain the high and low bytes of the desired breakpoint address. Reset clears the break address registers.

| Register:       | BRKH   | BRKL   |    |    |    |    |   |       |
|-----------------|--------|--------|----|----|----|----|---|-------|
| Address:        | \$FE0C | \$FE0D |    |    |    |    |   |       |
|                 | Bit 7  | 6      | 5  | 4  | 3  | 2  | 1 | Bit 0 |
| Read:<br>Write: | Bit 15 | 14     | 13 | 12 | 11 | 10 | 9 | Bit 8 |
| Reset:          | 0      | 0      | 0  | 0  | 0  | 0  | 0 | 0     |
| Read:<br>Write: | Bit 7  | 6      | 5  | 4  | 3  | 2  | 1 | Bit 0 |
| Reset:          | 0      | 0      | 0  | 0  | 0  | 0  | 0 | 0     |

Figure 4. Break Address Registers (BRKH and BRKL)

Break Status Register

reescale Semiconductor, Inc.

The break status register contains a flag to indicate that a break caused an exit from wait mode. The flag is useful in applications requiring a return to wait mode after exiting from a break interrupt.



Figure 5. Break Status Register (BSR)

BW — Break Wait Bit

This read/write bit is set when a break interrupt causes an exit from wait mode. Clear BW by writing a logic 0 to it. Reset clears BW.

- 1 = Break interrupt during wait mode
- 0 = No break interrupt during wait mode

7-brk\_a MC68HC708XL36

BW is for applications that require a return to wait mode after exiting wait mode for a DMA-generated break interrupt. BW can be read within the break interrupt routine. The user can modify the return address on the stack by subtracting 1 from it. The following code is an example.

```
; This code works if the H register was stacked in the break
; interrupt routine. Execute this code at the end of the break
; interrupt routine.
 HIBYTE EQU 5
 LOBYTE EQU
       If not BW, do RTI
       BRCLRBW, BSR, RETURN
                               ; See if wait mode or stop mode
                               ; was exited by break.
                               ; If RETURNLO is not 0,
       TST
            LOBYTE, SP
       BNE DOLO
                               ; then just decrement low byte.
       DEC HIBYTE, SP
                               ; Else deal with high byte also.
 DOLO
       DEC LOBYTE, SP
                               ; Point to WAIT/STOP opcode.
 RETURN PULH
                               ; Restore H register.
       RTI
```

#### Break Flag Control Register

The break flag control register contains a bit that enables software to clear status bits while the MCU is in a break state.



Figure 6. Break Flag Control Register (BFCR)

BCFE — Break Clear Flag Enable Bit

This read/write bit enables software to clear status bits by accessing status registers while the MCU is in a break state. To clear status bits during the break state, the BCFE bit must be set.

- 1 = Status bits clearable during break
- 0 = Status bits not clearable during break

MC68HC708XL36 8-brk\_a

#### Freescale Semiconductor, Inc.

### Monitor ROM MON

#### **Contents**

| Introduction              |
|---------------------------|
| Features                  |
| Functional Description158 |
| Entering Monitor Mode     |
| Data Format               |
| Break Signal              |
| Baud Rate                 |
| Commands                  |
| Security                  |

#### Introduction

Execution of code in the monitor ROM in monitor mode allows complete testing of the MCU through a single-wire interface with a host computer.

1-mon08sp\_1p MC68HC708XL36

#### **Features**

Features of monitor mode include the following:

- Normal User-Mode Pin Functionality
- One Pin Dedicated to Serial Communication between Monitor ROM and Host Computer
- Standard Mark/Space Non-Return-to-Zero (NRZ) Communication with Host Computer
- Execution of Code in Either RAM or EPROM
- EPROM Programming
- EPROM Security

#### **Functional Description**

The monitor ROM receives and executes commands from a host.

Figure 1 shows an example circuit used to enter monitor mode and communicate with a host via a standard RS-232 interface.

Simple monitor commands can access any memory address. In monitor mode, the MCU can execute the code in RAM loaded by the host while all MCU pins retain normal operating mode functions. All communication between the host and the MCU is through the PA0 pin at a chosen baud rate. A level-shifting and multiplexing interface is required between PA0 and the host. PA0 is used in a wired-OR configuration and requires a pullup resistor.

MC68HC708XL36 2-mon08sp\_1p

#### Freescale Semiconductor, Inc.

MON Functional Description



**Figure 1. Monitor Mode Circuit** 

3-mon08sp\_1p MC68HC708XL36

Entering Monitor Mode Table 1 shows the pin conditions for entering monitor mode.

Table 1. Monitor Mode Entry

| IRQ Pin                           | PA7 Pin | PC0 Pin  | PC1 Pin | PA0 Pin | PC3 Pin | Bus Clock Frequency |
|-----------------------------------|---------|----------|---------|---------|---------|---------------------|
| V <sub>DD</sub> + V <sub>Hi</sub> | 0       | 1        | 0       | 1       | 1       | CGMXCLK or CGMVCLK  |
| י טט <sup>+</sup> vHi             |         | <b> </b> |         |         | 0       | CGMXCLK<br>2        |

If the PC3 pin is low upon monitor mode entry, the bus frequency is equal to the frequency of CGMXCLK divided by two. CGMXCLK is a buffered version of the clock on the OSC1 pin. If PC3 is high upon monitor mode entry, the bus frequency is equal to the frequency of CGMXCLK divided by four. The PLL can be engaged after monitor mode entry to multiply the bus frequency by programming the CGM. For information on how to program the PLL, see Clock Generator Module on page 83. To use the PLL, PC3 must be high during monitor mode entry. With the PLL engaged, the bus frequency is equal to the PLL output, CGMVCLK, divided by four.

**NOTE:** 

If CGMXCLK divided by two is selected as the bus frequency (PC3 = 0), the OSC1 signal must have a 50% duty cycle at maximum bus frequency.

Enter monitor mode with one of the pin configurations shown in **Table 1** by pulling  $\overline{RST}$  low and then high. The rising edge of  $\overline{RST}$  latches monitor mode. Once monitor mode is latched, the values on the PC0, PC1, PA0, and PC3 pins can be changed.

**NOTE:** 

The PA7 pin must remain at logic 0 for 24 bus cycles after the  $\overline{RST}$  pin goes high.

MC68HC708XL36 4-mon08sp\_1p

MON Functional Description

Once out of reset, the MCU waits for the host to send eight security bytes. (See **Security** on page 169.) After the security bytes, the MCU sends a break signal (10 consecutive logic 0s) to the host, indicating that it is ready to receive a command.

In monitor mode, the MCU uses different vectors for reset, SWI, and break interrupt than those for user mode. The alternate vectors are in the \$FE page instead of the \$FF page and allow code execution from the internal monitor firmware instead of user code.

The COP module is disabled in monitor mode as long as  $V_{DD} + V_{Hi}$  is applied to either the  $\overline{IRQ}$  pin or the  $\overline{RST}$  pin.

**Table 2** summarizes the differences between user mode and monitor mode.

**Table 2. Mode Differences** 

|         |                         | Functions               |                        |                         |                        |                       |                      |  |
|---------|-------------------------|-------------------------|------------------------|-------------------------|------------------------|-----------------------|----------------------|--|
| Modes   | СОР                     | Reset<br>Vector<br>High | Reset<br>Vector<br>Low | Break<br>Vector<br>High | Break<br>Vector<br>Low | SWI<br>Vector<br>High | SWI<br>Vector<br>Low |  |
| User    | Enabled                 | \$FFFE                  | \$FFFF                 | \$FFFC                  | \$FFFD                 | \$FFFC                | \$FFFD               |  |
| Monitor | Disabled <sup>(1)</sup> | \$FEFE                  | \$FEFF                 | \$FEFC                  | \$FEFD                 | \$FEFC                | \$FEFD               |  |

If the high voltage (V<sub>DD</sub> + V<sub>Hi</sub>) is removed from the IRQ pin or the RST pin, the COP is enabled. The COP is a mask option enabled or disabled by the COPD bit in the configuration register.

5-mon08sp\_1p MC68HC708XL36

**Data Format** 

Communication with the monitor ROM is in standard non-return-to-zero (NRZ) mark/space data format. Transmit and receive baud rates must be identical.



Figure 2. Monitor Data Format

**Break Signal** 

A start bit (logic 0) followed by nine logic 0 bits is a break signal. When the monitor receives a break signal, it drives the PA0 pin high for the duration of two bits and then echos back the break signal.



Figure 3. Break Transaction

**Baud Rate** 

The bus clock frequency of the MCU in monitor mode is determined by:

- The external clock frequency
- The value on the PC3 pin
- Whether the phase-locked loop (PLL) is engaged

The internal monitor firmware performs a division by 256 (for sampling data); therefore, the bus frequency divided by 256 is the baud rate of the monitor mode data transfer.

For example, with a 4.9152-MHz external clock and the PC3 pin at logic 1 during reset, data is transferred between the monitor and host at 4800 baud. If the PC3 pin is at logic 0 during reset, the monitor baud rate is 9600.

MC68HC708XL36 6-mon08sp\_1p

MON Functional Description

The PLL can be engaged to increase the baud rate of instruction transfer between the host and the MCU and to increase the speed of program execution. Monitor mode must be entered with PTC high to use the PLL. See **Entering Monitor Mode** on page 160. Initially, the bus frequency is a divide-by-four of the input clock.

After the PLL is programmed and selected as the base clock, communication between the host and MCU must be re-established at the new baud rate. One way to accomplish this is with a program downloaded from the host into the MCU RAM. The downloaded routine can program the PLL and send a new baud rate flag to the host just before engaging the PLL onto the bus. Then an SWI instruction can be used to return program control to the monitor firmware.

#### Commands

The monitor ROM firmware uses the following commands:

- READ (read memory)
- WRITE (write memory)
- IREAD (indexed read)
- IWRITE (indexed write)
- READSP (read stack pointer + 1)
- RUN (run user program)

The monitor ROM firmware echoes each received byte back to the PA0 pin for error checking. An 11-bit delay at the end of each command allows the host to send a break character to cancel the command. A delay of two bit times occurs before each echo and before READ, IREAD, or READSP data is returned. The data returned by a read command appears after the echo of the last byte of the command.

**NOTE:** Wait one bit time after each echo before sending the next byte.

7-mon08sp\_1p MC68HC708XL36

164



Figure 4. Read Transaction



Figure 5. Write Transaction

MC68HC708XL36 8-mon08sp\_1p

MON Functional Description

A brief description of each monitor mode command follows:

Table 3. READ (Read Memory) Command



Table 4. WRITE (Write Memory) Command

| Description      | Write byte to memory                                                       |
|------------------|----------------------------------------------------------------------------|
| Operand          | 2-byte address in high byte:low byte order; low byte followed by data byte |
| Data<br>Returned | None                                                                       |
| Opcode           | \$49                                                                       |
|                  | Command Sequence                                                           |
| FROM<br>HOST     |                                                                            |
| WRITE WRITE      | TE V Address V Address V Address V Data V Data V                           |

9-mon08sp\_1p MC68HC708XL36

Go to: www.freescale.com

Table 5. IREAD (Indexed Read) Command



Table 6. IWRITE (Indexed Write) Command

| Description       | Write to last address accessed + 1 |  |  |  |  |
|-------------------|------------------------------------|--|--|--|--|
| Operand           | Single data byte                   |  |  |  |  |
| Data<br>Returned  | None                               |  |  |  |  |
| Opcode            | \$19                               |  |  |  |  |
|                   | Command Sequence                   |  |  |  |  |
| FROM<br>HOST      |                                    |  |  |  |  |
| V IWRITE V IWRITE | TE V Data V Data                   |  |  |  |  |

MC68HC708XL36 10-mon08sp\_1p

MON Functional Description

A sequence of IREAD or IWRITE commands can access a block of memory sequentially over the full 64-Kbyte memory map.

Table 7. READSP (Read Stack Pointer) Command



Table 8. RUN (Run User Program) Command

| Description                  | Executes PULH and RTI instructions |  |  |  |
|------------------------------|------------------------------------|--|--|--|
| Operand                      | None                               |  |  |  |
| Data<br>Returned             | None                               |  |  |  |
| Opcode                       | \$28                               |  |  |  |
|                              | Command Sequence                   |  |  |  |
| FROM HOST  V RUN V RUN  ECHO | 1                                  |  |  |  |

11-mon08sp\_1p MC68HC708XL36

The MCU executes the SWI and PSHH instructions when it enters monitor mode. The RUN command tells the MCU to execute the PULH and RTI instructions. Before sending the RUN command, the host can modify the stacked CPU registers to prepare to run the host program. The READSP command returns the incremented stack pointer value, SP + 1. The high and low bytes of the program counter are at addresses SP + 5 and SP + 6.



Figure 6. Stack Pointer at Monitor Mode Entry

MC68HC708XL36 12-mon08sp\_1p

#### **Security**

A security feature discourages unauthorized reading of EPROM locations while in monitor mode. The host can bypass the security feature at monitor mode entry by sending eight security bytes that match the bytes at locations \$FFF6—\$FFFD. Locations \$FFF6—\$FFFD contain user-defined data.

**NOTE:** Do not leave locations \$FFF6—\$FFFD blank. For security reasons, program locations \$FFF6—\$FFFD even if they are not used for vectors.

During monitor mode entry, the MCU waits after the power-on reset for the host to send the eight security bytes on pin PA0.



Figure 7. Monitor Mode Entry Timing

13-mon08sp\_1p MC68HC708XL36

If the received bytes match those at locations \$FFF6—\$FFFD, the host bypasses the security feature and can read all EPROM locations and execute code from EPROM. Security remains bypassed until a power-on reset occurs. After the host bypasses security, any reset other than a power-on reset requires the host to send another eight bytes. If the reset was not a power-on reset, security remains bypassed regardless of the data that the host sends.

If the received bytes do not match the data at locations \$FFF6—\$FFFD, the host fails to bypass the security feature. The MCU remains in monitor mode, but reading EPROM locations returns undefined data, and trying to execute code from EPROM causes an illegal address reset. After the host fails to bypass security, any reset other than a power-on reset causes an endless loop of illegal address resets.

After receiving the eight security bytes from the host, the MCU transmits a break character signalling that it is ready to receive a command.

**NOTE:** The MCU does not transmit a break character until after the host sends the eight security bytes.

MC68HC708XL36 14-mon08sp\_1p

### Freescale Semiconductor, Inc.

# Timer Interface Module TIM

| _      |    |      |   |
|--------|----|------|---|
| $\sim$ |    | <br> | _ |
|        | 'n | 'nt  | C |

| Introduction                             | 172 |
|------------------------------------------|-----|
| Features                                 | 172 |
| Pin Name Conventions                     | 173 |
| Functional Description                   | 173 |
| TIM Counter Prescaler                    |     |
| Input Capture                            |     |
| Output Compare                           |     |
| Unbuffered Output Compare                |     |
| Buffered Output Compare                  | 178 |
| Pulse Width Modulation                   | 179 |
| Unbuffered PWM Signal Generation         | 180 |
| Buffered PWM Signal Generation           | 181 |
| PWM Initialization                       | 182 |
| Interrupts                               | 183 |
| Low-Power Modes                          | 184 |
| Wait Mode                                | 184 |
| Stop Mode                                | 184 |
| TIM During Break Interrupts              | 185 |
| I/O Signals                              | 186 |
| TIM Clock Pin (TCLK)                     |     |
| TIM Channel I/O Pins (TCH0-TCH3)         |     |
| I/O Registers                            | 187 |
| TIM Status and Control Register          |     |
| TIM DMA Select Register                  |     |
| TIM Counter Registers                    |     |
| TIM Counter Modulo Registers             |     |
| TIM Channel Status and Control Registers |     |
| Thir Sharmor Status and Somtor Registers | 132 |

1-tim4\_b MC68HC708XL36

| TIM Channel 0 Status and Control Register | 193 |
|-------------------------------------------|-----|
| TIM Channel 1 Status and Control Register |     |
| TIM Channel 2 Status and Control Register |     |
| TIM Channel 3 Status and Control Register |     |
| TIM Channel Registers                     | 100 |

#### Introduction

The TIM is a 4-channel timer that provides a timing reference with input capture, output compare, and pulse-width-modulation functions. **Figure 1** is a block diagram of the TIM.

#### **Features**

Features of the TIM include the following:

- Four Input Capture/Output Compare Channels
  - Rising-Edge, Falling-Edge, or Any-Edge Input Capture Trigger
  - Set, Clear, or Toggle Output Compare Action
- Buffered and Unbuffered Pulse Width Modulation (PWM) Signal Generation
- Programmable TIM Clock Input
  - 7-Frequency Internal Bus Clock Prescaler Selection
  - External TIM Clock Input (4-MHz Maximum Frequency)
- Free-Running or Modulo Up-Count Operation
- Toggle Any Channel Pin on Overflow
- TIM Counter Stop and Reset Bits
- DMA Service Request Generation
- Modular Architecture Expandable to Eight Channels

MC68HC708XL36 2-tim4\_b

TIM Pin Name Conventions

#### **Pin Name Conventions**

The generic names of the TIM I/O pins are:

- TCLK (TIM external clock input pin)
- TCH0 (TIM channel 0 I/O pin)
- TCH1 (TIM channel 1 I/O pin)
- TCH2 (TIM channel 2 I/O pin)
- TCH3 (TIM channel 3 I/O pin)

TIM pins are shared by parallel I/O ports. The full name of a TIM pin reflects the name of the shared port pin. The generic pin names appear in the text that follows. **Table 1** shows the full names of the TIM I/O pins.

**Table 1. Pin Name Conventions** 

| Generic<br>Pin Names |          | TCH0     | TCH1     | TCH2     | TCH3     |
|----------------------|----------|----------|----------|----------|----------|
| Full<br>Pin Names    | PE3/TCLK | PE4/TCH0 | PE5/TCH1 | PE6/TCH2 | PE7/TCH3 |

#### **Functional Description**

Figure 1 shows the structure of the TIM. The central component of the TIM is the 16-bit TIM counter that can operate as a free-running counter or a modulo up-counter. The TIM counter provides the timing reference for the input capture and output compare functions. The TIM counter modulo registers, TMODH:TMODL, control the modulo value of the TIM counter. Software can read the TIM counter value at any time without affecting the counting sequence.

The four TIM channels are programmable independently as input capture or output compare channels.

3-tim4\_b MC68HC708XL36

Go to: www.freescale.com



Figure 1. TIM Block Diagram

MC68HC708XL36 4-tim4\_b

### Freescale Semiconductor, Inc.

TIM Functional Description

| Register Name                                       |                 | Bit 7                     | 6          | 5      | 4                | 3            | 2     | 1     | Bit 0  |
|-----------------------------------------------------|-----------------|---------------------------|------------|--------|------------------|--------------|-------|-------|--------|
| TIM Status and Control Register                     | Read:           | TOF                       | TOIE       | TSTOP  | 0                | 0            | PS2   | PS1   | PS0    |
| (TSC)                                               | Write:          | 0                         |            |        | TRST             |              |       |       |        |
|                                                     | Reset:<br>Read: | 0                         | 0          | 0      | 0                | 0            | 0     | 0     | 0      |
| TIM DMA Select Register (TDMA)                      | Write:          | 0                         | U          | U      | U                | DMA3S        | DMA2S | DMA1S | DMA0S  |
| Tim Dim to Glock Hogistor (12111)                   | Reset:          | 0                         | 0          | 0      | 0                | 0            | 0     | 0     | 0      |
| TIM Counter Degister High                           | Read:           | Bit 15                    | 14         | 13     | 12               | 11           | 10    | 9     | Bit 8  |
| TIM Counter Register High<br>(TCNTH)                | Write:          |                           |            |        |                  |              |       |       |        |
| (,                                                  | Reset:          | 0                         | 0          | 0      | 0                | 0            | 0     | 0     | 0      |
| TIM Counter Degister Law /TCNTI                     | Read:           | Bit 7                     | 6          | 5      | 4                | 3            | 2     | 1     | Bit 0  |
| TIM Counter Register Low (TCNTL                     | Write: Reset:   | 0                         | 0          | 0      | 0                | 0            | 0     | 0     | 0      |
|                                                     | Read:           |                           |            |        |                  |              | -     |       |        |
| TIM Counter Modulo Register High                    | Write:          | Bit 15                    | 14         | 13     | 12               | 11           | 10    | 9     | Bit 8  |
| (TMODH)                                             | Reset:          | 1                         | 1          | 1      | 1                | 1            | 1     | 1     | 1      |
| TIM Counter Modulo Register Low<br>(TMODL)          | Read:<br>Write: | Bit 7                     | 6          | 5      | 4                | 3            | 2     | 1     | Bit 0  |
| (TWODL)                                             | Reset:          | 1                         | 1          | 1      | 1                | 1            | 1     | 1     | 1      |
| TIM Channel 0 Status and Control                    | Read:           | CH0F                      | CH0IE      | MS0B   | MS0A             | ELS0B        | ELS0A | TOV0  | CH0MAX |
| Register (TSC0)                                     | Write: Reset:   | 0                         | 0          | 0      | 0                | 0            | 0     | 0     | 0      |
| TIM Channel 0 Register High                         | Read:           | Bit 15                    | 14         | 13     | 12               | 11           | 10    | 9     | Bit 8  |
| (TCH0H)                                             | Write: Reset:   | DIL 13                    | 14         |        |                  | e after Rese |       | 7     | Dit 0  |
|                                                     | Read:           |                           |            |        |                  |              |       |       |        |
| TIM Channel 0 Register Low<br>(TCH0L)               | Write:          | Bit 7                     | 6          | 5      | 4                | 3            | 2     | 1     | Bit 0  |
| (10102)                                             | Reset:          | OLIAE                     | ı          | 1      | ndeterminat<br>- | e after Rese | et .  |       |        |
| TIM Channel 1 Status and Control                    | Read:<br>Write: | CH1F<br>0                 | CH1IE      | 0      | MS1A             | ELS1B        | ELS1A | TOV1  | CH1MAX |
| Register (TSC1)                                     | Reset:          | 0                         | 0          | 0      | 0                | 0            | 0     | 0     | 0      |
| TIM Channel 1 Register High                         | Read:           | Bit 15                    | 14         | 13     | 12               | 11           | 10    | 9     | Bit 8  |
| (TCH1H)                                             | Write: Reset:   | Indeterminate after Reset |            |        |                  |              |       |       |        |
| TIM Channel 1 Register Low                          | Read:           | Bit 7                     | 6          | 5      | 4                | 3            | 2     | 1     | Bit 0  |
| (TCH1L)                                             | Write: Reset:   |                           |            |        | <br>   <br>      | e after Rese | at    |       |        |
|                                                     | Read:           | CH2F                      |            |        |                  |              |       |       |        |
| TIM Channel 2 Status and Control<br>Register (TSC2) | Write:          | 0                         | CH2IE      | MS2B   | MS2A             | ELS2B        | ELS2A | TOV2  | CH2MAX |
| Register (1502)                                     | Reset:          | 0                         | 0          | 0      | 0                | 0            | 0     | 0     | 0      |
| TIM Channel 2 Register High                         | Read:<br>Write: | Bit 15                    | 14         | 13     | 12               | 11           | 10    | 9     | Bit 8  |
| (TCH2H)                                             | Reset:          |                           |            | l I    | ndeterminat      | e after Rese | et    |       |        |
|                                                     | ſ               |                           | ]     -  - | montod |                  |              |       |       |        |
|                                                     | l               |                           | = Unimple  | mentea |                  |              |       |       |        |

Figure 2. I/O Register Summary

5-tim4\_b MC68HC708XL36



Figure 2. I/O Register Summary

#### Table 2. I/O Register Address Summary

| Register | TSC    | TDMA   | TCNTH  | TCNTL  | TMODH  | TMODL  | TSC0   | ТСН0Н  | TCH0L  | TSC1   |
|----------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|
| Address  | \$0020 | \$0021 | \$0022 | \$0023 | \$0024 | \$0025 | \$0026 | \$0027 | \$0028 | \$0029 |
|          |        |        |        |        |        |        |        |        |        |        |
| Register | TCH1H  | TCH1L  | TSC2   | TCH2H  | TCH2L  | TSC3   | ТСНЗН  | TCH3L  |        |        |
| Address  | \$002A | \$002B | \$002C | \$002D | \$002E | \$002F | \$0030 | \$0031 |        |        |

MC68HC708XL36 6-tim4\_b

TIM Functional Description

### TIM Counter Prescaler

The TIM clock source can be one of the seven prescaler outputs or the TIM clock pin, TCLK. The prescaler generates seven clock rates from the internal bus clock. The prescaler select bits, PS[2:0], in the TIM status and control register select the TIM clock source.

#### **Input Capture**

With the input capture function, the TIM can capture the time at which an external event occurs. When an active edge occurs on the pin of an input capture channel, the TIM latches the contents of the TIM counter into the TIM channel registers, TCHxH:TCHxL. The polarity of the active edge is programmable. Input capture latency can be up to three bus clock cycles. Input captures can generate TIM CPU interrupt requests or TIM DMA service requests.

#### **Output Compare**

With the output compare function, the TIM can generate a periodic pulse with a programmable polarity, duration, and frequency. When the counter reaches the value in the registers of an output compare channel, the TIM can set, clear, or toggle the channel pin. Output compares can generate TIM CPU interrupt requests or TIM DMA service requests.

## Unbuffered Output Compare

Any output compare channel can generate unbuffered output compare pulses as described in **Output Compare**. The pulses are unbuffered because changing the output compare value requires writing the new value over the old value currently in the TIM channel registers.

An unsynchronized write to the TIM channel registers to change an output compare value could cause incorrect operation for up to two counter overflow periods. For example, writing a new value before the counter reaches the old value but after the counter reaches the new value prevents any compare during that counter overflow period. Also, using a TIM overflow interrupt routine to write a new, smaller output compare value may cause the compare to be missed. The TIM may pass the new value before it is written.

7-tim4\_b MC68HC708XL36

Use the following methods to synchronize unbuffered changes in the output compare value on channel x:

- When changing to a smaller value, enable channel x output compare interrupts and write the new value in the output compare interrupt routine. The output compare interrupt occurs at the end of the current output compare pulse. The interrupt routine has until the end of the counter overflow period to write the new value.
- When changing to a larger output compare value, enable channel x TIM overflow interrupts and write the new value in the TIM overflow interrupt routine. The TIM overflow interrupt occurs at the end of the current counter overflow period. Writing a larger value in an output compare interrupt routine (at the end of the current pulse) could cause two output compares to occur in the same counter overflow period.

#### Buffered Output Compare

Channels 0 and 1 can be linked to form a buffered output compare channel whose output appears on the TCH0 pin. The TIM channel registers of the linked pair alternately control the output.

Setting the MS0B bit in TIM channel 0 status and control register (TSC0) links channel 0 and channel 1. The output compare value in the TIM channel 0 registers initially controls the output on the TCH0 pin. Writing to the TIM channel 1 registers enables the TIM channel 1 registers to synchronously control the output after the TIM overflows. At each subsequent overflow, the TIM channel registers (0 or 1) that control the output are the ones written to last. TSC0 controls and monitors the buffered output compare function, and TIM channel 1 status and control register (TSC1) is unused. While the MS0B bit is set, the channel 1 pin, TCH1, is available as a general-purpose I/O pin.

Channels 2 and 3 can be linked to form a buffered output compare channel whose output appears on the TCH2 pin. The TIM channel registers of the linked pair alternately control the output.

Setting the MS2B bit in TIM channel 2 status and control register (TSC2) links channel 2 and channel 3. The output compare value in the TIM channel 2 registers initially controls the output on the TCH2 pin. Writing

MC68HC708XL36 8-tim4\_b

TIM Functional Description

to the TIM channel 3 registers enables the TIM channel 3 registers to synchronously control the output after the TIM overflows. At each subsequent overflow, the TIM channel registers (2 or 3) that control the output are the ones written to last. TSC2 controls and monitors the buffered output compare function, and TIM channel 3 status and control register (TSC3) is unused. While the MS2B bit is set, the channel 3 pin, TCH3, is available as a general-purpose I/O pin.

**NOTE:** 

In buffered output compare operation, do not write new output compare values to the currently active channel registers. Writing to the active channel registers is the same as generating unbuffered output compares.

Pulse Width Modulation

By using the toggle-on-overflow feature with an output compare channel, the TIM can generate a PWM signal. The value in the TIM counter modulo registers determines the period of the PWM signal. The channel pin toggles when the counter reaches the value in the TIM counter modulo registers. The time between overflows is the period of the PWM signal.

As **Figure 3** shows, the output compare value in the TIM channel registers determines the pulse width of the PWM signal. The time between overflow and output compare is the pulse width. Program the TIM to clear the channel pin on output compare if the state of the PWM pulse is logic 1. Program the TIM to set the pin if the state of the PWM pulse is logic 0.



Figure 3. PWM Period and Pulse Width

9-tim4\_b MC68HC708XL36

Go to: www.freescale.com

The value in the TIM counter modulo registers and the selected prescaler output determines the frequency of the PWM output. The frequency of an 8-bit PWM signal is variable in 256 increments. Writing \$00FF (255) to the TIM counter modulo registers produces a PWM period of 256 times the internal bus clock period if the prescaler select value is \$000. See TIM Status and Control Register on page 188.

The value in the TIM channel registers determines the pulse width of the PWM output. The pulse width of an 8-bit PWM signal is variable in 256 increments. Writing \$0080 (128) to the TIM channel registers produces a duty cycle of 128/256 or 50%.

#### Unbuffered PWM Signal Generation

Any output compare channel can generate unbuffered PWM pulses as described in **Pulse Width Modulation** on page 179. The pulses are unbuffered because changing the pulse width requires writing the new pulse width value over the old value currently in the TIM channel registers.

An unsynchronized write to the TIM channel registers to change a pulse width value could cause incorrect operation for up to two PWM periods. For example, writing a new value before the counter reaches the old value but after the counter reaches the new value prevents any compare during that PWM period. Also, using a TIM overflow interrupt routine to write a new, smaller pulse width value may cause the compare to be missed. The TIM may pass the new value before it is written.

Use the following methods to synchronize unbuffered changes in the PWM pulse width on channel x:

- When changing to a shorter pulse width, enable channel x output compare interrupts and write the new value in the output compare interrupt routine. The output compare interrupt occurs at the end of the current pulse. The interrupt routine has until the end of the PWM period to write the new value.
- When changing to a longer pulse width, enable channel x TIM overflow interrupts and write the new value in the TIM overflow interrupt routine. The TIM overflow interrupt occurs at the end of

MC68HC708XL36 10-tim4\_b

TIM Functional Description

the current PWM period. Writing a larger value in an output compare interrupt routine (at the end of the current pulse) could cause two output compares to occur in the same PWM period.

#### **NOTE:**

In PWM signal generation, do not program the PWM channel to toggle on output compare. Toggling on output compare prevents reliable 0% duty cycle generation and removes the ability of the channel to self-correct in the event of software error or noise. Toggling on output compare also can cause incorrect PWM signal generation when changing the PWM pulse width to a new, much larger value.

## Buffered PWM Signal Generation

Channels 0 and 1 can be linked to form a buffered PWM channel whose output appears on the TCH0 pin. The TIM channel registers of the linked pair alternately control the pulse width of the output.

Setting the MS0B bit in TIM channel 0 status and control register (TSC0) links channel 0 and channel 1. The TIM channel 0 registers initially control the pulse width on the TCH0 pin. Writing to the TIM channel 1 registers enables the TIM channel 1 registers to synchronously control the pulse width at the beginning of the next PWM period. At each subsequent overflow, the TIM channel registers (0 or 1) that control the pulse width are the ones written to last. TSC0 controls and monitors the buffered PWM function, and TIM channel 1 status and control register (TSC1) is unused. While the MS0B bit is set, the channel 1 pin, TCH1, is available as a general-purpose I/O pin.

Channels 2 and 3 can be linked to form a buffered PWM channel whose output appears on the TCH2 pin. The TIM channel registers of the linked pair alternately control the pulse width of the output.

Setting the MS2B bit in TIM channel 2 status and control register (TSC2) links channel 2 and channel 3. The TIM channel 2 registers initially control the pulse width on the TCH2 pin. Writing to the TIM channel 3 registers enables the TIM channel 3 registers to synchronously control the pulse width at the beginning of the next PWM period. At each subsequent overflow, the TIM channel registers (2 or 3) that control the pulse width are the ones written to last. TSC2 controls and monitors the buffered PWM function, and TIM channel 3 status and control register (TSC3) is unused. While the MS2B bit is set, the channel 3 pin, TCH3, is available as a general-purpose I/O pin.

11-tim4\_b MC68HC708XL36

#### NOTE:

In buffered PWM signal generation, do not write new pulse width values to the currently active channel registers. Writing to the active channel registers is the same as generating unbuffered PWM signals.

#### **PWM Initialization**

To ensure correct operation when generating unbuffered or buffered PWM signals, use the following initialization procedure:

- 1. In the TIM status and control register (TSC):
  - a. Stop the TIM counter by setting the TIM stop bit, TSTOP.
  - Reset the TIM counter by setting the TIM reset bit, TRST.
- 2. In the TIM counter modulo registers (TMODH:TMODL), write the value for the required PWM period.
- 3. In the TIM channel x registers (TCHxH:TCHxL), write the value for the required pulse width.
- 4. In TIM channel x status and control register (TSCx):
  - a. Write 0:1 (for unbuffered output compare or PWM signals) or
     1:0 (for buffered output compare or PWM signals) to the mode select bits, MSxB:MSxA. See Table 4 on page 197.
  - b. Write 1 to the toggle-on-overflow bit, TOVx.
  - c. Write 1:0 (to clear output on compare) or 1:1 (to set output on compare) to the edge/level select bits, ELSxB:ELSxA. The output action on compare must force the output to the complement of the pulse width level. See Table 4 on page 197.

#### **NOTE:**

In PWM signal generation, do not program the PWM channel to toggle on output compare. Toggling on output compare prevents reliable 0% duty cycle generation and removes the ability of the channel to self-correct in the event of software error or noise. Toggling on output compare can also cause incorrect PWM signal generation when changing the PWM pulse width to a new, much larger value.

5. In the TIM status control register (TSC), clear the TIM stop bit, TSTOP.

MC68HC708XL36 12-tim4\_b

TIM Interrupts

Setting MS0B links channels 0 and 1 and configures them for buffered PWM operation. The TIM channel 0 registers (TCH0H:TCH0L) initially control the buffered PWM output. TIM status control register 0 (TSCR0) controls and monitors the PWM signal from the linked channels. MS0B takes priority over MS0A.

Setting MS2B links channels 2 and 3 and configures them for buffered PWM operation. The TIM channel 2 registers (TCH2H:TCH2L) initially control the PWM output. TIM status control register 2 (TSCR2) controls and monitors the PWM signal from the linked channels. MS2B takes priority over MS2A.

Clearing the toggle-on-overflow bit, TOVx, inhibits output toggles on TIM overflows. Subsequent output compares try to force the output to a state it is already in and have no effect. The result is a 0% duty cycle output.

Setting the channel x maximum duty cycle bit (CHxMAX) and clearing the TOVx bit generates a 100% duty cycle output. See **TIM Channel Status and Control Registers** on page 192.

# Interrupts

The following TIM sources can generate interrupt requests:

- TIM overflow flag (TOF) The TOF bit is set when the TIM counter value rolls over to \$0000 after matching the value in the TIM counter modulo registers. The TIM overflow interrupt enable bit, TOIE, enables TIM overflow CPU interrupt requests. TOF and TOIE are in the TIM status and control register.
- TIM channel flags (CH3F-CH0F) The CHxF bit is set when an input capture or output compare occurs on channel x. Channel x TIM CPU interrupt requests and TIM DMA service requests are controlled by the channel x interrupt enable bit, CHxIE, and the channel x DMA select bit, DMAxS. Channel x TIM CPU interrupt requests are enabled when CHxIE:DMAxS = 1:0. Channel x TIM DMA service requests are enabled when CHxIE:DMAxS = 1:1. CHxF and CHxIE are in the TIM channel x status and control register. DMAxS is in the TIM DMA select register.

13-tim4\_b MC68HC708XL36

#### **Low-Power Modes**

The WAIT and STOP instructions put the MCU in low-power-consump-

tion standby modes.

Wait Mode The TIM remains active in wait mode. Any enabled CPU interrupt

request from the TIM can bring the MCU out of wait mode.

If TIM functions are not required during wait mode, reduce power

consumption by stopping the TIM before executing the WAIT instruction.

The DMA can service the TIM without exiting wait mode.

Stop Mode The TIM is inactive in stop mode. The STOP instruction does not affect

register states or the state of the TIM counter. TIM operation resumes

when the MCU exits stop mode after an external interrupt.

MC68HC708XL36 14-tim4\_b

TIM
TIM During Break Interrupts

# **TIM During Break Interrupts**

A break interrupt stops the TIM counter.

The BCFE bit in the break flag control register (BFCR) enables software to clear status bits during the break state. See **Break Module** on page 149.

To allow software to clear status bits during a break interrupt, write a logic 1 to the BCFE bit. If a status bit is cleared during the break state, it remains cleared when the MCU exits the break state.

To protect status bits during the break state, write a logic 0 to the BCFE bit. With BCFE at logic 0 (its default state), software can read and write I/O registers during the break state without affecting status bits. Some status bits have a two-step read/write clearing procedure. If software does the first step on such a bit before the break, the bit cannot change during the break state as long as BCFE is at logic 0. After the break, doing the second step clears the status bit.

15-tim4\_b MC68HC708XL36

# I/O Signals

Port E shares five of its pins with the TIM. TCLK is an external clock input to the TIM prescaler. The four TIM channel I/O pins are TCH0, TCH1, TCH2, and TCH3.

# TIM Clock Pin (TCLK)

TCLK is an external clock input that can be the clock source for the TIM counter instead of the prescaled internal bus clock. Select the TCLK input by writing logic 1s to the three prescaler select bits, PS[2:0]. See TIM Status and Control Register on page 188. The minimum TCLK pulse width,  $TCLK_{lmin}$  or  $TCLK_{hmin}$ , is:

$$\frac{1}{\text{bus frequency}} + t_{SU}$$

The maximum TCLK frequency is:

bus frequency ÷ 2

TCLK is available as a general-purpose I/O pin when not used as the TIM clock input. When the TCLK pin is the TIM clock input, it is an input regardless of the state of the DDRE3 bit in data direction register E.

# TIM Channel I/O Pins (TCH0-TCH3)

Each channel I/O pin is programmable independently as an input capture pin or an output compare pin. TCH0 and TCH2 can be configured as buffered output compare or buffered PWM pins.

MC68HC708XL36 16-tim4\_b

TIM I/O Registers

# I/O Registers

These I/O registers control and monitor operation of the TIM:

- TIM status and control register (TSC)
- TIM DMA select register (TDMA)
- TIM control registers (TCNTH:TCNTL)
- TIM counter modulo registers (TMODH:TMODL)
- TIM channel status and control registers (TSC0, TSC1, TSC2, and TSC3)
- TIM channel registers (TCH0H:TCH0L, TCH1H:TCH1L, TCH2H:TCH2L, and TCH3H:TCH3L)

# TIM Status and Control Register

The TIM status and control register:

- Enables TIM overflow interrupts
- Flags TIM overflows
- Stops the TIM counter
- Resets the TIM counter
- Prescales the TIM counter clock



Figure 4. TIM Status and Control Register (TSC)

### TOF — TIM Overflow Flag Bit

This read/write flag is set when the TIM counter resets to \$0000 after reaching the modulo value programmed in the TIM counter modulo registers. Clear TOF by reading the TIM status and control register when TOF is set and then writing a logic 0 to TOF. If another TIM overflow occurs before the clearing sequence is complete, then writing logic 0 to TOF has no effect. Therefore, a TOF interrupt request cannot be lost due to inadvertent clearing of TOF. Reset clears the TOF bit. Writing a logic 1 to TOF has no effect.

- 1 = Modulo value reached
- 0 = Modulo value not reached

#### TOIE — TIM Overflow Interrupt Enable Bit

This read/write bit enables TIM overflow interrupts when the TOF bit becomes set. Reset clears the TOIE bit.

- 1 = TIM overflow interrupts enabled
- 0 = TIM overflow interrupts disabled

MC68HC708XL36 18-tim4\_b

TIM I/O Registers

TSTOP — TIM Stop Bit

This read/write bit stops the TIM counter. Counting resumes when TSTOP is cleared. Reset sets the TSTOP bit, stopping the TIM counter until software clears the TSTOP bit.

1 = TIM counter stopped

0 = TIM counter active

NOTE: Do not set the TSTOP bit before entering wait mode if the TIM is required to exit wait mode.

TRST — TIM Reset Bit

Setting this write-only bit resets the TIM counter and the TIM prescaler. Setting TRST has no effect on any other registers. Counting resumes from \$0000. TRST is cleared automatically after the TIM counter is reset and always reads as logic 0. Reset clears the TRST bit.

1 = Prescaler and TIM counter cleared

0 = No effect

NOTE: Setting the TSTOP and TRST bits simultaneously stops the TIM counter at a value of \$0000.

PS[2:0] — Prescaler Select Bits

These read/write bits select either the TCLK pin or one of the seven prescaler outputs as the input to the TIM counter as **Table 3** shows. Reset clears the PS[2:0] bits.

**Table 3. Prescaler Selection** 

| PS[2:0] | TIM Clock Source        |  |  |  |  |
|---------|-------------------------|--|--|--|--|
| 000     | Internal Bus Clock      |  |  |  |  |
| 001     | Internal Bus Clock ÷ 2  |  |  |  |  |
| 010     | Internal Bus Clock ÷ 4  |  |  |  |  |
| 011     | Internal Bus Clock ÷ 8  |  |  |  |  |
| 100     | Internal Bus Clock ÷ 16 |  |  |  |  |
| 101     | Internal Bus Clock ÷ 32 |  |  |  |  |
| 110     | Internal Bus Clock ÷ 64 |  |  |  |  |
| 111     | TCLK                    |  |  |  |  |

19-tim4\_b MC68HC708XL36

Go to: www.freescale.com

TIM DMA Select Register The TIM DMA select register enables either TIM CPU interrupt requests or TIM DMA service requests.



Figure 5. TIM DMA Select Register (TDMA)

#### DMA3S — DMA Channel 3 Select Bit

This read/write bit enables TIM DMA service requests on channel 3. Reset clears the DMA3S bit.

- 1 = TIM DMA service requests enabled on channel 3TIM CPU interrupt requests disabled on channel 3
- 0 = TIM DMA service requests disabled on channel 3TIM CPU interrupt requests enabled on channel 3

#### DMA2S — DMA Channel 2 Select Bit

This read/write bit enables TIM DMA service requests on channel 2. Reset clears the DMA2S bit.

- 1 = TIM DMA service requests enabled on channel 2TIM CPU interrupt requests disabled on channel 2
- 0 = TIM DMA service requests disabled on channel 2TIM CPU interrupt requests enabled on channel 2

#### DMA1S — DMA Channel 1 Select Bit

This read/write bit enables TIM DMA service requests on channel 1. Reset clears the DMA1S bit.

- 1 = TIM DMA service requests enabled on channel 1TIM CPU interrupt requests disabled on channel 1
- 0 = TIM DMA service requests disabled on channel 1
   TIM CPU interrupt requests enabled on channel 1

MC68HC708XL36 20-tim4\_b

TIM I/O Registers

DMA0S — DMA Channel 0 Select Bit

This read/write bit enables TIM DMA service requests on channel 0. Reset clears the DMA0S bit.

- 1 = TIM DMA service requests enabled on channel 0 TIM CPU interrupt requests disabled on channel 0
- 0 = TIM DMA service requests disabled on channel 0TIM CPU interrupt requests enabled on channel 0

## TIM Counter Registers

The two read-only TIM counter registers contain the high and low bytes of the value in the TIM counter. Reading the high byte (TCNTH) latches the contents of the low byte (TCNTL) into a buffer. Subsequent reads of TCNTH do not affect the latched TCNTL value until TCNTL is read. Reset clears the TIM counter registers. Setting the TIM reset bit (TRST) also clears the TIM counter registers.

#### **NOTE:**

If you read TCNTH during a break interrupt, be sure to unlatch TCNTL by reading TCNTL before exiting the break interrupt. Otherwise, TCNTL retains the value latched during the break.



Figure 6. TIM Counter Registers (TCNTH:TCNTL)

21-tim4\_b MC68HC708XL36

# TIM Counter Modulo Registers

The read/write TIM modulo registers contain the modulo value for the TIM counter. When the TIM counter reaches the modulo value, the overflow flag (TOF) becomes set, and the TIM counter resumes counting from \$0000 at the next clock. Writing to the high byte (TMODH) inhibits the TOF bit and overflow interrupts until the low byte (TMODL) is written. Reset sets the TIM counter modulo registers.



Figure 7. TIM Counter Modulo Registers (TMODH:TMODL)

**NOTE:** Reset the TIM counter before writing to the TIM counter modulo registers.

TIM Channel Status and Control Registers

Each of the TIM channel status and control registers:

- Flags input captures and output compares.
- Enables input capture and output compare interrupts.
- Selects input capture, output compare, or PWM operation.
- Selects high, low, or toggling output on output compare.
- Selects rising, falling, or any edge as the input capture trigger.
- Selects output toggling on TIM overflow.
- Selects 100% PWM duty cycle.
- Selects buffered or unbuffered output compare/PWM operation.

MC68HC708XL36 22-tim4\_b

# Freescale Semiconductor, Inc.

TIM I/O Registers

0

TIM Channel 0 Status and Control Address: \$0026 Register Bit 7 6 5 4 3 2 1 Bit 0 Read: CH0F CH0IE MS0B MS0A ELS0B ELS0A TOV0 **CHOMAX** Write: 0

0

0

Figure 8. TIM Channel 0 Status and Control Register (TSC0)

0

0

0

0

TIM Channel 1 Status and Control Register Reset:

0



Figure 9. TIM Channel 1 Status and Control Register (TSC1)

TIM Channel 2 Status and Control Register



Figure 10. TIM Channel 2 Status and Control Register (TSC2)

23-tim4\_b MC68HC708XL36

Go to: www.freescale.com

TIM Channel 3 Status and Control Register



Figure 11. TIM Channel 3 Status and Control Register (TSC3)

#### CHxF— Channel x Flag Bit

When channel x is an input capture channel, this read/write bit is set when an active edge occurs on the channel x pin. When channel x is an output compare channel, CHxF is set when the value in the TIM counter registers matches the value in the TIM channel x registers.

When TIM CPU interrupt requests are enabled

(CHxIE:DMAxS = 1:0), clear CHxF by reading TIM channel x status and control register with CHxF set and then writing a logic 0 to CHxF. If another interrupt request occurs before the clearing sequence is complete, then writing logic 0 to CHxF has no effect. Therefore, an interrupt request cannot be lost due to inadvertent clearing of CHxF.

When TIM DMA service requests are enabled (CHxIE:DMAxS = 1:1), clear CHxF by reading or writing to the low byte of the TIM channel x registers (TCHxL).

Reset clears the CHxF bit. Writing a logic 1 to CHxF has no effect.

- 1 = Input capture or output compare on channel x
- 0 = No input capture or output compare on channel x

**NOTE:** Reading the high byte of the timer channel x registers (TCHxH) inhibits the CHxF bit until the low byte (TCHxL) is read.

MC68HC708XL36 24-tim4\_b

## Freescale Semiconductor, Inc.

TIM I/O Registers

CHxIE — Channel x Interrupt Enable Bit

This read/write bit enables TIM CPU interrupts and TIM DMA service requests on channel x. The DMAxS bit in the TIM DMA select register selects channel x TIM DMA service requests or TIM CPU interrupt requests.

**NOTE:** 

TIM DMA service requests cannot be used in buffered PWM mode. In buffered PWM mode, disable TIM DMA service requests by clearing the DMAxS bit in the TIM DMA select register.

Reset clears the CHxIE bit.

- 1 = Channel x CPU interrupt requests and DMA service requests enabled
- 0 = Channel x CPU interrupt requests and DMA service requests disabled

#### MSxB — Mode Select Bit B

This read/write bit selects buffered output compare/PWM operation. MSxB exists only in the TIM channel 0 and TIM channel 2 status and control registers.

Setting MS0B disables the channel 1 status and control register and reverts TCH1 to general-purpose I/O.

Setting MS2B disables the channel 3 status and control register and reverts TCH3 to general-purpose I/O.

Reset clears the MSxB bit.

- 1 = Buffered output compare/PWM operation enabled
- 0 = Buffered output compare/PWM operation disabled

MSxA — Mode Select Bit A

When ELSxB:A  $\neq$  00, this read/write bit selects either input capture operation or unbuffered output compare/PWM operation. See **Table 4**.

- 1 = Unbuffered output compare/PWM operation
- 0 = Input capture operation

When ELSxB:A = 00, this read/write bit selects the initial output level of the TCHx pin. See **Table 4**. Reset clears the MSxA bit.

- 1 = Initial output level low
- 0 = Initial output level high

**NOTE:** Before changing a channel function by writing to the MSxB or MSxA bit, set the TSTOP and TRST bits in the TIM status and control register (TSC).

MC68HC708XL36 26-tim4\_b

ELSxB and ELSxA — Edge/Level Select Bits

When channel x is an input capture channel, these read/write bits control the active edge-sensing logic on channel x.

When channel x is an output compare channel, ELSxB and ELSxA control the channel x output behavior when an output compare occurs.

When ELSxB and ELSxA are both clear, channel x is not connected to port E, and pin TCHx is available as a general-purpose I/O pin.

Table 4 shows how ELSxB and ELSxA work. Reset clears the ELSxB and ELSxA bits.

Table 4. Mode, Edge, and Level Selection

| MSx[B:A] | ELSx[B:A] | Mode             | Configuration                                     |
|----------|-----------|------------------|---------------------------------------------------|
| X0       | 00        | Output           | Pin under Port Control; Initial Output Level High |
| X1       | 00        | Preset           | Pin under Port Control; Initial Output Level Low  |
| 00       | 01        |                  | Capture on Rising Edge Only                       |
| 00       | 10        | Input<br>Capture | Capture on Falling Edge Only                      |
| 00       | 11        | ·                | Capture on Rising or Falling Edge                 |
| 01       | 01        | Output           | Toggle Output on Compare                          |
| 01       | 10        | Compare          | Clear Output on Compare                           |
| 01       | 11        | or PWM           | Set Output on Compare                             |
| 1X       | 01        | Buffered Output  | Toggle Output on Compare                          |
| 1X       | 10        | Compare or       | Clear Output on Compare                           |
| 1X       | 11        | Buffered PWM     | Set Output on Compare                             |

**NOTE:** Before enabling a TIM channel register for input capture operation, make sure that the CHx pin is stable for at least two bus clocks.

TOVx — Toggle-On-Overflow Bit

When channel x is an output compare channel, this read/write bit controls the behavior of the channel x output when the TIM counter overflows. When channel x is an input capture channel, TOVx has no effect. Reset clears the TOVx bit.

1 = Channel x pin toggles on TIM counter overflow.

0 = Channel x pin does not toggle on TIM counter overflow.

**NOTE:** When TOVx is set, a TIM counter overflow takes precedence over a channel x output compare if both occur at the same time.

**NOTE:** Reading the high byte of the timer channel x registers (TCHxH) prevents the channel x pin from toggling until the low byte (TCHxL) is read.

CHxMAX — Channel x Maximum Duty Cycle Bit

When the TOVx bit is at logic 0, setting the CHxMAX bit forces the duty cycle of buffered and unbuffered PWM signals to 100%. As **Figure 12** shows, the CHxMAX bit takes effect in the cycle after it is set or cleared. The output stays at the 100% duty cycle level until the cycle after CHxMAX is cleared.



Figure 12. CHxMAX Latency

MC68HC708XL36 28-tim4\_b

TIM

TIM I/O Registers

# TIM Channel Registers

These read/write registers contain the captured TIM counter value of the input capture function or the output compare value of the output compare function. The state of the TIM channel registers after reset is unknown.

|        | Bit 7                     | 6  | 5  | 4  | 3  | 2  | 1 | Bit 0 |
|--------|---------------------------|----|----|----|----|----|---|-------|
| Read:  | Bit 15                    | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 |
| Write: | DIL 13                    | 14 | 13 | 12 | 11 | 10 | 9 | DILO  |
| Reset: | Indeterminate after Reset |    |    |    |    |    |   |       |
| Read:  | D# 7                      |    | E  | 4  | 2  | 2  | 1 | Dit O |
| Write: | Bit 7                     | 6  | 5  | 4  | 3  | 2  | I | Bit 0 |
| Reset: | Indeterminate after Reset |    |    |    |    |    |   |       |

Figure 13. TIM Channel Registers (TCH0H/L-TCH3H/L)

**Table 5. TIM Channel Register Address Summary** 

| Register | TCH0H  | TCH0L  | TCH1H  | TCH1L  | TCH2H  | TCH2L  | TCH3H  | TCH3L  |
|----------|--------|--------|--------|--------|--------|--------|--------|--------|
| Address  | \$0027 | \$0028 | \$002A | \$002B | \$002D | \$002E | \$0030 | \$0031 |

In input capture mode, reading TCHxH prevents the input capture value from latching into the channel registers and inhibits the CHxF bit until TCHxL is read.

In output compare mode, writing to TCHxH prevents the channel x pin from toggling and inhibits the CHxF bit until TCHxL is written.

# Serial Peripheral Interface Module SPI

| $\overline{}$ |   |   |    |           |   |    |
|---------------|---|---|----|-----------|---|----|
| •             | റ | n | t، | $^{\sim}$ | n | ts |
| v             | v |   | U  | ◡         |   | LO |

| Introduction                      | 202 |
|-----------------------------------|-----|
| Features                          | 202 |
| Pin Name Conventions              | 203 |
| Functional Description            | 204 |
| Master Mode                       |     |
| Slave Mode                        | 207 |
| Transmission Formats              |     |
| Clock Phase and Polarity Controls |     |
| Transmission Format When CPHA = 0 |     |
| Transmission Format When CPHA = 1 |     |
| Transmission Initiation Latency   | 211 |
| Queuing Transmission Data         | 213 |
| Error Conditions                  | 214 |
| Overflow Error                    | 214 |
| Mode Fault Error                  | 218 |
| Interrupts                        | 221 |
| Resetting the SPI                 | 222 |
| Low-Power Modes                   | 223 |
| Wait Mode                         | 223 |
| Stop Mode                         | 224 |
| SPI During Break Interrupts       | 224 |
| I/O Signals                       | 225 |
| MISO (Master In/Slave Out)        | 225 |
| MOSI (Master Out/Slave In)        | 226 |
| SPSCK (Serial Clock)              | 226 |
| SS (Slave Select)                 | 226 |
| CGND (Clock Ground)               | 227 |
|                                   |     |

1-spi\_c MC68HC708XL36

| /O Registers                    |     |
|---------------------------------|-----|
| SPI Control Register            |     |
| SPI Status and Control Register | 230 |
| SPI Data Register               |     |

#### Introduction

The SPI allows full-duplex, synchronous, serial communications with peripheral devices.

#### **Features**

Features of the SPI module include the following:

- Full-Duplex Operation
- Master and Slave Modes
- Double-Buffered Operation with Separate Transmit and Receive Registers
- Four Master Mode Frequencies (Maximum = Bus Frequency ÷ 2)
- Maximum Slave Mode Frequency = Bus Frequency
- Clock Ground for Reduced Radio Frequency (RF) Interference
- Serial Clock with Programmable Polarity and Phase
- Two Separately Enabled Interrupts with DMA or CPU Service:
  - SPRF (SPI Receiver Full)
  - SPTE (SPI Transmitter Empty)
- Mode Fault Error Flag with CPU Interrupt Capability
- Overflow Error Flag with CPU Interrupt Capability
- Programmable Wired-OR Mode
- Limited I<sup>2</sup>C (Inter-Integrated Circuit) Compatibility

MC68HC708XL36 2-spi\_c

SPI Pin Name Conventions

# **Pin Name Conventions**

The generic names of the SPI I/O pins are:

- SS (slave select)
- SPSCK (SPI serial clock)
- CGND (clock ground)
- MOSI (master out slave in)
- MISO (master in slave out)

SPI pins are shared by parallel I/O ports or have alternate functions. The full name of an SPI pin reflects the name of the shared port pin or the name of an alternate pin function. The generic pin names appear in the text that follows. **Table 1** shows the full names of the SPI I/O pins.

**Table 1. Pin Name Conventions** 

| Generic<br>Pin Names | MISO     | MOSI     | SS     | SPSCK     | CGND                  |
|----------------------|----------|----------|--------|-----------|-----------------------|
| Full<br>Pin Names    | PF3/MISO | PF2/MOSI | PF0/SS | PF1/SPSCK | CGND/EV <sub>SS</sub> |

3-spi\_c MC68HC708XL36

# **Functional Description**

Figure 1 shows the structure of the SPI module and Figure 2 shows the locations and contents of the SPI I/O registers.



Figure 1. SPI Module Block Diagram

MC68HC708XL36 4-spi\_c

## Freescale Semiconductor, Inc.

SPI Functional Description

205



Figure 2. SPI I/O Register Summary

Table 2. I/O Register Address Summary

| Register | SPCR   | SPSCR  | SPDR   |
|----------|--------|--------|--------|
| Address  | \$0010 | \$0011 | \$0012 |

The SPI module allows full-duplex, synchronous, serial communication between the MCU and peripheral devices, including other MCUs. Software can poll the SPI status flags or SPI operation can be interrupt-driven. All SPI interrupts can be serviced by the CPU, and the transmitter empty (SPTE) and receiver full (SPRF) flags can also be configured for DMA service.

During DMA transmissions, the DMA fetches data from memory for the SPI to transmit and/or the DMA stores received data in memory.

The following paragraphs describe the operation of the SPI module.

**Master Mode** 

The SPI operates in master mode when the SPI master bit, SPMSTR, is set.

**NOTE:** 

Configure the SPI modules as master or slave before enabling them. Enable the master SPI before enabling the slave SPI. Disable the slave SPI before disabling the master SPI.

5-spi\_c MC68HC708XL36

206

Only a master SPI module can initiate transmissions. Software begins the transmission from a master SPI module by writing to the transmit data register. If the shift register is empty, the byte immediately transfers to the shift register, setting the SPI transmitter empty bit, SPTE. The byte begins shifting out on the MOSI pin under the control of the serial clock. (See **Figure 3**.)

The SPR1 and SPR0 bits control the baud rate generator and determine the speed of the shift register. (See SPI Status and Control Register on page 230.) Through the SPSCK pin, the baud rate generator of the master also controls the shift register of the slave peripheral.

As the byte shifts out on the MOSI pin of the master, another byte shifts in from the slave on the master's MISO pin. The transmission ends when the receiver full bit, SPRF, becomes set. At the same time that SPRF becomes set, the byte from the slave transfers to the receive data register. In normal operation, SPRF signals the end of a transmission. Software clears SPRF by reading the SPI status and control register with SPRF set and then reading the SPI data register. Writing to the SPI data register clears the SPTE bit.

When the DMAS bit is set, the SPI status and control register does not have to be read to clear the SPRF bit. A read of the SPI data register by either the CPU or the DMA clears the SPRF bit. A write to the SPI data register by the CPU or by the DMA clears the SPTE bit.



Figure 3. Full-Duplex Master-Slave Connections

MC68HC708XL36 6-spi\_c

SPI

SPI Functional Description

#### Slave Mode

The SPI operates in slave mode when the SPMSTR bit is clear. In slave mode, the SPSCK pin is the input for the serial clock from the master MCU. Before a data transmission occurs, the  $\overline{SS}$  pin of the slave SPI must be at logic 0.  $\overline{SS}$  must remain low until the transmission is complete. (See Mode Fault Error on page 218.)

In a slave SPI module, data enters the shift register under the control of the serial clock from the master SPI module. After a byte enters the shift register of a slave SPI, it transfers to the receive data register, and the SPRF bit is set. To prevent an overflow condition, slave software then must read the receive data register before another full byte enters the shift register.

The maximum frequency of the SPSCK for an SPI configured as a slave is the bus clock speed (which is twice as fast as the fastest master SPSCK clock that can be generated). The frequency of the SPSCK for an SPI configured as a slave does not have to correspond to any SPI baud rate. The baud rate only controls the speed of the SPSCK generated by an SPI configured as a master. Therefore, the frequency of the SPSCK for an SPI configured as a slave can be any frequency less than or equal to the bus speed.

When the master SPI starts a transmission, the data in the slave shift register begins shifting out on the MISO pin. The slave can load its shift register with a new byte for the next transmission by writing to its transmit data register. The slave must write to its transmit data register at least one bus cycle before the master starts the next transmission. Otherwise the byte already in the slave shift register shifts out on the MISO pin. Data written to the slave shift register during a transmission remains in a buffer until the end of the transmission.

When the clock phase bit (CPHA) is set, the first edge of SPSCK starts a transmission. When CPHA is clear, the falling edge of  $\overline{SS}$  starts a transmission. (See **Transmission Formats** on page 208.)

**NOTE:** 

SPSCK must be in the proper idle state before the slave is enabled to prevent SPSCK from appearing as a clock edge.

7-spi\_c MC68HC708XL36

#### **Transmission Formats**

During an SPI transmission, data is simultaneously transmitted (shifted out serially) and received (shifted in serially). A serial clock synchronizes shifting and sampling on the two serial data lines. A slave select line allows selection of an individual slave SPI device; slave devices that are not selected do not interfere with SPI bus activities. On a master SPI device, the slave select line can optionally be used to indicate multiple-master bus contention.

# Clock Phase and Polarity Controls

Software can select any of four combinations of serial clock (SPSCK) phase and polarity using two bits in the SPI control register (SPCR). The clock polarity is specified by the CPOL control bit, which selects an active high or low clock and has no significant effect on the transmission format.

The clock phase (CPHA) control bit selects one of two fundamentally different transmission formats. The clock phase and polarity should be identical for the master SPI device and the communicating slave device. In some cases, the phase and polarity are changed between transmissions to allow a master device to communicate with peripheral slaves having different requirements.

#### **NOTE:**

Before writing to the CPOL bit or the CPHA bit, disable the SPI by clearing the SPI enable bit (SPE).

# Transmission Format When CPHA = 0

Figure 4 shows an SPI transmission in which CPHA is logic 0. The figure should not be used as a replacement for data sheet parametric information. Two waveforms are shown for SPSCK: one for CPOL = 0 and another for CPOL = 1. The diagram may be interpreted as a master or slave timing diagram since the serial clock (SPSCK), master in/slave out (MISO), and master out/slave in (MOSI) pins are directly connected between the master and the slave. The MISO signal is the output from the slave, and the MOSI signal is the output from the master. The  $\overline{SS}$  line is the slave select input to the slave. The slave SPI drives its MISO output only when its slave select input ( $\overline{SS}$ ) is at logic 0, so that only the selected slave drives to the master. The  $\overline{SS}$  pin of the master is not

MC68HC708XL36 8-spi\_c

SPI Transmission Formats

shown but is assumed to be inactive. The  $\overline{SS}$  pin of the master must be high or must be reconfigured as general-purpose I/O not affecting the SPI. (See **Mode Fault Error** on page 218.) When CPHA = 0, the first SPSCK edge is the MSB capture strobe. Therefore, the slave must begin driving its data before the first SPSCK edge, and a falling edge on the  $\overline{SS}$  pin is used to start the slave data transmission. The slave's  $\overline{SS}$  pin must be toggled back to high and then low again between each byte transmitted as shown in **Figure 5**.



Figure 4. Transmission Format (CPHA = 0)



Figure 5. CPHA/SS Timing

When CPHA = 0 for a slave, the falling edge of  $\overline{SS}$  indicates the beginning of the transmission. This causes the SPI to leave its idle state and begin driving the MISO pin with the MSB of its data. Once the transmission begins, no new data is allowed into the shift register from the transmit data register. Therefore, the SPI data register of the slave must be loaded with transmit data before the falling edge of  $\overline{SS}$ . Any data written after the falling edge is stored in the transmit data register and transferred to the shift register after the current transmission.

9-spi\_c MC68HC708XL36

Go to: www.freescale.com

Transmission Format When CPHA = 1 Figure 6 shows an SPI transmission in which CPHA is logic 1. The figure should not be used as a replacement for data sheet parametric information. Two waveforms are shown for SPSCK: one for CPOL = 0 and another for CPOL = 1. The diagram may be interpreted as a master or slave timing diagram since the serial clock (SPSCK), master in/slave out (MISO), and master out/slave in (MOSI) pins are directly connected between the master and the slave. The MISO signal is the output from the slave, and the MOSI signal is the output from the master. The SS line is the slave select input to the slave. The slave SPI drives its MISO output only when its slave select input  $(\overline{SS})$  is at logic 0, so that only the selected slave drives to the master. The SS pin of the master is not shown but is assumed to be inactive. The SS pin of the master must be high or must be reconfigured as general-purpose I/O not affecting the SPI. (See **Mode Fault Error** on page 218.) When CPHA = 1, the master begins driving its MOSI pin on the first SPSCK edge. Therefore, the slave uses the first SPSCK edge as a start transmission signal. The SS pin can remain low between transmissions. This format may be preferable in systems having only one master and only one slave driving the MISO data line.



Figure 6. Transmission Format (CPHA = 1)

MC68HC708XL36 10-spi\_c

SPI Transmission Formats

When CPHA = 1 for a slave, the first edge of the SPSCK indicates the beginning of the transmission. This causes the SPI to leave its idle state and begin driving the MISO pin with the MSB of its data. Once the transmission begins, no new data is allowed into the shift register from the transmit data register. Therefore, the SPI data register of the slave must be loaded with transmit data before the first edge of SPSCK. Any data written after the first edge is stored in the transmit data register and transferred to the shift register after the current transmission.

# Transmission Initiation Latency

When the SPI is configured as a master (SPMSTR = 1), writing to the SPDR starts a transmission. CPHA has no effect on the delay to the start of the transmission, but it does affect the initial state of the SPSCK signal. When CPHA = 0, the SPSCK signal remains inactive for the first half of the first SPSCK cycle. When CPHA = 1, the first SPSCK cycle begins with an edge on the SPSCK line from its inactive to its active level. The SPI clock rate (selected by SPR1:SPR0) affects the delay from the write to SPDR and the start of the SPI transmission. (See Figure 7 on page 212.) The internal SPI clock in the master is a free-running derivative of the internal MCU clock. To conserve power, it is enabled only when both the SPE and SPMSTR bits are set. SPSCK edges occur halfway through the low time of the internal MCU clock. Since the SPI clock is free-running, it is uncertain where the write to the SPDR occurs relative to the slower SPSCK. This uncertainty causes the variation in the initiation delay shown in Figure 7. This delay is no longer than a single SPI bit time. That is, the maximum delay is two MCU bus cycles for DIV2, eight MCU bus cycles for DIV8, 32 MCU bus cycles for DIV32, and 128 MCU bus cycles for DIV128.

11-spi\_c MC68HC708XL36

212



Figure 7. Transmission Start Delay (Master)

SPI

## **Queuing Transmission Data**

The double-buffered transmit data register allows a data byte to be queued and transmitted. For an SPI configured as a master, a queued data byte is transmitted immediately after the previous transmission has completed. The SPI transmitter empty flag (SPTE) indicates when the transmit data buffer is ready to accept new data. Write to the transmit data register only when the SPTE bit is high. Figure 8 shows the timing associated with doing back-to-back transmissions with the SPI (SPSCK has CPHA:CPOL = 1:0).

The transmit data buffer allows back-to-back transmissions without the slave precisely timing its writes between transmissions as in a system with a single data buffer. Also, if no new data is written to the data buffer, the last value contained in the shift register is the next data word to be transmitted.



- CPU WRITES BYTE 1 TO SPDR, CLEARING SPTE BIT.
- BYTE 1 TRANSFERS FROM TRANSMIT DATA REGISTER TO SHIFT REGISTER, SETTING SPTE BIT.
- (3) CPU WRITES BYTE 2 TO SPDR, QUEUEING BYTE 2 AND CLEARING SPTE BIT.
- (4) FIRST INCOMING BYTE TRANSFERS FROM SHIFT REGISTER TO RECEIVE DATA REGISTER, SETTING SPRF BIT.
- BYTE 2 TRANSFERS FROM TRANSMIT DATA REGISTER TO SHIFT REGISTER, SETTING SPTE BIT.
- (6) CPU READS SPSCR WITH SPRF BIT SET.

- (7) CPU READS SPDR, CLEARING SPRF BIT.
- CPU WRITES BYTE 3 TO SPDR, QUEUEING BYTE 3 AND CLEARING SPTE BIT.
- SECOND INCOMING BYTE TRANSFERS FROM SHIFT REGISTER TO RECEIVE DATA REGISTER, SETTING
- (10) BYTE 3 TRANSFERS FROM TRANSMIT DATA REGISTER TO SHIFT REGISTER, SETTING SPTE BIT.
- (11) CPU READS SPSCR WITH SPRF BIT SET.
- (12) CPU READS SPDR, CLEARING SPRF BIT.

Figure 8. SPRF/SPTE CPU Interrupt Timing

13-spi\_c MC68HC708XL36

Go to: www.freescale.com

For an idle master or idle slave that has no data loaded into its transmit buffer, the SPTE is set again no more than two bus cycles after the transmit buffer empties into the shift register. This allows the user to queue up a 16-bit value to send. For an already active slave, the load of the shift register cannot occur until the transmission is completed. This implies that a back-to-back write to the transmit data register is not possible. The SPTE indicates when the next write can occur.

#### **Error Conditions**

The following flags signal SPI error conditions:

- Overflow (OVRF) Failing to read the SPI data register before
  the next full byte enters the shift register sets the OVRF bit. The
  new byte does not transfer to the receive data register, and the
  unread byte still can be read. OVRF is in the SPI status and control
  register.
- Mode fault error (MODF) The MODF bit indicates that the voltage on the slave select pin (SS) is inconsistent with the mode of the SPI. MODF is in the SPI status and control register.

#### **Overflow Error**

The overflow flag (OVRF) becomes set if the receive data register still has unread data from a previous transmission when the capture strobe of bit 1 of the next transmission occurs. The bit 1 capture strobe occurs in the middle of SPSCK cycle 7. (See **Figure 4** on page 209 and **Figure 6** on page 210.) If an overflow occurs, all data received after the overflow and before the OVRF bit is cleared does not transfer to the receive data register and does not set the SPI receiver full bit (SPRF). The unread data that transferred to the receive data register before the overflow occurred can still be read. Therefore, an overflow error always indicates the loss of data. Clear the overflow flag by reading the SPI status and control register and then reading the SPI data register.

MC68HC708XL36 14-spi\_c

SPI Error Conditions

OVRF generates a receiver/error CPU interrupt request if the error interrupt enable bit (ERRIE) is also set. When the DMAS bit is low, the SPRF, MODF, and OVRF interrupts share the same CPU interrupt vector. When the DMAS bit is high, SPRF generates a receiver DMA service request, and MODF and OVRF can generate a receiver/error CPU interrupt request. (See **Figure 12** on page 222.) It is not possible to enable MODF or OVRF individually to generate a receiver/error CPU interrupt request. However, leaving MODFEN low prevents MODF from being set.

When the DMA is enabled to service the SPRF flag, it clears SPRF when it reads the receive data register. The OVRF bit, however, still requires the two-step clearing mechanism of reading the flag when it is set and then reading the receive data register. In this way, the DMA cannot directly clear the OVRF. However, if the CPU reads the SPI status and control register with the OVRF bit set, and then the DMA reads the receive data register, the OVRF bit is cleared.

OVRF interrupt requests to the CPU should be enabled when using the DMA to service the SPRF if there is any chance that the overflow condition might occur. (See **Figure 9** on page 216.) Even if the DMA clears the SPRF bit, no new data transfers from the shift register to the receive data register with the OVRF bit high. This means that no new SPRF interrupt requests are generated until the CPU clears the OVRF bit. If the CPU reads the data register to clear the OVRF bit, it could clear a pending SPRF service request to the DMA.

15-spi\_c MC68HC708XL36



Figure 9. Overflow Condition with DMA Service of SPRF

The overflow service routine may need to disable the DMA and manually recover since an overflow indicates the loss of data. Loss of data may prevent the DMA from reaching its byte count.

If an application requires the DMA to bring the MCU out of wait mode, enable the OVRF bit to generate CPU interrupt requests. An overflow condition in wait mode can cause the MCU to hang in wait mode because the DMA cannot reach its byte count. Setting the error interrupt enable bit (ERRIE) in the SPI status and control register enables the OVRF bit to bring the MCU out of wait mode.

If the CPU SPRF interrupt is enabled and the OVRF interrupt is not, watch for an overflow condition. **Figure 10** shows how it is possible to miss an overflow. The first part of **Figure 10** shows how it is possible to read the SPSCR and SPDR to clear the SPRF without problems. However, as illustrated by the second transmission example, the OVRF bit can be set in between the time that SPSCR and SPDR are read.

MC68HC708XL36 16-spi\_c

SPI Error Conditions



Figure 10. Missed Read of Overflow Condition

In this case, an overflow can easily be missed. Since no more SPRF interrupts can be generated until this OVRF is serviced, it is not obvious that bytes are being lost as more transmissions are completed. To prevent this, either enable the OVRF interrupt or do another read of the SPSCR following the read of the SPDR. This ensures that the OVRF was not set before the SPRF was cleared and that future transmissions can set the SPRF bit. **Figure 11** illustrates this process. Generally, to avoid this second SPSCR read, enable the OVRF to the CPU by setting the ERRIE bit.

17-spi\_c MC68HC708XL36



Figure 11. Clearing SPRF When OVRF Interrupt Is Not Enabled

**Mode Fault Error** 

218

Setting the SPMSTR bit selects master mode and configures the SPSCK and MOSI pins as outputs and the MISO pin as an input. Clearing SPMSTR selects slave mode and configures the SPSCK and MOSI pins as inputs and the MISO pin as an output. The mode fault bit, MODF, becomes set any time the state of the slave select pin,  $\overline{SS}$ , is inconsistent with the mode selected by SPMSTR. To prevent SPI pin contention and damage to the MCU, a mode fault error occurs if:

- The SS pin of a slave SPI goes high during a transmission.
- The SS pin of a master SPI goes low at any time.

For the MODF flag to be set, the mode fault error enable bit (MODFEN) must be set. Clearing the MODFEN bit does not clear the MODF flag but does prevent MODF from being set again after MODF is cleared.

MC68HC708XL36 18-spi\_c

SPI Error Conditions

MODF generates a receiver/error CPU interrupt request if the error interrupt enable bit (ERRIE) is also set. When the DMAS bit is low, the SPRF, MODF, and OVRF interrupts share the same CPU interrupt vector. When the DMAS bit is high, SPRF generates a receiver DMA service request instead of a CPU interrupt request, but MODF and OVRF can generate a receiver/error CPU interrupt request. (See Figure 12 on page 222.) It is not possible to enable MODF or OVRF individually to generate a receiver/error CPU interrupt request. However, leaving MODFEN low prevents MODF from being set.

In a master SPI with the mode fault enable bit (MODFEN) set, the mode fault flag (MODF) is set if  $\overline{SS}$  goes to logic 0. A mode fault in a master SPI causes the following events to occur:

- If ERRIE = 1, the SPI generates an SPI receiver/error CPU interrupt request.
- The SPE bit is cleared.
- The SPTE bit is set.
- The SPI state counter is cleared.
- The data direction register of the shared I/O port regains control of port drivers.

**NOTE:** When the MODF flag is set, it does not clear the SPMSTR bit. The SPMSTR bit has no function when SPE = 0. Reading SPMSTR when MODF = 1 indicates whether the SPI was a master or a slave when MODF became set.

**NOTE:** To prevent bus contention with another master SPI after a mode fault error, clear all SPI bits of the data direction register of the shared I/O port before enabling the SPI.

19-spi\_c MC68HC708XL36

When configured as a slave (SPMSTR = 0), the MODF flag is set if  $\overline{SS}$  goes high during a transmission. When CPHA = 0, a transmission begins when  $\overline{SS}$  goes low and ends once the incoming SPSCK goes back to its idle level following the shift of the eighth data bit. When CPHA = 1, the transmission begins when the SPSCK leaves its idle level and  $\overline{SS}$  is already low. The transmission continues until the SPSCK returns to its idle level following the shift of the last data bit. (See **Transmission Formats** on page 208.)

NOTE:

When CPHA = 0, a MODF occurs if an idle slave is selected  $\overline{(SS)}$  is at logic 0) and later unselected  $\overline{(SS)}$  is at logic 1) even if no SPSCK is sent to that slave. This happens because  $\overline{SS}$  at logic 0 indicates the start of the transmission (MISO driven out with the value of MSB) for CPHA = 0. When CPHA = 1, an idle slave can be selected and then later unselected with no transmission occurring. Therefore, MODF does not occur since a transmission was never begun.

In a slave SPI (MSTR = 0), the MODF bit generates an SPI receiver/error CPU interrupt request if the ERRIE bit is set. The MODF bit does not clear the SPE bit or reset the SPI in any way. Software can abort the SPI transmission by clearing the SPE bit of the slave.

**NOTE:** 

A logic 1 voltage on the  $\overline{SS}$  pin of a slave SPI puts the MISO pin in a high impedance state. Also, the slave SPI ignores all incoming SPSCK clocks, even if it was already in the middle of a transmission.

To clear the MODF flag, read the SPSCR with the MODF bit set and then write to the SPCR register. This entire clearing mechanism must occur with no MODF condition existing or else the flag is not cleared.

MC68HC708XL36 20-spi\_c

## **Interrupts**

Four SPI status flags can be enabled to generate CPU interrupt requests or DMA service requests:

**Table 3. SPI Interrupts** 

| Flag                         | Conditions for Enabling Interrupt Request                                                                                                 |
|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|
| SPTE<br>Transmitter<br>Empty | SPI Transmitter CPU Interrupt Request (DMAS = 0, SPTIE = 1,SPE = 1)<br>SPI Transmitter DMA Service Request (DMAS = 1, SPTIE = 1, SPE = 1) |
| SPRF<br>Receiver<br>Full     | SPI Receiver CPU Interrupt Request (DMAS = 0, SPRIE = 1) SPI Receiver DMA Service Request (DMAS = 1, SPRIE = 1)                           |
| OVRF<br>Overflow             | SPI Receiver/Error Interrupt Request (ERRIE = 1)                                                                                          |
| MODF<br>Mode Fault           | SPI Receiver/Error Interrupt Request (ERRIE = 1)                                                                                          |

The DMA select bit (DMAS) controls whether SPTE and SPRF generate CPU interrupt requests or DMA service requests. When DMAS = 0, reading the SPI status and control register with SPRF set and then reading the receive data register clears SPRF. When DMAS = 1, any read of the receive data register clears the SPRF flag. The clearing mechanism for the SPTE flag is always just a write to the transmit data register.

The SPI transmitter interrupt enable bit (SPTIE) enables the SPTE flag to generate transmitter CPU interrupt requests or transmitter DMA service requests, provided that the SPI is enabled (SPE = 1).

The SPI receiver interrupt enable bit (SPRIE) enables the SPRF bit to generate receiver CPU interrupt requests or receiver DMA service requests, regardless of the state of the SPE bit. (See **Figure 12**.)

21-spi\_c MC68HC708XL36

The error interrupt enable bit (ERRIE) enables both the MODF and OVRF bits to generate a receiver/error CPU interrupt request.

The mode fault enable bit (MODFEN) can prevent the MODF flag from being set so that only the OVRF bit is enabled by the ERRIE bit to generate receiver/error CPU interrupt requests.



Figure 12. SPI Interrupt Request Generation

# Resetting the SPI

Any system reset completely resets the SPI. Partial resets occur whenever the SPI enable bit (SPE) is low. Whenever SPE is low, the following occurs:

- The SPTE flag is set.
- Any transmission currently in progress is aborted.
- The shift register is cleared.

MC68HC708XL36 22-spi\_c

SPI Low-Power Modes

- The SPI state counter is cleared, making it ready for a new complete transmission.
- All the SPI port logic is defaulted back to being general purpose I/O.

The following items are reset only by a system reset:

- All control bits in the SPCR register.
- All control bits in the SPSCR register (MODFEN, ERRIE, SPR1, and SPR0).
- The status flags SPRF, OVRF, and MODF.

By not resetting the control bits when SPE is low, the user can clear SPE between transmissions without having to set all control bits again when SPE is set back high for the next transmission.

By not resetting the SPRF, OVRF, and MODF flags, the user can still service these interrupts after the SPI has been disabled. The user can disable the SPI by writing 0 to the SPE bit. The SPI can also be disabled by a mode fault occurring in an SPI that was configured as a master with the MODFEN bit set.

#### **Low-Power Modes**

The WAIT and STOP instructions put the MCU in low-power-consumption standby modes.

#### **Wait Mode**

The SPI module remains active in wait mode. Any enabled CPU interrupt request from the SPI module can bring the MCU out of wait mode.

If SPI module functions are not required during wait mode, reduce power consumption by disabling the SPI module before executing the WAIT instruction.

The DMA can service the SPI without exiting wait mode.

23-spi\_c MC68HC708XL36

#### **Stop Mode**

The SPI module is inactive in stop mode. The STOP instruction does not affect SPI register states. SPI operation resumes after an external interrupt. If stop mode is exited by reset, any transfer in progress is aborted, and the SPI is reset.

# **SPI During Break Interrupts**

The BCFE bit in the break flag control register (BFCR) enables software to clear status bits during the break state. (See **Break Module** on page 149.)

To allow software to clear status bits during a break interrupt, write a logic 1 to the BCFE bit. If a status bit is cleared during the break state, it remains cleared when the MCU exits the break state.

To protect status bits during the break state, write a logic 0 to the BCFE bit. With BCFE at logic 0 (its default state), software can read and write I/O registers during the break state without affecting status bits. Some status bits have a two-step read/write clearing procedure. If software does the first step on such a bit before the break, the bit cannot change during the break state as long as BCFE is at logic 0. After the break, doing the second step clears the status bit.

Since the SPTE bit cannot be cleared during a break with the BCFE bit cleared, a write to the transmit data register in break mode does not initiate a transmission nor is this data transferred into the shift register. Therefore, a write to the SPDR in break mode with the BCFE bit cleared has no effect.

MC68HC708XL36 24-spi\_c

SPI I/O Signals

# I/O Signals

The SPI module has five I/O pins and shares four of them with a parallel I/O port.

- MISO Master data in, slave data out
- MOSI Master data out, slave data in
- SPSCK Serial clock
- SS Slave select
- CGND Clock ground

The SPI has limited inter-integrated circuit ( $I^2C$ ) capability (requiring software support) as a master in a single-master environment. To communicate with  $I^2C$  peripherals, MOSI becomes an open-drain output when the SPWOM bit in the SPI control register is set. In  $I^2C$  communication, the MOSI and MISO pins are connected to a bidirectional pin from the  $I^2C$  peripheral and through a pullup resistor to  $V_{DD}$ .

# MISO (Master In/Slave Out)

MISO is one of the two SPI module pins that transmits serial data. In full duplex operation, the MISO pin of the master SPI module is connected to the MISO pin of the slave SPI module. The master SPI simultaneously receives data on its MISO pin and transmits data from its MOSI pin.

Slave output data on the MISO pin is enabled only when the SPI is configured as a slave. The SPI is configured as a slave when its SPMSTR bit is logic 0 and its  $\overline{SS}$  pin is at logic 0. To support a multiple-slave system, a logic 1 on the  $\overline{SS}$  pin puts the MISO pin in a high-impedance state.

When enabled, the SPI controls data direction of the MISO pin regardless of the state of the data direction register of the shared I/O port.

25-spi\_c MC68HC708XL36

# MOSI (Master Out/Slave In)

MOSI is one of the two SPI module pins that transmits serial data. In full duplex operation, the MOSI pin of the master SPI module is connected to the MOSI pin of the slave SPI module. The master SPI simultaneously transmits data from its MOSI pin and receives data on its MISO pin.

When enabled, the SPI controls data direction of the MOSI pin regardless of the state of the data direction register of the shared I/O port.

# SPSCK (Serial Clock)

The serial clock synchronizes data transmission between master and slave devices. In a master MCU, the SPSCK pin is the clock output. In a slave MCU, the SPSCK pin is the clock input. In full duplex operation, the master and slave MCUs exchange a byte of data in eight serial clock cycles.

When enabled, the SPI controls data direction of the SPSCK pin regardless of the state of the data direction register of the shared I/O port.

# SS (Slave Select)

The  $\overline{SS}$  pin has various functions depending on the current state of the SPI. For an SPI configured as a slave, the  $\overline{SS}$  is used to select a slave. For CPHA = 0, the  $\overline{SS}$  is used to define the start of a transmission. (See **Transmission Formats** on page 208.) Since it is used to indicate the start of a transmission, the  $\overline{SS}$  must be toggled high and low between each byte transmitted for the CPHA = 0 format. However, it can remain low between transmissions for the CPHA = 1 format. See **Figure 13**.



Figure 13. CPHA/SS Timing

When an SPI is configured as a slave, the  $\overline{SS}$  pin is always configured as an input. It cannot be used as a general-purpose I/O regardless of the

MC68HC708XL36 26-spi\_c

SPI I/O Signals

state of the MODFEN control bit. However, the MODFEN bit can still prevent the state of the  $\overline{SS}$  from creating a MODF error. (See **SPI Status** and **Control Register** on page 230.)

#### **NOTE:**

A logic 1 voltage on the  $\overline{SS}$  pin of a slave SPI puts the MISO pin in a high-impedance state. The slave SPI ignores all incoming SPSCK clocks, even if it was already in the middle of a transmission.

When an SPI is configured as a master, the SS input can be used in conjunction with the MODF flag to prevent multiple masters from driving MOSI and SPSCK. (See Mode Fault Error on page 218.) For the state of the  $\overline{SS}$  pin to set the MODF flag, the MODFEN bit in the SPSCK register must be set. If the MODFEN bit is low for an SPI master, the  $\overline{SS}$  pin can be used as a general-purpose I/O under the control of the data direction register of the shared I/O port. With MODFEN high, it is an input-only pin to the SPI regardless of the state of the data direction register of the shared I/O port.

The CPU can always read the state of the SS pin by configuring the appropriate pin as an input and reading the port data register. (See **Table 4**.)

**SPE MODFEN** State of SS Logic **SPMSTR SPI Configuration** General-purpose I/O;  $\chi^{(1)}$ 0 Χ Not Enabled SS ignored by SPI 1 0 Χ Slave Input-only to SPI General-purpose I/O; 1 1 0 Master without MODF SS ignored by SPI 1 Master with MODF Input-only to SPI

Table 4. SPI Configuration

# CGND (Clock Ground)

CGND is the ground return for the serial clock pin, SPSCK, and the ground for the port output buffers. To reduce the ground return path loop and minimize radio frequency (RF) emissions, connect the ground pin of the slave to the CGND pin of the master.

27-spi\_c MC68HC708XL36

<sup>1.</sup> X = don't care

# I/O Registers

Three registers control and monitor SPI operation:

- SPI control register (SPCR)
- SPI status and control register (SPSCR)
- SPI data register (SPDR)

# SPI Control Register

The SPI control register does the following:

- Enables SPI module interrupt requests
- Selects CPU interrupt requests or DMA service requests
- Configures the SPI module as master or slave
- Selects serial clock polarity and phase
- Configures the SPSCK, MOSI, and MISO pins as open-drain outputs
- Enables the SPI module



Figure 14. SPI Control Register (SPCR)

#### SPRIE — SPI Receiver Interrupt Enable Bit

This read/write bit enables CPU interrupt requests or DMA service requests generated by the SPRF bit. The SPRF bit is set when a byte transfers from the shift register to the receive data register. Reset clears the SPRIE bit.

- 1 = SPRF CPU interrupt requests or SPRF DMA service requests enabled
- 0 = SPRF CPU interrupt requests or SPRF DMA service requests disabled

MC68HC708XL36 28-spi\_c

SPI I/O Registers

#### DMAS — DMA Select Bit

This read/write bit selects DMA service requests when:

- The SPI receiver full bit, SPRF, becomes set and the SPI receiver interrupt enable bit, SPIE, is also set
- The SPI transmitter empty bit, SPTE, becomes set and the SPI transmitter interrupt enable bit, SPTIE, is also set

Setting the DMAS bit disables SPRF CPU interrupt requests and SPTE CPU interrupt requests. Reset clears the DMAS bit.

- 1 = SPRF DMA and SPTE DMA service requests selected SPRF CPU and SPTE CPU interrupt requests disabled
- 0 = SPRF DMA and SPTE DMA service requests disabled SPRF CPU and SPTE CPU interrupt requests selected

#### SPMSTR — SPI Master Bit

This read/write bit selects master mode operation or slave mode operation. Reset sets the SPMSTR bit.

- 1 = Master mode
- 0 = Slave mode

# CPOL — Clock Polarity Bit

This read/write bit determines the logic state of the SPSCK pin between transmissions. (See Figure 4 on page 209 and Figure 6 on page 210.) To transmit data between SPI modules, the SPI modules must have identical CPOL values. Reset clears the CPOL bit.

#### CPHA — Clock Phase Bit

This read/write bit controls the timing relationship between the serial clock and SPI data. (See Figure 4 on page 209 and Figure 6 on page 210.) To transmit data between SPI modules, the SPI modules must have identical CPHA values. When CPHA = 0, the  $\overline{SS}$  pin of the slave SPI module must be set to logic 1 between bytes. (See Figure 13 on page 226.) Reset sets the CPHA bit.

29-spi\_c MC68HC708XL36

**MOTOROLA** 

#### SPWOM — SPI Wired-OR Mode Bit

This read/write bit disables the pullup devices on pins SPSCK, MOSI, and MISO so that those pins become open-drain outputs.

- 1 = Wired-OR SPSCK, MOSI, and MISO pins
- 0 = Normal push-pull SPSCK, MOSI, and MISO pins

#### SPE — SPI Enable

This read/write bit enables the SPI module. Clearing SPE causes a partial reset of the SPI. (See **Resetting the SPI** on page 222.) Reset clears the SPE bit.

- 1 = SPI module enabled
- 0 = SPI module disabled

#### SPTIE— SPI Transmit Interrupt Enable

This read/write bit enables CPU interrupt requests or DMA service requests generated by the SPTE bit. SPTE is set when a byte transfers from the transmit data register to the shift register. Reset clears the SPTIE bit.

- 1 = SPTE CPU interrupt requests or SPTE DMA service requests enabled
- 0 = SPTE CPU interrupt requests or SPTE DMA service requests disabled

# SPI Status and Control Register

The SPI status and control register contains flags to signal the following conditions:

- · Receive data register full
- Failure to clear SPRF bit before next byte is received (overflow error)
- Inconsistent logic level on \$\overline{SS}\$ pin (mode fault error)
- Transmit data register empty

The SPI status and control register also contains bits that perform the following functions:

- Enable error interrupts
- Enable mode fault error detection
- Select master SPI baud rate

MC68HC708XL36 30-spi\_c

**MOTOROLA** 

# Freescale Semiconductor, Inc.

SPI I/O Registers



Figure 15. SPI Status and Control Register (SPSCR)

#### SPRF — SPI Receiver Full Bit

This clearable, read-only flag is set each time a byte transfers from the shift register to the receive data register. SPRF generates a CPU interrupt request or a DMA service request if the SPRIE bit in the SPI control register is set also.

The DMA select bit (DMAS) in the SPI control register determines whether SPRF generates an SPRF CPU interrupt request or an SPRF DMA service request. During an SPRF CPU interrupt (DMAS = 0), the CPU clears SPRF by reading the SPI status and control register with SPRF set and then reading the SPI data register. During an SPRF DMA transmission (DMAS = 1), any read of the SPI data register clears the SPRF bit.

Reset clears the SPRF bit.

1 = Receive data register full

0 = Receive data register not full

#### **NOTE:**

When the DMA is configured to service the SPI (DMAS = 1), a read by the CPU of the receive data register can inadvertently clear the SPRF bit and cause the DMA to miss a service request.

ERRIE — Error Interrupt Enable Bit

This read/write bit enables the MODF and OVRF bits to generate CPU interrupt requests. Reset clears the ERRIE bit.

1 = MODF and OVRF can generate CPU interrupt requests

0 = MODF and OVRF cannot generate CPU interrupt requests

31-spi\_c MC68HC708XL36

#### OVRF — Overflow Bit

This clearable, read-only flag is set if software does not read the byte in the receive data register before the next full byte enters the shift register. In an overflow condition, the byte already in the receive data register is unaffected, and the byte that shifted in last is lost. Clear the OVRF bit by reading the SPI status and control register with OVRF set and then reading the receive data register. Reset clears the OVRF bit.

1 = Overflow

0 = No overflow

#### MODF — Mode Fault Bit

This clearable, read-only flag is set in a slave SPI if the SS pin goes high during a transmission with the MODFEN bit set. In a master SPI, the MODF flag is set if the  $\overline{SS}$  pin goes low at any time with the MODFEN bit set. Clear the MODF bit by reading the SPI status and control register (SPSCR) with MODF set and then writing to the SPI control register (SPCR). Reset clears the MODF bit.

 $1 = \overline{SS}$  pin at inappropriate logic level

 $0 = \overline{SS}$  pin at appropriate logic level

# SPTE — SPI Transmitter Empty Bit

This clearable, read-only flag is set each time the transmit data register transfers a byte into the shift register. SPTE generates an SPTE CPU interrupt request or an SPTE DMA service request if the SPTIE bit in the SPI control register is set also.

**NOTE:** Do not write to the SPI data register unless the SPTE bit is high.

The DMA select bit (DMAS) in the SPI control register determines whether SPTE generates an SPTE CPU interrupt request or an SPTE DMA service request. During an SPTE CPU interrupt (DMAS = 0), the CPU clears the SPTE bit by writing to the transmit data register. During an SPTE DMA transmission (DMAS = 1), the DMA automatically clears SPTE when it writes to the transmit data register.

**NOTE:** When the DMA is configured to service the SPI (DMAS = 1), a write by the CPU to the transmit data register can inadvertently clear the SPTE bit and cause the DMA to miss a service request.

MC68HC708XL36 32-spi\_c

Reset sets the SPTE bit.

1 = Transmit data register empty

0 = Transmit data register not empty

#### MODFEN — Mode Fault Enable Bit

This read/write bit, when set to 1, allows the MODF flag to be set. If the MODF flag is set, clearing the MODFEN does not clear the MODF flag. If the SPI is enabled as a master and the MODFEN bit is low, then the  $\overline{SS}$  pin is available for general-purpose I/O.

If the MODFEN bit is set, then this pin is not available for general-purpose I/O. When the SPI is enabled as a slave, the  $\overline{SS}$  pin is not available as a general purpose I/O regardless of the value of MODFEN. (See SS (Slave Select) on page 226.)

If the MODFEN bit is low, the level of the  $\overline{SS}$  pin does not affect the operation of an enabled SPI configured as a master. For an enabled SPI configured as a slave, having MODFEN low only prevents the MODF flag from being set. It does not affect any other part of SPI operation. (See **Mode Fault Error** on page 218.)

#### SPR1 and SPR0 — SPI Baud Rate Select Bits

In master mode, these read/write bits select one of four baud rates as shown in **Table 5**. SPR1 and SPR0 have no effect in slave mode. Reset clears SPR1 and SPR0.

**Table 5. SPI Master Baud Rate Selection** 

| SPR1:SPR0 | Baud Rate Divisor (BD) |
|-----------|------------------------|
| 00        | 2                      |
| 01        | 8                      |
| 10        | 32                     |
| 11        | 128                    |

Use the following formula to calculate the SPI baud rate:

Baud rate = 
$$\frac{BUS CLOCK}{BD}$$

where:

CGMOUT = base clock output of the clock generator module (CGM) BD = baud rate divisor

33-spi\_c MC68HC708XL36

SPI

#### **SPI Data Register**

The SPI data register consists of the read-only receive data register and the write-only transmit data register. Writing to the SPI data register writes data into the transmit data register. Reading the SPI data register reads data from the receive data register. The transmit data and receive data registers are separate registers that can contain different values. (See **Figure 1** on page 204.)



Figure 16. SPI Data Register (SPDR)

R7:R0/T7:T0 — Receive/Transmit Data Bits

#### **NOTE:**

Do not use read-modify-write instructions on the SPI data register since the register read is not the same as the register written.

MC68HC708XL36 34-spi\_c

234

# Serial Communications Interface Module SCI

# **Contents**

| Introduction                               |
|--------------------------------------------|
| Features                                   |
| Pin Name Conventions                       |
| Functional Description238                  |
| Data Format                                |
| Transmitter                                |
| Character Length                           |
| Character Transmission                     |
| Break Characters                           |
| Idle Characters                            |
| Inversion of Transmitted Output            |
| Transmitter Interrupts                     |
| Receiver                                   |
| Character Length                           |
| Character Reception249                     |
| Data Sampling249                           |
| Framing Errors                             |
| Baud Rate Tolerance                        |
| Receiver Wakeup                            |
| Receiver Interrupts                        |
| Error Interrupts                           |
| Error Flags During DMA Service Requests259 |
| Low-Power Modes                            |
| Wait Mode                                  |
| Stop Mode261                               |
| SCI During Break Module Interrupts         |

1-sci\_d MC68HC708XL36

# Freescale Semiconductor, Inc.

SCI

| O Signals              | <mark>26</mark> 3 |
|------------------------|-------------------|
| TxD (Transmit Data)    | 263               |
| RxD (Receive Data)     | 263               |
| O Registers            | 263               |
| SCI Control Register 1 | <mark>26</mark> 4 |
| SCI Control Register 2 | 267               |
| SCI Control Register 3 | <b>27</b> 0       |
| SCI Status Register 1  | 2 <b>7</b> 3      |
| SCI Status Register 2  | 277               |
| SCI Data Register      | 278               |
| SCI Baud Rate Register | 279               |

# Introduction

The SCI allows asynchronous communications with peripheral devices and other MCUs.

MC68HC708XL36 2-sci\_d

#### **Features**

- Full Duplex Operation
- Standard Mark/Space Non-Return-to-Zero (NRZ) Format
- 32 Programmable Baud Rates
- Programmable 8-Bit or 9-Bit Character Length
- Separately Enabled Transmitter and Receiver
- Separate Receiver and Transmitter CPU Interrupt Requests
- Separate Receiver and Transmitter DMA Service Requests
- Programmable Transmitter Output Polarity
- Two Receiver Wakeup Methods:
  - Idle Line Wakeup
  - Address Mark Wakeup
- Interrupt-Driven Operation with Eight Interrupt Flags:
  - Transmitter Empty
  - Transmission Complete
  - Receiver Full
  - Idle Receiver Input
  - Receiver Overrun
  - Noise Error
  - Framing Error
  - Parity Error
- Receiver Framing Error Detection
- Hardware Parity Checking
- 1/16 Bit-Time Noise Detection

3-sci\_d MC68HC708XL36

#### **Pin Name Conventions**

The generic names of the SCI I/O pins are:

- RxD (receive data)
- TxD (transmit data)

SCI I/O lines are implemented by sharing parallel I/O port pins. The full name of an SCI input or output reflects the name of the shared port pin. **Table 1** shows the full names and the generic names of the SCI I/O pins. The generic pin names appear in the text of this section.

**Table 1. Pin Name Conventions** 

| Generic Pin Names | RxD     | TxD     |  |
|-------------------|---------|---------|--|
| Full Pin Names    | PE1/RxD | PE2/TxD |  |

# **Functional Description**

Figure 1 shows the structure of the SCI module. The SCI allows full-duplex, asynchronous, NRZ serial communication between the MCU and remote devices, including other MCUs. The transmitter and receiver of the SCI operate independently, although they use the same baud rate generator. During normal operation, the CPU monitors the status of the SCI, writes the data to be transmitted, and processes received data. During DMA transfers, the DMA fetches data from memory for the SCI to transmit and/or the DMA stores received data in memory.

MC68HC708XL36 4-sci\_d

SCI

INTERNAL BUS SCI DATA REGISTER SCI DATA REGISTER TRANSMITTER INTERRUPT CONTROL DMA INTERRUPT CONTROL RECEIVER INTERRUPT CONTROL ERROR INTERRUPT CONTROL RECEIVE SHIFT REGISTER TRANSMIT SHIFT REGISTER RxD → **►** TxD TXINV SCTIE R8 TCIE T8 **SCRIE** ILIE **DMARE** TE DMATE **SCTE** RE TC RWU SCRF OR ORIE SBK NEIE **IDLE** NF FE FEIE PΕ PEIE **LOOPS** LOOPS ENSCI **RECEIVE** FLAG TRANSMIT WAKEUP CONTROL CONTROL CONTROL CONTROL M BKF ENSCI WAKE **RPF** ILTY PRE-SCALER BAUD RATE GENERATOR PEN CGMXCLK -÷ 4 PTY DATA SELECTION ÷ 16 CONTROL

Figure 1. SCI Module Block Diagram

240



Figure 2. SCI I/O Register Summary

Table 2. SCI I/O Register Address Summary

| Register | SCC1   | SCC2   | SCC3   | SCS1   | SCS2   | SCDR   | SCBR   |
|----------|--------|--------|--------|--------|--------|--------|--------|
| Address  | \$0013 | \$0014 | \$0015 | \$0016 | \$0017 | \$0018 | \$0019 |

MC68HC708XL36 6-sci\_d

## **Data Format**

The SCI uses the standard non-return-to-zero mark/space data format illustrated in **Figure 3**.



Figure 3. SCI Data Formats

#### **Transmitter**

Figure 4 shows the structure of the SCI transmitter.

#### Character Length

The transmitter can accommodate either 8-bit or 9-bit data. The state of the M bit in SCI control register 1 (SCC1) determines character length. When transmitting 9-bit data, bit T8 in SCI control register 3 (SCC3) is the ninth bit (bit 8).

## Character Transmission

During an SCI transmission, the transmit shift register shifts a character out to the TxD pin. The SCI data register (SCDR) is the write-only buffer between the internal data bus and the transmit shift register. To initiate an SCI transmission:

- 1. Enable the SCI by writing a logic 1 to the enable SCI bit (ENSCI) in SCI control register 1 (SCC1).
- 2. Enable the transmitter by writing a logic 1 to the transmitter enable bit (TE) in SCI control register 2 (SCC2).
- Clear the SCI transmitter empty bit by first reading SCI status register 1 (SCS1) and then writing to the SCDR. In a DMA transfer, the DMA automatically clears the SCTE bit by writing to the SCDR.
- 4. Repeat step 3 for each subsequent transmission.

7-sci\_d MC68HC708XL36

242

At the start of a transmission, transmitter control logic automatically loads the transmit shift register with a preamble of logic 1s. After the preamble shifts out, control logic transfers the SCDR data into the transmit shift register. A logic 0 start bit automatically goes into the least significant bit position of the transmit shift register. A logic 1 stop bit goes into the most significant bit position.

The SCI transmitter empty bit, SCTE, in SCS1 becomes set when the SCDR transfers a byte to the transmit shift register. The SCTE bit indicates that the SCDR can accept new data from the internal data bus. If the SCI transmit interrupt enable bit, SCTIE, in SCC2 is also set, the SCTE bit generates a transmitter CPU interrupt request or a transmitter DMA service request.

The SCTE bit generates a transmitter DMA service request if the DMA transfer enable bit, DMATE, in SCI control register 3 (SCC3) is set. Setting the DMATE bit enables the SCTE bit to generate transmitter DMA service requests and disables transmitter CPU interrupt requests.

When the transmit shift register is not transmitting a character, the TxD pin goes to the idle condition, logic 1. If at any time software clears the ENSCI bit in SCI control register 1 (SCC1), the transmitter and receiver relinquish control of the port E pins.

MC68HC708XL36 8-sci\_d

SCI

SCI Functional Description



Figure 4. SCI Transmitter



Figure 5. SCI Transmitter I/O Register Summary

Table 3. SCI Transmitter I/O Address Summary

| Register | SCC1   | SCC2   | SCC3   | SCS1   | SCDR   | SCBR   |
|----------|--------|--------|--------|--------|--------|--------|
| Address  | \$0013 | \$0014 | \$0015 | \$0016 | \$0018 | \$0019 |

MC68HC708XL36 10-sci\_d

SCI

SCI Functional Description

#### **Break Characters**

Writing a logic 1 to the send break bit, SBK, in SCC2 loads the transmit shift register with a break character. A break character contains all logic zeros and has no start, stop, or parity bit. Break character length depends on the M bit in SCC1. As long as SBK is at logic 1, transmitter logic continuously loads break characters into the transmit shift register. After software clears the SBK bit, the shift register finishes transmitting the last break character and then transmits at least one logic 1. The automatic logic 1 at the end of a break character guarantees the recognition of the start bit of the next character.

The SCI recognizes a break character when a start bit is followed by eight or nine logic 0 data bits and a logic 0 where the stop bit should be. Receiving a break character has the following effects on SCI registers:

- Sets the framing error bit (FE) in SCS1
- Sets the SCI receiver full bit (SCRF) in SCS1
- Clears the SCI data register (SCDR)
- Clears the R8 bit in SCC3
- Sets the break flag bit (BKF) in SCS2
- May set the overrun (OR), noise flag (NF), parity error (PE), or reception in progress flag (RPF) bits

Idle Characters

An idle character contains all logic 1s and has no start, stop, or parity bit. Idle character length depends on the M bit in SCC1. The preamble is a synchronizing idle character that begins every transmission.

If the TE bit is cleared during a transmission, the TxD pin becomes idle after completion of the transmission in progress. Clearing and then setting the TE bit during a transmission queues an idle character to be sent after the character currently being transmitted.

11-sci\_d MC68HC708XL36

#### **NOTE:**

When queueing an idle character, return the TE bit to logic 1 before the stop bit of the current character shifts out to the TxD pin. Setting TE after the stop bit appears on TxD causes data previously written to the SCDR to be lost.

A good time to toggle the TE bit for a queued idle character is when the SCTE bit becomes set and just before writing the next byte to the SCDR.

Inversion of Transmitted Output The transmit inversion bit (TXINV) in SCI control register 1 (SCC1) reverses the polarity of transmitted data. All transmitted values, including idle, break, start, and stop bits, are inverted when TXINV is at logic 1. (See SCI Control Register 1 on page 264.)

Transmitter Interrupts The following conditions can generate CPU interrupt requests from the SCI transmitter:

- SCI transmitter empty (SCTE) The SCTE bit in SCS1 indicates
  that the SCDR has transferred a character to the transmit shift
  register. SCTE can generate a transmitter CPU interrupt request
  or a transmitter DMA service request. Setting the SCI transmit
  interrupt enable bit, SCTIE, in SCC2 enables the SCTE bit to
  generate transmitter CPU interrupt requests. Setting both the
  SCTIE bit and the DMA transfer enable bit, DMATE, in SCC3
  enables the SCTE bit to generate transmitter DMA service
  requests.
- Transmission complete (TC) The TC bit in SCS1 indicates that
  the transmit shift register and the SCDR are empty and that no
  break or idle character has been generated. The transmission
  complete interrupt enable bit, TCIE, in SCC2 enables the TC bit to
  generate transmitter CPU interrupt requests.

MC68HC708XL36 12-sci\_d

247

Receiver

Figure 6 shows the structure of the SCI receiver.



Figure 6. SCI Receiver Block Diagram

13-sci\_d MC68HC708XL36

Go to: www.freescale.com



Figure 7. SCI I/O Register Summary

Table 4. SCI Receiver I/O Address Summary

| Register | SCC1   | SCC2   | SCC3   | SCS1   | SCS2   | SCDR   | SCBR   |
|----------|--------|--------|--------|--------|--------|--------|--------|
| Address  | \$0013 | \$0014 | \$0015 | \$0016 | \$0017 | \$0018 | \$0019 |

MC68HC708XL36 14-sci\_d

SCI

SCI Functional Description

#### Character Length

The receiver can accommodate either 8-bit or 9-bit data. The state of the M bit in SCI control register 1 (SCC1) determines character length. When receiving 9-bit data, bit R8 in SCI control register 2 (SCC2) is the ninth bit (bit 8). When receiving 8-bit data, bit R8 is a copy of the eighth bit (bit 7).

# Character Reception

During an SCI reception, the receive shift register shifts characters in from the RxD pin. The SCI data register (SCDR) is the read-only buffer between the internal data bus and the receive shift register.

After a complete character shifts into the receive shift register, the data portion of the character transfers to the SCDR. The SCI receiver full bit, SCRF, in SCI status register 1 (SCS1) becomes set, indicating that the received byte can be read. If the SCI receive interrupt enable bit, SCRIE, in SCC2 is also set, the SCRF bit generates a receiver CPU interrupt request or a receiver DMA service request.

The SCRF bit generates a receiver DMA service request if the DMA receive enable bit, DMARE, in SCI control register 3 (SCC3) is set. Setting the DMARE bit enables the SCRF bit to generate receiver DMA service requests and disables receiver CPU interrupt requests.

#### Data Sampling

The receiver samples the RxD pin at the RT clock rate. The RT clock is an internal signal with a frequency 16 times the baud rate. To adjust for baud rate mismatch, the RT clock is resynchronized at the following times (see **Figure 8**):

- After every start bit
- After the receiver detects a data bit change from logic 1 to logic 0
  (after the majority of data bit samples at RT8, RT9, and RT10
  returns a valid logic 1 and the majority of the next RT8, RT9, and
  RT10 samples returns a valid logic 0)

To locate the start bit, data recovery logic does an asynchronous search for a logic 0 preceded by three logic 1s. When the falling edge of a possible start bit occurs, the RT clock begins to count to 16.

15-sci\_d MC68HC708XL36



Figure 8. Receiver Data Sampling

To verify the start bit and to detect noise, data recovery logic takes samples at RT3, RT5, and RT7. **Table 5** summarizes the results of the start bit verification samples.

**Table 5. Start Bit Verification** 

| RT3, RT5, and RT7 Samples | Start Bit Verification | Noise Flag |
|---------------------------|------------------------|------------|
| 000                       | Yes                    | 0          |
| 001                       | Yes                    | 1          |
| 010                       | Yes                    | 1          |
| 011                       | No                     | 0          |
| 100                       | Yes                    | 1          |
| 101                       | No                     | 0          |
| 110                       | No                     | 0          |
| 111                       | No                     | 0          |

If start bit verification is not successful, the RT clock is reset and a new search for a start bit begins.

MC68HC708XL36 16-sci\_d

SCI

SCI Functional Description

To determine the value of a data bit and to detect noise, recovery logic takes samples at RT8, RT9, and RT10. **Table 6** summarizes the results of the data bit samples.

**Table 6. Data Bit Recovery** 

| RT8, RT9, and RT10 Samples | Data Bit Determination | Noise Flag |
|----------------------------|------------------------|------------|
| 000                        | 0                      | 0          |
| 001                        | 0                      | 1          |
| 010                        | 0                      | 1          |
| 011                        | 1                      | 1          |
| 100                        | 0                      | 1          |
| 101                        | 1                      | 1          |
| 110                        | 1                      | 1          |
| 111                        | 1                      | 0          |

**NOTE:** 

The RT8, RT9, and RT10 samples do not affect start bit verification. If any or all of the RT8, RT9, and RT10 start bit samples are logic 1s following a successful start bit verification, the noise flag (NF) is set and the receiver assumes that the bit is a start bit.

To verify a stop bit and to detect noise, recovery logic takes samples at RT8, RT9, and RT10. **Table 7** summarizes the results of the stop bit samples.

Table 7. Stop Bit Recovery

| RT8, RT9, and RT10 Samples | Framing Error Flag | Noise Flag |
|----------------------------|--------------------|------------|
| 000                        | 1                  | 0          |
| 001                        | 1                  | 1          |
| 010                        | 1                  | 1          |
| 011                        | 0                  | 1          |
| 100                        | 1                  | 1          |
| 101                        | 0                  | 1          |
| 110                        | 0                  | 1          |
| 111                        | 0                  | 0          |

Framing Errors

If the data recovery logic does not detect a logic 1 where the stop bit should be in an incoming character, it sets the framing error bit, FE, in SCS1. A break character also sets the FE bit because a break character has no stop bit. The FE bit is set at the same time that the SCRF bit is set.

Baud Rate Tolerance A transmitting device may be operating at a baud rate below or above the receiver baud rate. Accumulated bit time misalignment can cause one of the three stop bit data samples to fall outside the actual stop bit. Then a noise error occurs. If more than one of the samples is outside the stop bit, a framing error occurs. In most applications, the baud rate tolerance is much more than the degree of misalignment that is likely to occur.

As the receiver samples an incoming character, it resynchronizes the RT clock on any valid falling edge within the character. Resynchronization within characters corrects misalignments between transmitter bit times and receiver bit times.

MC68HC708XL36 18-sci\_d

#### **Slow Data Tolerance**

**Figure 9** shows how much a slow received character can be misaligned without causing a noise error or a framing error. The slow stop bit begins at RT8 instead of RT1 but arrives in time for the stop bit data samples at RT8, RT9, and RT10.



Figure 9. Slow Data

For an 8-bit character, data sampling of the stop bit takes the receiver 9 bit times  $\times$  16 RT cycles + 10 RT cycles = 154 RT cycles.

With the misaligned character shown in **Figure 9**, the receiver counts 154 RT cycles at the point when the count of the transmitting device is 9 bit times  $\times$  16 RT cycles + 3 RT cycles = 147 RT cycles.

The maximum percent difference between the receiver count and the transmitter count of a slow 8-bit character with no errors is

$$\left| \frac{154 - 147}{154} \right| \times 100 = 4.54\%$$

For a 9-bit character, data sampling of the stop bit takes the receiver 10 bit times  $\times$  16 RT cycles + 10 RT cycles = 170 RT cycles.

With the misaligned character shown in **Figure 9**, the receiver counts 170 RT cycles at the point when the count of the transmitting device is 10 bit times  $\times$  16 RT cycles + 3 RT cycles = 163 RT cycles.

19-sci\_d MC68HC708XL36

SCI

The maximum percent difference between the receiver count and the transmitter count of a slow 9-bit character with no errors is

$$\left| \frac{170 - 163}{170} \right| \times 100 = 4.12\%$$

#### **Fast Data Tolerance**

Figure 10 shows how much a fast received character can be misaligned without causing a noise error or a framing error. The fast stop bit ends at RT10 instead of RT16 but is still there for the stop bit data samples at RT8, RT9, and RT10.



Figure 10. Fast Data

For an 8-bit character, data sampling of the stop bit takes the receiver 9 bit times  $\times$  16 RT cycles + 10 RT cycles = 154 RT cycles.

With the misaligned character shown in **Figure 10**, the receiver counts 154 RT cycles at the point when the count of the transmitting device is 10 bit times  $\times$  16 RT cycles = 160 RT cycles.

The maximum percent difference between the receiver count and the transmitter count of a fast 8-bit character with no errors is

For a 9-bit character, data sampling of the stop bit takes the receiver 10 bit times  $\times$  16 RT cycles + 10 RT cycles = 170 RT cycles.

MC68HC708XL36 20-sci\_d

SCI

254

SCI

$$\left| \frac{154 - 160}{154} \right| \times 100 = 3.90\%$$

With the misaligned character shown in **Figure 10**, the receiver counts 170 RT cycles at the point when the count of the transmitting device is 11 bit times  $\times$  16 RT cycles = 176 RT cycles.

The maximum percent difference between the receiver count and the transmitter count of a fast 9-bit character with no errors is

$$\left| \frac{170 - 176}{170} \right| \times 100 = 3.53\%$$

#### Receiver Wakeup

So that the MCU can ignore transmissions intended only for other receivers in multiple-receiver systems, the receiver can be put into a standby state. Setting the receiver wakeup bit, RWU, in SCC2 puts the receiver into a standby state during which receiver interrupts are disabled.

Depending on the state of the WAKE bit in SCC1, either of two conditions on the RxD pin can bring the receiver out of the standby state:

- Address mark An address mark is a logic 1 in the most significant bit position of a received character. When the WAKE bit is set, an address mark wakes the receiver from the standby state by clearing the RWU bit. The address mark also sets the SCI receiver full bit, SCRF. Software can then compare the character containing the address mark to the user-defined address of the receiver. If they are the same, the receiver remains awake and processes the characters that follow. If they are not the same, software can set the RWU bit and put the receiver back into the standby state.
- Idle input line condition When the WAKE bit is clear, an idle character on the RxD pin wakes the receiver from the standby state by clearing the RWU bit. The idle character that wakes the receiver does not set the receiver idle bit, IDLE, or the SCI receiver full bit, SCRF. The idle line type bit, ILTY, determines whether the receiver begins counting logic ones as idle character bits after the start bit or after the stop bit.

**NOTE:** With the WAKE bit clear, setting the RWU bit after the RxD pin has been idle may cause the receiver to wake up immediately.

MC68HC708XL36 22-sci\_d

SCI Functional Description

## Receiver Interrupts

The following sources can generate CPU interrupt requests from the SCI receiver:

- SCI receiver full (SCRF) The SCRF bit in SCS1 indicates that
  the receive shift register has transferred a character to the SCDR.
  SCRF can generate a receiver CPU interrupt request or a receiver
  DMA service request. Setting the SCI receive interrupt enable bit,
  SCRIE, in SCC2 enables the SCRF bit to generate receiver CPU
  interrupts. Setting both the SCRIE bit and the DMA receive enable
  bit, DMARE, in SCC3 enables receiver DMA service requests and
  disables receiver CPU interrupt requests.
- Idle input (IDLE) The IDLE bit in SCS1 indicates that 10 or 11 consecutive logic 1s shifted in from the RxD pin. The idle line interrupt enable bit, ILIE, in SCC2 enables the IDLE bit to generate CPU interrupt requests.

**NOTE:** When receiver DMA service requests are enabled (DMARE = 1), then receiver CPU interrupt requests are disabled.

**Error Interrupts** 

The following receiver error flags in SCS1 can generate CPU interrupt requests:

- Receiver overrun (OR) The OR bit indicates that the receive shift register shifted in a new character before the previous character was read from the SCDR. The previous character remains in the SCDR, and the new character is lost. The overrun interrupt enable bit, ORIE, in SCC3 enables OR to generate SCI error CPU interrupt requests.
- Noise flag (NF) The NF bit is set when the SCI detects noise on incoming data or break characters, including start, data, and stop bits. The noise error interrupt enable bit, NEIE, in SCC3 enables NF to generate SCI error CPU interrupt requests.
- Framing error (FE) The FE bit in SCS1 is set when a logic 0 occurs where the receiver expects a stop bit. The framing error interrupt enable bit, FEIE, in SCC3 enables FE to generate SCI error CPU interrupt requests.
- Parity error (PE) The PE bit in SCS1 is set when the SCI detects a parity error in incoming data. The parity error interrupt enable bit, PEIE, in SCC3 enables PE to generate SCI error CPU interrupt requests.

MC68HC708XL36 24-sci\_d

SCI Functional Description

Error Flags During DMA Service Requests When the DMA is servicing the SCI receiver, it clears the SCRF bit when it reads the SCI data register. The DMA does not clear the other status bits (BKF or RPF), nor does it clear error flags (OR, NF, FE, and PE). To clear error flags while the DMA is servicing the receiver, enable SCI error CPU interrupts and clear the bits in an interrupt routine. The application may require retransmission in case of error. If the application requires the receptions to continue, note the following latency considerations:

- If interrupt latency is short enough for an error bit to be serviced before the next SCRF, then it can be determined which byte caused the error. If interrupt latency is long enough for a new SCRF to occur before servicing an error bit, then:
  - a. It cannot be determined whether the error bit being serviced is due to the byte in the SCI data register or to a previous byte. Multiple errors can accumulate that correspond to different bytes. In a message-based system, you may have to repeat the entire message.
  - b. When the DMA is enabled to service the SCI receiver, merely reading the SCI data register clears the SCRF bit. The second step in clearing an error bit, reading the SCI data register, could inadvertently clear a new, unserviced SCRF that occurred during the error-servicing routine. Then the DMA would ignore the byte that set the new SCRF, and the new byte would be lost.

To prevent clearing of an unserviced SCRF bit, clear the SCRIE bit at the beginning of the error-servicing interrupt routine and set it at the end. Clearing SCRIE disables DMA service so that both a read of SCS1 and a read of SCDR are required to clear the SCRF bit. Setting SCRIE enables DMA service so that the DMA can recognize a service request that occurred during the error-servicing interrupt routine.

c. In the CPU interrupt routine to service error bits, do not use BRSET or BRCLR instructions. BRSET and BRCLR read the SCS1 register, which is the first step in clearing the register.

Then the DMA could read the SCI data register, the second step in clearing it, thereby clearing all error bits. The next read of the data register would miss any error bits that were set.

- 2. DMA latency should be short enough so that an SCRF is serviced before the next SCRF occurs. If DMA latency is long enough for a new SCRF to occur before servicing an error bit, then:
  - a. Overruns occur. Set the ORIE bit to enable SCI error CPU interrupt requests and service the overrun in an interrupt routine. In a message-based system, disable the DMA in the interrupt routine and manually recover. Otherwise, the byte that was lost in the overrun could prevent the DMA from reaching its byte count. If the DMA reaches it byte count in the following message, two messages may be corrupted.
  - b. If the CPU does not service an overrun interrupt request, the DMA can eventually clear the SCRF bit by reading the SCI data register. The OR bit remains set. Each time a new byte sets the SCRF bit, new data transfers from the shift register to the SCI data register (provided that another overrun does not occur), even though the OR bit is set. The DMA removed the overrun condition by reading the data register, but the OR bit has not been cleared.

MC68HC708XL36 26-sci\_d

SCI Low-Power Modes

#### **Low-Power Modes**

The WAIT and STOP instructions put the MCU in low-power-consumption standby modes.

Wait Mode

The SCI module remains active in wait mode. Any enabled CPU interrupt request from the SCI module can bring the MCU out of wait mode.

If SCI module functions are not required during wait mode, reduce power consumption by disabling the module before executing the WAIT instruction.

The DMA can service the SCI without exiting wait mode.

**Stop Mode** 

The SCI module is inactive in stop mode. The STOP instruction does not affect SCI register states. SCI module operation resumes after the MCU exits stop mode.

Because the internal clock is inactive during stop mode, entering stop mode during an SCI transmission or reception results in invalid data.

262

## **SCI During Break Module Interrupts**

The BCFE bit in the break flag control register (BFCR) enables software to clear status bits during the break state. (See **Break Module** on page 149.)

To allow software to clear status bits during a break interrupt, write a logic 1 to the BCFE bit. If a status bit is cleared during the break state, it remains cleared when the MCU exits the break state.

To protect status bits during the break state, write a logic 0 to the BCFE bit. With BCFE at logic 0 (its default state), software can read and write I/O registers during the break state without affecting status bits. Some status bits have a two-step read/write clearing procedure. If software does the first step on such a bit before the break, the bit cannot change during the break state as long as BCFE is at logic 0. After the break, doing the second step clears the status bit.

MC68HC708XL36 28-sci\_d

## I/O Signals

Port E shares two of its pins with the SCI module. The two SCI I/O pins are:

- TxD Transmit data
- RxD Receive data

## TxD (Transmit Data)

The TxD pin is the serial data output from the SCI transmitter. The SCI shares the TxD pin with port E. When the SCI is enabled, the TxD pin is an output regardless of the state of the DDRE2 bit in data direction register E (DDRE).

## RxD (Receive Data)

The RxD pin is the serial data input to the SCI receiver. The SCI shares the RxD pin with port E. When the SCI is enabled, the RxD pin is an input regardless of the state of the DDRE1 bit in data direction register E (DDRE).

## I/O Registers

The following I/O registers control and monitor SCI operation:

- SCI control register 1 (SCC1)
- SCI control register 2 (SCC2)
- SCI control register 3 (SCC3)
- SCI status register 1 (SCS1)
- SCI status register 2 (SCS2)
- SCI data register (SCDR)
- SCI baud rate register (SCBR)

264

## SCI Control Register 1

SCI control register 1:

- Enables loop mode operation.
- Enables the SCI.
- Controls output polarity.
- Controls character length.
- · Controls SCI wakeup method.
- · Controls idle character detection.
- Enables parity function.
- Controls parity type.



Figure 11. SCI Control Register 1 (SCC1)

#### LOOPS — Loop Mode Select Bit

This read/write bit enables loop mode operation. In loop mode the RxD pin is disconnected from the SCI, and the transmitter output goes into the receiver input. Both the transmitter and the receiver must be enabled to use loop mode. Reset clears the LOOPS bit.

- 1 = Loop mode enabled
- 0 = Normal operation enabled

#### ENSCI — Enable SCI Bit

This read/write bit enables the SCI and the SCI baud rate generator. Clearing ENSCI sets the SCTE and TC bits in SCI status register 1 and disables transmitter interrupts. Reset clears the ENSCI bit.

- 1 = SCI enabled
- 0 = SCI disabled

MC68HC708XL36 30-sci\_d

## Freescale Semiconductor, Inc.

SCI I/O Registers

TXINV — Transmit Inversion Bit

This read/write bit reverses the polarity of transmitted data. Reset clears the TXINV bit.

- 1 = Transmitter output inverted
- 0 = Transmitter output not inverted

**NOTE:** Setting the TXINV bit inverts all transmitted values, including idle, break, start, and stop bits.

M — Mode (Character Length) Bit

This read/write bit determines whether SCI characters are eight or nine bits long. (See **Table 8**.) The ninth bit can serve as an extra stop bit, as a receiver wakeup signal, or as a parity bit. Reset clears the M bit.

- 1 = 9-bit SCI characters
- 0 = 8-bit SCI characters

WAKE — Wakeup Condition Bit

This read/write bit determines which condition wakes up the SCI: a logic 1 (address mark) in the most significant bit position of a received character or an idle condition on the RxD pin. Reset clears the WAKE bit.

- 1 = Address mark wakeup
- 0 = Idle line wakeup

ILTY — Idle Line Type Bit

This read/write bit determines when the SCI starts counting logic 1s as idle character bits. The counting begins either after the start bit or after the stop bit. If the count begins after the start bit, then a string of logic 1s preceding the stop bit may cause false recognition of an idle character. Beginning the count after the stop bit avoids false idle character recognition, but requires properly synchronized transmissions. Reset clears the ILTY bit.

- 1 = Idle character bit count begins after stop bit
- 0 = Idle character bit count begins after start bit

SCI

266

#### PEN — Parity Enable Bit

This read/write bit enables the SCI parity function. (See **Table 8**.) When enabled, the parity function inserts a parity bit in the most significant bit position. (See **Figure 3** on page 241.) Reset clears the PEN bit.

1 = Parity function enabled

0 = Parity function disabled

PTY — Parity Bit

This read/write bit determines whether the SCI generates and checks for odd parity or even parity. (See **Table 8**.) Reset clears the PTY bit.

1 = Odd parity

0 = Even parity

**NOTE:** Changing the PTY bit in the middle of a transmission or reception can generate a parity error.

**Table 8. Character Format Selection** 

| Control Bits |         | Character Format |              |        |              |                     |  |  |  |  |
|--------------|---------|------------------|--------------|--------|--------------|---------------------|--|--|--|--|
| М            | PEN-PTY | Start<br>Bits    | Data<br>Bits | Parity | Stop<br>Bits | Character<br>Length |  |  |  |  |
| 0            | 0X      | 1                | 8            | None   | 1            | 10 bits             |  |  |  |  |
| 1            | 0X      | 1                | 9            | None   | 1            | 11 bits             |  |  |  |  |
| 0            | 10      | 1                | 7            | Even   | 1            | 10 bits             |  |  |  |  |
| 0            | 11      | 1                | 7            | Odd    | 1            | 10 bits             |  |  |  |  |
| 1            | 10      | 1                | 8            | Even   | 1            | 11 bits             |  |  |  |  |
| 1            | 11      | 1                | 8            | Odd    | 1            | 11 bits             |  |  |  |  |

MC68HC708XL36 32-sci\_d

## SCI Control Register 2

SCI control register 2:

- Enables the following CPU interrupt requests and DMA service requests:
  - Enables the SCTE bit to generate transmitter CPU interrupt requests or transmitter DMA service requests.
  - Enables the TC bit to generate transmitter CPU interrupt requests.
  - Enables the SCRF bit to generate receiver CPU interrupt requests or receiver DMA service requests.
  - Enables the IDLE bit to generate receiver CPU interrupt requests.
- Enables the transmitter.
- Enables the receiver.
- Enables SCI wakeup.
- Transmits SCI break characters.



Figure 12. SCI Control Register 2 (SCC2)

#### SCTIE — SCI Transmit Interrupt Enable Bit

This read/write bit enables the SCTE bit to generate SCI transmitter CPU interrupt requests or DMA service requests. Setting the SCTIE bit and clearing the DMA transfer enable bit, DMATE, in SCC3 enables the SCTE bit to generate CPU interrupt requests. Setting both the SCTIE and DMATE bits enables the SCTE bit to generate DMA service requests. Reset clears the SCTIE bit.

- 1 = SCTE enabled to generate CPU interrupt or DMA service requests
- 0 = SCTE not enabled to generate CPU interrupt or DMA service requests

#### TCIE — Transmission Complete Interrupt Enable Bit

This read/write bit enables the TC bit to generate SCI transmitter CPU interrupt requests. Reset clears the TCIE bit.

- 1 = TC enabled to generate CPU interrupt requests
- 0 = TC not enabled to generate CPU interrupt requests

#### SCRIE — SCI Receive Interrupt Enable Bit

This read/write bit enables the SCRF bit to generate SCI receiver CPU interrupt requests or SCI receiver DMA service requests. Setting the SCRIE bit and clearing the DMA receive enable bit, DMARE, in SCC3 enables the SCRF bit to generate CPU interrupt requests. Setting both SCRIE and DMARE enables SCRF to generate DMA service requests. Reset clears the SCRIE bit.

- 1 = SCRF enabled to generate CPU interrupt or DMA service requests
- 0 = SCRF not enabled to generate CPU interrupt or DMA service requests

#### ILIE — Idle Line Interrupt Enable Bit

This read/write bit enables the IDLE bit to generate SCI receiver CPU interrupt requests. Reset clears the ILIE bit.

- 1 = IDLE enabled to generate CPU interrupt requests
- 0 = IDLE not enabled to generate CPU interrupt requests

MC68HC708XL36 34-sci\_d

**NOTE:** When SCI receiver DMA service requests are enabled (DMARE = 1), then SCI receiver CPU interrupt requests are disabled, and the state of the ILIE bit has no effect.

#### TE — Transmitter Enable Bit

Setting this read/write bit begins the transmission by sending a preamble of 10 or 11 logic 1s from the transmit shift register to the TxD pin. If software clears the TE bit, the transmitter completes any transmission in progress before the TxD returns to the idle condition (logic 1). Clearing and then setting TE during a transmission queues an idle character to be sent after the character currently being transmitted. Reset clears the TE bit.

1 = Transmitter enabled

0 = Transmitter disabled

**NOTE:** Writing to the TE bit is not allowed when the enable SCI bit (ENSCI) is clear. ENSCI is in SCI control register 1.

RE — Receiver Enable Bit

Setting this read/write bit enables the receiver. Clearing the RE bit disables the receiver but does not affect receiver interrupt flag bits. Reset clears the RE bit.

1 = Receiver enabled

0 = Receiver disabled

**NOTE:** Writing to the RE bit is not allowed when the enable SCI bit (ENSCI) is clear. ENSCI is in SCI control register 1.

RWU — Receiver Wakeup Bit

This read/write bit puts the receiver in a standby state during which receiver interrupts are disabled. The WAKE bit in SCC1 determines whether an idle input or an address mark brings the receiver out of the standby state and clears the RWU bit. Reset clears the RWU bit.

1 = Standby state

0 = Normal operation

#### SBK — Send Break Bit

Setting and then clearing this read/write bit transmits a break character followed by a logic 1. The logic 1 after the break character guarantees recognition of a valid start bit. If SBK remains set, the transmitter continuously transmits break characters with no logic 1s between them. Reset clears the SBK bit.

- 1 = Transmit break characters
- 0 = No break characters being transmitted

#### **NOTE:**

Do not toggle the SBK bit immediately after setting the SCTE bit. Toggling SBK before the preamble begins causes the SCI to send a break character instead of a preamble.

## SCI Control Register 3

## SCI control register 3:

- Stores the ninth SCI data bit received and the ninth SCI data bit to be transmitted.
- Enables SCI receiver full (SCRF) DMA service requests.
- Enables SCI transmitter empty (SCTE) DMA service requests.
- Enables the following interrupts:
  - Receiver overrun interrupts
  - Noise error interrupts
  - Framing error interrupts
  - Parity error interrupts



Figure 13. SCI Control Register 3 (SCC3)

MC68HC708XL36 36-sci\_d

#### R8 — Received Bit 8

When the SCI is receiving 9-bit characters, R8 is the read-only ninth bit (bit 8) of the received character. R8 is received at the same time that the SCDR receives the other 8 bits.

When the SCI is receiving 8-bit characters, R8 is a copy of the eighth bit (bit 7). Reset has no effect on the R8 bit.

#### T8 — Transmitted Bit 8

When the SCI is transmitting 9-bit characters, T8 is the read/write ninth bit (bit 8) of the transmitted character. T8 is loaded into the transmit shift register at the same time that the SCDR is loaded into the transmit shift register. Reset has no effect on the T8 bit.

#### DMARE — DMA Receive Enable Bit

This read/write bit enables the DMA to service SCI receiver DMA service requests generated by the SCRF bit. Setting the DMARE bit disables SCI receiver CPU interrupt requests. Reset clears the DMARE bit.

- 1 = DMA enabled to service SCI receiver DMA service requests generated by the SCRF bit (SCI receiver CPU interrupt requests disabled)
- 0 = DMA not enabled to service SCI receiver DMA service requests generated by the SCRF bit (SCI receiver CPU interrupt requests enabled)

# **NOTE:** To enable the SCRF bit to generate DMA service requests, the SCI receive interrupt enable bit (SCRIE) must be set.

#### DMATE — DMA Transfer Enable Bit

This read/write bit enables SCI transmitter empty (SCTE) DMA service requests. (See SCI Status Register 1 on page 273.) Setting the DMATE bit disables SCTE CPU interrupt requests. Reset clears DMATE.

- 1 = SCTE DMA service requests enabled SCTE CPU interrupt requests disabled
- 0 = SCTE DMA service requests disabled SCTE CPU interrupt requests enabled

**NOTE:** To enable the SCTE bit to generate DMA service requests, the SCI transmit interrupt enable bit (SCTIE) must be set.

ORIE — Receiver Overrun Interrupt Enable Bit

This read/write bit enables SCI error CPU interrupt requests generated by the receiver overrun bit, OR.

- 1 = SCI error CPU interrupt requests from OR bit enabled
- 0 = SCI error CPU interrupt requests from OR bit disabled

NEIE — Receiver Noise Error Interrupt Enable Bit

This read/write bit enables SCI error CPU interrupt requests generated by the noise error bit, NE. Reset clears NEIE.

- 1 = SCI error CPU interrupt requests from NE bit enabled
- 0 = SCI error CPU interrupt requests from NE bit disabled

FEIE — Receiver Framing Error Interrupt Enable Bit

This read/write bit enables SCI error CPU interrupt requests generated by the framing error bit, FE. Reset clears FEIE.

- 1 = SCI error CPU interrupt requests from FE bit enabled
- 0 = SCI error CPU interrupt requests from FE bit disabled

PEIE — Receiver Parity Error Interrupt Enable Bit

This read/write bit enables SCI receiver CPU interrupt requests generated by the parity error bit, PE. Reset clears PEIE.

- 1 = SCI error CPU interrupt requests from PE bit enabled
- 0 = SCI error CPU interrupt requests from PE bit disabled

MC68HC708XL36 38-sci\_d

SCI Status Register 1 SCI status register 1 contains flags to signal the following conditions:

- Transfer of SCDR data to transmit shift register complete
- Transmission complete
- Transfer of receive shift register data to SCDR complete
- Receiver input idle
- Receiver overrun
- Noisy data
- Framing error
- Parity error



Figure 14. SCI Status Register 1 (SCS1)

#### SCTE — SCI Transmitter Empty Bit

This clearable, read-only bit is set when the SCDR transfers a character to the transmit shift register. SCTE can generate an SCI transmitter CPU interrupt request or an SCI transmitter DMA service request. When the SCTIE bit in SCC2 is set and the DMATE bit in SCC3 is clear, SCTE generates an SCI transmitter CPU interrupt request. With both the SCTIE and DMATE bits set, SCTE generates an SCI transmitter DMA service request. In normal operation, clear the SCTE bit by reading SCS1 with SCTE set and then writing to SCDR. In DMA transfers, the DMA automatically clears the SCTE bit when it writes to the SCDR. Reset sets the SCTE bit.

1 = SCDR data transferred to transmit shift register

0 = SCDR data not transferred to transmit shift register

**NOTE:** When DMATE = 1, a write by the CPU to the SCI data register can clear

the SCTE bit inadvertently and cause the DMA to miss a service request.

NOTE: Setting the TE bit for the first time also sets the SCTE bit. When enabling SCI transmitter DMA service requests, set the TE bit after setting the

DMATE bit. Otherwise setting the TE and SCTIE bits generates an SCI

transmitter CPU interrupt request instead of a DMA service request.

TC — Transmission Complete Bit

This read-only bit is set when the SCTE bit is set, and no data, preamble, or break character is being transmitted. TC generates an SCI transmitter CPU interrupt request if the TCIE bit in SCC2 is also set. When the DMA services an SCI transmitter DMA service request, the DMA clears the TC bit by writing to the SCDR. TC is cleared automatically when data, preamble, or break is queued and ready to be sent. There may be up to 1.5 transmitter clocks of latency between queueing data, preamble, and break and the transmission actually starting. Reset sets the TC bit.

1 = No transmission in progress

0 = Transmission in progress

SCRF — SCI Receiver Full Bit

This clearable, read-only bit is set when the data in the receive shift register transfers to the SCI data register. SCRF can generate an SCI receiver CPU interrupt request or an SCI receiver DMA service request. When the SCRIE bit in SCC2 is set and the DMARE bit in SCC3 is clear, SCRF generates a CPU interrupt request. With both the SCRIE and DMARE bits set, SCRF generates a DMA service request. In normal operation, clear the SCRF bit by reading SCS1 with SCRF set and then reading the SCDR. In DMA transfers, the DMA clears the SCRF bit when it reads the SCDR. Reset clears SCRF.

1 = Received data available in SCDR

0 = Data not available in SCDR

**NOTE:** When DMARE = 1, a read by the CPU of the SCI data register can clear the SCRF bit inadvertently and cause the DMA to miss a service request.

MC68HC708XL36 40-sci\_d

#### IDLE — Receiver Idle Bit

This clearable, read-only bit is set when 10 or 11 consecutive logic 1s appear on the receiver input. IDLE generates an SCI error CPU interrupt request if the ILIE bit in SCC2 is also set and the DMARE bit in SCC3 is clear. Clear the IDLE bit by reading SCS1 with IDLE set and then reading the SCDR. After the receiver is enabled, it must receive a valid character that sets the SCRF bit before an idle condition can set the IDLE bit. Also, after the IDLE bit has been cleared, a valid character must again set the SCRF bit before an idle condition can set the IDLE bit. Reset clears the IDLE bit.

- 1 = Receiver input idle
- 0 = Receiver input active (or idle since the IDLE bit was cleared)

#### OR — Receiver Overrun Bit

This clearable, read-only bit is set when software fails to read the SCDR before the receive shift register receives the next character. The OR bit generates an SCI error CPU interrupt request if the ORIE bit in SCC3 is also set. The data in the shift register is lost, but the data already in the SCDR is not affected. Clear the OR bit by reading SCS1 with OR set and then reading the SCDR. Reset clears the OR bit.

- 1 = Receive shift register full and SCRF = 1
- 0 = No receiver overrun

Software latency may allow an overrun to occur between reads of SCS1 and SCDR in the flag-clearing sequence. **Figure 15** shows the normal flag-clearing sequence and an example of an overrun caused by a delayed flag-clearing sequence. The delayed read of SCDR does not clear the OR bit because OR was not set when SCS1 was read. Byte 2 caused the overrun and is lost. The next flag-clearing sequence reads byte 3 in the SCDR instead of byte 2.

In applications that are subject to software latency or in which it is important to know which byte is lost due to an overrun, the flag-clearing routine can check the OR bit in a second read of SCS1 after reading the data register.



Figure 15. Flag Clearing Sequence

## NF — Receiver Noise Flag Bit

This clearable, read-only bit is set when the SCI detects noise on the RxD pin. NF generates an NF CPU interrupt request if the NEIE bit in SCC3 is also set. Clear the NF bit by reading SCS1 and then reading the SCDR. Reset clears the NF bit.

- 1 = Noise detected
- 0 = No noise detected

#### FE — Receiver Framing Error Bit

This clearable, read-only bit is set when a logic 0 is accepted as the stop bit. FE generates an SCI error CPU interrupt request if the FEIE bit in SCC3 also is set. Clear the FE bit by reading SCS1 with FE set and then reading the SCDR. Reset clears the FE bit.

- 1 = Framing error detected
- 0 = No framing error detected

MC68HC708XL36 42-sci\_d

#### PE — Receiver Parity Error Bit

This clearable, read-only bit is set when the SCI detects a parity error in incoming data. PE generates a PE CPU interrupt request if the PEIE bit in SCC3 is also set. Clear the PE bit by reading SCS1 with PE set and then reading the SCDR. Reset clears the PE bit.

- 1 = Parity error detected
- 0 = No parity error detected

### SCI Status Register 2 SCI status register 2 contains flags to signal the following conditions:

- Break character detected
- · Incoming data



Figure 16. SCI Status Register 2 (SCS2)

#### BKF — Break Flag Bit

This clearable, read-only bit is set when the SCI detects a break character on the RxD pin. In SCS1, the FE and SCRF bits are also set. In 9-bit character transmissions, the R8 bit in SCC3 is cleared. BKF does not generate a CPU interrupt request or a DMA service request. Clear BKF by reading SCS2 with BKF set and then reading the SCDR. Once cleared, BKF can become set again only after logic 1s again appear on the RxD pin followed by another break character. Reset clears the BKF bit.

- 1 = Break character detected
- 0 = No break character detected

RPF —Reception in Progress Flag Bit

This read-only bit is set when the receiver detects a logic 0 during the RT1 time period of the start bit search. RPF does not generate an interrupt request. RPF is reset after the receiver detects false start bits (usually from noise or a baud rate mismatch), or when the receiver detects an idle character. Polling RPF before disabling the SCI module or entering stop mode can show whether a reception is in progress.

- 1 = Reception in progress
- 0 = No reception in progress

#### **SCI** Data Register

The SCI data register is the buffer between the internal data bus and the receive and transmit shift registers. Reset has no effect on data in the SCI data register.

| Address: | \$0018 |    |    |            |            |    |    |       |
|----------|--------|----|----|------------|------------|----|----|-------|
|          | Bit 7  | 6  | 5  | 4          | 3          | 2  | 1  | Bit 0 |
| Read:    | R7     | R6 | R5 | R4         | R3         | R2 | R1 | R0    |
| Write:   | T7     | T6 | T5 | T4         | T3         | T2 | T1 | T0    |
| Reset:   |        |    |    | Unaffected | d by Reset |    |    |       |

Figure 17. SCI Data Register (SCDR)

R7/T7-R0/T0 — Receive/Transmit Data Bits

Reading address \$0018 accesses the read-only received data bits, R7–R0. Writing to address \$0018 writes the data to be transmitted, T7–T0. Reset has no effect on the SCI data register.

**NOTE:** Do not use read-modify-write instructions on the SCI data register.

MC68HC708XL36 44-sci\_d

## SCI Baud Rate Register

The baud rate register selects the baud rate for both the receiver and the transmitter.



Figure 18. SCI Baud Rate Register (SCBR)

SCP1 and SCP0 — SCI Baud Rate Prescaler Bits

These read/write bits select the baud rate prescaler divisor as shown in **Table 9**. Reset clears SCP1 and SCP0.

**Table 9. SCI Baud Rate Prescaling** 

| SCP[1:0] | Prescaler Divisor (PD) |
|----------|------------------------|
| 00       | 1                      |
| 01       | 3                      |
| 10       | 4                      |
| 11       | 13                     |

SCR2-SCR0 — SCI Baud Rate Select Bits

These read/write bits select the SCI baud rate divisor as shown in **Table 10**. Reset clears SCR2–SCR0.

**Table 10. SCI Baud Rate Selection** 

| SCR[2:1:0] | Baud Rate Divisor (BD) |
|------------|------------------------|
| 000        | 1                      |
| 001        | 2                      |
| 010        | 4                      |
| 011        | 8                      |
| 100        | 16                     |
| 101        | 32                     |
| 110        | 64                     |
| 111        | 128                    |

Use the following formula to calculate the SCI baud rate:

Baud rate = 
$$\frac{f_{Crystal}}{64 \times PD \times BD}$$

where:

f<sub>Crystal</sub> = crystal frequency

PD = prescaler divisor

BD = baud rate divisor

**Table 11** shows the SCI baud rates that can be generated with a 4.9152-MHz crystal.

**Table 11. SCI Baud Rate Selection Examples** 

| SCP[1:0] Prescaler Divisor (PD) |    | SCR[2:1:0] | Baud Rate<br>Divisor<br>(BD) | Baud Rate<br>(f <sub>Crystal</sub> = 4.9152 MHz) |  |  |
|---------------------------------|----|------------|------------------------------|--------------------------------------------------|--|--|
| 00                              | 1  | 000        | 1                            | 76,800                                           |  |  |
| 00                              | 1  | 001        | 2                            | 38,400                                           |  |  |
| 00                              | 1  | 010        | 4                            | 19,200                                           |  |  |
| 00                              | 1  | 011        | 8                            | 9600                                             |  |  |
| 00                              | 1  | 100        | 16                           | 4800                                             |  |  |
| 00                              | 1  | 101        | 32                           | 2400                                             |  |  |
| 00                              | 1  | 110        | 64                           | 1200                                             |  |  |
| 00                              | 1  | 111        | 128                          | 600                                              |  |  |
| 01                              | 3  | 000        | 1                            | 25,600                                           |  |  |
| 01                              | 3  | 001        | 2                            | 12,800                                           |  |  |
| 01                              | 3  | 010        | 4                            | 6400                                             |  |  |
| 01                              | 3  | 011        | 8                            | 3200                                             |  |  |
| 01                              | 3  | 100        | 16                           | 1600                                             |  |  |
| 01                              | 3  | 101        | 32                           | 800                                              |  |  |
| 01                              | 3  | 110        | 64                           | 400                                              |  |  |
| 01                              | 3  | 111        | 128                          | 200                                              |  |  |
| 10                              | 4  | 000        | 1                            | 19,200                                           |  |  |
| 10                              | 4  | 001        | 2                            | 9600                                             |  |  |
| 10                              | 4  | 010        | 4                            | 4800                                             |  |  |
| 10                              | 4  | 011        | 8                            | 2400                                             |  |  |
| 10                              | 4  | 100        | 16                           | 1200                                             |  |  |
| 10                              | 4  | 101        | 32                           | 600                                              |  |  |
| 10                              | 4  | 110        | 64                           | 300                                              |  |  |
| 10                              | 4  | 111        | 128                          | 150                                              |  |  |
| 11                              | 13 | 000        | 1                            | 5908                                             |  |  |
| 11                              | 13 | 001        | 2                            | 2954                                             |  |  |
| 11                              | 13 | 010        | 4                            | 1477                                             |  |  |
| 11                              | 13 | 011        | 8                            | 739                                              |  |  |
| 11                              | 13 | 100        | 16                           | 369                                              |  |  |
| 11                              | 13 | 101        | 32                           | 185                                              |  |  |
| 11                              | 13 | 110        | 64                           | 92                                               |  |  |
| 11                              | 13 | 111        | 128                          | 46                                               |  |  |

MC68HC708XL36

## **Input/Output Ports**

## **Contents**

| Introduction                                                                                                     |
|------------------------------------------------------------------------------------------------------------------|
| Port A                                                                                                           |
| Port B                                                                                                           |
| Port C                                                                                                           |
| Port D         .292           Port D Data Register         .292           Data Direction Register D         .292 |
| Port E         .294           Port E Data Register         .294           Data Direction Register E         .296 |
| Port F                                                                                                           |
| Port G                                                                                                           |
| Port H                                                                                                           |

1-ports\_a MC68HC708XL36

## Introduction

Fifty-four bidirectional input-output (I/O) pins form eight parallel ports. All I/O pins are programmable as inputs or outputs.

NOTE:

Connect any unused I/O pins to an appropriate logic level, either  $V_{DD}$  or  $V_{SS}$ . Although the I/O ports do not require termination for proper operation, termination reduces excess current consumption and the possibility of electrostatic damage.

| Register Name                    | _               | Bit 7               | 6                   | 5     | 4          | 3          | 2     | 1     | Bit 0 |
|----------------------------------|-----------------|---------------------|---------------------|-------|------------|------------|-------|-------|-------|
| Port A Data Register (PORTA)     | Read:<br>Write: | PA7                 | PA6                 | PA5   | PA4        | PA3        | PA2   | PA1   | PA0   |
|                                  | Reset:          | Unaffected by Reset |                     |       |            |            |       |       |       |
| Port B Data Register (PORTB)     | Read:<br>Write: | PB7                 | PB6                 | PB5   | PB4        | PB3        | PB2   | PB1   | PB0   |
|                                  | Reset:          | Unaffected by Reset |                     |       |            |            |       |       |       |
| Port C Data Register (PORTC)     | Read:<br>Write: | PC7                 | PC6                 | PC5   | PC4        | PC3        | PC2   | PC1   | PC0   |
|                                  | Reset:          |                     | Unaffected by Reset |       |            |            |       |       |       |
| Port D Data Register (PORTD)     | Read:<br>Write: | PD7                 | PD6                 | PD5   | PD4        | PD3        | PD2   | PD1   | PD0   |
| -                                | Reset:          |                     |                     |       | Unaffected | d by Reset |       |       |       |
| Data Direction Register A (DDRA) | Read:<br>Write: | DDRA7               | DDRA6               | DDRA5 | DDRA4      | DDRA3      | DDRA2 | DDRA1 | DDRA0 |
|                                  | Reset:          | 0                   | 0                   | 0     | 0          | 0          | 0     | 0     | 0     |
| Data Direction Register B (DDRB) | Read:<br>Write: | DDRB7               | DDRB6               | DDRB5 | DDRB4      | DDRB3      | DDRB2 | DDRB1 | DDRB0 |
|                                  | Reset:          | 0                   | 0                   | 0     | 0          | 0          | 0     | 0     | 0     |
| Data Direction Register C (DDRC) | Read:<br>Write: | DDRC7               | DDRC6               | DDRC5 | DDRC4      | DDRC3      | DDRC2 | DDRC1 | DDRC0 |
|                                  | Reset:          | 0                   | 0                   | 0     | 0          | 0          | 0     | 0     | 0     |
| Data Direction Register D (DDRD) | Read:<br>Write: | DDRD7               | DDRD6               | DDRD5 | DDRD4      | DDRD3      | DDRD2 | DDRD1 | DDRD0 |
|                                  | Reset:          | 0                   | 0                   | 0     | 0          | 0          | 0     | 0     | 0     |
| Port E Data Register (PORTE)     | Read:<br>Write: | PE7                 | PE6                 | PE5   | PE4        | PE3        | PE2   | PE1   | PE0   |
| - ·                              | Reset:          |                     |                     |       | Unaffected | by Reset   |       |       |       |
| Port F Data Register (PORTF)     | Read:<br>Write: | 0                   | 0                   | PF5   | PF4        | PF3        | PF2   | PF1   | PF0   |
| J ( , ,                          | Reset:          |                     |                     |       | Unaffected | d by Reset |       |       |       |
|                                  |                 |                     | _                   |       |            | ,          |       |       |       |
| = Unimplemented                  |                 |                     |                     |       |            |            |       |       |       |

Figure 1. I/O Register Summary

MC68HC708XL36 2-ports\_a

Go to: www.freescale.com

Semiconductor, Inc.



Figure 1. I/O Register Summary

## Table 1. I/O Register Address Summary

| Register | PORTA  | PORTB  | PORTC  | PORTD  | DDRA   | DDRB   | DDRC   | DDRD   | PORTE  | PORTF  |
|----------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|
| Address  | \$0000 | \$0001 | \$0002 | \$0003 | \$0004 | \$0005 | \$0006 | \$0007 | \$0008 | \$0009 |
|          |        |        |        | •      |        |        |        |        |        | ,      |
| Register | PORTG  | PORTH  | DDRE   | DDRF   | DDRG   | DDRH   |        |        |        |        |
| Address  | \$000A | \$000B | \$000C | \$000D | \$000E | \$000F |        |        |        |        |

#### Port A

Port A is an 8-bit, general-purpose bidirectional I/O port.

Port A Data Register PORTA contains the data latches for the eight port A pins.



Figure 2. Port A Data Register (PORTA)

PA[7:0] — Port A Data Bits

These read/write bits are software programmable. Data direction of each port A pin is under the control of the corresponding bit in data direction register A. Reset has no effect on port A data.

Data Direction Register A Data direction register A determines whether each port A pin is an input or an output. Writing a logic 1 to a DDRA bit enables the output buffer for the corresponding port A pin; a logic 0 disables the output buffer.



Figure 3. Data Direction Register A (DDRA)

MC68HC708XL36 4-ports\_a

DDRA[7:0] — Data Direction Register A Bits

These read/write bits control port A data direction. Reset clears DDRA[7:0], configuring all port A pins as inputs.

- 1 = Corresponding port A pin configured as output
- 0 = Corresponding port A pin configured as input

**NOTE:** Avoid glitches on port A pins by writing to the port A data register before changing data direction register A bits from 0 to 1.

Figure 4 shows the port A I/O logic.



Figure 4. Port A I/O Circuit

When bit DDRAx is a logic 1, reading address \$0000 reads the PAx data latch. When bit DDRAx is a logic 0, reading address \$0000 reads the voltage level on the pin. The data latch can always be written, regardless of the state of its data direction bit. **Table 2** summarizes the operation of the port A pins.

Table 2. Port A Pin Operation

| Data Direction Bit | I/O Pin Mode          | Access to Data Bit |                      |  |  |
|--------------------|-----------------------|--------------------|----------------------|--|--|
| Data Direction Bit | I/O FIII WIOGE        | Read               | Write                |  |  |
| 0                  | Input, high-impedance | Pin                | Latch <sup>(1)</sup> |  |  |
| 1                  | Output                | Latch              | Latch                |  |  |

<sup>1.</sup> Writing affects data register, but does not affect input.

5-ports\_a MC68HC708XL36

#### Port B

Port B is an 8-bit, general-purpose bidirectional I/O port.

Port B Data Register PORTB contains the data latches for the eight port B pins.



Figure 5. Port B Data Register (PORTB)

PB[7:0] — Port B Data Bits

These read/write bits are software-programmable. Data direction of each port B pin is under the control of the corresponding bit in data direction register B. Reset has no effect on port B data.

Data Direction Register B Data direction register B determines whether each port B pin is an input or an output. Writing a logic 1 to a DDRB bit enables the output buffer for the corresponding port B pin; a logic 0 disables the output buffer.



Figure 6. Data Direction Register B (DDRB)

MC68HC708XL36 6-ports\_a

DDRB[7:0] — Data Direction Register B Bits

These read/write bits control port B data direction. Reset clears DDRB[7:0], configuring all port B pins as inputs.

- 1 = Corresponding port B pin configured as output
- 0 = Corresponding port B pin configured as input

**NOTE:** Avoid glitches on port B pins by writing to the port B data register before changing data direction register B bits from 0 to 1.

Figure 7 shows the port B I/O logic.



Figure 7. Port B I/O Circuit

When bit DDRBx is a logic 1, reading address \$0001 reads the PBx data latch. When bit DDRBx is a logic 0, reading address \$0001 reads the voltage level on the pin. The data latch can always be written, regardless of the state of its data direction bit. **Table 3** summarizes the operation of the port B pins.

**Table 3. Port B Pin Operation** 

| Data Direction Bit | I/O Pin Mode          | Access to Data Bit |                      |  |
|--------------------|-----------------------|--------------------|----------------------|--|
| Data Direction Bit | I/O FIII MIOGE        | Read               | Write                |  |
| 0                  | Input, high-impedance | Pin                | Latch <sup>(1)</sup> |  |
| 1                  | Output                | Latch              | Latch                |  |

1. Writing affects data register, but does not affect input.

7-ports\_a MC68HC708XL36

### Port C

Port C is an 8-bit, general-purpose bidirectional I/O port.

# Port C Data Register

PORTC contains the data latches for the eight port C pins.



Figure 8. Port C Data Register (PORTC)

PC[7:0] — Port C Data Bits

These read/write bits are software-programmable. Data direction of each port C pin is under the control of the corresponding bit in data direction register C. Reset has no effect on port C data.

# Data Direction Register C

Data direction register C determines whether each port C pin is an input or an output. Writing a logic 1 to a DDRC bit enables the output buffer for the corresponding port C pin; a logic 0 disables the output buffer.



Figure 9. Data Direction Register C (DDRC)

MC68HC708XL36 8-ports\_a

Go to: www.freescale.com

DDRC[7:0] — Data Direction Register C Bits

These read/write bits control port C data direction. Reset clears DDRC[7:0], configuring all port C pins as inputs.

- 1 = Corresponding port C pin configured as output
- 0 = Corresponding port C pin configured as input

NOTE: Avoid glitches on port C pins by writing to the port C data register before changing data direction register C bits from 0 to 1.

Figure 10 shows the port C I/O logic.



Figure 10. Port C I/O Circuit

When bit DDRCx is a logic 1, reading address \$0002 reads the PCx data latch. When bit DDRCx is a logic 0, reading address \$0002 reads the voltage level on the pin. The data latch can always be written, regardless of the state of its data direction bit. Table 4 summarizes the operation of the port C pins.

**Table 4. Port C Pin Operation** 

| Data Direction Bit | I/O Pin Mode          | Access to Data Bit |                      |  |
|--------------------|-----------------------|--------------------|----------------------|--|
| Data Direction Bit | i/O FIII MIOGE        | Read               | Write                |  |
| 0                  | Input, high-impedance | Pin                | Latch <sup>(1)</sup> |  |
| 1                  | Output                | Latch              | Latch                |  |

<sup>1.</sup> Writing affects data register, but does not affect input.

9-ports\_a MC68HC708XL36

#### Port D

Port D is an 8-bit, general-purpose I/O port.

# Port D Data Register

PORTD contains the data latches for the eight port D pins.



Figure 11. Port D Data Register (PORTD)

PD[7:0] — Port D Data Bits

These read/write bits are software-programmable. Data direction of each port D pin is under the control of the corresponding bit in data direction register D. Reset has no effect on port D data.

The keyboard interrupt enable bits, KBIE[7:0], in the keyboard interrupt control register (KBICR), enable the port D pins as external interrupt pins. (See External Interrupt Module on page 311.)

Data Direction Register D Data direction register D determines whether each port D pin is an input or an output. Writing a logic 1 to a DDRD bit enables the output buffer for the corresponding port D pin; a logic 0 disables the output buffer.



Figure 12. Data Direction Register D (DDRD)

MC68HC708XL36 10-ports\_a

DDRD[7:0] — Data Direction Register D Bits

These read/write bits control port D data direction. Reset clears DDRD[7:0], configuring all port D pins as inputs.

- 1 = Corresponding port D pin configured as output
- 0 = Corresponding port D pin configured as input

**NOTE:** Avoid glitches on port D pins by writing to the port D data register before changing data direction register D bits from 0 to 1.

Figure 13 shows the port D I/O logic.



Figure 13. Port D I/O Circuit

When bit DDRDx is a logic 1, reading address \$0003 reads the PDx data latch. When bit DDRDx is a logic 0, reading address \$0003 reads the voltage level on the pin. The data latch can always be written, regardless of the state of its data direction bit. **Table 5** summarizes the operation of the port D pins.

Table 5. Port D Pin Operation

| Data Direction Bit | I/O Pin Mode          | Access to Data Bit |                      |  |
|--------------------|-----------------------|--------------------|----------------------|--|
| Data Direction Bit | I/O FIII WIOGE        | Read               | Write                |  |
| 0                  | Input, high-impedance | Pin                | Latch <sup>(1)</sup> |  |
| 1                  | Output                | Latch              | Latch                |  |

<sup>1.</sup> Writing affects data register, but does not affect input.

11-ports\_a MC68HC708XL36

Go to: www.freescale.com

#### Port E

Port E is an 8-bit special function port that shares five of its pins with the timer interface module (TIM) and two of its pins with the serial communications interface module (SCI).

# Port E Data Register

PORTE contains the data latches for the eight port E pins.



Figure 14. Port E Data Register (PORTE)

# PE[7:0] — Port E Data Bits

PE[7:0] are read/write, software programmable bits. Data direction of each port E pin is under the control of the corresponding bit in data direction register E.

# TCH[3:0] — Timer Channel I/O Bits

The PE7/TCH3–PE4/TCH0 pins are the TIM input capture/output compare pins. The edge/level select bits, ELSxB:ELSxA, determine whether the PE7/TCH3–PE4/TCH0 pins are timer channel I/O pins or general-purpose I/O pins. (See **Timer Interface Module** on page 171.)

#### NOTE:

Data direction register E (DDRE) does not affect the data direction of port E pins that are being used by the TIM. However, the DDRE bits always determine whether reading port E returns the states of the latches or the states of the pins. (See **Table 6**.)

MC68HC708XL36 12-ports\_a

#### TCLK — Timer Clock Input

The PE3/TCLK pin is the external clock input for the TIM. The prescaler select bits, PS[2:0], select PE3/TCLK as the TIM clock input. (See **Timer Interface Module** on page 171.) When not selected as the TIM clock, PE3/TCLK is available for general-purpose I/O.

# TxD — SCI Transmit Data Output

The PE2/TxD pin is the transmit data output for the SCI module. When the enable SCI bit, ENSCI, is clear, the SCI module is disabled and the PE2/TxD pin is available for general-purpose I/O. (See Serial Communications Interface Module on page 235.)

**NOTE:** 

Data direction register E (DDRE) does not affect the data direction of port E pins that are being used by the SCI module. However, the DDRE bits always determine whether reading port E returns the states of the latches or the states of the pins. (See **Table 6**.)

#### RxD — SCI Receive Data Input

The PE1/RxD pin is the receive data input for the SCI module. When the enable SCI bit, ENSCI, is clear, the SCI module is disabled and the PE1/RxD pin is available for general-purpose I/O. (See **Serial Communications Interface Module** on page 235.)

13-ports\_a MC68HC708XL36

Data Direction Register E Data direction register E determines whether each port E pin is an input or an output. Writing a logic 1 to a DDRE bit enables the output buffer for the corresponding port E pin; a logic 0 disables the output buffer.



Figure 15. Data Direction Register E (DDRE)

DDRE[7:0] — Data Direction Register E Bits

These read/write bits control port E data direction. Reset clears DDRE[7:0], configuring all port E pins as inputs.

- 1 = Corresponding port E pin configured as output
- 0 = Corresponding port E pin configured as input

**NOTE:** Avoid glitches on port E pins by writing to the port E data register before changing data direction register E bits from 0 to 1.

Figure 16 shows the port E I/O logic.



Figure 16. Port E I/O Circuit

MC68HC708XL36 14-ports\_a

I/O Ports Port F

When bit DDREx is a logic 1, reading address \$0008 reads the PEx data latch. When bit DDREx is a logic 0, reading address \$0008 reads the voltage level on the pin. The data latch can always be written, regardless of the state of its data direction bit. **Table 6** summarizes the operation of the port E pins.

**Table 6. Port E Pin Operation** 

| Data Direction Bit | I/O Pin Mode          | Access to Data Bit |                      |  |
|--------------------|-----------------------|--------------------|----------------------|--|
| Data Direction Bit | VO FIII WIOGE         | Read               | Write                |  |
| 0                  | Input, high-impedance | Pin                | Latch <sup>(1)</sup> |  |
| 1                  | Output                | Latch              | Latch                |  |

<sup>1.</sup> Writing affects data register, but does not affect input.

#### Port F

PORTF is a 6-bit, special function port that shares four of its pins with the serial peripheral interface module (SPI).

# Port F Data Register

PORTF contains the data latches for the six port F pins.



Figure 17. Port F Data Register (PORTF)

15-ports\_a MC68HC708XL36

#### PF[5:0] — Port F Data Bits

These read/write bits are software programmable. Data direction of each port F pin is under the control of the corresponding bit in data direction register F. Reset has no effect on PF[5:0].

#### MISO — Master In/Slave Out

The PF3/MISO pin is the master in/slave out terminal of the SPI module. When the SPI enable bit, SPE, is clear, the SPI module is disabled and the PF3/MISO pin is available for general-purpose I/O. (See **Serial Peripheral Interface Module** on page 201.)

#### **NOTE:**

Data direction register F (DDRF) does not affect the data direction of port F pins that are being used by the SPI module. However, the DDRF bits always determine whether reading port F returns the states of the latches or the states of the pins. (See **Table 7**.)

#### MOSI — Master Out/Slave In

The PF2/MOSI pin is the master out/slave in terminal of the SPI module. When the SPE bit is clear, the PPF2/MOSI pin is available for general-purpose I/O. (See **Serial Peripheral Interface Module** on page 201.)

#### SPSCK — SPI Serial Clock

The PF1/SPSCK pin is the serial clock input of the SPI module. When the SPE bit is clear, the PF1/SPSCK pin is available for general-purpose I/O.

#### SS — Slave Select

The PF0/SS pin is the slave select input of the SPI module. When the SPE bit is clear or when the SPI master bit, SPMSTR, is set, the PF0/SS pin is available for general-purpose I/O. (See **Serial Peripheral Interface Module** on page 201.) When the SPI is enabled, the DDRF0 bit in data direction register F (DDRF) has no effect on the PF0/SS pin.

MC68HC708XL36 16-ports\_a

Semiconductor, Inc.

Data direction register F determines whether each port F pin is an input or an output. Writing a logic 1 to a DDRF bit enables the output buffer for the corresponding port F pin; a logic 0 disables the output buffer.



Figure 18. Data Direction Register F (DDRF)

DDRF[5:0] — Data Direction Register F Bits

These read/write bits control port F data direction. Reset clears DDRF[5:0], configuring all port F pins as inputs.

- 1 = Corresponding port F pin configured as output
- 0 = Corresponding port F pin configured as input

**NOTE:** Avoid glitches on port F pins by writing to the port F data register before changing data direction register F bits from 0 to 1.

Figure 19 shows the port F I/O logic.



Figure 19. Port F I/O Circuit

17-ports\_a MC68HC708XL36 When bit DDRFx is a logic 1, reading address \$0009 reads the PFx data latch. When bit DDRFx is a logic 0, reading address \$0009 reads the voltage level on the pin. The data latch can always be written, regardless of the state of its data direction bit. **Table 7** summarizes the operation of the port F pins.

**Table 7. Port F Pin Operation** 

| Data Direction Bit | I/O Pin Mode          | Access to Data Bit |                       |  |
|--------------------|-----------------------|--------------------|-----------------------|--|
| Data Direction Bit | I/O FIII MIOGE        | Read               | Write                 |  |
| 0                  | Input, high-impedance | Pin                | Latch] <sup>(1)</sup> |  |
| 1                  | Output                | Latch              | Latch                 |  |

<sup>1.</sup> Writing affects data register, but does not affect input.

#### Port G

Port G is a 4-bit, general-purpose bidirectional I/O port.

**NOTE:** Port G is available only on the 64-pin QFP.

Port G Data Register PORTG contains the data latches for the four port G pins.



Figure 20. Port G Data Register (PORTG)

MC68HC708XL36 18-ports\_a

Go to: www.freescale.com

I/O Ports Port G

### PG[3:0] — Port G Data Bits

These read/write bits are software-programmable. Data direction of each bit is under the control of the corresponding bit in data direction register G. Reset has no effect on port G data.

Data Direction Register G

Data direction register G determines whether each port G pin is an input or an output. Writing a logic 1 to a DDRG bit enables the output buffer for the corresponding port G pin; a logic 0 disables the output buffer.



Figure 21. Data Direction Register G (DDRG)

DDRG[3:0] — Data Direction Register G Bits

These read/write bits control port G data direction. Reset clears DDRG[3:0], configuring all port G pins as inputs.

- 1 = Corresponding port G pin configured as output
- 0 = Corresponding port G pin configured as input

**NOTE:** 

Avoid glitches on port G pins by writing to the port G data register before changing data direction register G bits from 0 to 1.

Figure 22 shows the port G I/O logic.

19-ports\_a MC68HC708XL36



Figure 22. Port G I/O Circuit

When bit DDRGx is a logic 1, reading address \$000A reads the PGx data latch. When bit DDRGx is a logic 0, reading address \$000A reads the voltage level on the pin. The data latch can always be written, regardless of the state of its data direction bit. **Table 8** summarizes the operation of the port G pins.

**Table 8. Port G Pin Operation** 

| Data Direction Bit | I/O Pin Mode          | Access to Data Bit |                       |  |
|--------------------|-----------------------|--------------------|-----------------------|--|
| Data Direction Bit | i/O Fili Mode         | Read               | Write                 |  |
| 0                  | Input, high-impedance | Pin                | Latch] <sup>(1)</sup> |  |
| 1                  | Output                | Latch              | Latch                 |  |

<sup>1.</sup> Writing affects data register, but does not affect input.

MC68HC708XL36 20-ports\_a

### Port H

Port H is a 4-bit, general-purpose bidirectional I/O port.

**NOTE:** Port H is available only on the 64-pin QFP.

# Port H Data Register

PORTH contains the latches for the four port H pins.



Figure 23. Port H Data Register (PORTH)

# PH[3:0] — Port H Data Bits

These read/write bits are software programmable. Data direction of each bit is under the control of the corresponding bit in data direction register H. Reset has no effect on port H data.

# Data Direction Register H

Data direction register H determines whether each port H pin is an input or an output. Writing a logic 1 to a DDRH bit enables the output buffer for the corresponding port H pin; a logic 0 disables the output buffer.



Figure 24. Data Direction Register H (DDRH)

21-ports\_a MC68HC708XL36

DDRH[3:0] — Data Direction Register H Bits

These read/write bits control port H data direction. Reset clears DDR[3:0], configuring all port H pins as inputs.

- 1 = Corresponding port H pin configured as output
- 0 = Corresponding port H pin configured as input

**NOTE:** Avoid glitches on port H pins by writing to the port H data register before changing the data direction register H bits from 0 to 1.

Figure 25 shows the port H I/O logic.



Figure 25. Port H I/O Circuit

When bit DDRHx is a logic 1, reading address \$000B reads the PHx data latch. When bit DDRHx is a logic 0, reading address \$000B reads the voltage level on the pin. The data latch can always be written, regardless of the state of its data direction bit. **Table 9** summarizes the operation of the port H pins.

**Table 9. Port H Pin Operation** 

| Data Direction Bit | I/O Pin Mode          | Access to Data Bit |                      |  |
|--------------------|-----------------------|--------------------|----------------------|--|
| Data Direction Bit | I/O FIII MIOGE        | Read               | Write                |  |
| 0                  | Input, high-impedance | Pin                | Latch <sup>(1)</sup> |  |
| 1                  | Output                | Latch              | Latch                |  |

<sup>1.</sup> Writing affects data register, but does not affect input.

MC68HC708XL36 22-ports\_a

# Computer Operating Properly Module COP

# **Contents**

| Introduction                       |
|------------------------------------|
| Functional Description306          |
| I/O Signals                        |
| CGMXCLK                            |
| STOP Instruction                   |
| COPCTL Write                       |
| Power-On Reset                     |
| Internal Reset                     |
| Reset Vector Fetch                 |
| COPD                               |
| COPRS                              |
| COP Control Register               |
| Interrupts                         |
| Monitor Mode                       |
| Low-Power Modes309                 |
| Wait Mode                          |
| Stop Mode                          |
| COP Module During Break Interrupts |

# Introduction

The COP module contains a free-running counter that generates a reset if allowed to overflow. The COP module helps software recover from runaway code. Prevent a COP reset by periodically clearing the COP counter.

1-copopt2\_b MC68HC708XL36

# **Functional Description**



Figure 1. COP Block Diagram

The COP counter is a free-running 6-bit counter preceded by a 12-bit prescaler. If not cleared by software, the COP counter overflows and generates an asynchronous reset after  $2^{13} - 2^4$  or  $2^{18} - 2^4$  CGMXCLK cycles, depending on the state of the COP rate select bit, COPRS, in the configuration register. When COPRS = 0, a 4.9152-MHz crystal gives a COP timeout period of 53.3 ms. Writing any value to location \$FFFF before an overflow occurs prevents a COP reset by clearing the COP counter and stages 5 through 12 of the prescaler.

MC68HC708XL36 2-copopt2\_b

COP

COP I/O Signals

NOTE: Service the COP immediately after reset and before entering or after

exiting stop mode to guarantee the maximum time before the first COP

counter overflow.

A COP reset pulls the RST pin low for 32 CGMXCLK cycles and sets the

COP bit in the reset status register (RSR).

In monitor mode, the COP is disabled if the  $\overline{RST}$  pin or the  $\overline{IRQ}$  pin is held at  $V_{DD} + V_{Hi}$ . During the break state,  $V_{DD} + V_{Hi}$  on the  $\overline{RST}$  pin

disables the COP.

**NOTE:** Place COP clearing instructions in the main program and not in an

interrupt subroutine. Such an interrupt subroutine could keep the COP from generating a reset even while the main program is not working

properly.

I/O Signals

The following paragraphs describe the signals shown in Figure 1.

CGMXCLK is the crystal oscillator output signal. CGMXCLK frequency

is equal to the crystal frequency.

STOP Instruction The STOP instruction clears the COP prescaler.

COPCTL Write Writing any value to the COP control register (COPCTL) (see COP

**Control Register** on page 308) clears the COP counter and clears stages 12 through 5 of the COP prescaler. Reading the COP control

register returns the reset vector.

Power-On Reset The power-on reset (POR) circuit clears the COP prescaler 4096

CGMXCLK cycles after power-up.

3-copopt2\_b MC68HC708XL36

Internal Reset An internal reset clears the COP prescaler and the COP counter.

Reset Vector Fetch A reset vector fetch occurs when the vector address appears on the data

bus. A reset vector fetch clears the COP prescaler.

COPD The COPD signal reflects the state of the COP disable bit (COPD) in the

configuration register. (See **Configuration Register** on page 39.)

COPRS The COPRS signal reflects the state of the COP rate select bit.

# **COP Control Register**

The COP control register is located at address \$FFFF and overlaps the reset vector. Writing any value to \$FFFF clears the COP counter and starts a new timeout period. Reading location \$FFFF returns the low byte of the reset vector.



Figure 2. COP Control Register (COPCTL)

MC68HC708XL36 4-copopt2\_b

# **Interrupts**

The COP does not generate CPU interrupt requests or DMA service requests.

### **Monitor Mode**

The COP is disabled in monitor mode when  $V_{DD} + V_{Hi}$  is present on the  $\overline{IRQ1}/V_{PP}$  pin or on the  $\overline{RST}$  pin.

### **Low-Power Modes**

The WAIT and STOP instructions put the MCU in low-power-consumption standby modes.

#### **Wait Mode**

The COP remains active in wait mode. To prevent a COP reset during wait mode, periodically clear the COP counter in a CPU interrupt routine or a DMA service routine.

#### **Stop Mode**

Stop mode turns off the CGMXCLK input to the COP and clears the COP prescaler. Service the COP immediately before entering or after exiting stop mode to ensure a full COP timeout period after entering or exiting stop mode.

The STOP bit in the configuration register (CONFIG) enables the STOP instruction. To prevent inadvertently turning off the COP with a STOP instruction, disable the STOP instruction by clearing the STOP bit.

310

# **COP Module During Break Interrupts**

The COP is disabled during a break interrupt when  $V_{DD}$  +  $V_{Hi}$  is present on the  $\overline{RST}$  pin.

MC68HC708XL36 6-copopt2\_b

# Freescale Semiconductor, Inc.

# External Interrupt Module IRQ

# **Contents**

| ntroduction                       |   |
|-----------------------------------|---|
| Features                          | 2 |
| Functional Description31          |   |
| IRQ1 Pin                          |   |
| IRQ2 Pin                          | 6 |
| Low-Power Modes31                 |   |
| Wait Mode31                       |   |
| Stop Mode31                       | 7 |
| RQ Module During Break Interrupts | 8 |
| RQ Status and Control Register31  | 8 |

# Introduction

The IRQ module provides two independently maskable external interrupt pins.

1-intirq2\_a MC68HC708XL36

#### **Features**

Features of the IRQ module include the following:

- Two Dedicated External Interrupt Pins with Separate External Interrupt Masks
- Hysteresis Buffers
- Programmable Edge-Only or Edge- and Level- Interrupt Sensitivity
- Automatic Interrupt Acknowledge
- Exit from Low-Power Modes

# **Functional Description**

A logic 0 applied to any of the external interrupt pins can latch a CPU interrupt request. **Figure 1** shows the structure of the IRQ module.

Interrupt signals on the  $\overline{IRQ1}$  pin are latched separately from interrupt signals on the  $\overline{IRQ2}$  pin. CPU interrupt requests remain latched until one of the following actions occurs:

- Vector fetch A vector fetch automatically generates an interrupt acknowledge signal that clears the CPU interrupt request that caused the vector fetch.
- Software clear Software can clear a latched CPU interrupt request by writing to the appropriate acknowledge bit in the interrupt status and control register (ISCR). Writing a logic 1 to the ACK1 bit clears the IRQ1 CPU interrupt request. Writing a logic 1 to the ACK2 bit clears the IRQ2 CPU interrupt request.
- Reset A reset automatically clears both IRQ1 and IRQ2 CPU interrupt requests.

All of the external interrupt pins are falling-edge-triggered and are software-configurable to be both falling-edge and low-level-triggered. The MODE1 bit in the ISCR controls the triggering sensitivity of the IRQ1 pin. The MODE2 bit controls the triggering sensitivity of the IRQ2 pin.

MC68HC708XL36 2-intirq2\_a



3-intirq2\_a MC68HC708XL36

When an interrupt pin is edge-triggered only, the CPU interrupt request remains latched until a vector fetch, software clear, or reset occurs.

When an interrupt pin is both falling-edge and low-level-triggered, the CPU interrupt request remains latched until both of the following occur:

- Vector fetch or software clear
- Return of the interrupt pin to logic 1

The vector fetch or software clear can occur before or after the interrupt pin returns to logic 1. As long as the pin is low, the CPU interrupt request remains pending. A reset clears the CPU interrupt request and the MODEx control bit even if the pin stays low.

When set, the IMASK1 and IMASK2 bits in the ISCR mask all external interrupt requests. A latched CPU interrupt request is not presented to the interrupt priority logic unless the corresponding IMASK bit is clear.

**NOTE:** 

The interrupt mask (I) in the condition code register (CCR) masks all CPU interrupt requests, including external interrupt requests.

**IRQ1** Pin

A logic 0 on the  $\overline{IRQ1}$  pin can latch a CPU interrupt request. A vector fetch, software clear, or reset clears the  $\overline{IRQ1}$  CPU interrupt request.

If the MODE1 bit is set, the  $\overline{IRQ1}$  pin is both falling-edge-sensitive and low-level-sensitive. With MODE1 set, both of the following actions must occur to clear the  $\overline{IRQ1}$  CPU interrupt request:

• Vector fetch, software clear, or reset — A vector fetch generates an interrupt acknowledge signal to clear the CPU interrupt request. Software can generate the interrupt acknowledge signal by writing a logic 1 to the ACK1 bit in the interrupt status and control register (ISCR). The ACK1 bit is useful in applications that poll the IRQ1 pin and require software to clear the IRQ1 CPU interrupt request. Writing to the ACK1 bit before leaving an interrupt service routine can also prevent spurious interrupts due to noise. Setting ACK1 does not affect subsequent transitions on the IRQ1 pin. A falling edge that occurs after writing to the ACK1

MC68HC708XL36 4-intirq2\_a

IRQ Functional Description

bit latches another CPU interrupt request. If the IRQ1 mask bit, IMASK1, is clear, the CPU loads the program counter with the vector address at locations \$FFFA and \$FFFB.

 Return of the IRQ1 pin to logic 1 — As long as the IRQ1 pin is at logic 0, the IRQ1 CPU interrupt request remains latched.

The vector fetch, software clear, or reset and the return of the IRQ1 pin to logic 1 can occur in any order. A reset clears the CPU interrupt request and the MODE1 bit, clearing the CPU interrupt request even if the pin stays low.

If the MODE1 bit is clear, the IRQ1 pin is falling-edge-sensitive only. With MODE1 clear, a vector fetch or software clear immediately clears the IRQ1 CPU interrupt request.

The IRQF1 bit in the ISCR register can be used to check for pending CPU interrupts. The IRQF1 bit is not affected by the IMASK1 bit, which makes it useful in applications where polling is preferred.

Use the BIH or BIL instruction to read the logic level on the IRQ1 pin.

**NOTE:** 

To avoid spurious CPU interrupts caused by noise, mask CPU interrupt requests in the interrupt routine when using the level-sensitive interrupt trigger.

5-intirq2\_a MC68HC708XL36

#### **IRQ2** Pin

A logic 0 on the IRQ2 pin can latch a CPU interrupt request. A vector fetch, software clear, or reset clears the IRQ2 CPU interrupt request.

If the MODE2 bit is set, the  $\overline{IRQ2}$  pin is both falling-edge-sensitive and low-level-sensitive. With MODE2 set, both of the following actions must occur to clear an  $\overline{IRQ2}$  CPU interrupt request:

- vector fetch, software clear, or reset A vector fetch generates an interrupt acknowledge signal to clear the CPU interrupt request. Software can generate the interrupt acknowledge signal by writing a logic 1 to the ACK2 bit in the interrupt status and control register (ISCR). The ACK2 bit is useful in applications that poll the IRQ2 pin and require software to clear the IRQ2 CPU interrupt request. Writing to the ACK2 bit before leaving an interrupt service routine can also prevent spurious CPU interrupts due to noise. Setting ACK2 does not affect subsequent transitions on the IRQ2 pin. A falling edge that occurs after writing to the ACK2 bit latches another CPU interrupt request. If the IRQ2 mask bit, IMASK2, is clear, the CPU loads the program counter with the vector address at locations \$FFE0 and \$FFE1.
- Return of the IRQ2 pin to logic 1 As long as the IRQ2 pin is at logic 0, the IRQ2 CPU interrupt request remains latched.

The vector fetch, software clear, or reset and the return of the IRQ2 pin to logic 1 can occur in any order. A reset clears the CPU interrupt request and the MODE2 bit, clearing the CPU interrupt request even if the pin stays low.

If the MODE2 bit is clear, the  $\overline{\text{IRQ2}}$  pin is falling-edge-sensitive only. With MODE2 clear, a vector fetch or software clear immediately clears the  $\overline{\text{IRQ2}}$  CPU interrupt request.

The IRQF2 bit in the ISCR register can be used to check for pending CPU interrupts. The IRQF2 bit is not affected by the IMASK2 bit, which makes it useful in applications where polling is preferred.

MC68HC708XL36 6-intirq2\_a

IRQ Low-Power Modes

There is no direct way to determine the logic level on the  $\overline{IRQ2}$  pin. However, it is possible to use the IRQF2 bit in the ISCR to infer the state of the  $\overline{IRQ2}$  pin. If the MODE2 bit is a logic 1, the IRQF2 bit in the ISCR is the opposite value of the  $\overline{IRQ2}$  pin as long as the  $\overline{IRQ2}$  CPU interrupt request is cleared. (See **Figure 1**.) Clear the  $\overline{IRQ2}$  CPU interrupt request by writing a logic 1 to the acknowledge bit. Recall, however, that every falling edge on the  $\overline{IRQ2}$  pin latches an  $\overline{IRQ2}$  CPU interrupt request. So an additional acknowledge is necessary after each falling edge on  $\overline{IRQ2}$  to maintain the opposite relationship between IRQF2 and the  $\overline{IRQ2}$  pin. Set the IMASK2 bit in the ISCR to prevent the IRQF2 from generating CPU interrupts when used in this manner.

**NOTE:** 

To avoid spurious CPU interrupts caused by noise, mask CPU interrupt requests in the interrupt routine when using the level-sensitive interrupt trigger.

#### **Low-Power Modes**

The WAIT and STOP instructions put the MCU in low-power-consumption standby modes.

Wait Mode

The IRQ module remains active in wait mode. Clearing the IMASK1 or IMASK2 bit in the IRQ status and control register enables  $\overline{\text{IRQ1}}$  or  $\overline{\text{IRQ2}}$  CPU interrupt requests to bring the MCU out of wait mode.

Stop Mode

The IRQ module remains active in stop mode. Clearing the IMASK1 or IMASK2 bit in the IRQ status and control register enables  $\overline{\text{IRQ1}}$  or  $\overline{\text{IRQ2}}$  CPU interrupt requests to bring the MCU out of stop mode.

7-intirq2\_a MC68HC708XL36

# **IRQ Module During Break Interrupts**

The BCFE bit in the break flag control register (BFCR) enables software to clear CPU interrupt requests during the break state. (See **Break Module** on page 149.)

To allow software to clear  $\overline{IRQ1}$  and  $\overline{IRQ2}$  CPU interrupt requests during a break interrupt, write a logic 1 to the BCFE bit. If a CPU interrupt request is cleared during the break state, it remains cleared when the MCU exits the break state.

To protect CPU interrupt flags during the break state, write a logic 0 to the BCFE bit. With BCFE at logic 0 (its default state), writing to the ACK1 and ACK2 bits in the IRQ status and control register during the break state has no effect on the IRQ interrupt flags.

# **IRQ Status and Control Register**

The IRQ status and control register (ISCR) controls and monitors operation of the IRQ module. The ISCR has the following functions:

- Shows the state of the IRQ1 and IRQ2 interrupt flags
- Clears IRQ1 and IRQ2 CPU interrupt flags
- Masks IRQ1 and IRQ2 CPU interrupt requests
- Controls triggering sensitivity of the IRQ1 and IRQ2 CPU interrupt pins



Figure 2. IRQ Status and Control Register (ISCR)

MC68HC708XL36 8-intirq2\_a

# IRQ2F — IRQ2 Flag

This read-only bit is high when an  $\overline{IRQ2}$  CPU interrupt is pending. Reset clears IRQ2F.

- 1 = IRQ2 CPU interrupt pending
- $0 = \overline{IRQ2}$  CPU interrupt not pending

# ACK2 — IRQ2 Interrupt Request Acknowledge Bit

Writing a logic 1 to this write-only bit clears the IRQ2 CPU interrupt request. ACK2 always reads as logic 0. Reset clears ACK2.

# IMASK2 — IRQ2 Interrupt Mask Bit

Writing a logic 1 to this read/write bit disables IRQ2 CPU interrupt requests. Reset clears IMASK2.

- 1 = IRQ2 CPU interrupt requests masked
- 0 = IRQ2 CPU interrupt requests not masked

### MODE2 — IRQ2 Interrupt Edge/Level Select Bit

This read/write bit controls the triggering sensitivity of the IRQ2 pin. Reset clears MODE2.

- $1 = \overline{IRQ2}$  CPU interrupt requests on falling edges and low levels
- 0 = IRQ2 CPU interrupt requests on falling edges only

# IRQ1F — IRQ1 Flag

This read-only bit is high when an IRQ1 CPU interrupt is pending.

- $1 = \overline{IRQ1}$  CPU interrupt pending
- $0 = \overline{IRQ1}$  CPU interrupt not pending

# ACK1 — IRQ1 Interrupt Request Acknowledge Bit

Writing a logic 1 to this write-only bit clears the IRQ1 CPU interrupt request. ACK1 always reads as logic 0. Reset clears ACK1.

# IMASK1 — IRQ1 Interrupt Mask Bit

Writing a logic 1 to this read/write bit disables IRQ1 CPU interrupt requests. Reset clears IMASK1.

- $1 = \overline{IRQ1}$  CPU interrupt requests masked
- 0 = IRQ1 CPU interrupt requests not masked

9-intirq2\_a MC68HC708XL36

MODE1 — IRQ1 Edge/Level Select Bit

This read/write bit controls the triggering sensitivity of the  $\overline{IRQ1}$  pin. Reset clears MODE1.

- $1 = \overline{IRQ1}$  CPU interrupt requests on falling edges and low levels
- $0 = \overline{IRQ1}$  CPU interrupt requests on falling edges only

MC68HC708XL36

# Freescale Semiconductor, Inc.

# Keyboard Interrupt Module KBI

| Contents |                                         |  |
|----------|-----------------------------------------|--|
|          | Introduction                            |  |
|          | Features                                |  |
|          | Functional Description                  |  |
|          | Keyboard Initialization                 |  |
|          | Low-Power Modes                         |  |
|          | Wait Mode                               |  |
|          | Stop Mode                               |  |
|          | Keyboard Module During Break Interrupts |  |
|          | I/O Registers                           |  |
|          | Keyboard Status and Control Register    |  |
|          | Keyboard Interrupt Enable Register      |  |
|          |                                         |  |
|          |                                         |  |

#### Introduction

The keyboard module provides eight independently maskable external interrupt pins.

# **Features**

- Eight Keyboard Interrupt Pins with Separate Keyboard Interrupt Enable Bits and One Keyboard Interrupt Mask
- Hysteresis Buffers
- Programmable Edge-Only or Edge- and Level- Interrupt Sensitivity
- Automatic Interrupt Acknowledge
- Exit from Low-Power Modes

1-intkbd8\_a MC68HC708XL36

MODEK

IMASKK

ACKK 0

0

0 KBIE0

KBIE1

KBIE2

0

0

0



Figure 1. Keyboard Module Block Diagram

| 6 5 4 3       | 0 0 KEYF |                                    | 0 0 0 0       | KBIE6 KBIE5 KBIE4 KBIE3          | 0 0 0 0       |
|---------------|----------|------------------------------------|---------------|----------------------------------|---------------|
| Bit 7         | 0        |                                    | 0             | KBIE7                            | 0             |
| Register Name | Read:    | Neybodid Status and Collida Write: | Reset: Reset: | Keyboard Interrupt Enable Write: | Reset: Reset: |

Figure 2. I/O Register Summary

= Unimplemented

Table 1. I/O Register Address Summary

| Register | Address |  |
|----------|---------|--|
| KBSCR    | \$001A  |  |
| KBIER    | \$001B  |  |

MC68HC708XL36 2-intkbd8\_a

KBI Functional Description

# **Functional Description**

Writing to the KBIE7–KBIE0 bits in the keyboard interrupt enable register independently enables or disables each port D pin as a keyboard interrupt pin. Enabling a keyboard interrupt pin also enables its internal pullup device. A logic 0 applied to an enabled keyboard interrupt pin latches a keyboard interrupt request.

A keyboard interrupt is latched when one or more keyboard pins goes low after all were high. The MODEK bit in the keyboard status and control register controls the triggering mode of the keyboard interrupt.

- If the keyboard interrupt is edge-sensitive only, a falling edge on a keyboard pin does not latch an interrupt request if another keyboard pin is already low. To prevent losing an interrupt request on one pin because another pin is still low, software can disable the latter pin while it is low.
- If the keyboard interrupt is falling edge- and low level-sensitive, an interrupt request is present as long as any keyboard pin is low.

If the MODEK bit is set, the keyboard interrupt pins are both falling edgeand low level-sensitive, and both of the following actions must occur to clear a keyboard interrupt request:

• Vector fetch or software clear — A vector fetch generates an interrupt acknowledge signal to clear the interrupt request. Software may generate the interrupt acknowledge signal by writing a logic 1 to the ACKK bit in the keyboard status and control register (KBSCR). The ACKK bit is useful in applications that poll the keyboard interrupt pins and require software to clear the keyboard interrupt request. Writing to the ACKK bit prior to leaving an interrupt service routine can also prevent spurious interrupts due to noise. Setting ACKK does not affect subsequent transitions on the keyboard interrupt pins. A falling edge that occurs after writing to the ACKK bit latches another interrupt request. If the keyboard interrupt mask bit, IMASKK, is clear, the CPU loads the program counter with the vector address at locations \$FFDE and \$FFDF.

3-intkbd8\_a MC68HC708XL36

 Return of all enabled keyboard interrupt pins to logic 1 — As long as any enabled keyboard interrupt pin is at logic 0, the keyboard interrupt remains set.

The vector fetch or software clear and the return of all enabled keyboard interrupt pins to logic 1 may occur in any order.

If the MODEK bit is clear, the keyboard interrupt pin is falling-edge-sensitive only. With MODEK clear, a vector fetch or software clear immediately clears the keyboard interrupt request.

Reset clears the keyboard interrupt request and the MODEK bit, clearing the interrupt request even if a keyboard interrupt pin stays at logic 0.

The keyboard flag bit (KEYF) in the keyboard status and control register can be used to see if a pending interrupt exists. The KEYF bit is not affected by the keyboard interrupt mask bit (IMASKK) which makes it useful in applications where polling is preferred.

To determine the logic level on a keyboard interrupt pin, use the data direction register to configure the pin as an input and read the data register.

**NOTE:** 

Setting a keyboard interrupt enable bit (KBIEx) forces the corresponding keyboard interrupt pin to be an input, overriding the data direction register. However, the data direction register bit must be a logic 0 for software to read the pin.

MC68HC708XL36 4-intkbd8\_a

KBI Keyboard Initialization

#### **Keyboard Initialization**

When a keyboard interrupt pin is enabled, it takes time for the internal pullup to reach a logic 1. Therefore a false interrupt can occur as soon as the pin is enabled.

To prevent a false interrupt on keyboard initialization:

- 1. Mask keyboard interrupts by setting the IMASKK bit in the keyboard status and control register.
- 2. Enable the KB pins by setting the appropriate KBIEx bits in the keyboard interrupt enable register.
- 3. Write to the ACKK bit in the keyboard status and control register to clear any false interrupts.
- 4. Clear the IMASKK bit.

An interrupt signal on an edge-triggered pin can be acknowledged immediately after enabling the pin. An interrupt signal on an edge- and level-triggered interrupt pin must be acknowledged after a delay that depends on the external load.

Another way to avoid a false interrupt:

- 1. Configure the keyboard pins as outputs by setting the appropriate DDRD bits in data direction register D.
- 2. Write logic 1s to the appropriate port D data register bits.
- 3. Enable the KB pins by setting the appropriate KBIEx bits in the keyboard interrupt enable register.

5-intkbd8\_a MC68HC708XL36

#### **Low-Power Modes**

The WAIT and STOP instructions put the MCU in low-power-consumption standby modes.

Wait Mode The keyboard module remains active in wait mode. Clearing the

IMASKK bit in the keyboard status and control register enables keyboard

interrupt requests to bring the MCU out of wait mode.

Stop Mode The keyboard module remains active in stop mode. Clearing the

IMASKK bit in the keyboard status and control register enables keyboard

interrupt requests to bring the MCU out of stop mode.

#### **Keyboard Module During Break Interrupts**

The BCFE bit in the break flag control register (BFCR) enables software to clear status bits during the break state. (See **Break Module** on page 149.)

To allow software to clear the KEYF bit during a break interrupt, write a logic 1 to the BCFE bit. If KEYF is cleared during the break state, it remains cleared when the MCU exits the break state.

To protect the KEYF bit during the break state, write a logic 0 to the BCFE bit. With BCFE at logic 0, writing to the keyboard acknowledge bit (ACKK) in the keyboard status and control register during the break state has no effect. (See **Keyboard Status and Control Register** on page 327.)

MC68HC708XL36 6-intkbd8\_a

KBI I/O Registers

### I/O Registers

The following registers control and monitor operation of the keyboard module:

- Keyboard status and control register (KBSCR)
- Keyboard interrupt enable register (KBIER)

#### Keyboard Status and Control Register

The keyboard status and control register:

- Flags keyboard interrupt requests.
- Acknowledges keyboard interrupt requests.
- Masks keyboard interrupt requests.
- Controls keyboard interrupt triggering sensitivity.



Figure 3. Keyboard Status and Control Register (KBSCR)

Bits 7–4 — Not used

These read-only bits always read as logic 0s.

KEYF — Keyboard Flag Bit

This read-only bit is set when a keyboard interrupt is pending. Reset clears the KEYF bit.

1 = Keyboard interrupt pending

0 = No keyboard interrupt pending

7-intkbd8\_a MC68HC708XL36

#### ACKK — Keyboard Acknowledge Bit

Writing a logic 1 to this write-only bit clears the keyboard interrupt request. ACKK always reads as logic 0. Reset clears ACKK.

#### IMASKK — Keyboard Interrupt Mask Bit

Writing a logic 1 to this read/write bit prevents the output of the keyboard interrupt mask from generating interrupt requests. Reset clears the IMASKK bit.

- 1 = Keyboard interrupt requests masked
- 0 = Keyboard interrupt requests not masked

#### MODEK — Keyboard Triggering Sensitivity Bit

This read/write bit controls the triggering sensitivity of the keyboard interrupt pins. Reset clears MODEK.

- 1 = Keyboard interrupt requests on falling edges and low levels
- 0 = Keyboard interrupt requests on falling edges only

Keyboard Interrupt Enable Register The keyboard interrupt enable register enables or disables each port D pin to operate as a keyboard interrupt pin.



Figure 4. Keyboard Interrupt Enable Register (KBIER)

#### KBIE[7:0] — Keyboard Interrupt Enable Bits

Each of these read/write bits enables the corresponding keyboard interrupt pin to latch interrupt requests. Reset clears the keyboard interrupt enable register.

- 1 = PDx pin enabled as keyboard interrupt pin
- 0 = PDx pin not enabled as keyboard interrupt pin

MC68HC708XL36 8-intkbd8\_a

### Freescale Semiconductor, Inc.

# Low-Voltage Inhibit Module LVI

#### **Contents**

| Introduction           |
|------------------------|
| Features               |
| Functional Description |
| Polled LVI Operation   |
| Forced Reset Operation |
| LVI Status Register    |
| LVI Interrupts         |
| Low-Power Modes        |
| Wait Mode              |
| Stop Mode              |

#### Introduction

The low-voltage inhibit module monitors the voltage on the  $V_{DD}$  pin and can force a reset when the  $V_{DD}$  voltage falls to the LVI trip voltage.

#### **Features**

Features of the LVI module include the following:

- Programmable LVI Reset
- Programmable Power Consumption
- Programmable stop mode operation

1-lvim2p7\_a MC68HC708XL36

#### **Functional Description**

**Figure 1** shows the structure of the LVI module. The LVI module contains a bandgap reference circuit and comparator. Clearing the LVI power disable bit, LVIPWRD, enables the LVI to monitor  $V_{DD}$  voltage. Clearing the LVI reset disable bit, LVIRSTD, enables the LVI module to generate a reset when  $V_{DD}$  falls below a voltage,  $V_{LVR}$ . Setting the LVI enable in stop mode bit, LVISTOP, enables the LVI to operate in stop mode. LVIPWRD, LVIRSTD, and LVISTOP are in the configuration register.

Once an LVI reset occurs, the MCU remains in reset until  $V_{DD}$  rises above a voltage,  $V_{LVR}$  +  $H_{LVR}$ . A power-on reset occurs when  $V_{DD}$  reaches  $V_{LVR}$  +  $H_{LVR}$ . The output of the comparator controls the state of the LVIOUT flag in the LVI status register (LVISR).

An LVI reset also drives the RST pin low to provide low-voltage protection to external peripheral devices.



Figure 1. LVI Module Block Diagram

Polled LVI Operation In applications that can operate at  $V_{DD}$  levels below the  $V_{LVR}$  level, software can monitor  $V_{DD}$  by polling the LVIOUT bit. In the configuration register, the LVIPWRD bit must be at logic 0 to enable the LVI module, and the LVIRSTD bit must be at logic 1 to disable LVI resets.

MC68HC708XL36 2-lvim2p7\_a

LVI Status Register

# Forced Reset Operation

In applications that require  $V_{DD}$  to remain above the  $V_{LVR}$  trip level, enabling LVI resets allows the LVI module to reset the MCU when  $V_{DD}$  falls to the  $V_{LVR}$  level. In the configuration register, the LVIPWRD and LVIRSTD bits must be at logic 0 to enable the LVI module and to enable LVI resets.

#### **LVI Status Register**

The LVI status register flags  $V_{DD}$  voltages below the  $V_{LVR}$  level.



Figure 2. LVI Status Register (LVISR)

#### LVIOUT — LVI Output Bit

This read-only flag becomes set when the  $V_{DD}$  voltage falls below the  $V_{LVR}$  trip voltage. (See **Table 1**.) Reset clears the LVIOUT bit.

Table 1. LVIOUT Bit Indication

| V <sub>DD</sub>                        | LVIOUT         |
|----------------------------------------|----------------|
| $V_{DD} > V_{LVR} + H_{LVR}$           | 0              |
| V <sub>DD</sub> < V <sub>LVR</sub>     | 1              |
| $V_{LVR} < V_{DD} < V_{LVR} + H_{LVR}$ | Previous Value |

3-lvim2p7\_a MC68HC708XL36

#### **LVI Interrupts**

The LVI module does not generate CPU interrupt requests.

#### **Low-Power Modes**

The STOP and WAIT instructions put the MCU in low power-consump-

tion standby modes.

Wait Mode If enabled, the LVI module remains active in wait mode. If enabled to

generate resets, the LVI module can generate a reset and bring the

MCU out of wait mode.

Stop Mode If enabled, the LVI module remains active in stop mode. If enabled to

generate resets, the LVI module can generate a reset and bring the

MCU out of stop mode.

MC68HC708XL36 4-lvim2p7\_a

# Freescale Semiconductor, Inc.

# **Specifications**

#### **Contents**

| Preliminary Electrical Specifications              | 333 |
|----------------------------------------------------|-----|
| Maximum Ratings                                    | 334 |
| Functional Operating Range                         | 335 |
| Thermal Characteristics                            | 335 |
| DC Electrical Characteristics                      | 336 |
| Control Timing                                     | 338 |
| SPI Characteristics                                | 339 |
| Timer Interface Module Characteristics             | 343 |
| Clock Generation Module Electrical Characteristics | 343 |
| Memory Characteristics                             | 346 |
| Mechanical Specifications                          | 347 |

# **Preliminary Electrical Specifications**

These electrical and timing specifications are design targets and have not been fully characterized.

1-spec\_a MC68HC708XL36

## **Specifications**

#### **Maximum Ratings**

Maximum ratings are the extreme limits to which the MCU can be exposed without permanently damaging it.

The MCU contains circuitry to protect the inputs against damage from high static voltages; however, do not apply voltages higher than those shown in the table below. Keep  $V_{IN}$  and  $V_{OUT}$  within the range  $V_{SS} \leq (V_{IN} \text{ or } V_{OUT}) \leq V_{DD}$ . Connect unused inputs to the appropriate voltage level, either  $V_{SS}$  or  $V_{DD}$ .

Table 1. Maximum Ratings<sup>(1)</sup>

| Characteristic                                                           | Symbol            | Value                                   | Unit |
|--------------------------------------------------------------------------|-------------------|-----------------------------------------|------|
| Supply Voltage                                                           | $V_{DD}$          | -0.3 to +6.0                            | V    |
| Input Voltage                                                            | V <sub>In</sub>   | $V_{SS} - 0.3 \text{ to } V_{DD} + 0.3$ | V    |
| Programming Voltage                                                      | V <sub>PP</sub>   | V <sub>SS</sub> – 0.3 to + 14.0         | V    |
| Maximum Current Per Pin<br>Excluding V <sub>DD</sub> and V <sub>SS</sub> | I                 | ±25                                     | mA   |
| Storage Temperature                                                      | T <sub>stg</sub>  | -55 to +150                             | °C   |
| Maximum Current out of V <sub>SS</sub>                                   | I <sub>mvss</sub> | 100                                     | mA   |
| Maximum Current into V <sub>DD</sub>                                     | I <sub>mvdd</sub> | 100                                     | mA   |

<sup>1.</sup> Voltages referenced to  $V_{\mbox{\scriptsize SS}}$ .

#### **NOTE:**

This device is not guaranteed to operate properly at the maximum ratings. Refer to **Table 4** on page 336 and **Table 5** on page 337 for guaranteed operating conditions.

MC68HC708XL36 2-spec\_a

# Freescale Semiconductor, Inc.

Specifications
Preliminary Electrical Specifications

# Functional Operating Range

**Table 2. Operating Range** 

| Characteristic              | Symbol          | Value                | Unit |
|-----------------------------|-----------------|----------------------|------|
| Operating Temperature Range | T <sub>A</sub>  | -40 to +85           | °C   |
| Operating Voltage Range     | V <sub>DD</sub> | 3.3 ±10%<br>5.0 ±10% | V    |

# Thermal Characteristics

**Table 3. Thermal Characteristics** 

| Characteristic                                      | Symbol           | Value                                                                    | Unit |
|-----------------------------------------------------|------------------|--------------------------------------------------------------------------|------|
| Thermal Resistance<br>QFP (64 pin)<br>SDIP (56 pin) | $\theta_{JA}$    | 85<br>50                                                                 | °C/W |
| I/O Pin Power Dissipation                           | P <sub>I/O</sub> | User-Determined                                                          | W    |
| Power Dissipation <sup>(1)</sup>                    | P <sub>D</sub>   | $P_D = (I_{DD} \times V_{DD}) + P_{I/O} = K/(T_J + 273 ^{\circ}C)$       | W    |
| Constant <sup>(2)</sup>                             | К                | $P_{J} \times (T_{A} + 273 \text{ °C})$ $+ P_{D}^{2} \times \theta_{JA}$ | W°C  |
| Average Junction Temperature                        | TJ               | $T_A + (P_D \times \theta_{JA})$                                         | °C   |
| Maximum Junction Temperature                        | T <sub>JM</sub>  | 125                                                                      | °C   |

<sup>1.</sup> Power dissipation is a function of temperature.

3-spec\_a MC68HC708XL36

<sup>2.</sup> K is a constant unique to the device. K can be determined for a known  $T_A$  and measured  $P_D$ . With this value of K,  $P_D$  and  $T_J$  can be determined for any value of  $T_A$ .

#### **Specifications**

#### **DC Electrical** Characteristics

Table 4. DC Electrical Characteristics  $(V_{DD} = 5.0 \text{ Vdc} \pm 10\%)^{(1)}$ 

| Characteristic                                                                                | Symbol                              | Min                   | Typ <sup>(2)</sup> | Max                   | Unit                 |
|-----------------------------------------------------------------------------------------------|-------------------------------------|-----------------------|--------------------|-----------------------|----------------------|
| Output High Voltage (I <sub>Load</sub> = -2.0 mA) All I/O Pins                                | V <sub>OH</sub>                     | V <sub>DD</sub> - 0.8 | _                  | _                     | V                    |
| Output Low Voltage<br>(I <sub>Load</sub> = 1.6 mA) All I/O Pins                               | V <sub>OL</sub>                     | _                     | _                  | 0.4                   | V                    |
| Input High Voltage All Ports, IRQs, RESET, OSC1                                               | V <sub>IH</sub>                     | 0.7 x V <sub>DD</sub> | _                  | V <sub>DD</sub>       | V                    |
| Input Low Voltage All Ports, IRQs, RESET, OSC1                                                | V <sub>IL</sub>                     | V <sub>SS</sub>       | _                  | 0.3 x V <sub>DD</sub> | V                    |
| V <sub>DD</sub> Supply Current Run <sup>(3)</sup> Wait <sup>(4)</sup>                         |                                     | _<br>_                | _<br>_             | 30<br>12              | mA<br>mA             |
| Stop <sup>(5)</sup> 25 °C 0 °C to 85 °C 25 °C with LVI Enabled 0 °C to 85 °C with LVI Enabled | I <sub>DD</sub>                     | _<br>_<br>_<br>_      | _<br>_<br>_<br>_   | 5<br>15<br>320<br>380 | μΑ<br>μΑ<br>μΑ<br>μΑ |
| I/O Ports Hi-Z Leakage Current                                                                | I <sub>IL</sub>                     | _                     | _                  | ±10                   | μΑ                   |
| Input Current                                                                                 | I <sub>In</sub>                     | _                     | _                  | 1                     | μΑ                   |
| Capacitance Ports (Input or Output)                                                           | C <sub>Out</sub><br>C <sub>In</sub> | _<br>_                | _                  | 12<br>8               | pF                   |
| Low-Voltage Inhibit Reset                                                                     | $V_{LVR}$                           | 2.6                   | 2.7                | 2.8                   | V                    |
| Low-Voltage Inhibit Reset/Recover Hysteresis                                                  | H <sub>LVR</sub>                    | 60                    | 80                 | 100                   | mV                   |
| POR ReArm Voltage <sup>(6)</sup>                                                              | V <sub>POR</sub>                    | 0                     | _                  | 100                   | mV                   |
| POR Reset Voltage <sup>(7)</sup>                                                              | V <sub>PORRST</sub>                 | 0                     | 700                | 800                   | mV                   |
| POR Rise Time Ramp Rate <sup>(8)</sup>                                                        | R <sub>POR</sub>                    | 0.035                 | _                  | _                     | V/ms                 |

- 1.  $V_{DD}$  = 5.0 Vdc  $\pm$  10%,  $V_{SS}$  = 0 Vdc,  $T_A$  =  $T_L$  to  $T_H$ , unless otherwise noted.
- 2. Typical values reflect average measurements at midpoint of voltage range, 25 °C only.
- 3. Run (operating)  $I_{DD}$  measured using external square wave clock source ( $f_{OSC} = 32.8$  MHz). All inputs 0.2 V from rail. No dc loads. Less than 100 pF on all outputs.  $C_L = 20$  pF on OSC2. All ports configured as inputs. OSC2 capacitance linearly affects run I<sub>DD</sub>. Measured with all modules enabled.
- 4. Wait  $I_{DD}$  measured using external square wave clock source ( $f_{OSC}$  = 32.8 MHz). All inputs 0.2 V from rail. No dc loads. Less than 100 pF on all outputs.  $C_L$  = 20 pF on OSC2. All ports configured as inputs. OSC2 capacitance linearly affects wait I<sub>DD</sub>. Measured with PLL and LVI enabled.

  5. Stop I<sub>DD</sub> measured with OSC1 = V<sub>SS</sub>.

  6. Maximum is highest voltage that POR is guaranteed.

- 7. Maximum is highest voltage that POR is possible.
- 8. If minimum  $V_{DD}$  is not reached before the internal POR reset is released,  $\overline{RST}$  must be driven low externally until minimum V<sub>DD</sub> is reached.

MC68HC708XL36 4-spec\_a

Go to: www.freescale.com

**MOTOROLA** 

#### Freescale Semiconductor, Inc.

**Specifications Preliminary Electrical Specifications** 

Table 5. DC Electrical Characteristics  $(V_{DD} = 3.3 \text{ Vdc} \pm 10\%)^{(1)}$ 

| Characteristic                                                                                | Symbol                              | Min                   | Typ <sup>(2)</sup> | Max                   | Unit                 |
|-----------------------------------------------------------------------------------------------|-------------------------------------|-----------------------|--------------------|-----------------------|----------------------|
| Output High Voltage (I <sub>Load</sub> = -2.0 mA) All Ports                                   | V <sub>OH</sub>                     | V <sub>DD</sub> - 0.8 | _                  | _                     | V                    |
| Output Low Voltage<br>(I <sub>Load</sub> = 1.6 mA) All Ports                                  | V <sub>OL</sub>                     | _                     | _                  | 0.4                   | V                    |
| Input High Voltage All Ports, IRQs, RESET, OSC1                                               | V <sub>IH</sub>                     | 0.7 x V <sub>DD</sub> | _                  | V <sub>DD</sub>       | V                    |
| Input Low Voltage All Ports, IRQs, RESET, OSC1                                                | V <sub>IL</sub>                     | V <sub>SS</sub>       | _                  | 0.3 x V <sub>DD</sub> | V                    |
| V <sub>DD</sub> Supply Current Run <sup>(3)</sup> Wait <sup>(4)</sup>                         |                                     |                       | _                  | 10<br>6               | mA<br>mA             |
| Stop <sup>(5)</sup> 25 °C 0 °C to 85 °C 25 °C with LVI Enabled 0 °C to 85 °C with LVI Enabled | I <sub>DD</sub>                     | _<br>_<br>_<br>_      | _<br>_<br>_<br>_   | 3<br>10<br>200<br>250 | μΑ<br>μΑ<br>μΑ<br>μΑ |
| I/O Ports Hi-Z Leakage Current                                                                | I <sub>IL</sub>                     | _                     | _                  | ±10                   | μΑ                   |
| Input Current                                                                                 | I <sub>In</sub>                     | _                     | _                  | 1                     | μΑ                   |
| Capacitance<br>Ports (Input or Output)                                                        | C <sub>Out</sub><br>C <sub>In</sub> |                       | _                  | 12<br>8               | pF                   |
| Low-Voltage Inhibit Reset                                                                     | $V_{LVR}$                           | 2.6                   | 2.7                | 2.8                   | V                    |
| Low-Voltage Inhibit Reset/Recover Hysteresis                                                  | H <sub>LVR</sub>                    | 60                    | 80                 | 100                   | mV                   |
| POR ReArm Voltage <sup>(6)</sup>                                                              | V <sub>POR</sub>                    | 0                     | _                  | 200                   | mV                   |
| POR Reset Voltage <sup>(7)</sup>                                                              | V <sub>PORRST</sub>                 | 0                     | 700                | 800                   | mV                   |
| POR Rise Time Ramp Rate <sup>(8)</sup>                                                        | R <sub>POR</sub>                    | 0.02                  | _                  | _                     | V/ms                 |

- 1.  $V_{DD} = 3.3 \text{ Vdc}$  10%,  $V_{SS} = 0 \text{ Vdc}$ ,  $T_A = T_L$  to  $T_H$ , unless otherwise noted.
- 2. Typical values reflect average measurements at midpoint of voltage range, 25 °C only.
- Rynical values reflect average measurements at midpoint of voltage range, 25° Coniy.
   Run (operating) I<sub>DD</sub> measured using external square wave clock source (f<sub>OSC</sub> = 16.4 MHz). All inputs 0.2 V from rail. No dc loads. Less than 100 pF on all outputs. C<sub>L</sub> = 20 pF on OSC2. All ports configured as inputs. OSC2 capacitance linearly affects run I<sub>DD</sub>. Measured with all modules enabled.
   Wait I<sub>DD</sub> measured using external square wave clock source (f<sub>OSC</sub> = 16.4 MHz). All inputs 0.2V from rail. No dc loads. Less than 100 pF on all outputs. C<sub>L</sub> = 20 pF on OSC2. All ports configured as inputs. OSC2 capacitance linearly affects wait I<sub>DD</sub>. Measured with PLL and LVI enabled.
   Stop I<sub>DD</sub> measured with OSC1 = V<sub>DD</sub>
- 5. Stop  $I_{DD}$  measured with  $OSC1 = V_{SS}$
- 6. Maximum is highest voltage that POR is guaranteed.
- 7. Maximum is highest voltage that POR is possible.
- 8. If minimum V<sub>DD</sub> is not reached before the internal POR reset is released, RST must be driven low externally until minimum V<sub>DD</sub> is reached.

5-spec\_a MC68HC708XL36

#### **Specifications**

#### **Control Timing**

Table 6. Control Timing  $(V_{DD} = 5.0 \text{ Vdc} \pm 10\%)^{(1)}$ 

| Characteristic                                                                            | Symbol            | Min                    | Max       | Unit |
|-------------------------------------------------------------------------------------------|-------------------|------------------------|-----------|------|
| Frequency of Operation <sup>(2)</sup> Crystal Option External Clock Option <sup>(3)</sup> | f <sub>osc</sub>  | 1<br>dc <sup>(4)</sup> | 8<br>32.8 | MHz  |
| Internal Operating Frequency                                                              | f <sub>op</sub>   | _                      | 8.2       | MHz  |
| RESET Input Pulse Width Low (5)                                                           | t <sub>IRL</sub>  | 50                     | _         | ns   |
| IRQ Interrupt Pulse Width Low <sup>(6)</sup> (Edge-Triggered)                             | t <sub>ILIH</sub> | 50                     | _         | ns   |

- 1.  $V_{SS} = 0$  Vdc; timing shown with respect to 20%  $V_{DD}$  and 70%  $V_{SS}$  unless noted
- 2. See Table 11 and Table 12 for more information.
- 3. No more than 10% duty cycle deviation from 50%
- Some modules may require a minimum frequency greater than dc for proper operation. See appropriate table for this information.
- 5. Minimum pulse width reset is guaranteed to be recognized. It is possible for a smaller pulse width to cause a reset.
- Minimum pulse width is for guaranteed interrupt. It is possible for a smaller pulse width to be recognized.

Table 7. Control Timing  $(V_{DD} = 3.3 \text{ Vdc} \pm 10\%)^{(1)}$ 

| Characteristic                                                                            | Symbol            | Min                    | Max       | Unit |
|-------------------------------------------------------------------------------------------|-------------------|------------------------|-----------|------|
| Frequency of Operation <sup>(2)</sup> Crystal Option External Clock Option <sup>(3)</sup> | f <sub>osc</sub>  | 1<br>dc <sup>(4)</sup> | 8<br>16.4 | MHz  |
| Internal Operating Frequency                                                              | f <sub>op</sub>   | _                      | 4.1       | MHz  |
| RESET Input Pulse Width Low (5)                                                           | t <sub>IRL</sub>  | 125                    |           | ns   |
| IRQ Interrupt Pulse Width Low <sup>(6)</sup> (Edge-Triggered)                             | t <sub>ILIH</sub> | 125                    | _         | ns   |

- 1.  $V_{SS} = 0$  Vdc; timing shown with respect to 20%  $V_{DD}$  and 70%  $V_{SS}$  unless noted
- 2. See Table 11 and Table 12 for more information.
- 3. No more than 10% duty cycle deviation from 50%
- 4. Some modules may require a minimum frequency greater than dc for proper operation. See appropriate table for this information.
- 5. Minimum pulse width reset is guaranteed to be recognized. It is possible for a smaller pulse width to cause a reset.
- 6. Minimum pulse width is for guaranteed interrupt. It is possible for a smaller pulse width to be recognized.

MC68HC708XL36 6-spec\_a

Specifications
Preliminary Electrical Specifications

#### SPI Characteristics

Table 8. SPI Timing ( $V_{DD}$  = 5.0 Vdc  $\pm$  10%)<sup>(1)</sup>

| Diagram<br>Number <sup>(2)</sup> | Characteristic                                                  | Symbol                                   | Min                        | Max                                   | Unit             |
|----------------------------------|-----------------------------------------------------------------|------------------------------------------|----------------------------|---------------------------------------|------------------|
|                                  | Operating Frequency Master Slave                                | f <sub>op(m)</sub><br>f <sub>op(s)</sub> | f <sub>op</sub> /128<br>dc | f <sub>op</sub> /2<br>f <sub>op</sub> | MHz              |
| 1                                | Cycle Time<br>Master<br>Slave                                   | t <sub>cyc(m)</sub>                      | 2<br>1                     | 128<br>—                              | t <sub>cyc</sub> |
| 2                                | Enable Lead Time                                                | t <sub>Lead(s)</sub>                     | 15                         |                                       | ns               |
| 3                                | Enable Lag Time                                                 | t <sub>Lag(s)</sub>                      | 15                         |                                       | ns               |
| 4                                | Clock (SCK) High Time<br>Master<br>Slave                        | t <sub>sckh(m)</sub>                     | 100<br>50                  |                                       | ns               |
| 5                                | Clock (SCK) Low Time<br>Master<br>Slave                         | t <sub>sckl(m)</sub>                     | 100<br>50                  |                                       | ns               |
| 6                                | Data Setup Time (Inputs) Master Slave                           | t <sub>su(m)</sub>                       | 45<br>5                    |                                       | ns               |
| 7                                | Data Hold Time (Inputs) Master Slave                            | t <sub>h(m)</sub>                        | 0<br>15                    |                                       | ns               |
| 8                                | Access Time, Slave <sup>(3)</sup> CPHA = 0 CPHA = 1             | ta(cp0)                                  | 0<br>0                     | 40<br>20                              | ns               |
| 9                                | Disable Time, Slave <sup>(4)</sup>                              | t <sub>dis(s)</sub>                      | _                          | 25                                    | ns               |
| 10                               | Data Valid Time (After Enable Edge) Master Slave <sup>(5)</sup> | t <sub>v(m)</sub>                        | _<br>_                     | 10<br>40                              | ns               |
| 11                               | Data Hold Time (Outputs, After Enable Edge) Master Slave        | tho(m)                                   | 0<br>5                     |                                       | ns               |

- 1. All timing is shown with respect to 20%  $\rm V_{DD}$  and 70%  $\rm V_{DD},$  unless noted; 100 pf load on all SPI pins.
- 2. Numbers refer to dimensions in Figure 1 and Figure 2.
- 3. Time to data active from high-impedance state
- 4. Hold time to high-impedance state
- 5. With 100 pF on all SPI pins

7-spec\_a MC68HC708XL36

Table 9. SPI Timing  $(V_{DD} = 3.3 \text{ Vdc} \pm 10\%)^{(1)}$ 

| Diagram<br>Number <sup>(2)</sup> | Characteristic                                                  | Symbol                                   | Min                        | Max                                   | Unit             |
|----------------------------------|-----------------------------------------------------------------|------------------------------------------|----------------------------|---------------------------------------|------------------|
|                                  | Operating Frequency Master Slave                                | f <sub>op(m)</sub><br>f <sub>op(s)</sub> | f <sub>op</sub> /128<br>dc | f <sub>op</sub> /2<br>f <sub>op</sub> | MHz              |
| 1                                | Cycle Time<br>Master<br>Slave                                   | t <sub>cyc(m)</sub>                      | 2<br>1                     | 128<br>—                              | t <sub>cyc</sub> |
| 2                                | Enable Lead Time                                                | t <sub>Lead(s)</sub>                     | 30                         | _                                     | ns               |
| 3                                | Enable Lag Time                                                 | t <sub>Lag(s)</sub>                      | 30                         | _                                     | ns               |
| 4                                | Clock (SCK) High Time<br>Master<br>Slave                        | t <sub>sckh(m)</sub>                     | 200<br>100                 |                                       | ns               |
| 5                                | Clock (SCK) Low Time<br>Master<br>Slave                         | t <sub>sckl(m)</sub>                     | 200<br>100                 |                                       | ns               |
| 6                                | Data Setup Time (Inputs) Master Slave                           | t <sub>su(m)</sub>                       | 90<br>10                   | _                                     | ns               |
| 7                                | Data Hold Time (Inputs) Master Slave                            | t <sub>h(m)</sub>                        | 0<br>30                    | _                                     | ns               |
| 8                                | Access Time, Slave <sup>(3)</sup> CPHA = 0 CPHA = 1             | t <sub>a(cp0)</sub>                      | 0<br>0                     | 80<br>40                              | ns               |
| 9                                | Disable Time, Slave <sup>(4)</sup>                              | t <sub>dis(s)</sub>                      | _                          | 50                                    | ns               |
| 10                               | Data Valid Time (After Enable Edge) Master Slave <sup>(5)</sup> | t <sub>v(m)</sub>                        |                            | 20<br>80                              | ns               |
| 11                               | Data Hold Time (Outputs, After Enable Edge) Master Slave        | t <sub>ho(m)</sub>                       | 0<br>10                    | _                                     | ns               |

- 1. All timing is shown with respect to 20%  $\rm V_{DD}$  and 70%  $\rm V_{DD}$ , unless noted; 100 pf load on all SPI pins.
- 2. Numbers refer to dimensions in Figure 1 and Figure 2.
- 3. Time to data active from high-impedance state
- 4. Hold time to high-impedance state
- 5. With 100 pF on all SPI pins

MC68HC708XL36 8-spec\_a

Go to: www.freescale.com

### Freescale Semiconductor, Inc.

Specifications
Preliminary Electrical Specifications



NOTE: This first clock edge is generated internally, but is not seen at the SCK pin.

#### a) SPI Master Timing (CPHA = 0)



NOTE: This last clock edge is generated internally, but is not seen at the SCK pin.

b) SPI Master Timing (CPHA = 1)

Figure 1. SPI Master Timing

9-spec\_a MC68HC708XL36

## **Specifications**



NOTE: Not defined but normally MSB of character just received

#### a) SPI Slave Timing (CPHA = 0)



NOTE: Not defined but normally LSB of character previously transmitted

b) SPI Slave Timing (CPHA = 1)

Figure 2. SPI Slave Timing

MC68HC708XL36 10-spec\_a

Go to: www.freescale.com

### Freescale Semiconductor, Inc.

Specifications
Preliminary Electrical Specifications

Timer Interface Module Characteristics

#### **Table 10. TIM Timing**

| Characteristic            | Symbol                              | Min                      | Max | Unit |
|---------------------------|-------------------------------------|--------------------------|-----|------|
| Input Capture Pulse Width | t <sub>tih</sub> , t <sub>til</sub> | 125                      | _   | ns   |
| Input Clock Pulse Width   | t <sub>tch</sub> , t <sub>tcl</sub> | (1/f <sub>op</sub> ) + 5 | _   | ns   |

Clock Generation Module Electrical Characteristics

**Table 11. CGM Component Specifications** 

| Characteristic                              | Symbol            | Min | Тур                                  | Max | Unit |
|---------------------------------------------|-------------------|-----|--------------------------------------|-----|------|
| Crystal (X1) Frequency (MHz) <sup>(1)</sup> | f <sub>xclk</sub> | 1   | 4.9152                               | 8   | MHz  |
| Crystal Load Capacitance <sup>(2)</sup>     | C <sub>L</sub>    | _   |                                      |     | pF   |
| Crystal Fixed Capacitance <sup>(2)</sup>    | C <sub>1</sub>    | _   | $2\times C_{L}$                      |     | pF   |
| Crystal Tuning Capacitance <sup>(2)</sup>   | C <sub>2</sub>    | _   | $2\times C_{L}$                      |     | pF   |
| Feedback Bias Resistor                      | R <sub>B</sub>    | _   | 1                                    |     | ΜΩ   |
| Series Resistor <sup>(3)</sup>              | R <sub>S</sub>    | 0   | _                                    | 3.3 | kΩ   |
| Filter Capacitor                            | C <sub>F</sub>    |     | $C_{fact} \times (V_{DDA}/f_{xclk})$ |     | pF   |
| Bypass Capacitor <sup>(4)</sup>             | C <sub>byp</sub>  | _   | 0.1                                  | _   | μF   |

- 1. Fundamental mode crystals only
- 2. Consult crystal manufacturer's data.
- 3. Not required
- 4.  $C_{byp}$  must provide low AC impedance from f =  $f_{xclk}/100$  to  $100 \times f_{vclk}$ , so series resistance must be considered.

11-spec\_a MC68HC708XL36

# **Specifications**

**Table 12. CGM Operating Conditions** 

| Characteristic                                              | Symbol            | Min                 | Тур    | Max                 | Unit |
|-------------------------------------------------------------|-------------------|---------------------|--------|---------------------|------|
| Crystal Reference Frequency                                 | f <sub>xclk</sub> | 1                   |        | 8                   | MHz  |
| Range Nominal Multiplier                                    | f <sub>nom</sub>  | _                   | 4.9152 | _                   | MHz  |
| VCO Center-of-Range Frequency <sup>(1)</sup>                | f <sub>vrs</sub>  | 4.9152              | _      | 32.8                | MHz  |
| Medium Voltage VCO Center-of-Range Frequency <sup>(2)</sup> | 'vrs              | 4.9152              | _      | 16.4                | MHz  |
| VCO Frequency Multiplier                                    | N                 | 1                   | _      | 15                  |      |
| VCO Center-of-Range Multiplier                              | L                 | 1                   | _      | 15                  | _    |
| VCO Operating Frequency                                     | f <sub>vclk</sub> | f <sub>vrsmin</sub> | _      | f <sub>vrsmax</sub> | MHz  |

<sup>1. 5.0</sup> V  $\pm 10\%$  V<sub>DD</sub> only

<sup>2. 3.3</sup> V  $\pm 10\%$  V<sub>DD</sub> only

# Freescale Semiconductor, Inc.

**Specifications Preliminary Electrical Specifications** 

**Table 13. CGM Acquisition and Lock Time Specifications** 

| Description                                       | Symbol            | Min                                   | Тур                                                | Max                                                                 | Unit |
|---------------------------------------------------|-------------------|---------------------------------------|----------------------------------------------------|---------------------------------------------------------------------|------|
| Filter Capacitor Multiply Factor                  | C <sub>fact</sub> | _                                     | 0.0154                                             | _                                                                   | F/sV |
| Acquisition Mode Time Factor                      | K <sub>acq</sub>  | _                                     | 0.1135                                             | _                                                                   | V    |
| Tracking Mode Time Factor                         | K <sub>trk</sub>  | _                                     | 0.0174                                             | _                                                                   | V    |
| Manual Mode Time to Stable <sup>(1)</sup>         | tacq              | _                                     | $\frac{8 \times V_{DDA}}{f_{xclk} \times K_{acq}}$ | _                                                                   | s    |
| Manual Stable to Lock Time <sup>(1)</sup>         | t <sub>al</sub>   | _                                     | $\frac{4 \times V_{DDA}}{f_{XClk} \times K_{trk}}$ | _                                                                   | s    |
| Manual Acquisition Time                           | t <sub>Lock</sub> | _                                     | t <sub>acq</sub> + t <sub>al</sub>                 | _                                                                   | s    |
| Tracking Mode Entry Frequency Tolerance           | $\Delta_{trk}$    | 0                                     | _                                                  | 3.6%                                                                | _    |
| Acquisition Mode Entry Frequency Tolerance        | $\Delta_{acq}$    | 6.3%                                  | _                                                  | 7.2%                                                                | _    |
| LOCK Entry Frequency Tolerance                    | $\Delta_{Lock}$   | 0                                     | _                                                  | 0.9%                                                                | _    |
| LOCK Exit Frequency Tolerance                     | $\Delta_{unl}$    | 0.9%                                  | _                                                  | 1.8%                                                                | _    |
| Reference Cycles per Acquisition Mode Measurement | n <sub>acq</sub>  | _                                     | 32                                                 | _                                                                   | Сус. |
| Reference Cycles per Tracking Mode Measurement    | n <sub>trk</sub>  | _                                     | 128                                                | _                                                                   | Cyc. |
| Automatic Mode Time to Stable <sup>(1)</sup>      | tacq              | n <sub>acq</sub><br>f <sub>xclk</sub> | $\frac{8 \times V_{DDA}}{f_{xclk} \times K_{acq}}$ | _                                                                   | S    |
| Automatic Stable to Lock Time <sup>(1)</sup>      | t <sub>al</sub>   | n <sub>trk</sub><br>f <sub>xclk</sub> | $\frac{4 \times V_{DDA}}{f_{xclk} \times K_{trk}}$ | _                                                                   | S    |
| Automatic Lock Time                               | t <sub>Lock</sub> | _                                     | <sup>t</sup> acq <sup>+t</sup> al                  | _                                                                   | s    |
| PLL Jitter <sup>(2)</sup>                         | fJ                | 0                                     | _                                                  | $f_{\text{crys}} \times 0.025\%$<br>$\times 2^{\text{P}}\text{N/4}$ | Hz   |

<sup>1.</sup> If C<sub>F</sub> chosen correctly

<sup>2.</sup> Deviation of average bus frequency over 2 ms. N = VCO frequency multiplier.

# Freescale Semiconductor, Inc.

# Specifications

#### Memory Characteristics

**Table 14. Memory Characteristics** 

| Characteristic             | Symbol            | Min  | Тур  | Max  | Unit    |
|----------------------------|-------------------|------|------|------|---------|
| EPROM Programming Voltage  | $V_{PP}$          | 12.5 | 13.0 | 13.5 | V       |
| EPROM Data Retention       | <sup>t</sup> dret | _    | 10.0 | _    | Years   |
| EPROM Programming Time     | t <sub>epgm</sub> | _    | 1    | _    | ms/byte |
| RAM Data Retention Voltage | V <sub>rm</sub>   | 0.7  | _    | _    | V       |

MC68HC708XL36 14-spec\_a

# **Mechanical Specifications**



Figure 3. Case Outline Drawing 859-01

15-spec\_a MC68HC708XL36

#### **Specifications**





- DIMENSIONING AND TOLERANCING PER ANSI
- Y14.5M, 1982. CONTROLLING DIMENSION: MILLIMETER.
- DATUM PLANE -H- IS LOCATED AT BOTTOM OF LEAD AND IS COINCIDENT WITH THE LEAD WHERE THE LEAD EXITS THE PLASTIC BODY AT THE POTTAN OF THE PROTICE OF T

- WHERE THE LEAD EXITS THE PLASTIC BODY AT THE BOTTOM OF THE PARTING LINE.

  4. DATUMS -A., -B. AND -D. TO BE DETERMINED AT DATUM PLANE -H.-.

  5. DIMENSIONS S AND V TO BE DETERMINED AT SEATING PLANE -C.

  6. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION. ALLOWABLE PROTRUSION IS 0.25 (0.010) PER SIDE. DIMENSIONS A AND B DO NOT INCLUDE MOLD WAS USED. INCLUDE MOLD MISMATCH AND ARE DETERMINED AT DATUM PLANE -H-.
- DIMENSION D DOES NOT INCLUDE DAMBAR
   PROTRUSION. ALLOWABLE DAMBAR PROTRUSION. SHALL BE 0.08 (0.003) PER SIDE. TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS

|     | MILLIN | IETERS | INC   | HES   |
|-----|--------|--------|-------|-------|
| DIM | MIN    | MAX    | MIN   | MAX   |
| Α   | 13.90  | 14.10  | 0.547 | 0.555 |
| В   | 13.90  | 14.10  | 0.547 | 0.555 |
| С   | 2.15   | 2.45   | 0.085 | 0.096 |
| D   | 0.30   | 0.45   | 0.012 | 0.018 |
| Ε   | 2.00   | 2.40   | 0.079 | 0.094 |
| F   | 0.30   | 0.40   | 0.012 | 0.016 |
| G   | 0.80   | BSC    | 0.031 | BSC   |
| Н   |        | 0.25   |       | 0.010 |
| J   | 0.13   | 0.23   | 0.005 | 0.009 |
| K   | 0.65   | 0.95   | 0.026 | 0.037 |
| L   | 12.00  | REF    | 0.472 | REF   |
| М   | 5 °    | 10°    | 5°    | 10°   |
| N   | 0.13   | 0.17   | 0.005 | 0.007 |
| Р   | 0.40   | BSC    | 0.016 | BSC   |
| Q   | 0 °    | 7°     | 0 °   | 7°    |
| R   | 0.13   | 0.30   | 0.005 | 0.012 |
| S   | 16.95  | 17.45  | 0.667 | 0.687 |
| T   | 0.13   |        | 0.005 |       |
| U   | 0 °    |        | 0 °   |       |
| ٧   | 16.95  | 17.45  | 0.667 | 0.687 |
| W   | 0.35   | 0.45   | 0.014 | 0.018 |
| Х   | 1.6    | REF    | 0.063 | REF   |

Figure 4. Case Outline Drawing 840B-01

MC68HC708XL36 16-spec\_a

**Specifications** Mechanical Specifications





#### SECTION B-B

#### NOTES:

- DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
- 2. CONTROLLING DIMENSION: MILLIMETER.
  3. DATUM PLANE -H- IS LOCATED AT BOTTOM OF LEAD AND IS COINCIDENT WITH THE LEAD WHERE THE LEAD EXITS THE PLASTIC BODY AT THE BOTTOM OF THE PARTING LINE.

  4. DATUMS A-B AND -D- TO BE DETERMINED AT
- DATUM PLANE -H-.
  DIMENSIONS S AND V TO BE DETERMINED AT
- SEATING PLANE -C-.
  DIMENSIONS A AND B DO NOT INCLUDE MOLD
- PROTRUSION. ALLOWABLE PROTRUSION IS 0.25 (0.010) PER SIDE. DIMENSIONS A AND B DO INCLUDE MOLD MISMATCH AND ARE
  DETERMINED AT DATUM PLANE -H-.
  DIMENSION D DOES NOT INCLUDE DAMBAR
  PROTRUSION. DAMBAR PROTRUSION SHALL
- NOT CAUSE THE D DIMENSION TO EXCEED 0.53 (0.021). DAMBAR CANNOT BE LOCATED ON THE
- LOWER RADIUS OR THE FOOT.
  DIMENSION K IS TO BE MEASURED FROM THE
  THEORETICAL INTERSECTION OF LEAD FOOT
  AND LEG CENTERLINES.

|     | MILLIN | METERS | INC       | HES   |
|-----|--------|--------|-----------|-------|
| DIM | MIN    | MAX    | MIN       | MAX   |
| Α   | 13.90  | 14.10  | 0.547     | 0.555 |
| В   | 13.90  | 14.10  | 0.547     | 0.555 |
| С   | 2.07   | 2.46   | 0.081     | 0.097 |
| D   | 0.30   | 0.45   | 0.012     | 0.018 |
| E   | 2.00   | 2.40   | 0.079     | 0.094 |
| F   | 0.30   | -      | 0.012     |       |
| G   | 0.80   | BSC    | 0.031     | BSC   |
| Н   | 0.067  | 0.250  | 0.003     | 0.010 |
| J   | 0.130  | 0.230  | 0.005     | 0.090 |
| K   | 0.50   | 0.66   | 0.020     | 0.026 |
| L   | 12.00  | REF    | 0.472     | REF   |
| M   | 5 °    | 10°    | 5 °       | 10°   |
| N   | 0.130  | 0.170  | 0.005     | 0.007 |
| P   | 0.40   |        | 0.016     |       |
| Q   | 2 °    | 8°     | 2 °       | 8°    |
| R   | 0.13   | 0.30   | 0.005     | 0.012 |
| S   | 16.20  | 16.60  | 0.638     | 0.654 |
| T   | 0.20   | REF    | 0.008 REF |       |
| U   | 0 °    |        | 0 °       |       |
| V   | 16.20  | 16.60  | 0.638     | 0.654 |
| Х   | 1.10   | 1.30   | 0.043     | 0.051 |

Figure 5. Case Outline Drawing 840C-04

17-spec\_a MC68HC708XL36

## **Specifications**





- DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
- 114-3W, 1902.

  CONTROLLING DIMENSION: MILLIMETER.

  DATUM PLANE -H- IS LOCATED AT BOTTOM OF LEAD AND IS COINCIDENT WITH THE LEAD WHERE THE LEAD EXITS THE PLASTIC BODY AT
- WHERE HE LEAD CAILS THE PLASTIC BOUTH IT THE BOTTOM OF THE PARTING LINE.

  4. DATUMS -A-, -B- AND -D- TO BE DETERMINED AT DATUM PLANE -H-.

  5. DIMENSIONS S AND V TO BE DETERMINED AT
- SEATING PLANE -C-.

  6. DIMENSIONS A AND B DEFINE MAXIMUM
- CERAMIC BODY DIMENSION INCLUDING GLASS PROTRUSION AND MISMATCH BETWEEN CERAMIC BODY AND COVER.

|     | MILLIMETERS |       | INCHES    |       |  |
|-----|-------------|-------|-----------|-------|--|
| DIM | MIN         | MAX   | MIN       | MAX   |  |
| Α   | 13.90       | 14.10 | 0.547     | 0.555 |  |
| В   | 13.90       | 14.10 | 0.547     | 0.555 |  |
| С   | 3.00        | 4.11  | 0.118     | 0.162 |  |
| D   | 0.30        | 0.45  | 0.012     | 0.018 |  |
| E   | 2.54        | 3.22  | 0.100     | 0.127 |  |
| F   | 0.30        | 0.40  | 0.012     | 0.016 |  |
| G   | 0.80        | BSC   | 0.031     | BSC   |  |
| Н   | 0.45        | 0.89  | 0.018     | 0.035 |  |
| J   | 0.13        | 0.23  | 0.005     | 0.009 |  |
| K   | 0.65        | 0.95  | 0.026     | 0.037 |  |
| L   | 12.00       | REF   | 0.472 REF |       |  |
| N   | 0.13        | 0.17  | 0.005     | 0.007 |  |
| Р   | 0.40        | BSC   | 0.016 BSC |       |  |
| Q   | 0 °         | 7 ∘   | 0 °       | 7 ∘   |  |
| R   | 0.13        | 0.30  | 0.005     | 0.012 |  |
| S   | 16.95       | 17.45 | 0.667     | 0.687 |  |
| T   | 0.13        |       | 0.005     |       |  |
| U   | 0 °         |       | 0 °       |       |  |
| ٧   | 16.95       | 17.45 | 0.667     | 0.687 |  |
| W   | 0.35        | 0.45  | 0.014     | 0.018 |  |
| Х   | 1.60        | REF   | 0.063 REF |       |  |

Figure 6. Case Outline Drawing 963-02

MC68HC708XL36 18-spec\_a

# Glossary

- A See "accumulator (A)."
- **accumulator (A)** An 8-bit general-purpose register in the CPU08. The CPU08 uses the accumulator to hold operands and results of arithmetic and logic operations.
- acquisition mode A mode of PLL operation during startup before the PLL locks on a frequency. Also see "tracking mode."
- address bus The set of wires that the CPU or DMA uses to read and write memory locations.
- **addressing mode** The way that the CPU determines the operand address for an instruction. The M68HC08 CPU has 16 addressing modes.
- **ALU** See "arithmetic logic unit (ALU)."
- arithmetic logic unit (ALU) The portion of the CPU that contains the logic circuitry to perform arithmetic, logic, and manipulation operations on operands.
- **asynchronous** Refers to logic circuits and operations that are not synchronized by a common reference signal.
- **baud rate** The total number of bits transmitted per unit of time.
- **BCD** See "binary-coded decimal (BCD)."
- **binary** Relating to the base 2 number system.
- **binary number system** The base 2 number system, having two digits, 0 and 1. Binary arithmetic is convenient in digital circuit design because digital circuits have two permissible voltage levels, low and high. The binary digits 0 and 1 can be interpreted to correspond to the two digital voltage levels.

#### Glossary

- **binary-coded decimal (BCD)** A notation that uses 4-bit binary numbers to represent the 10 decimal digits and that retains the same positional structure of a decimal number. For example,
  - 234 (decimal) = 0010 0011 0100 (BCD)
- **bit** A binary digit. A bit has a value of either logic 0 or logic 1.
- **branch instruction** An instruction that causes the CPU to continue processing at a memory location other than the next sequential address.
- **break module** A module in the M68HC08 Family. The break module allows software to halt program execution at a programmable point in order to enter a background routine.
- breakpoint A number written into the break address registers of the break module. When a number appears on the internal address bus that is the same as the number in the break address registers, the CPU executes the software interrupt instruction (SWI).
- break interrupt A software interrupt caused by the appearance on the internal address bus of the same value that is written in the break address registers.
- **bus** A set of wires that transfers logic signals.
- **bus clock** The bus clock is derived from the CGMOUT output from the CGM. The bus clock frequency, f<sub>op</sub>, is equal to the frequency of the oscillator output, CGMXCLK, divided by four.
- **byte** A set of eight bits.
- C The carry/borrow bit in the condition code register. The CPU08 sets the carry/borrow bit when an addition operation produces a carry out of bit 7 of the accumulator or when a subtraction operation requires a borrow. Some logical operations and data manipulation instructions also clear or set the carry/borrow bit (as in bit test and branch instructions and shifts and rotates).
- **CCR** See "condition code register."
- **central processor unit (CPU)** The primary functioning unit of any computer system. The CPU controls the execution of instructions.

- **CGM** See "clock generator module (CGM)."
- **clear** To change a bit from logic 1 to logic 0; the opposite of set.
- **clock** A square wave signal used to synchronize events in a computer.
- clock generator module (CGM) A module in the M68HC08 Family. The CGM generates a base clock signal from which the system clocks are derived. The CGM may include a crystal oscillator circuit and or phase-locked loop (PLL) circuit.
- **comparator** A device that compares the magnitude of two inputs. A digital comparator defines the equality or relative differences between two binary numbers.
- **computer operating properly module (COP)** A counter module in the M68HC08 Family that resets the MCU if allowed to overflow.
- **condition code register (CCR)** An 8-bit register in the CPU08 that contains the interrupt mask bit and five bits that indicate the results of the instruction just executed.
- **control bit** One bit of a register manipulated by software to control the operation of the module.
- control unit One of two major units of the CPU. The control unit contains logic functions that synchronize the machine and direct various operations. The control unit decodes instructions and generates the internal control signals that perform the requested operations. The outputs of the control unit drive the execution unit, which contains the arithmetic logic unit (ALU), CPU registers, and bus interface.
- **COP** See "computer operating properly module (COP)."
- **counter clock** The input clock to the TIM counter. This clock is an output of the prescaler sub-module. The frequency of the counter clock is  $f_{TCNT}$ , and the period is  $t_{TCNT}$ .
- CPU See "central processor unit (CPU)."
- **CPU08** The central processor unit of the M68HC08 Family.
- **CPU clock** The CPU clock is derived from the CGMOUT output from the CGM. The CPU clock frequency is equal to the frequency of the oscillator output, CGMXCLK, divided by four.

#### Glossary

- CPU cycles A CPU clock cycle is one period of the internal bus-rate clock, f<sub>OP</sub>, normally derived by dividing a crystal oscillator source by two or more so the high and low times will be equal. The length of time required to execute an instruction is measured in CPU clock cycles.
- **CPU registers** Memory locations that are wired directly into the CPU logic instead of being part of the addressable memory map. The CPU always has direct access to the information in these registers. The CPU registers in an M68HC08 are:
  - A (8-bit accumulator)
  - H:X (16-bit index register)
  - SP (16-bit stack pointer)
  - PC (16-bit program counter)
  - CCR (condition code register containing the V, H, I, N, Z, and C bits)
- **CSIC** customer-specified integrated circuit
- **cycle time** The period of the operating frequency:  $t_{CYC} = 1/f_{OP}$ .
- decimal number system Base 10 numbering system that uses the digits zero through nine.
- **direct memory access module (DMA)** A M68HC08 Family module that can perform data transfers between any two CPU-addressable locations without CPU intervention. For transmitting or receiving blocks of data to or from peripherals, DMA transfers are faster and more code-efficient than CPU interrupts.
- **DMA** See "direct memory access module (DMA)."
- **DMA service request** A signal from a peripheral to the DMA module that enables the DMA module to transfer data.
- **duty cycle** A ratio of the amount of time the signal is on versus the time it is off. Duty cycle is usually represented by a percentage.
- **EEPROM** Electrically erasable, programmable, read-only memory. A nonvolatile type of memory that can be electrically reprogrammed.

- **EPROM** Erasable, programmable, read-only memory. A non-volatile type of memory that can be erased by exposure to an ultraviolet light source and then reprogrammed.
- **exception** An event such as an interrupt or a reset that stops the sequential execution of the instructions in the main program.
- external interrupt module (IRQ) A module in the M68HC08 Family with both dedicated external interrupt pins and port pins that can be enabled as interrupt pins.
- **fetch** To copy data from a memory location into the accumulator.
- firmware Instructions and data programmed into nonvolatile memory.
- **free-running counter** A device that counts from zero to a predetermined number, then rolls over to zero and begins counting again.
- **full-duplex transmission** Communication on a channel in which data can be sent and received simultaneously.
- **H** The upper byte of the 16-bit index register (H:X) in the CPU08.
- H The half-carry bit in the condition code register of the CPU08. This bit indicates a carry from the low-order four bits of the accumulator value to the high-order four bits. The half-carry bit is required for binary-coded decimal arithmetic operations. The decimal adjust accumulator (DAA) instruction uses the state of the H and C bits to determine the appropriate correction factor.
- **hexadecimal** Base 16 numbering system that uses the digits 0 through 9 and the letters A through F.
- **high byte** The most significant eight bits of a word.
- illegal address An address not within the memory map
- **illegal opcode** A nonexistent opcode.
- I The interrupt mask bit in the condition code register of the CPU08. When I is set, all interrupts are disabled.

#### Glossary

- index register (H:X) A 16-bit register in the CPU08. The upper byte of H:X is called H. The lower byte is called X. In the indexed addressing modes, the CPU uses the contents of H:X to determine the effective address of the operand. H:X can also serve as a temporary data storage location.
- input/output (I/O) Input/output interfaces between a computer system and the external world. A CPU reads an input to sense the level of an external signal and writes to an output to change the level on an external signal.
- instructions Operations that a CPU can perform. Instructions are expressed by programmers as assembly language mnemonics. A CPU interprets an opcode and its associated operand(s) and instruction.
- interrupt A temporary break in the sequential execution of a program to respond to signals from peripheral devices by executing a subroutine.
- **interrupt request** A signal from a peripheral to the CPU intended to cause the CPU to execute a subroutine.
- I/O See "input/output (I/0)."
- IRQ See "external interrupt module (IRQ)."
- **jitter** Short-term signal instability.
- **latch** A circuit that retains the voltage level (logic 1 or logic 0) written to it for as long as power is applied to the circuit.
- **latency** The time lag between instruction completion and data movement.
- **least significant bit (LSB)** The rightmost digit of a binary number.
- **logic 1** A voltage level approximately equal to the input power voltage  $(V_{DD})$ .
- **logic 0** A voltage level approximately equal to the ground voltage  $(V_{SS})$ .
- **low byte** The least significant eight bits of a word.
- **low voltage inhibit module (LVI)** A module in the M68HC08 Family that monitors power supply voltage.

- LVI See "low voltage inhibit module (LVI)."
- **M68HC08** A Motorola family of 8-bit MCUs.
- mark/space The logic 1/logic 0 convention used in formatting data in serial communication.
- mask 1. A logic circuit that forces a bit or group of bits to a desired state. 2. A photomask used in integrated circuit fabrication to transfer an image onto silicon.
- **mask option** An optional microcontroller feature that the customer chooses to enable or disable.
- mask option register (MOR) An EPROM location containing bits that enable or disable certain MCU features.
- **MCU** Microcontroller unit. See "microcontroller."
- memory location Each M68HC08 memory location holds one byte of data and has a unique address. To store information in a memory location, the CPU places the address of the location on the address bus, the data information on the data bus, and asserts the write signal. To read information from a memory location, the CPU places the address of the location on the address bus and asserts the read signal. In response to the read signal, the selected memory location places its data onto the data bus.
- **memory map** A pictorial representation of all memory locations in a computer system.
- microcontroller Microcontroller unit (MCU). A complete computer system, including a CPU, memory, a clock oscillator, and input/output (I/O) on a single integrated circuit.
- **modulo counter** A counter that can be programmed to count to any number from zero to its maximum possible modulus.
- **monitor ROM** A section of ROM that can execute commands from a host computer for testing purposes.
- **MOR** See "mask option register (MOR)."
- most significant bit (MSB) The leftmost digit of a binary number.
- **multiplexer** A device that can select one of a number of inputs and pass the logic level of that input on to the output.

#### Glossary

- N The negative bit in the condition code register of the CPU08. The CPU sets the negative bit when an arithmetic operation, logical operation, or data manipulation produces a negative result.
- **nibble** A set of four bits (half of a byte).
- **object code** The output from an assembler or compiler that is itself executable machine code, or is suitable for processing to produce executable machine code.
- **opcode** A binary code that instructs the CPU to perform an operation.
- **open-drain** An output that has no pullup transistor. An external pullup device can be connected to the power supply to provide the logic 1 output voltage.
- operand Data on which an operation is performed. Usually a statement consists of an operator and an operand. For example, the operator may be an add instruction, and the operand may be the quantity to be added.
- **oscillator** A circuit that produces a constant frequency square wave that is used by the computer as a timing and sequencing reference.
- **OTPROM** One-time programmable read-only memory. A nonvolatile type of memory that cannot be reprogrammed.
- **overflow** A quantity that is too large to be contained in one byte or one word.
- page zero The first 256 bytes of memory (addresses \$0000-\$00FF).
- parity An error-checking scheme that counts the number of logic 1s in each byte transmitted. In a system that uses odd parity, every byte is expected to have an odd number of logic ones. In an even parity system, every byte should have an even number of logic ones. In the transmitter, a parity generator appends an extra bit to each byte to make the number of logic 1s odd for odd parity or even for even parity. A parity checker in the receiver counts the number of logic 1s in each byte. The parity checker generates an error signal if it finds a byte with an incorrect number of logic 1s.
- **PC** See "program counter (PC)."
- **peripheral** A circuit not under direct CPU control.

- **phase-locked loop (PLL)** A oscillator circuit in which the frequency of the oscillator is synchronized to a reference signal.
- PLL See "phase-locked loop (PLL)."
- pointer Pointer register. An index register is sometimes called a pointer register because its contents are used in the calculation of the address of an operand, and therefore points to the operand.
- **polarity** The two opposite logic levels, logic 1 and logic 0, which correspond to two different voltage levels,  $V_{DD}$  and  $V_{SS}$ .
- **polling** Periodically reading a status bit to monitor the condition of a peripheral device.
- **port** A set of wires for communicating with off-chip devices.
- **prescaler** A circuit that generates an output signal related to the input signal by a fractional scale factor such as 1/2, 1/8, 1/10 etc.
- **program** A set of computer instructions that cause a computer to perform a desired operation or operations.
- **program counter (PC)** A 16-bit register in the CPU08. The PC register holds the address of the next instruction or operand that the CPU will use.
- **pull** An instruction that copies into the accumulator the contents of a stack RAM location. The stack RAM address is in the stack pointer.
- **pullup** A transistor in the output of a logic gate that connects the output to the logic 1 voltage of the power supply.
- **pulse-width** The amount of time a signal is on as opposed to being in its off state.
- **pulse-width modulation (PWM)** Controlled variation (modulation) of the pulse width of a signal with a constant frequency.
- **push** An instruction that copies the contents of the accumulator to the stack RAM. The stack RAM address is in the stack pointer.
- **PWM period** The time required for one complete cycle of a PWM waveform.

#### **Glossary**

- RAM Random access memory. All RAM locations can be read or written by the CPU. The contents of a RAM memory location remain valid until the CPU writes a different value or until power is turned off.
- **RC circuit** A circuit consisting of capacitors and resistors having a defined time constant.
- **read** To copy the contents of a memory location to the accumulator.
- **register** A circuit that stores a group of bits.
- **reserved memory location** A memory location that is used only in special factory-test modes. Writing to a reserved location has no effect. Reading a reserved location returns an unpredictable value.
- **reset** To force a device to a known condition.
- **ROM** Read-only memory. A type of memory that can be read but cannot be changed (written). The contents of ROM must be specified before manufacturing the MCU.
- **SCI** See "serial communication interface module (SCI)."
- **serial** Pertaining to sequential transmission over a single line.
- **serial communications interface module (SCI)** A module in the M68HC08 Family that supports asynchronous communication.
- **serial peripheral interface module (SPI)** A module in the M68HC08 Family that supports synchronous communication.
- **set** To change a bit from logic 0 to logic 1; opposite of clear.
- shift register A chain of circuits that can retain the logic levels (logic 1 or logic 0) written to them and that can shift the logic levels to the right or left through adjacent circuits in the chain.
- signed A binary number notation that accommodates both positive and negative numbers. The most significant bit is used to indicate whether the number is positive or negative, normally logic 0 for positive and logic 1 for negative. The other seven bits indicate the magnitude of the number.
- **software** Instructions and data that control the operation of a microcontroller.

- **software interrupt (SWI)** An instruction that causes an interrupt and its associated vector fetch.
- **SPI** See "serial peripheral interface module (SPI)."
- **stack** A portion of RAM reserved for storage of CPU register contents and subroutine return addresses.
- **stack pointer (SP)** A 16-bit register in the CPU08 containing the address of the next available storage location on the stack.
- **start bit** A bit that signals the beginning of an asynchronous serial transmission.
- **status bit** A register bit that indicates the condition of a device.
- **stop bit** A bit that signals the end of an asynchronous serial transmission.
- subroutine A sequence of instructions to be used more than once in the course of a program. The last instruction in a subroutine is a return from subroutine (RTS) instruction. At each place in the main program where the subroutine instructions are needed, a jump or branch to subroutine (JSR or BSR) instruction is used to call the subroutine. The CPU leaves the flow of the main program to execute the instructions in the subroutine. When the RTS instruction is executed, the CPU returns to the main program where it left off.
- **synchronous** Refers to logic circuits and operations that are synchronized by a common reference signal.
- **TIM** See "timer interface module (TIM)."
- **timer interface module (TIM)** A module used to relate events in a system to a point in time.
- **timer** A module used to relate events in a system to a point in time.
- toggle To change the state of an output from a logic 0 to a logic 1 or from a logic 1 to a logic 0.
- **tracking mode** Mode of low-jitter PLL operation during which the PLL is locked on a frequency. Also see "acquisition mode."

### **Glossary**

- two's complement A means of performing binary subtraction using addition techniques. The most significant bit of a two's complement number indicates the sign of the number (1 indicates negative). The two's complement negative of a number is obtained by inverting each bit in the number and then adding 1 to the result.
- **unbuffered** Utilizes only one register for data; new data overwrites current data.
- unimplemented memory location A memory location that is not used. Writing to an unimplemented location has no effect. Reading an unimplemented location returns an unpredictable value. Executing an opcode at an unimplemented location causes an illegal address reset.
- V —The overflow bit in the condition code register of the CPU08. The CPU08 sets the V bit when a two's complement overflow occurs. The signed branch instructions BGT, BGE, BLE, and BLT use the overflow bit.
- **variable** A value that changes during the course of program execution.
- **VCO** See "voltage-controlled oscillator."
- **vector** A memory location that contains the address of the beginning of a subroutine written to service an interrupt or reset.
- **voltage-controlled oscillator (VCO)** A circuit that produces an oscillating output signal of a frequency that is controlled by a dc voltage applied to a control input.
- waveform A graphical representation in which the amplitude of a wave is plotted against time.
- wired-OR Connection of circuit outputs so that if any output is high, the connection point is high.
- word A set of two bytes (16 bits).
- write The transfer of a byte of data from the CPU to a memory location.
- **X** The lower byte of the index register (H:X) in the CPU08.
- Z The zero bit in the condition code register of the CPU08. The CPU08 sets the zero bit when an arithmetic operation, logical operation, or data manipulation produces a result of \$00.

# Index

| Α                                               | effects on COP 152, 310                                                         |
|-------------------------------------------------|---------------------------------------------------------------------------------|
| accumulator (A) 43, 46                          | effects on CPU 49, 152                                                          |
| ACK1 bit (IRQ1 interrupt request acknowledge    | effects on DMA 131, 152                                                         |
| bit) 312, 314, 318–319                          | effects on SPI 224                                                              |
| ACK2 bit (IRQ2 interrupt request acknowledge    | effects on TIM 152, 185                                                         |
| bit) 312, 316, 318–319                          | flag protection during 66                                                       |
| ACKK bit (keyboard acknowledge bit) 328         | break module                                                                    |
| ACQ bit (acquisition mode bit) 90–91,           | break address registers (BRKH/L) 131                                            |
| 100–101, 107                                    | break signal 162                                                                |
| ADC instruction 46                              | BRK module 149, 156                                                             |
| ADD instruction 46                              | break address registers (BRKH/L) 75, 150,                                       |
| arithmetic/logic unit (ALU) 48                  | 152–155                                                                         |
| AUTO bit (automatic bandwidth control bit) 91,  | break flag control register (BFCR) 156 break status and control register (BSCR) |
| 98, 100, 104                                    | 75, 150, 153–154                                                                |
|                                                 | break status register (BSR) 155                                                 |
| В                                               | in stop mode 75                                                                 |
| baud rate                                       | in wait mode 75                                                                 |
| mismatch 252                                    | BRKA bit (break active bit) 75, 150, 153–154                                    |
| SCI module 278–281                              | BRKE bit (break enable bit) 75, 153–154                                         |
| BB[1:0] bits (DMA bus bandwidth control bits)   | bus frequency 12, 42, 92, 97, 186                                               |
| 121, 133, 136–137                               | BW bit (break/wait bit) 75, 153, 156                                            |
| BCD arithmetic 46                               | BWC bit (DMA byte/word control bit) 141                                         |
| BCFE bit (break clear flag enable bit) 131,     | BWCx bits (DMA byte/word control bits) 120                                      |
| 156, 185, 262, 318, 326                         | ,                                                                               |
| BCS bit (base clock select bit) 75, 91, 94, 99, | С                                                                               |
| 101, 103–105                                    | C bit (carry/borrow flag) 46–47                                                 |
| BIH instruction 315                             | ceramic resonator 84                                                            |
| BIL instruction 315                             | CGM 84, 110                                                                     |
| BKF bit (SCI break flag bit) 277                | in stop mode 75, 105                                                            |
| branch instructions 45–46                       | in wait mode 75, 105                                                            |
| break character 245, 267, 274                   | PLL bandwidth control register (PBWC) 90,                                       |
| break interrupt 66, 82                          | 98, 100, 104, 107                                                               |
| causes 150                                      | PLL control register (PCTL) 75, 94, 98,                                         |
| during wait mode 80                             | 103, 105                                                                        |

| PLL programming register (PPG) 93, 98,<br>102<br>CGMINT signal 75, 97, 105 | CPU interrupts DMA 122, 138, 146 external 79, 184 |
|----------------------------------------------------------------------------|---------------------------------------------------|
| CGMOUT signal 75, 84, 86, 90, 94, 97, 99,                                  | masking 46                                        |
| 101, 104–105, 233                                                          | PLL 90–91, 97–98, 104                             |
| CGMRCLK signal 86, 89                                                      | SCI 78, 242, 246, 257, 261, 268, 273              |
| CGMRDV signal 89                                                           | software 66                                       |
| CGMVCLK signal 75, 84, 86, 90, 94, 97,                                     | SPI 79, 223, 231<br>TIM 194                       |
| 99–100, 104–105                                                            | TIM 194 TIM input capture 177                     |
| CGMVDV signal 89                                                           | TIM output compare 177                            |
| CGMXCLK signal 58–60, 75–76, 84, 86, 94,                                   | TIM overflow 67, 183                              |
| 97, 99, 105, 306–307, 309                                                  | CPU registers                                     |
| duty cycle 97                                                              | H register 34                                     |
| CGMXFC pin 18, 96, 109                                                     | stack pointer 33                                  |
| CGND pin 227                                                               | crosstalk 95                                      |
| CGND/EV <sub>SS</sub> pin 18                                               | crystal 75, 84, 86, 97, 105, 108, 162, 306–307    |
| CHxF bits (TIM channel interrupt flag bits) 67, 183, 194                   | _                                                 |
| CHxIE bits (TIM channel interrupt enable bits)                             | D                                                 |
| 67, 183, 194–195                                                           | DAA instruction 46                                |
| CHxMAX bits (TIM maximum duty cycle bits)                                  | DMA module 112, 148                               |
| 183, 198                                                                   | block transfers 135–136, 143, 145–146             |
| CLI instruction 47                                                         | destination address registers (D0DH/L-D2DH/L) 120 |
| condition code register (CCR) 46, 314                                      | DMA block length registers (D0BL–D2BL)            |
| configuration register (CONFIG) 39–40, 60,                                 | 120, 122–123, 132, 141, 146–148                   |
| 76, 308–309, 330–331                                                       | DMA bus bandwidth 121, 133–134, 137               |
| COP bit (COP reset bit) 60, 307                                            | DMA byte count registers (D0BC-D2BC)              |
| COP control register (COPCTL) 307–308                                      | 122–123, 132, 137, 141, 146, 148                  |
| COP counter 76, 305–309                                                    | DMA channel control registers (D0C-D2C)           |
| COP module 305, 310                                                        | 122, 132, 140                                     |
| during break interrupt 310                                                 | DMA control register 1 (DC1) 120, 122,            |
| in stop mode 76                                                            | 132–133, 138, 146                                 |
| in wait mode 76                                                            | DMA control register 2 (DC2) 121–122,<br>132, 139 |
| COP timeout period 39–40, 76, 306, 309                                     | DMA destination address registers                 |
| COPD (COP disable bit) 40                                                  | (D0DH/L-D2DH/L) 122-123, 137,                     |
| COPRS bit (COP rate select bit) 40                                         | 140, 145, 148                                     |
| CPHA bit (SPI clock phase bit) 209, 226, 229                               | DMA latency 122, 132                              |
| CPOL bit (SPI clock polarity bit) 229                                      | DMA service request priority 136–137              |
| CPU interrupt                                                              | DMA source address registers                      |
| external 18, 76, 130                                                       | (D0SH/L-D2SH/L) 120, 122–123,                     |
| software 49, 150                                                           | 137, 140, 143–144                                 |

| DMA status and control register (DSC)<br>120, 132, 136, 146 | external filter capacitor 96, 108–109 external reset 58   |
|-------------------------------------------------------------|-----------------------------------------------------------|
| in stop mode 76<br>in wait mode 76, 138                     | F                                                         |
| looping transfers 123, 135, 146                             | f <sub>bus</sub> (bus frequency) 92                       |
| transfer sources 122-123, 139, 142                          | FE bit (SCI framing error bit) 69, 258                    |
| DMA service request priority 120                            | FE bit (SCI receiver framing error bit) 276               |
| DMA service requests                                        | FEIE bit (SCI framing error interrupt enable bit)         |
| SCI 242, 246, 257, 268, 273                                 | 69, 258                                                   |
| SPI 231                                                     | FEIE bit (SCI receiver framing error interrupt            |
| TIM 194                                                     | enable bit) 272, 276                                      |
| TIM input capture 177                                       | flag protection in break mode 66                          |
| TIM output compare 177                                      | f <sub>nom</sub> (nominal center-of-range frequency) 89   |
| DMAP bit (DMA priority bit) 76, 120, 130, 136               | f <sub>rclk</sub> (PLL reference clock frequency) 89      |
| DMARE bit (SCI DMA receive enable bit) 257,                 | f <sub>rdv</sub> (PLL final reference frequency) 89, 108, |
| 268, 274                                                    | 110                                                       |
| DMAS bit (SPI DMA select bit) 229, 231                      | f <sub>vclk</sub> (VCO output frequency) 89               |
| DMATE bit (SCI DMA transfer enable bit) 246,                | f <sub>vrs</sub> (VCO programmed center-of-range          |
| 268, 271–273                                                | frequency) 89, 93, 103                                    |
| DMAWE bit (DMA wait enable bit) 120, 138                    | 7, , ,                                                    |
| DTS[2:0] bits (DMA transfer source bits) 120,               | Н                                                         |
| 122, 139, 141                                               | H bit (half-carry flag) 46                                |
| E                                                           | 1                                                         |
| ELAT bit (EPROM latch control bit) 37–38                    | I bit (interrupt mask) 46, 63, 314, 319                   |
| electrostatic damage 284                                    | I/O port pin termination 284                              |
| ELSxA/B bits (TIM edge/level select bits) 182,              | I/O registers                                             |
| 196–197                                                     | locations 24                                              |
| ENSCI bit (enable SCI bit) 241, 264                         | IDLE bit (SCI receiver idle bit) 68, 257, 275             |
| EPGM bit (EPROM program control bit) 37–38                  | idle character 68, 245–246, 264–265                       |
| EPMCPD bit (EPROM charge                                    | IECx bits (DMA CPU interrupt enable bits)                 |
| pump disable bit) 37                                        | 135, 137                                                  |
| EPROM                                                       | IFC[2:0] bits (DMA CPU interrupt flag bits) 138           |
| erasure 36                                                  | IFCx bits (DMA CPU interrupt flag bits) 137,              |
| locations 36                                                | 141, 146                                                  |
| programming 18                                              | ILAD bit (illegal address reset bit) 60–61                |
| programming tools 36                                        | ILIE bit (SCI idle line interrupt enable bit) 68,         |
| security 12, 36, 158, 169                                   | 257, 268                                                  |
| size 12, 22<br>EPROM control register (EPMCR) 37            | ILOP bit (illegal opcode reset bit) 60–61                 |
| external crystal 82 101                                     | ILTY bit (SCI idle line type bit) 265                     |

## Index

| IMASK1 bit (IRQ1 interrupt mask bit) 314, 319        | L                                                        |
|------------------------------------------------------|----------------------------------------------------------|
| IMASK2 bit (IRQ2 interrupt mask bit) 314, 316,       | L (VCO linear range multiplier) 93                       |
| 319                                                  | L[2:0] bits (DMA loop enable bits) 137                   |
| IMASKK (keyboard interrupt mask bit) 328             | LDA instruction 63                                       |
| index register (H:X) 44, 63                          | literature distribution centers 371                      |
| input capture 67, 172–173, 177, 183, 186,            | LOCK bit (lock indicator bit) 90, 98, 100, 104,          |
| 192, 199, 294                                        | 107                                                      |
| internal address bus 150                             | LOOPS bit (SCI loop mode select bit) 264                 |
| internal reset 58                                    | LVI bit (low-voltage inhibit reset bit) 60               |
| timing 58                                            | LVI module                                               |
| interrupt status and control register (ISCR)         | in stop mode 78                                          |
| 312                                                  | in wait mode 78                                          |
| interrupts                                           | LVI status register (LVISR) 330–331                      |
| vector addresses 65                                  | LVI trip voltage 329                                     |
| IRQ module                                           | LVIOUT bit (LVI output bit) 330–331                      |
| in stop mode 77                                      | LVIPWRD bit (LVI power disable bit) 40                   |
| in wait mode 77                                      | LVIRST bit (LVI reset bit) 330                           |
| IRQ status and control register (ISCR) 318           | LVIRSTD bit (LVI reset disable bit) 40                   |
| TRQ1 pin 18, 37–38, 309, 314–315                     | LVISTOP bit (LVI enable in stop mode bit) 40             |
| triggering sensitivity 312                           |                                                          |
| IRQ2 pin 18, 316                                     | M                                                        |
| triggering sensitivity 312                           | M bit (SCI character length bit) 241, 245, 265           |
| IRQ2F bit (IRQ2 interrupt flag) 319                  | M6805 compatibility 34                                   |
| <u>.</u>                                             | M68HC08 Family 12, 41                                    |
|                                                      | MODE1 bit (IRQ1 edge/level select bit) 312,              |
| jump instructions 45                                 | 314, 320                                                 |
| V                                                    | MODE2 bit (IRQ2 interrupt edge/level select              |
| K                                                    | bit) 312, 316, 319                                       |
| KBIEx bits (keyboard interrupt enable bits) 324, 328 | MODEK bit (keyboard triggering sensitivity bit) 323, 328 |
| keyboard interrupt enable register (KBIER)           | MODF bit (mode fault error bit) 214                      |
| 328                                                  | MODF bit (SPI mode fault bit) 232                        |
| keyboard interrupt pins 19                           | monitor commands                                         |
| keyboard status and control register (KBSCR)         | IREAD 166                                                |
| 327                                                  | IWRITE 166                                               |
| KEYF bit (keyboard flag bit) 327                     | READ 165                                                 |
| KEYF bit (keyboard interrupt flag bit) 324           | READSP 167                                               |
|                                                      | RUN 167                                                  |
|                                                      | WRITE 165                                                |

| monitor mode 49, 150, 152, 309                  | OVRF bit (overflow bit) 214                       |
|-------------------------------------------------|---------------------------------------------------|
| alternate vector addresses 161                  | OVRF bit (SPI overflow bit) 232                   |
| baud rate 162                                   |                                                   |
| commands 158                                    | Р                                                 |
| echoing 162–163                                 | packages                                          |
| EPROM programming 158                           | QFP 16, 300, 303                                  |
| monitor ROM 22                                  | SDIP 15                                           |
| MSxA/B bits (TIM mode select bits) 178,         | parity                                            |
| 181–183, 195–196                                | SCI module 69, 258, 264, 266, 272                 |
| MSxB bits (TIM mode select bits) 181            | PE bit (SCI parity error bit) 69, 258             |
|                                                 | PE bit (SCI receiver parity error bit) 277        |
| N                                               | PEIE bit (SCI parity error interrupt enable bit)  |
| N (VCO frequency multiplier) 92–93              | 69, 258                                           |
| N bit (negative flag) 47                        | PEIE bit (SCI receiver parity error interrupt en- |
| NEIE bit (SCI noise error interrupt enable bit) | able bit) 272, 277                                |
| 68, 258, 276                                    | PEN bit (SCI parity enable bit) 266               |
| NEIE bit (SCI receiver noise error interrupt    | phase-locked loop (PLL) 75, 84, 86, 88, 92,       |
| enable bit) 272                                 | 94, 96–97, 104–110                                |
| NF bit (SCI noise flag bit) 68, 258, 276        | acquisition mode 88, 90, 100-101,                 |
| noise 17, 68, 89–90, 95–96, 106, 108–109,       | 106–109                                           |
| 181–182, 258, 276, 278                          | acquisition time 106–110                          |
|                                                 | automatic bandwidth mode 90                       |
| 0                                               | lock detector 88, 90, 97                          |
| object code 12                                  | lock time 106, 108–110                            |
| Opcode map 56                                   | loop filter 88, 90, 96                            |
| OR bit (SCI receiver overrun bit) 68, 258, 275  | manual bandwidth mode 100                         |
| ordering information                            | phase detector 88, 108                            |
| literature distribution centers 371             | tracking mode 88, 90, 100, 107, 110               |
| Mfax 372                                        | voltage-controlled oscillator (VCO) 75, 86,       |
| Web server 372                                  | 88, 90, 94, 100, 102–105, 108                     |
| Web site 372                                    | PIN bit (external reset bit) 58, 61               |
| ORIE bit (SCI overrun interrupt enable bit) 68, | PLLF bit (PLL flag bit) 104                       |
| 258                                             | PLLF bit (PLL interrupt flag bit) 98              |
| ORIE bit (SCI receiver overrun interrupt        | PLLIE bit (PLL interrupt enable bit) 66, 91, 98   |
| enable bit) 272, 275                            | PLLON bit (PLL on bit) 75, 91, 99, 103, 105       |
| OSC1 pin 18, 96–97                              | POR bit (power-on reset bit) 59, 61               |
| OSC2 pin 18, 96–97                              | port A 19, 286–287                                |
| oscillator 86, 94, 96, 307                      | data direction register A (DDRA) 286              |
| pins 18                                         | port A data register (PORTA) 286                  |
| stabilization delay 59–60                       | port B 19, 288–289                                |
| output compare 67, 172–173, 177–179,            | data direction register B (DDRB) 288              |
| 182–183, 186, 192, 199, 294                     | port B data register (PORTB) 288                  |

| port C 19, 290–291                            | RE bit (SCI receiver enable bit) 269                               |
|-----------------------------------------------|--------------------------------------------------------------------|
| data direction register C (DDRC) 290          | reset                                                              |
| port C data register (PORTC) 290              | COP 58, 61, 76, 305, 309                                           |
| port D 19, 292–293                            | external 61                                                        |
| data direction register D (DDRD) 292          | external reset pin (RST) 18                                        |
| keyboard interrupt enable register (KBICR)    | illegal address 58, 60-61                                          |
| 292                                           | illegal opcode 58, 60–61                                           |
| port D data register (PORTD) 292              | internal 18, 58-59, 308                                            |
| port E 19, 294, 297                           | LVI 58                                                             |
| data direction register E (DDRE) 296          | POR 58–59, 61                                                      |
| port E data register (PORTE) 294              | power-on 307                                                       |
| port F 19, 297, 300                           | reset status register (RSR) 58, 60–61, 307                         |
| data direction register F (DDRF) 299          | RPF bit (SCI reception in progress flag bit) 278                   |
| port F data register (PORTF) 297              | RST pin 58, 61, 307                                                |
| port G 20, 300, 302                           | RTI instruction 47, 49, 63, 150                                    |
| data direction register G (DDRG) 301          | RWU bit (SCI receiver wake-up bit) 269                             |
| port G data register (PORTG) 300              |                                                                    |
| port H 20, 303–304                            | S                                                                  |
| data direction register H (DDRH) 303          | SBK bit (SCI send break bit) 245, 270                              |
| port H data register (PORTH) 303              | SCI module 236, 281                                                |
| power supply 108                              | baud rate 237, 278                                                 |
| bypassing 17                                  | character format 266                                               |
| pins 17                                       | DMA service requests 121                                           |
| program counter (PC) 45, 49, 152, 315–316,    | error conditions 68, 258                                           |
| 323                                           | framing error 252, 276                                             |
| PS[2:0] bits (TIM prescaler select bits) 177, | I/O pins 263                                                       |
| 189                                           | in stop mode 78                                                    |
| PSHH instruction 47                           | in wait mode 78                                                    |
| PTY bit (SCI parity bit) 266                  | noise error 276                                                    |
| PULH instruction 47                           | overrun error 272                                                  |
| pulse-width modulation 172                    | parity 266, 272, 277                                               |
| pulse-width modulation (PWM) 179–181, 186,    | parity error 69, 258                                               |
| 192                                           | SCI baud rate register (SCBR) 279                                  |
| duty cycle 180, 183, 198                      | SCI control register 1 (SCC1) 241, 245,                            |
| frequency 180                                 | 264                                                                |
| initialization 182                            | SCI control register 2 (SCC2) 68, 241,                             |
|                                               | 245–246, 257, 267, 273                                             |
| R                                             | SCI control register 3 (SCC3) 68, 241, 246, 257–258, 268, 270, 273 |
| R8 bit (SCI received bit 8) 271               | SCI data register (SCDR) 68, 241–242,                              |
| RAM 33–34, 158                                | 246, 249, 257–258, 271, 274,                                       |
| size 12, 22                                   | 277–278                                                            |
| stack RAM 45                                  | 211-210                                                            |

368

Index

| SCI status register 1 (SCS1) 68, 242, 246,                     | SPRF bit (SPI receiver full bit) 67, 206–207,    |
|----------------------------------------------------------------|--------------------------------------------------|
| 249, 257–258, 264, 273                                         | 213, 228, 230–231                                |
| SCI status register 2 (SCS2) 277                               | SPRIE bit (SPI receiver interrupt enable bit)    |
| SCP1–SCP0 bits (SCI baud rate prescaler                        | 67, 228, 231                                     |
| bits) 279                                                      | SPTE bit (SPI transmitter empty bit) 67, 206,    |
| SCRF bit (SCI receiver full bit) 68, 249, 257,                 | 213, 229–230, 232                                |
| 268, 274                                                       | SPTE bit (SPI transmitter enable bit) 233        |
| SCRIE bit (SCI receiver interrupt enable bit)                  | SPTIE bit (SPI transmitter interrupt enable bit) |
| 68, 257, 268, 274                                              | 67, 230, 232                                     |
| SCTE bit (SCI transmitter empty bit) 68, 242,                  | SPWOM bit (SPI wired-OR mode bit) 225, 230       |
| 246, 264, 268, 273                                             | SSREC bit (short stop recovery bit) 40, 82       |
| SCTIE bit (SCI transmitter interrupt enable bit)               | stack pointer (SP) 33, 44                        |
| 68, 242, 246, 268, 273                                         | stack RAM 33, 45                                 |
| SDC[3:0] bits (DMA source/destination ad-                      | start bit 162                                    |
| dress control bits) 120, 140                                   | SCI data 242, 245, 249, 265, 270, 278            |
| SIMOSCEN signal 86, 96                                         | stop bit                                         |
| SPE bit (SPI enable bit) 230                                   | SCI data 69, 242, 245–246, 252–254, 256,         |
| SPI module 201, 234                                            | 258, 265, 276                                    |
| baud rate 230, 233                                             | STOP bit (STOP enable bit) 40, 60, 76, 309       |
| DMA service requests 121                                       | STOP instruction 74–79, 99, 105, 130, 153,       |
| I/O pins 225                                                   | 184, 223–224, 261, 307, 309, 332                 |
| in stop mode 79, 224                                           | enabling 39                                      |
| in wait mode 79                                                | stop mode 75–76, 78–79, 130, 153, 184, 224,      |
| mode fault error 214, 232                                      | 261, 278, 309, 332                               |
| overflow error 214, 232                                        | stop mode recovery time 39                       |
| receive data register 67, 206–207, 215, 221, 228, 230–232, 234 | SWI instruction 49, 66, 150, 152                 |
| slave select pin 214, 230                                      | SWI[7:0] bits (DMA software initiate bits) 139   |
| SPI control register (SPCR) 225, 228, 231                      |                                                  |
| SPI data register 214, 231                                     | Т                                                |
| SPI data register (SPDR) 206, 234                              | T8 bit (SCI transmitted bit 8) 271               |
| SPI status and control register 232                            | T8 bit (transmitted SCI bit 8) 241               |
| SPI status and control register (SPSCR)                        | TC bit (SCI transmission complete bit) 264,      |
| 206, 214, 230–231                                              | 268, 274                                         |
| transmit data register 67, 206–207, 209,                       | TC bit (transmission complete bit) 68, 246       |
| 211, 213, 224, 230, 232, 234                                   | TCIE bit (SCI transmission complete interrupt    |
| SPMSTR bit (SPI master mode bit) 205, 207,                     | enable bit) 268, 274                             |
| 225, 229                                                       | TE bit (SCI transmitter enable bit) 246, 269     |
| SPR[0:1] bits (SPI baud rate select bits) 206                  | TE bit (transmitter enable bit) 241              |
| SPR1[1:0] bits (SPI baud rate select bits) 233                 | TECx bits (DMA transfer enable bits) 77,         |
|                                                                | 120–121, 135–136                                 |

## Index

| TIM 172, 199                                               | TRST bit (TIM reset bit) 182, 189, 191, 196     |
|------------------------------------------------------------|-------------------------------------------------|
| clock input pin (TCLK) 177, 186                            | TSTOP bit (TIM stop bit) 182, 189, 196          |
| DMA service requests 121                                   | TXINV bit 265                                   |
| in stop mode 184                                           | TXINV bit (SCI transmit inversion bit) 246, 265 |
| in wait mode 184                                           | , ,                                             |
| prescaler 177                                              | U                                               |
| TIM channel registers                                      | ultraviolet light 36                            |
| (TCH0H/L-TCH3H/L) 177-181,                                 | user vectors 22                                 |
| 186, 197, 199                                              | addresses 32                                    |
| TIM channel registers (TCHxH/L) 177                        |                                                 |
| TIM channel status and control registers                   | V                                               |
| (TSC0–TSC3) 178, 181, 192                                  | V bit (overflow flag) 46                        |
| TIM counter modulo registers (TMODH/L)                     | V <sub>DD</sub> pin 17                          |
| 67, 180, 183, 192                                          | V <sub>DDA</sub> pin 18, 96, 108–109            |
| TIM counter modulo registers                               | voltage-controlled oscillator (VCO) 92, 97, 99  |
| (TMODH:TMODL) 182                                          | VRS[7:4] bits (VCO range select bits) 103       |
| TIM counter registers (TCNTH/L) 191, 194                   | V <sub>SS</sub> pin 17                          |
| TIM counter registers                                      | . 33 F                                          |
| (TCNTH:TCNTL) 191 TIM DMA select register (TDMA) 183, 190, | W                                               |
| 195                                                        | WAIT instruction 74, 76, 130, 138, 153, 184,    |
| TIM modulo registers                                       | 223, 261, 309, 332                              |
| (TMODH:TMODL) 173                                          | wait mode 75-76, 78-79, 130, 153, 184, 189,     |
| TIM status and control register (TSC) 67,                  | 223, 261, 309, 332                              |
| 177, 182–183, 188, 196                                     | exit by break interrupt 155                     |
| TIM counter 173, 185                                       | WAKE bit (SCI wake-up condition bit) 265        |
| TOF bit (TIM overflow bit) 67, 183                         | Web server 372                                  |
| TOF bit (TIM overflow flag bit) 188, 192                   | Web site 372                                    |
| TOIE bit (TIM overflow interrupt enable bit) 67,           |                                                 |
| 183, 188                                                   | X                                               |
| TOVx (TIM toggle on overflow bits) 183                     | XLD bit (crystal loss detect bit) 101           |
| TOVx bits (TIM overflow bits) 182                          | •                                               |
| TOVx bits (TIM toggle on overflow bits) 183,               | Z                                               |
| 108                                                        | Z bit (zero flag) 47                            |

# **Literature Updates**

This document contains the latest data available at publication time. For updates, contact one of the centers listed below:

### **Literature Distribution Centers**

Order literature by mail or phone.

USA/Europe Motorola Literature Distribution

P.O. Box 20912

Phoenix, Arizona 85036

Phone 1 800 441-2447 or 602 303-5454

Japan Nippon Motorola Ltd.

Tatsumi-SPD-JLDC Toshikatsu Otsuki

6F Seibu-Butsuryu Center 3-14-2 Tatsumi Koto-Ku

Tokyo 135, Japan Phone 03-3521-8315

Hong Kong Motorola Semiconductors H.K. Ltd.

8B Tai Ping Industrial Park

51 Ting Kok Road

Tai Po, N.T., Hong Kong Phone 852-26629298

### **Literature Updates**

#### Mfax

To access this worldwide faxing service call or contact by electronic mail:

RMFAX0@email.sps.mot.com TOUCH-TONE 602-244-6609

Or, on the http://Design-NET.com home page, select the Mfax icon. Obtain a fax of complete, easy-to-use Mfax instructions by entering your FAX number and then pressing the 1 key.

## Motorola SPS World Marketing World Wide Web Server

Use the Internet to access Motorola's World Wide Web server. Use the following URL:

http://design-net.com

#### **CSIC Microcontroller Division's Web Site**

Directly access the CSIC Microcontroller Division's web site with the following URL:

http://design-net.com/csic/CSIC\_home.html



# MC68HC708XL36 TECHNICAL DATA CUSTOMER RESPONSE SURVEY

To make M68HC08 documentation as clear, complete, and easy to use as possible, we need your comments. Please complete this form and return it by mail, or FAX it to 512-891-3236.

| 1. How do you rate the quality of this document?                      |          |                           |      |        |        |
|-----------------------------------------------------------------------|----------|---------------------------|------|--------|--------|
| High Low                                                              |          |                           | High | I      | Low    |
| Organization                                                          |          | Tables                    |      |        |        |
| Readability 🔲 🔲 🔲 🔲                                                   |          | Table of contents         |      |        |        |
| Accuracy                                                              |          | Page size/binding         |      |        |        |
| Figures                                                               |          | Overall impression        |      |        |        |
| Comments:                                                             |          |                           |      |        |        |
| 2. What is your intended use for this decument?                       |          |                           |      |        |        |
| 2. What is your intended use for this document?                       |          | DI "                      |      |        |        |
| Device selection for new application Other  System design Training    | er       | Please specify:           |      |        |        |
| 3. Does this document help you to perform your journers No Comments:  |          |                           |      |        |        |
|                                                                       |          |                           |      |        |        |
| 4. Are you able to easily find the information you r Yes No Comments: |          |                           |      |        |        |
| 5. Does each section of the document provide you                      | u with e | nough information?        |      |        |        |
| Yes                                                                   | No       |                           | Yes  |        | No     |
| Introduction                                                          |          | Monitor ROM               |      |        |        |
| Memory                                                                |          | Timer Interface Module    |      |        |        |
| RAM 🔲 🔲 🔲                                                             |          | SPI Module                |      |        |        |
| EPROM 🔲 🔲 🔲                                                           |          | SCI Module                |      |        |        |
| Configuration Register                                                |          | I/O Ports                 |      |        |        |
| CPU 🗌 🔲 🔲                                                             |          | COP Module                |      |        |        |
| Resets and Interrupts                                                 |          | IRQ Module                |      |        |        |
| Low-Power Modes                                                       |          | Keyboard Interrupt Module |      |        |        |
| Clock Generator Module                                                |          | LVI Module                |      |        |        |
| Direct Memory Access Module                                           |          | Specifications            |      | $\Box$ |        |
| Break Module                                                          |          | Glossary                  |      | П      | $\Box$ |
| 6. What would you like us to do to improve this docu                  |          | Index                     |      |        |        |
| 5. That would you like do to do to improve this doct                  |          |                           |      |        |        |
|                                                                       |          |                           |      | <br>   |        |

|                                         | Motorola<br>6501 William Cannon Drive West<br>Mail Stop OE17<br>Austin, Texas 78735-8598 |
|-----------------------------------------|------------------------------------------------------------------------------------------|
|                                         | Attn: CSIC Publications Department                                                       |
| MOTOROLA  CSIC Microcontroller Division |                                                                                          |
|                                         | . — — — — — — — — — — — — — — — — — — —                                                  |
| Please supply the followin              |                                                                                          |
| Name:                                   |                                                                                          |
|                                         |                                                                                          |
| Title:                                  |                                                                                          |

City: \_\_\_\_\_State: \_\_\_\_Zip:\_\_\_\_

Phone Number: \_\_\_\_\_

Home Page: www.freescale.com

email:

support@freescale.com

#### **USA/Europe or Locations Not Listed:**

Freescale Semiconductor Technical Information Center, CH370 1300 N. Alma School Road Chandler, Arizona 85224 (800) 521-6274 480-768-2130 support@freescale.com

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) support@freescale.com

Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku Tokyo 153-0064, Japan 0120 191014 +81 2666 8080 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor Hong Kong Ltd.
Technical Information Center
2 Dai King Street
Tai Po Industrial Estate,
Tai Po, N.T., Hong Kong
+800 2666 8080
support.asia@freescale.com

#### For Literature Requests Only:

Freescale Semiconductor

Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 (800) 441-2447 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor @hibbertgroup.com RoHS-compliant and/or Pb- free versions of Freescale products have the functionality and electrical characteristics of their non-RoHS-compliant and/or non-Pb- free counterparts. For further information, see http://www.freescale.com or contact your Freescale sales representative.

For information on Freescale.s Environmental Products program, go to http://www.freescale.com/epp.

Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

