# NEC Electronics Inc. # **Preliminary** # CB-C7, 3-VOLT 0.8-MICRON CELL-BASED CMOS ASIC October 1993 ### **Description** The CB-C7, 3-volt cell-based product family is intended for low power portables and battery-operated products. A power reduction of up to 60 percent is now possible compared with the CB-C7, 5-volt. The CB-C7, 3-volt is manufactured with a 0.8-micron (drawn) process with two-or three-layer metalization and is offered in 22 I/O ring sizes. Typical applications include handheld terminals, personal digital office assistants, word spellers, cellular phones and a variety of high-volume, portable PC-based applications. The family allows designing complex logic functions, up to 237,000 usable gates of user-defined logic. Megamacro blocks may include industry-standard CPU cores, peripherals, and analog functions — thus enabling complete system-on-a-chip solutions. The CB-C7 series consists of two types of architectures, a Fast Turn FT-type embedded array and a High Density HD-type full standard cell. The FT-type uses fully-diffused standard cell embedded cores with sea-of-gates user-definable logic. The FT solution offers gate-array-like turn-around times while allowing the incorporation of large embedded functions. Another important advantage is that the FT-type is well-suited for multiple designs built around a common embedded CPU function, such as the V30HL (8086) CPU. The HD-type is comprised of fully-diffused standard cell architecture for both the embedded cores and the user-defined logic area. This solution offers an optimal die size for economic cost-effective volume production. Full gate delay models are available for both in Verilog®, a golden simulator, as part of NEC's OpenCAD® Design System. #### **Features** - □ Low voltage cell-based library means power savings of up to 60% over 5V solutions - 1.6 μW/gate per MHz power dissipation at 3 V - ☐ Standby current l<sub>DDO</sub> < 150 nA - $\Box$ Advanced 0.8 $\mu$ drawn gate (0.6 $\mu$ $L_{\text{eff}})$ length CMOS technology with three-layer metalizations - Up to 237,000 usable gates on 3-layer HD full standard cell product with 440 I/Os and a pad pitch of 124 $\mu m$ - ☐ Extensive embedded core library includes CPU, analog, and video DAC functions - Datapath compiler available for multipliers, FIFOs, and register files - Supports leading third-party design tools Figure 1. Integrated HDD Solution with CB-C7 Cell-Based ASIC and Embedded Megafunctions Digital Megamacros in Library | Compatible<br>Device | NEC<br>Code | Description | |----------------------|------------------|----------------------------------| | 8088 | V20HL (NA70108H) | 8-bit CPU | | 8086 | V30HL (NA70116H) | 16-bit CPU | | Z80 | NA70008A | Z80™ 8-bit CPU | | 80C42 | NA80C42H | Keyboard Controller | | 8237A | NA71037 | Programmable DMA Controller | | 8251A | NA71051 | Serial Communications Controller | | 8254 | NA71054 | Interval Timer | | 825 <b>5A</b> | NA71055 | Peripheral Interface | | 8259A | NA71059 | Interrupt Controller | | 4991A | NA4991A | Real Time Clock | | 72020 | NA72020 | Graphics Display Controller | # **Analog Megamacros in Library** | NEC | | |----------|-------------------------------------| | Code | Description | | XXXA | 135 MHz triple 8-bit video DAC | | AADA8GPC | 8-bit general-purpose DAC | | AACP25NA | High-speed (25ns) comparator | | AACP80NA | High-speed (80ns) comparator | | AACP01UA | General-purpose comparator | | AAOP10MA | High-speed operational amplifier | | AAOP01MA | General-purpose operative amplifier | | AASWGPCA | Analog switch with control | | AASWGPTA | Analog switch with control | Note: Some analog functions are currently in development ### **OpenCAD Design System** CB-C7 is supported by the OpenCAD Design System, an ASIC design environment that merges the best of today's most powerful CAD ASIC software design tools and proprietary tools, such as a floorplanner and module compilers, into a single environment. Sample design kits are available at no charge to qualified users: contact the NEC ASIC Design Center nearest you for more information. A software license agreement is required. ### **Digital Megafunctions** In addition to the V30HL/V20HL 8086, 8088 product families and support peripherals, NEC offers complex standard IC functions as well as A/D and D/A converters for multimedia applications. Compiled RAM and ROM are also available to satisfy a myriad of different product applications. ### **Analog Blocks** NEC is building upon its expertise in analog standard ICs by now offering select members of its analog family as analog megamacros. These megamacros are layed out in the I/O area to maximize die area in the core for digital functions and user-defined logic. This separation of the analog and digital functions and separate analog $V_{DD}$ and $V_{SS}$ line also contributes to better noise isolation. Digital and analog functions on a CB-C7 cell-based array are tested separately. ### **Test and Emulation Bus Architecture** The test and emulation bus architecture used for CB-C7 design methodology approach to the testing and emulation of embedded functions. It allows the emulation of the production chip for system validation, reuse of the test bus circuit and use of standard micro IC functional test vectors and system vectors in a modularized fashion. It also provides real-time emulation support and its test bus structure allows testing of on-chip RAM/ROM or analog blocks. # **On-Chip Compiled Memory** RAM and ROM blocks can be custom compiled in the CB-C7 design environment. The RAM and ROM compiler allows ASIC designers to generate silicon-efficient memory blocks of specific size and performance to suit exact system requirements quickly and efficiently. The table of compilable RAM and ROM, shown on page 4, describes three different MUX ratios along with the minimum and maximum size. For the 16:1 MUX, the minimum word depth is 256 and the minimum bit width is 1. The word depth can increase by 64 words in increments up to 2K and the bit width can increase by 1 bit up to a maximum of 8 bits. The other RAM and ROM configurations are determined in the same fashion. Typical examples of applications containing digital memory and analog cores and their step size is shown in Figure 2. ### 3 V Operation CB-C7 CMOS is ideal for low power, high volume, battery-operated products. The CB-C7 process has been recharacterized to operate at two voltage levels, 5 V $\pm$ 10% and 3.0 V $\pm$ 10%. Not only have macrocells been recharacterized to operate at the lower voltage, but complex megamacros and compiled memory as well. Figure 2. Typical Application Example (See Table 2) #### Trademarks <sup>®</sup>OpenCAD is a registered trademark of NEC Electronics ™Z80 is a trademark of Zilog, Inc. Verilog is a registered trademark of Cadence Design System, Inc. ™MACRObus is a trademark of NEC Electronics Inc. Table 1. CB-C7 Step Sizes and Usable Gate Count | No | Cto = C!= | a1 | | | HD-Type Usable Gates <sup>2</sup> | | ble Gates <sup>2</sup> | |-----|-----------|-----------------|-----------------|---------------|-----------------------------------|---------------|------------------------| | No. | Step Size | VO <sup>1</sup> | Total Raw Grids | 2-Layer Metal | 3-Layer Metal | 2-Layer Metal | 3-Layer Meta | | 1 | B18 | 88 | 35,400 | 5,930 | 7,040 | 3,140 | 3,860 | | 2 | B57 | 104 | 49,600 | 8,840 | 10,430 | 4,720 | 5,760 | | 3 | B97 | 120 | 66,600 | 12,390 | 14,560 | 6,660 | 8,070 | | 4 | C37 | 136 | 86,000 | 16,530 | 19,370 | 8,910 | 10,760 | | 5 | C76 | 152 | 107,700 | 21,150 | 24,740 | 11,440 | 13,780 | | 6 | D16 | 168 | 131,800 | 26,460 | 30,900 | 14,340 | 17,230 | | 7 | D55 | 184 | 158,300 | 32,230 | 37,590 | 17,490 | 20,990 | | 8 | D75 | 192 | 172,500 | 35,390 | 41,260 | 19,230 | 23,050 | | 9 | E15 | 208 | 202,700 | 42,160 | 49,100 | 22,930 | 27,450 | | 10 | E54 | 224 | 235,800 | 49,360 | 57,440 | 26,870 | 32,140 | | 11 | E94 | 240 | 270,800 | 57,290 | 66,630 | 31,220 | 37,300 | | 12 | F34 | 256 | 307,800 | 65,810 | 76,500 | 35,890 | 42,850 | | 13 | F74 | 272 | 348,300 | 74,730 | 86,820 | 40,780 | 48,660 | | 14 | G14 | 288 | 390,700 | 84,410 | 98,030 | 46,100 | 54,970 | | 15 | G53 | 304 | 435,500 | 94,480 | 109,680 | 51,620 | 61,520 | | 16 | G93 | 320 | 482,100 | 105,330 | 122,240 | 57,580 | 68,590 | | 17 | H33 | 336 | 531,700 | 116,770 | 135,470 | 63,860 | 76,040 | | 18 | H72 | 352 | 583,800 | 128,550 | 149,100 | 70,330 | 83,710 | | 19 | J32 | 376 | 662,900 | 147,680 | 171,230 | 80,830 | 96,170 | | 20 | J71 | 392 | 720,900 | 160,890 | 186,510 | 88,090 | 104,770 | | 21 | K11 | 408 | 781,300 | 174,960 | 202,780 | 95,820 | 113,930 | | 22 | K90 | 440 | 907,800 | 204,550 | 236,990 | 112,070 | 133,200 | Notes: - 1. VO may be configured as VDD/GND - 2. Usable gates: equivalent estimated 2-input NAND, will vary depending ons pecific design - a. 2-layer metal - FT = 55% utilization for routing - HD = 65% utilization for routing - b. 3-layer metal - FT = 65% utilization for routing - HD = 75% utilization for routing - c. Grid/gate ratio\* - FT = 4.3 grid/gate ratio - HD = 2.8 d. Grid to gate ratio based on conversion from other libraries will be different. Contact NEC Design Center for die size estimation Based on CMOS-6 L302 cell equivalents Table 2. Examples of Core Use (Refer to Figure 2) | Application | Core | UDL* | VO | Step Size | Metalization | Package | |---------------------|-----------------------------------------------|--------|-----|-----------|--------------|----------| | Cellular Phone | Z80 | 40,000 | 102 | E94 | 3LM | 120 TQFP | | Wireless or GPS | V20HL | 10,000 | 88 | D55 | 3LM | 100 TQFP | | Hard Disk Drive | V20HL<br>71054<br>71059 | 3,000 | 80 | D55 | 2LM | 100 TQFP | | Graphics Controller | Triple Video DAC<br>HS RAM 256 W x 8 bits x 3 | 40,000 | 182 | E94 | зьм | 208 PQFP | | Document Scanner | ROM 256 W x 16 bits<br>RAM 64W x 8 bits x 5 | 3,000 | 88 | C37 | 2LM | 100 QFP | UDL = User-Defined Logic; measured in 2-input NAND gate equivalents of CMOS-6 family # Table 3. Compilable RAM, ROM and Datapath Elements for CB-C7 | | Compiled | SRAM | | |-----------------|-----------------|----------------------|-----------------| | - Sir | ngle port, asyr | nchronous ope | ration | | | Min Size | Max Size | Increment | | 16:1 Column MUX | 256 x 1 | 2K x 8 | 64 words, 1 bit | | 8:1 Column MUX | 128 x 1 | <sup>'</sup> 1K x 16 | 32 words, 1 bit | | 4:1 Column MUX | 64 x 1 | 512 x 32 | 16 words, 1 bit | | | | | | ### **Compiled High-Speed SRAM** - Single port, asynchronous high speed operation - Speed: 12.6ns (typ) (512W x 8 bit) | | Min Size | Max Size | Increment | |-------------------------|--------------|----------------|-----------------| | 8:1 Column MUX | 16 x 1 | 2K x 20 | 16 words, 1 bit | | Example: For a 8:1 colu | mn MUX minir | mum size is 16 | x 1. Increments | can thus be 16, 32, 48 words up to 2K max. Bit size can be a mimimum of 1 bit, one bit at time increments to 20 bits max. Examples for Compiled High-Speed SRAM: For a 8:1 column MUX, minimum size is $16 \times 1$ . Increments can thus be 16, 32, 48, words up to 2K max. Bit size can be minimum of 1 bit, one bit at a time in increments to 20 bits max. | C | ompiled Du | al Port RAM | | | | | | | | |-------------------------------------------------------|-----------------|----------------|----------------------|--|--|--|--|--|--| | <ul> <li>Dual port, asynchronous operation</li> </ul> | | | | | | | | | | | - Speed: 43ns (typ) (512W x 8 bit) | | | | | | | | | | | Min Size Max Size Increment | | | | | | | | | | | 8:1 Column MUX | 16 x 1 | 2K x 32 | 16 words, 1 bit | | | | | | | | | Compiled ROM | | | | | | | | | | – Sii | ngle port, asyr | chronous ope | ration | | | | | | | | – Sp | eed: 63ns (typ | o) (512W x 8 b | it) | | | | | | | | | Min Size | Max Size | Increment | | | | | | | | 32:1 Column MUX | 512 x 1 | 32K x 16 | 512 words,<br>1 bit | | | | | | | | 16:1 Column MUX | 256 x 2 | 16K x 32 | 256 words,<br>1 bit | | | | | | | | 8:1 Column MUX | 128 x 4 | 8K x 64 | 128 words,<br>2 bits | | | | | | | | | Datapath I | Modules | | | | | | | | | | Min Size | Max Size | Increment | | | | | | | | Multiplier | 6 x 6 | 32 x 32 | 2 bits | | | | | | | | Register File | 8 x 2 | 256 x 32 | 4 words, 1 bit | | | | | | | | FIFO | 8 x 2 | 256 x 32 | 2 words, 1 bit | | | | | | | $<sup>\</sup>mbox{\ensuremath{^{\circ}}}$ Please check with the Design Center for exact specifications and availability. # **Absolute Maximum Ratings** | Power supply voltage, V <sub>DD</sub> | | -0.5 to +6.5 V | |-------------------------------------------------------|-------------|-----------------------------------| | Input/output voltage, V <sub>I</sub> / V <sub>O</sub> | | -0.5 V to V <sub>DD</sub> + 0.5 V | | Output current, I <sub>O</sub> | | | | I <sub>OL</sub> (min) = 2.2 mA (typ) | | 8 mA | | I <sub>OL</sub> (min) = 4.4 mA (typ) | <del></del> | 16 mA | | I <sub>OL</sub> (min) = 6.6 mA (typ) | | 24 mA | | Operating temperature, T <sub>OPT</sub> | | -40 to +85°C | | Storage temperature, T <sub>STG</sub> | · | -65 to +150°C | Caution: Exposure to absolute maximum ratings for extended periods may affect device reliability; exceeding the ratings could cause permanent damage. The device should not be operated outside the recommended operating conditions. # Input/Output Capacitance $V_{DD} = V_i = 0 \text{ V; } f = 1 \text{ MHz}$ | Terminal | Symbol | Тур | Max | Unit | |----------|------------------|-----|-----|------| | Input | C <sub>IN</sub> | 10 | 20 | pF | | Output | C <sub>OUT</sub> | 10 | 20 | pF | | 1/0 | C <sub>I/O</sub> | 10 | 20 | pF | #### Note: (1) Values include package pin capacitance. # **Power Consumption** | Description | Limits (max) | Unit | Test Conditions | |---------------------|--------------|--------|-------------------| | Internal cell (L302 | ) 1.6 | μW/MHz | F/O = 2; L = 2 mm | # **Recommended Operating Conditions** | Symbol | Min | | | |-----------------------------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | _ | | Max | Unit | | V <sub>DD</sub> | 2.7 | 3.3 | V | | T_A | -40 | +85 | °C | | V, | 0 | | | | V | 0.7 V | | | | | | | V | | V <sub>IL</sub> | 0.3 V <sub>DD</sub> | V <sub>DD</sub> | | | t <sub>el</sub> , t <sub>el</sub> | 0 | | | | | 0 | <del></del> | ns | | | | | ms | | | 1.0 | 4.0 | | | V <sub>N</sub> | 0.6 | 3.1 | V | | V <sub>H</sub> | 0.3 | 1.5 | | | | Symbol V | $\begin{array}{c cccc} V_{DD} & 2.7 \\ \hline T_A & -40 \\ \hline V_I & 0 \\ \hline V_{IH} & 0.7 V_{DD} \\ \hline V_{IL} & 0.3 V_{DD} \\ \hline t_{FI}, t_{FI} & 0 \\ \hline t_{RI}, t_{FI} & 0 \\ \hline V_P & 1.8 \\ \hline V_N & 0.6 \\ \hline \end{array}$ | VDD 2.7 3.3 TA -40 +85 V1 0 VDD VBH 0.7 VDD VDD VIL 0.3 VDD VDD VBH 0 200 VBH 0 10 VBH 0 1.8 VBH 0 3.1 | Note: The rise/fall time given for a Schmitt-trigger input buffer varies depending on the operating environment. Simultaneous switching of output buffers should be analyzed before deciding to use a Schmitt-trigger input buffer. # **AC Characteristics** $V_{DD} = 3 V \pm 10\%$ ; $T_A = -40 \text{ to } +85^{\circ}\text{C}$ | Symbol | Min | Tvp | May | Unit | Conditions | |-------------------|------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | f <sub>ree</sub> | 52 | | | | | | 100 | <del></del> | | | MHZ | D-F/F; F/O = 2 | | + | | E20 (111) | | | | | <b>'</b> PD | | <del></del> | | ps | F/O = 1; L = 2 mm | | PD | | 870 (HL) | | ps | F/O = 2; L = 1 mm | | t <sub>PD</sub> . | | 680 (HL) | | ps | F/O = 1; L = 0 mm | | t <sub>PD</sub> | | 1310 (HL) | | ns | F/O = 2; L = 1 mm | | | | | | pa | 170 = 2, L = 1 mm | | <b>,</b> | | 700 | | | · | | | | | ··· | ps | F/O = 2; L = 2 mm | | | | 4800 | <del></del> | ps | $C_L = 15 \text{ pF}, IOL = 4\text{mA}$ | | | - | | | | | | , н | | IRD | | ps | $C_L = 15 pF, IOL = 2.2 mA$ | | <u> </u> | | TBD | | ps | C <sub>1</sub> = 15 pF, IOH = -2mA | | | f <sub>TOG</sub> t <sub>PD</sub> t <sub>PD</sub> t <sub>PD</sub> | t <sub>PD</sub> t <sub>PD</sub> t <sub>PD</sub> t <sub>PD</sub> t <sub>PD</sub> t <sub>PD</sub> | t <sub>PD</sub> 520 (HL) t <sub>PD</sub> 870 (HL) t <sub>PD</sub> 680 (HL) t <sub>PD</sub> 1310 (HL) t <sub>PD</sub> 760 t <sub>PD</sub> 4800 | t <sub>PD</sub> 520 (HL) t <sub>PD</sub> 870 (HL) t <sub>PD</sub> 680 (HL) t <sub>PD</sub> 1310 (HL) t <sub>PD</sub> 760 t <sub>PD</sub> 4800 | tont tont frog 52 MHz tont tont frog 52 MHz tont tont frog 52 MHz ston tont ps | # **DC Characteristics** $V_{DD} = 3 V \pm 10\%$ ; $T_A = -40 \text{ to } +85^{\circ}\text{C}$ | Parameter | Symbol | Min | Тур | Max | Unit | Conditions | |----------------------------------|-----------------|----------------------|-------------------|-------|------|-----------------------------------------| | Static current (Note 1) | <u></u> | ·_··· | TBD | TBD | μА | V <sub>i</sub> = V <sub>DD</sub> or GND | | Input leakage current | i | | | | | | | Normal input / | ί, | | ±10 <sup>-5</sup> | ±8 | μА | V <sub>I</sub> = V <sub>DD</sub> or GND | | 100 kΩ pull-up | <u>'</u> | -10 | -30 | -90 | μА | V <sub>i</sub> = GND | | 12 kΩ pull-up | 1, | -0.08 | -0.25 | -0.75 | mA | V,= GND | | 100 kΩ pull-down | 4 | 10 | 30 | 90 | μА | $V_i = V_{DD}$ | | Off-state output leakage current | | · | | | | | | Normal Input | l <sub>oz</sub> | | ±10 ⁵ | ±8 | μА | V <sub>O</sub> = V <sub>DD</sub> or GND | | 100K pull-up | l <sub>oz</sub> | -10 | -30 | -90 | μА | V <sub>I</sub> = GND | | 12K pull-up | I <sub>oz</sub> | -0.08 | -0.25 | -0.75 | mA | V <sub>I</sub> = GND | | 100K pull-down | l <sub>oz</sub> | 10 | 30 | 90 | μА | V <sub>i</sub> = V <sub>DD</sub> | | Low-level output voltage (CMOS) | | | | | | | | | V <sub>OL</sub> | | | 0.4 | ٧ | I <sub>OL</sub> = 2.2mA | | | V <sub>OL</sub> | | | 0.4 | V | I <sub>OL</sub> = 4.4 mA | | | V <sub>OL</sub> | | | 0.4 | ٧ | I <sub>OL</sub> = 6.6 mA | | High-level output voltage | V <sub>OH</sub> | V <sub>DD</sub> -0.4 | | | ٧ | I <sub>OH</sub> = -1.1mA | | | V <sub>OH</sub> | V <sub>DD</sub> -0.4 | | | ٧ | I <sub>OH</sub> = -2.2mA | | | V <sub>OH</sub> | V <sub>DD</sub> -0.4 | | | V | I <sub>OH</sub> = -3.3mA | #### Notes: <sup>(1)</sup> The maximum value reflects the use of pull-up/pull-down resistors and oscillator blocks. Contact an NEC ASIC Design Center for assistance in calculation. # Table 4. Package Options | Pad Ring Step Sizes | B18 | B57 | <b>B</b> 97 | C37 | C76 | D16 | D55 | D75 | E15 | E54 | E9 | |--------------------------------------------|-------------|-------------|-----------------|-------------|-----|---------------|-------------|-------------|--------|--------|--------| | Package Type | | | | | | | | <del></del> | | | | | Plastic Quad Flatpack (QFP) | $r_{\rm i}$ | | | | | - <del></del> | | | | | | | 44-pin (0.8 mm lead pitch) | A' | Α | A | A | A | A | | | | | | | 52-pin (1 mm lead pitch) | Α | Α | A | A | A | A | Α | _ | _ | _ | _ | | 64-pin (1 mm lead pitch) | A | Α | Α | A | Α | A | A | Α | Α | A | A | | 80-pin (0.8 mm lead pitch) | Α | A | Α | Α | A | Α | A | A | | | | | 100-pin (0.65 mm lead pitch) | _ | A | A | A | Â | Â | Â | Ā | A | A | A | | 120-pin (0.8 mm lead pitch) | - | _ | A | A | A | Ā | Ā | Â | Ä | A<br>A | A | | 136-pin (0.65 mm lead pitch) | _ | _ | A | A | A | A | | | | | | | 160-pin (0.65 mm lead pitch) | _ | _ | _ | _ | _ | Â | A<br>A | Α, | A | A | A | | 1601-pin (0.65 mm lead pitch) | _ | _ | - | _ | _ | _ | _ | A A | A<br>A | A<br>A | A | | 160 <sup>2</sup> -pin (0.65 mm lead pitch) | _ | _ | _ | _ | _ | _ | _ | A | A | A | A | | Plastic Quad Flatpack (QFP-FP) | | <del></del> | <del></del> | <del></del> | | | | | | | | | 100-pin (0.5 mm lead pitch) | | A | A | A | A | Α | Α | Α | Α | Α | | | 120-pin (0.5 mm lead pitch) | _ | _ | Α | A | A | A | Ā | Â | Ā | A | A | | 144-pin (0.5 mm lead pitch) | _ | ••• | _ | A | A | A | A | A | Ä | Ā | A | | 160-pin (0.5 mm lead pitch) | _ | _ | _ | _ | _ | Α | A | A | A | | | | 160 <sup>2</sup> -pin (0.5 mm lead pitch) | _ | _ | _ | _ | _ | _ | _ | Ä | Â | A | A | | 176-pin (0.5 mm lead pitch) | _ | _ | - | _ | _ | A | A | Ā | Â | A<br>A | A<br>A | | 1761-pin (0.5 mm lead pitch) | _ | _ | _ | _ | _ | _ | _ | • | -, | | | | 176 <sup>2</sup> -pin (0.5 mm lead pitch) | _ | _ | _ | _ | _ | _ | _ | _ | _ | A | A | | 208-pin (0.5 mm lead pitch) | - | - | _ | _ | _ | _ | _ | _ | _ | A<br>- | A<br>A | | Thin Plastic Quad Flatpack (TQF | P) | | | | | <del></del> | | | | | | | 64-pin (0.5 mm lead pitch) | Α | Α | A | Α | | _ | | | | | | | 80-pin (0.5 mm lead pitch) | Α | A | Α | A | _ | _ | _ | _ | _ | _ | _ | | 1001-pin (0.5 mm lead pitch) | - | A | A | A | Α | Α | A. | A | A | _ | _ | | Plastic Leaded Chip Carrier (PLC | C) | | ·· <del>·</del> | | | | <del></del> | | | | | | 68-pin (50 mils lead pitch) | _ | _ | _ | A | A | Α | | A | A | A | | | 84-pin (50 mils lead pitch) | _ | _ | _ | A | A | A | Ä | Ä | Â | A | | 1 = Cu lead frame A = Available or under development 2 = Cu lead frame and heat sink - = Unavailable Note: NEC reserves the right to alter these package options based on the results of qualification. Each cell-based design/package combination must be cleared for manufacturing suitability. For the latest package availability for CB-C7, please contact your local NEC ASIC Design Center. # Typical CB-C7 Package Marking # CB-C7 Numbering System | Part Number | Description | |-------------|-----------------------------------------------------------------------------------------------------------------------| | μPD93XXX | Contains logic only or logic plus RAM and/or ROM | | μPD94XXX | Contains not only the µPD93XXX ROM code change, but also with mask change on CB-C7 FT-type (after ES mask completion) | | μPD95XXX | Same as µPD93XXX but contains megamacro blocks, such as a 710XXX or V20HL/V30HL | | μPD96XXX | Same as µPD95XXX but with an additional ROM code change | # **CB-C7/3V** NEC Table 4. Package Options (Cont'd) | Pad Ring Step Size | F34 | F74 | G14 | G53 | G93 | H33 | H72 | J32 | J71 | K11 | K9 | |--------------------------------------------|--------------|-----|--------------|------------|-----|-----|-----|-----|-----|-------------|----| | Package Type | | · | | | | | | | | <del></del> | | | Plastic Quad Flatpack (QFP) | í į | | | | | | | | | | | | 64-pin (1 mm lead pitch) | , A | _ | <del>-</del> | _ | _ | - | | | | | _ | | 80-pin (0.8 mm lead pitch) | A | _ | _ | - | _ | _ | _ | _ | _ | _ | _ | | 100-pin (0.65 mm lead pitch) | Α | - | - | - | - | _ | - | - | _ | _ | - | | 120-pin (0.8 mm lead pitch) | Α | Α | Α | Α | Α | Α | Α | Α | _ | _ | _ | | 136-pin (0.65 mm lead pitch) | Α | Α | Α | Α | A | A | Α | Α | _ | _ | _ | | 160-pin (0.65 mm lead pitch) | Α | Α | Α | Α | Α | Α | A | Α | Α | Α | A | | 1601-pin (0.65 mm lead pitch) | Α | Α | A | Α | Α | Α | Α | Α | A | Α | A | | 160 <sup>2</sup> -pin (0.65 mm lead pitch) | Α | Α | Α | Α | Α | Α | Α | Α | A | A | Ā | | 1841-pin (0.65 mm lead pitch) | Α | A | A | , <b>A</b> | Α | Α | A | A | Α | Α | A | | Plastic Quad Flatpack (QFP-FP) | | - | | | | | | | | | | | 100-pin (0.5 mm lead pitch) | Α | Α | _ | _ | _ | _ | - | _ | | _ | | | 120-pin (0.5 mm lead pitch) | Α | A | Α | Α | Α | Α | Α | - | _ | _ | _ | | 144-pin (0.5 mm lead pitch) | Α | Α | Α | A | Α | Α | Α | _ | - | - | - | | 160-pin (0.5 mm lead pitch) | Α | A | Α | A | Α | Α | Α | Α | Α | Α | A | | 160 <sup>2</sup> -pin (0.5 mm lead pitch) | Α | Α | Α | Α | Α | Α | Α | | _ | _ | _ | | 176-pin (0.5 mm lead pitch) | Α | Α | Α | Α | A | A | Α | Α | Α | Α | A | | 1761-pin (0.5 mm lead pitch) | Α | Α | Α | Α | A | Α | Α | Α | Α | Α | A | | 176 <sup>2</sup> -pin (0.5 mm lead pitch) | Α | A | Α | Α | Α | Α | Α | _ | _ | _ | _ | | 208-pin (0.5 mm lead pitch) | Α | Α | Α | Α | Α | A | Α | Α | Α | A | A | | 2081-pin (0.5 mm lead pitch) | _ | _ | Α | Α | Α | Α | Α | Α | Α | Α | A | | 208 <sup>2</sup> -pin (0.5 mm lead pitch) | _ | - | Α | Α | Α | Α | A | Α | Α | Α | A | | 2401-pin (0.5 mm lead pitch) | - | _ | Α | Α | Α | Α | A | Α | Α | A | A | | 2561-pin (0.4 mm lead pitch) | _ | - | Α | Α | Α | Α | A | Α | A | A | A | | 2721-pin (0.5 mm lead pitch) | _ | - | _ | - | _ | - | - | Α | Α | Α | A | | 3041-pin (0.5 mm lead pitch) | <del>-</del> | _ | _ | - | _ | _ | _ | _ | _ | Α | A | <sup>1 =</sup> Cu lead frame - = Unavailable Note: NEC reserves the right to alter these package options based on the results of qualification. Each cell-based design/package combination must be cleared for manufacturing suitability. For the latest package availability for CB-C7, please contact your local NEC ASIC Design Center. Figure 3. Popular CB-C7 Package 100-pin TQFP — □14 mm Body Size A = Available or under development <sup>2 =</sup> Cu lead frame and heat sink # **NEC's ASIC Design System** NEC supports its ASIC products with a comprehensive CAD system that significantly reduces the time and expense usually associated with the development of semicustom devices. NEC's OpenCAD Design System is a front-end to back-end ASIC design package that merges several advanced CAE/CAD tools into a single structure. The design flow combines tools for floorplanning, logic synthesis, automatic test generation, accelerated faultgrading, full timing simulation, and advanced place-androute algorithms. RAM/ROM and Datapath Compilers are also available for use in CB-C7 designs. A top-down modeling methodology is possible by means of HDL specification. Designers can concentrate their design effort at a higher level of abstraction, specifying, modeling, and simulating their designs at a systems level. This leaves the details of the gate-level implementation to the synthesis tools. After having verified proper functionality, designers are free to explore functional and architectural trade-offs, and can optimize chip performance while minimizing chip area. An engineer can evaluate several architectures and select the best solution before committing to silicon. The design flow is shown below. One of the key benefits of the ASIC design flow is that signoff simulation can be accomplished at the customer's site since NEC offers designers a choice of simulators with the "golden simulator" status. Golden simulator status means that after receiving the post place-and-route simulation results from the customer, NEC can proceed directly to photomask production, by-passing the additional postsimulation steps. To simplify simulation and testing of embedded cores and megamacros, full Verilog gate delay models are provided for all megamacros. The megamacros are then fully tested with a standard set of production test vectors. The floorplanner tool provides a realistic estimate of wire length by grouping hierarchical blocks in a specific physical location on the chip. This allows for more accurate simulation results by minimizing critical path interconnect delays. Figure 4. CB-C7 HDL-Based Design Flow The floorplanner also allows for placement of fully-diffused functions such as memory and microprocessors. Graphical I/O assignment is available with the floorplanner. The floorplanner generates a delay file for post-floorplanner simulation, as shown in the design flow. The ECO option allows the designer to make minor corrections in the design without requiring an entirely new placement and routing of the device. The tool ensures that relatively small changes, such as connectivity changes, will not greatly impact the timing of the current design. This can vastly improve turnaround time for the design. NEC also incorporates proprietary tools to facilitate the design process. A single delay calculator is used for all CAE platforms to ensure consistent timing and simulation results. A comprehensive design rule check, DRC, program reports design rule violations as well as chip utilization statistics for the design netlist. The generated report contains information such as cell count and usage rate as well as net and total pin counts. Unused input pins, violations in pin naming conventions, and exceeded fan-out limits are examples of the design rule violations reported by this program. Sample design kits are available at no charge to qualified users: Contact an NEC ASIC design center for more information. NEC's ASIC Design Centers are listed on the back of this data sheet. A software license agreement is required. # **Cell Library List** The CB-C7 standard cell library offers a variety of blocks, macrocells and megafunctions. SSI library elements shown include gates, flip-flop circuits, and shift registers. The names and functions of these blocks are designed to be compatible with those of the CMOS-7 and CMOS-6 families. #### **Block List** | Block<br>Name | Description | I <sub>OL</sub><br>(mĀ) | Area <sup>1</sup><br>(grids) | |---------------|--------------------------------------------------------------------------|-------------------------|------------------------------| | | Interface Blocks | | | | Input E | Buffers | | | | FI01 | Input buffer, CMOS in | - | 12/6 | | Output | t Buffers | | | | FO01 | Output buffer, CMOS out | 4 | 8/5 | | FO02 | Output buffer, CMOS out | 8 | 16/9 | | FO03 | Output buffer, CMOS out | 12 | 16/9 | | B007 | Output buffer, CMOS 3-state out | 8 | 24/15 | | Open [ | Orain Output Buffers | | | | EXT1 | Output buffer, N-ch open drain | 4 | 8/4 | | Bi-dire | ctional VO Buffers | | | | B001 | $\mbox{l/O}$ buffer, CMOS in, CMOS 3-state of 50 k $\Omega$ pull-up res. | ut 8 | 36/21 | | | Function Blocks - Norma | al Pourez | | #### Function Blocks - Normal Power | F101<br>F102<br>F103SD<br>F104SD | Inverter (F/O = 25) (FT)<br>Inverter (F/O = 25) (FT)<br>Inverter (x3)<br>Inverter (x4) | 4/3<br>8/5<br>-/1 | |--------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|--------------------| | F108SD | Inverter (x5) | | | Buffers | | | | F111<br>F112<br>F113SD<br>F114SD<br>F118SD | Non-inverting buffer (F/O = 25) (FT)<br>Non-inverting buffer (F/O = 51) (FT)<br>Non-inverting buffer<br>Non-inverting buffer | 8/5<br>12/7<br>-/9 | | Delays | | | | F131<br>F132 | Delay gate<br>Delay gate | 24/13<br>40/22 | | Block<br>Name | Description | Area <sup>1</sup><br>(grids) | |---------------|------------------------------------------|------------------------------| | | Function Blocks - Normal Power (C | ont) | | NOR Gat | es | • | | F202 | 2-input NOR | 8/5 | | F203 | 3-input NOR | 12/7 | | F204 | 4-input NOR | 16/10 | | F208 | 8-input NOR | 24/18 | | F222 | 2-input NOR, power | 16/9 | | F223 | 3-input NOR, power | 24/13 | | F224 | 4-input NOR, power | 32/17 | | OR Gate | <b>s</b> | | | F212 | 2-input OR | 8/5 | | F213 | 3-input OR | 12/6 | | F214 | 4-input OR | 12/7 | | F232 | 2-input OR, power | 12/7 | | F233<br>F234 | 3-input OR, power | 16/8 | | | 4-input OR, power | 16/9 | | NAND G | ates | | | F302 | 2-input NAND | 8/5 | | F303 | 3-input NAND | 12/7 | | F304<br>F305 | 4-input NAND | 16/9 | | | 5-input NAND | 20/11 | | F306 | 6-input NAND | 20/12 | | F308 | 8-input NAND | 24/14 | | F322<br>F323 | 2-input NAND, power | 16/9 | | | 3-input NAND, power | 24/13 | | F324 | 4-input NAND, power | 32/17 | | AND Gat | 98 | | | F312 | 2-input AND | 8/5 | | F313 | 3-input AND | 12/6 | | F314 | 4-input AND | 12/7 | | F332<br>F333 | 2-input AND, power | 12/7 | | F334 | 3-input AND, power<br>4-input AND, power | 16/8<br>16/9 | | AND-NOI | , ., | 10/3 | | F421 | 2-wide 1-2-input AND-OR inverter | 12/7 | | F422 | 3-wide 1-1-2-input AND-OR inverter | 16/10 | | F423 | 2-wide 1-3-input AND-OR inverter | 16/9 | | F424 | 2-wide 2-2-input AND-OR inverter | 16/9 | | F425 | 3-wide 2-2-2-input AND-OR inverter | 24/14 | | F426 | 2-wide 3-3-input AND-OR inverter | 24/13 | | F429 | 4-wide 2-2-2-input AND-OR inverter | 32/18 | | F442 | 2-wide 4-4 input AND-OR inverter | 32/17 | | F462 | 3-wide 1-2-3 input AND-OR inverter | 24/14 | | Block<br>Name | Description | Area <sup>1</sup><br>(grids) | Block<br>Name | Description | Area <sup>1</sup><br>(grids) | |------------------|----------------------------------------------------|------------------------------|---------------|--------------------------------------------------------------|------------------------------| | | Function Blocks - Normal Power (Cont | ) | | Function Blocks - Normal Power (Con | t) | | OR-NAN | D Gates | | Latches | (Cont) | | | F431 | 2-wide 1-2-input OR-AND inverter | 12/7 | F604 | D-latch with G driver low | 24/14 | | F432 | 3-wide 1-1-2-input OR-AND inverter | 16/10 | F605 | D-latch with G low, Reset low | 28/16 | | F433 | 2-wide 1-3-input OR-AND inverter | 16/9 | F901 | 4-bit D-latch | 80/45 | | 434 | 2-wide 2-2-input OR-AND inverter | 16/9 | F902 | 8-bit D-latch | 152/85 | | 435 | 2-wide 2-3-input OR-AND inverter | 20/11 | Flip-Flop | • | | | 436 | 2-wide 3-3-input OR-AND inverter | 24/13 | | 5 | | | 454 | 4-wide 2-2-2-input OR-AND inverter | 32/18 | F596 | Synchronous R-S F/F with Set-Reset | 44/28 | | | | | F611 | D-F/F | 32/18 | | arity Ge | enerators | | F614 | D-F/F with Set-Reset | 40/24 | | 581 | 8-bit odd parity generator | 76/48 | F617 | D-F/F with Set-Reset low | 40/24 | | 582 | 8-bit even parity generator | 76/48 | F631 | D-F/F C low | 32/18 | | | | | F637 | D-F/F C low with Set-Reset low | 40/24 | | EX-OR G | ate | | F641 | D-F/F, buffered | 32/22 | | 511 | Exclusive-OR | 16/9 | F644 | D-F/F with Set-Reset, buffered | 40/28 | | | | 10,0 | F647 | D-F/F with Set-Reset low, buffered | 40/28 | | X-NOR | Gate | | F661 | D-F/F C low, buffered | 32/22 | | F512 | Exclusive-NOR | 16/0 | F667 | D-F/F C low with Set-Reset low, buffered | 40/28 | | J12 | Exclusive-IVON | 16/9 | F714 | Toggle F/F with Set-Reset | 36/23 | | Adders | | | F717 | Toggle F/F with Set-Reset low | 36/23 | | <del>-</del> 521 | 1-bit full-adder | 36/24 | F737 | Toggle low F/F with Set-Reset low | 36/23 | | 523 | 4-bit binary full-adder | 128/89 | F744 | Toggle F/F with Set-Reset, buffered | 36/27 | | | , an array full deads. | 120/03 | F747 | Toggle F/F with Set-Reset low, buffered | 36/27 | | Buffers | | | F767 | Toggle low F/F with Set-Reset low, buffered | 36/27 | | 531 | 3-state buffer with Enable | 20/11 | F771 | J-K F/F, buffered | 40/24 | | 532 | 3-state buffer with Enable low | 20/11 | F774 | J-K F/F with Set-Reset, buffered | 48/30 | | 533 | 3-state buffer | 36/14 | F777 | J-K F/F with Set-Reset low, buffered | 48/30 | | | | | F781 | J-K F/F C low, buffered | 40/24 | | Decoder | 5 | | F787 | J-K F/F C low with Set-Reset low, buffered | 48/30 | | 561 | 2-to-4 decoder | 40/24 | F791 | Toggle F/F with Set-Reset and Toggle Enable | 48/30 | | F981 | 2-to-4 decoder with Enable low | 52/31 | F792 | Toggle low F/F with Set-Reset and Toggle | 48/30 | | 982 | 3-to-8 decoder with Enable low | 104/60 | | Enable low | | | | T.a. | | F922 | 4-bit D-F/F with Reset | 136/75 | | hift Reg | isters | | F924 | 4-bit D-F/F | 112/61 | | 911 | 4-bit shift register with Reset | 136/75 | F615 | D-F/F with RB | -/21 | | 912 | 4-bit serial/parallel shift register | 144/80 | F616 | D-F/F with SB | -/22 | | 913 | 4-bit parallel shift register with Reset low, Load | 160/92 | S999 | 2-to-1 Data Slector (Scan path) | <del>-/</del> 10 | | 914 | 4-bit shift register | 112/61 | | | | | lultiplex | ers | | Counters | <b>S</b> | | | 655 | 2-to-1 multiplexer (no enable/low drive) | -/7 | F961 | 4-bit synchronous binary counter with<br>Reset low, buffered | 240/158 | | 569 | 8-to-1 multiplexer | 72/46 | F962 | 4-bit synchronous binary up counter with | 152/102 | | 570 | 4-to-1 multiplexer | 36/27 | | Reset low | | | 571 | 2-to-1 multiplexer | 20/16 | Ca | <b>A</b> | | | 572 | Quad 2-to-1 multiplexer | 76/35 | Compara | tor | | | atches | | | F985 | 4-bit magnitude comparator | 128/82 | | 595 | R-S latch | 20/14 | | | | | 601 | D-latch | 20/14<br>24/14 | Miscellan | neous | | | 602 | D-latch with Reset | 24/15 | | | | | 603 | D-latch with Reset low | 28/16 | F091 | H, L level Generator | | | Block<br>Name | Description | Area <sup>1</sup><br>(grids) | Block<br>Name | Description | Area <sup>1</sup><br>(grids) | |------------------|--------------------------------------|------------------------------|------------------------|-------------------------------------------------|------------------------------| | | Function Blocks - Low Power | | | Function Blocks - Low Power (Con- | t) | | Inverters | | | Exclusive | e-OR | | | L101 | (F/O = 25) (FT) | 4/2 | L511 | EX-OR | 12/8 | | Buffers | | | Exclusive | e-NOR | | | L111 | Non-inverting buffer (F/O = 25) (FT) | 4/3 | L512 | EX-NOR | 12/8 | | NOR Gat | es | | Decoder | | | | L202 | 2-input NOR | 4/3 | L561 | 2-to-4 Decoder | 04/47 | | L203 | 3-input NOR | 8/4 | L981 | 2-to-4 Decoder 2-to-4 Decoder with Enable | 24/17 | | L204 | 4-input NOR | 8/5 | L982 | 3-to-8 Decoder with Enable | 68/42<br>68/42 | | OR Gates | 3 | | Multiplex | rer | | | L212 | 2-input OR | 8/4 | L571 | 2-to-1 Multiplexer | 16/10 | | L213 | 3-input OR | 8/5 | L571 | Quad 2-to-1 Multiplexer | 16/10<br>40/27 | | L214 | 4-input OR | 12/6 | | Quad 2-10-1 Multiplexel | 40/27 | | NAND Ga | ates | | Latches | 4.5% | | | L302 | 2-Input NAND | 4/3 | L901<br>L902 | 4-Bit Latch<br>8-Bit Latch | 48/33 | | L303 | 3-Input NAND | 8/4 | L <del>3</del> 02 | 6-Dit Lateri | 88/61 | | L304 | 4-Input NAND | 8/5 | Shift Reg | ietare | | | L305 | 5-Input NAND | 12/6 | _ | | | | L306 | 6-Input NAND | 8/7 | L911 | 4-Bit Shift Register with Reset | 104/60 | | | o input in its | <i>u,</i> | L912 | 4-Bit Serial/Parallel Shift Register | 112/60 | | AND Gate | es | | L913 | 4-Bit Parallel in Shift Register with Reset Low | 128/80 | | L312 | 2-Input AND | 8/4 | Flip Flop: | S | | | L313 | 3-Input AND | 8/5 | L922 | 4-Bit D-F/F with Reset | 104/63 | | L314 | 4-Input AND | 12/6 | L924 | 4-Bit D-F/F | 80/49 | | AND-NOF | R Gates | | Megafund | ctions | | | L421 | 2-Wide, 1-2-Input AND-OR Inverter | 8/4 | 70108H | V20HL 8-bit Microprocessor | 73,367 | | L422 | 3-Wide 1-1-2-Input AND-OR Inverter | 8/5 | 70116H | V30HL 16-bit Microprocessor | 73,367 | | L423 | 2-Wide, 1-3-Input AND-OR Inverter | 8/5 | 70008A | Z80 8-bit Microprocessor | 32,000 | | L424 | 2-Wide, 2-2-input AND-OR Inverter | 8/5 | 72065B | 765 Floppy Disk Controller | 78,580 | | _425 | 3-Wide, 2-2-2-Input AND-OR Inverter | 12/8 | 71037 | 8237A Programmable DMA Controller | 31,780 | | _426 | 2-Wide, 3-3-Input AND-OR Inverter | 12/7 | 71051 | 8251A USART | 17,750 | | _429 | 4-Wide, 2-2-2-Input AND-OR Inverter | 16/10 | 71054 | 8254 Interval Timer | 16,170 | | _442<br>460 | 2-Wide, 4-4-Input AND-OR Inverter | 12/9 | 71055 | 8255A Peripheral Interface | 9540 | | _462 | 3-Wide, 1-2-3-Input AND-OR Inverter | 12/8 | 71059<br>4991 <b>A</b> | 8259A Interrupt Controller<br>Real Time Clock | 7510<br>20,495 | | OR-NAND | | | 80C42 | NA80C42H Keyboard | 25,000/5,4 | | <sub>-</sub> 431 | 2-Wide, 1-2-Input OR-AND Inverter | 8/4 | 8250 | NA8250 | TBA | | _432 | 3-Wide, 1-1-2-Input OR-AND Inverter | 8/5 | | | | | _433 | 2-Wide, 1-3-Input OR-AND Inverter | 8/5 | | | | | OR-AND | Gates | | | | | | -434 | 2-Wide, 2-2-Input OR-AND Inverter | 8/5 | | | | | _435 | 2-Wide, 2-3-Input OR-AND Inverter | 12/6 | | | | | L436 | 2-Wide, 3-3-Input OR-AND Inverter | 12/7 | | | | | L454 | 4-Wide, 2-2-2-Input OR-AND Inverter | 16/10 | | | |