# $\mu$ PD8243/H INPUT/OUTPUT EXPANDER FOR $\mu$ PD8048 FAMILY # **Description** The $\mu$ PD8243 and $\mu$ PD8243H input/output expander is directly compatible with the $\mu$ PD8048 family of single-chip microcomputers. Using NMOS technology the $\mu$ PD8243 provides high drive capabilities while requiring only a single +5 V supply voltage. The $\mu$ PD8243 interfaces to the $\mu$ PD8048 family through a 4-bit I/O port and offers four 4-bit bidirectional static I/O ports. The ease of expansion allows for multiple $\mu$ PD8243s to be added using the bus port. The bidirectional I/O ports of the $\mu$ PD8243 act as an extension of the I/O capabilities of the $\mu$ PD8048 microcomputer family. They are accessible with their own ANL, MOV, and ORL instructions. Another version, $\mu PD8243H$ , has less total output current sinking capability than $\mu PD8243$ but is otherwise identical. #### **Features** - ☐ Four 4-bit I/O ports - High output drive - ☐ Logical AND and OR directly to ports - ☐ Compatible with industry standard 8243 - Direct extension of resident μPD8048 I/O ports - □ Fully compatible with µPD8048 microcomputer family - ☐ NMOS technology - ☐ Single +5 V supply #### **Ordering Information** | Part<br>Number | Package Type | | | | |----------------|--------------------|--|--|--| | μPD8243C | 24-pin plastic DIP | | | | | μPD8243HC | 24-pin plastic DIP | | | | # **Pin Configuration** # Pin Identification | No. Symbol | | Function | | | |------------|----------------------------------|----------------------------------|--|--| | 1, 21-23 | P5 <sub>0</sub> -P5 <sub>3</sub> | 4-bit 1 / 0 part 5 | | | | 2-5 | P4 <sub>0</sub> -P4 <sub>3</sub> | 4-bit 1 / 0 port 4 | | | | 6 | CS | Chip select input | | | | 7 | PROG | Clock input | | | | 8-11 | P2 <sub>0</sub> -P2 <sub>3</sub> | 4-bit I / O CPU interface port 2 | | | | 12 | GND | Ground | | | | 13-16 | P7 <sub>0</sub> -P7 <sub>3</sub> | 4-bit I / 0 port 7 | | | | 17-20 | P6 <sub>0</sub> -P6 <sub>3</sub> | 4-bit 1 / 0 port 6 | | | | 24 | V <sub>DD</sub> | +5 V power supply | | | # **Absolute Maximum Ratings** $T_A = 25$ °C | Power supply voltage, V <sub>DD</sub> (to ground) | -0.5 to +7 V | |---------------------------------------------------|---------------| | Operating temperature, T <sub>OP</sub> | 0 to +70°C | | Storage temperature, T <sub>STG</sub> | -65 to +150°C | | Power dissipation, P <sub>D</sub> | 1.0 W | Comment: Exposing the device to stresses above those listed in Absolute Maximum Ratings could cause permanent damage. The device is not meant to be operated under conditions outside the limits described in the operational sections of the specification. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### Pin Functions ### P20-P23 (Port 2) A 4-bit bidirectional port which contains the I/O port address and instruction code on a high to low transition of PROG. During a low to high transition of PROG, port 2 contains either the data for a selected output port if a write operation, or the data from a selected output port (before a low to high transition) if a read operation. Data on port 2 may be directly written, read, ANDed, or ORed with previous data. #### P40-P43 (Port 4) A 4-bit I/O port. May be programmed for input (during read), low impedance latched output (after write), or high impedance (after read). #### P5n-P53 (Port 5) A 4-bit I/O port. May be programmed for input (during read), low impedance latched output (after write), or high impedance (after read). # P60-P63 (Port 6) A 4-bit I/O port. May be programmed for input (during read), low impedance latched output (after write), or high impedance (after read). #### P7n-P7a (Port 7) A 4-bit I/O port. May be programmed for input (during read), low impedance latched output (after write), or high impedance (after read). # **CS** (Chip Select) Chip select input. A high on CS inhibits any change of output or internal status. # **PROG (Clock Input)** A high to low transition on PROG indicates that the opcode and the addressed port information are available on port 2. A low to high transition indicates that data is available on port 2. #### Ground Ground. # V<sub>DD</sub> (Power Supply) +5 V power supply input. # **DC Characteristics** $T_A = 0$ °C to +70°C; $V_{DD} = +5 V \pm 10\%$ | | | Limits | | | | Test | |-----------------------------------------------------------|------------------|--------|-----|----------------------|------|-------------------------------------| | Parameter | Symbol | Min | Тур | Max | Unit | Conditions | | Input voltage<br>high | V <sub>IH</sub> | 2 | | V <sub>DD</sub> +0.5 | 5 V | | | Input voltage<br>low | V <sub>IL</sub> | -0.5 | ,,, | +0.8 | ٧ | | | Output voltage<br>high (port 4–7) | V <sub>OH1</sub> | 2.4 | | | ٧ | $I_{OH} = -240 \mu\text{A}$ | | Output voltage<br>high (port 2) | V <sub>OH2</sub> | 2.4 | | | ٧ | $I_{OH} = -100 \mu\text{A}$ | | Output voltage<br>low (port 4-7) | V <sub>QL1</sub> | | | 0.45 | ٧ | I <sub>OL</sub> = 5 mA,<br>(Note 1) | | Output voltage<br>low (port 7) | V <sub>0L2</sub> | | | 1 | ٧ | $I_{OL} = 20 \text{mA}$ | | Output voltage<br>low (port 2) | V <sub>OL3</sub> | | | 0.45 | ٧ | $l_{OL} = 0.6 \text{mA}$ | | Sum of all I <sub>OL</sub><br>from 16 outputs<br>(Note 1) | OL | | | 100 | mA | (8243) 5 mA<br>each pin | | | | | | 80 | mA | (8243H) 5 mA<br>each pin | | nput leakage<br>current (port<br>1-7) | l <sub>IL1</sub> | 10 | _ | 20 | μА | $V_{IN} = V_{DD}$ to 0 V | | nput leakage<br>surrent (port 2,<br>S, PROG) | I <sub>IL2</sub> | - 10 | | 10 | μΑ | $V_{IN} = V_{DD}$ to 0 V | | OD supply<br>surrent | I <sub>DD</sub> | | 10 | 16 | mA | | #### Note: # **AC Characteristics** $T_A = 0$ °C to +70 °C, $V_{DD} = +5 V \pm 10$ % | | | | Limite | | | Test<br>Conditions | |-------------------------------------------|------------------|-----|--------|-----|------|--------------------| | Parameter | Symbol | Min | Тур | Max | Unit | | | Code valid<br>before PROG | t <sub>A</sub> | 100 | | | ns | 80 pF load | | Code valid after<br>PROG | t <sub>B</sub> | 60 | | | ns | 20 pF load | | Data valid before<br>PROG | t <sub>C</sub> | 200 | | | ns | 80 pF load | | Data valid after<br>PROG | t <sub>D</sub> | 20 | | | ns | 20 pF load | | Port 2 floating<br>after PROG | t <sub>H</sub> | 0 | | 150 | ns | 20 pF load | | PROG negative pulse width | t <sub>K</sub> | 700 | | | ns | | | Ports 4-7 valid<br>after PROG | t <sub>PO</sub> | | | 700 | ns | 100 pF load | | Ports 4-7 valid<br>before / after<br>PROG | t <sub>IP</sub> | 100 | | | ns | | | Port 2 valid after<br>PROG | <sup>t</sup> ACC | | | 650 | ns | 80 pF load | | CS valid<br>before / after<br>PROG | t <sub>CS</sub> | 50 | | | ns | | # **Current Sinking Capability** #### Note: This curve plots the guaranteed worst case current sinking capability of any I/O port line versus the total sink current of all pins. The $\mu\text{PD8243}$ is capable of sinking 5 mA (for $V_{OL}=0.4$ V) through each of the 16 I/O lines simultaneously. The current sinking curve shows how the individual I/O line drive increases if all the I/O lines are not fully loaded. <sup>(1)</sup> Refer to graph of current sinking capability. #### **Timing Waveform** #### **Functional Description** The I/O capabilities of the $\mu$ PD8048 family can be enhanced in four I/O port increments of 4-bits each using one or more $\mu$ PD8243's. These additional I/O lines are addressed as ports 4-7. The following lists the operations which can be performed on ports 4-7. - · Logical AND accumulator to port - Logical OR accumulator to port - · Transfer port to accumulator - · Transfer accumulator to port Port 2 (P20-P23) forms the 4-bit bus through which the $\mu$ PD8243 communicates with the host processor. The PROG output from the $\mu$ PD8048 family provides the necessary timing to the $\mu$ PD8243. There are two 4-bit nibbles involved in each data transfer. The first nibble contains the opcode and port address followed by the second nibble containing the 4-bit data. Multiple $\mu$ PD8243's can be used for additional I/O. The output lines from the $\mu$ PD8048 family can be used to form the chip selects for additional $\mu$ PD8243's. #### **Power On Initialization** Applying power to the $\mu$ PD8243 sets ports 4–7 to the high impedance mode and port 2 to the input mode. The state of the PROG pin at power on may be either high or low. The PROG pin must make a high to low transition in order to exit from the power on mode. The power on sequence is initiated any time V<sub>DD</sub> drops below 1V. Table 1 following shows how the first 4-bit nibble of a data transfer instruction is decoded. Table 1. Port 2 Instruction Decoding | P23 | P2 <sub>2</sub> | Instruction Code | P2 <sub>1</sub> | P2 <sub>0</sub> | Address Code | |-----|-----------------|------------------|-----------------|-----------------|--------------| | 0 | 0 | Read | 0 | 0 | Port 4 | | 0 | 1 | Write | 0 | 1 | Port 5 | | 1 | 0 | ORLD | 1 | 0 | Port 6 | | 1 | 1 | ANLD | 1 | 1 | Port 7 | For example, an 0010 appearing on P2<sub>3</sub>-P2<sub>0</sub>, respectively would result in a read of port 6. #### **Read Mode** There is one read mode in the $\mu$ PD8243. A falling edge on the PROG pin latches the opcode and port address from input port 2. The port address and read operation are then decoded causing the appropriate outputs to be high impedance and the input buffers switched on. The rising edge of PROG terminates the read operation. The port (4, 5, 6, or 7) that was selected by the port address (P21–P20) is returned to the high impedance mode, and port 2 is switched to the input mode. Generally, in the read mode a port will be an input and in the write mode it will be an output. If during program operation, the $\mu$ PD8243's modes are changed, the first read pulse immediately following a write should be ignored. The subsequent read signals are valid. Reading a port will then force that port to a high impedance state. #### Write Modes There are three write modes in the $\mu$ PD8243. The MOVD $P_p$ , A instruction from the $\mu$ PD8048 family writes the new data directly to the specified port (4, 5, 6, or 7). The old data previously latched at that port is lost. The ORLD $P_p$ ,A instruction performs a logical OR between the new data and the data currently latched at the selected port. The result is then latched at that port. The final write mode uses the ANLD $P_p$ , A instruction. It performs a logical AND between the new data and the data currently latched at the specified port. The result is latched at that port. The data remains latched at the selected port following the logical manipulation until new data is written to that port.