# Synchronizing dual J–K positive edge-triggered flip-flop with metastable immune characteristics 74F50109 #### **FEATURE** - Metastable immune characteristics - Output skew guaranteed less than 1.5ns - High source current (I<sub>OH</sub> = 15mA) ideal for clock driver applications - Pinout compatible with 74F109 - See 74F5074 for synchronizing dual D-type flip-flop - See 74F50728 for synchronizing cascaded D-type flip-flop See 74F50729 for synchronizing dual D-type flip-flop with edge-triggered set and reset | TYPE | TYPICAL f <sub>max</sub> | TYPICAL SUPPLY CURRENT( TOTAL) | |----------|--------------------------|--------------------------------| | 74F50109 | 150MHz | 22mA | #### ORDERING INFORMATION | | ORDER CODE | | |--------------------|--------------------------------------------------|---------------------------------------| | | COMMERCIAL RANGE | | | DESCRIPTION | $V_{CC}$ = 5V $\pm$ 10%, | | | | $T_{armb} = 0^{\circ}C \text{ to } +70^{\circ}C$ | | | 16-pin plastic DIP | N74F50109N | · · · · · · · · · · · · · · · · · · · | | 16-pin plastic SO | N74F50109D | | #### INPUT AND OUTPUT LOADING AND FAN OUT TABLE | PINS | DESCRIPTION | 74F (U.L.) HIGH/<br>LOW | LOAD VALUE HIGH/<br>LOW | |----------------|-----------------------------------|-------------------------|-------------------------| | J0, J1 | J inputs | 1.0/0.417 | 20μΑ/250μΑ | | R0, R1 | K inputs | 1.0/0.417 | 20μΑ/250μΑ | | CP0, CP1 | Clock inputs (active rising edge) | 1.0/0.033 | 20μΑ/20μΑ | | SD0, SD1 | Set inputs (active low) | 1.0/0.033 | 20μΑ/20μΑ | | RD0, RD1 | Reset inputs (active low) | 1.0/0.033 | 20μΑ/20μΑ | | Q0, Q1, Q0, Q1 | Data outputs | 750/33 | 15mA/20mA | NOTE: One (1.0) FAST unit load is defined as: 20µA in the high state and 0.6mA in the low state. #### **PIN CONFIGURATION** #### **LOGIC SYMBOL** #### **IEC/IEEE SYMBOL** # Synchronizing dual J—K positive edge-triggered flip-flop with metastable immune characteristics 74F50109 #### DESCRIPTION The 74F50109 is a dual positive edge-triggered JK-type flip-flop featuring individual J, K, clock, set, and reset inputs; also true and complementary outputs. Set (SD) and reset (RD) are asynchronous active low inputs and operate independently of the clock (CP) input. The J and K are edge—triggered inputs which control the state changes of the flip—flops as described in the function table. The J and K inputs must be stable just one setup time prior to the low-to-high transition of the clock for guaranteed propagation delays. The JK design allows operation as a D flip-flop by tying J and K inputs together. The 74F50109 is designed so that the outputs can never display a metastable state due to setup and hold time violations. If setup time and hold time are violated the propagation delays may be extended beyond the specifications but the outputs will not glitch or display a metastable state. Typical metastability parameters for the 74F50109 are: $\tau \cong 135$ ps and $\tau \cong 9.8 \times 10^6$ sec where $\tau$ represents a function of the rate at which a latch in a metastable state resolves that condition and To represents a function of the measurement of the propensity of a latch to enter a metastable state. # METASTABLE IMMUNE CHARACTERISTICS Signtetics uses the term 'metastable immune' to describe characteristics of some of the products in its FAST family. Specifically the 74F50XXX family presently consist of 4 products which displays metastable immune characteristics. This term means that the outputs will not glitch or display an output anomaly under any circumstances including setup and hold time violations. This claim is easily verified on the 74F5074. By running two independent signal generators (see Fig. 1) at nearly the same frequency (in this case 10MHz clock and 10.02 MHz data) the device—under—test can be often be driven into a metastable state. If the Q output is then used to trigger a digital scope set to infinite persistence the Q output will build a waveform.0 An experiment was run by continuously operating the devices in the region where metastability will occur. When the device—under—test is a 74F74 (which was not designed with metastable immune characteristics) the waveform will appear as in Fig. 2. Fig. 2 shows clearly that the Q output can vary in time with respect to the Q trigger point. This also implies that the Q or Q output waveshapes may be distorted. This can be verified on an analog scope with a charge plate CRT. Perhaps of even greater interest are the dots running along the 3.5V volt line in the upper right hand quadrant. These show that the Q output did not change state even though the Q output glitched to at least 1.5 volts, the trigger point of the scope. When the device—under—test is a metastable immune part, such as the 74F5074, the waveform will appear as in Fig. 3. The 74F5074 Q output will appear as in Fig. 3. The 74F5074 Q output will not vary with respect to the Q trigger point even when the a part is driven into a metastable state. Any tendency towards internal metastability is resolved by Philips Components—Signetics patented circuitry. If a metastable event occurs within the flop the only outward manifestation of the event will be an increased clock—to—Q/Q propagation delay. This propagation delay is, of course, a function of the metastability characteristics of the part defined by $\tau$ and $T_0$ . The metastability characteristics of the 74F5074 and related part types represent state—of—the—art TTL technology. After determining the T<sub>0</sub> and t of the flop, calculating the mean time between failures (MTBF) is simple. Suppose a designer wants to use the 74F50729 for synchronizing asynchronous data that is arriving at 10MHz (as measured by a frequency counter), has a clock frequency of 50MHz, and has decided that he would like to sample the output of the 74F50109 10 nanoseconds after the clock edge. He simply plugs his number into the equation below: MTBF = e(t'/t)/ Tafcfi In this formula, $f_C$ is the frequency of the clock, $f_1$ is the average input event frequency, and t' is the time after the clock pulse that the output is sampled (t' < h, h being the normal propagation delay). In this situation the $f_1$ will be twice the data frequency of 20 MHz because input events consist of both of low and high transitions. Multiplying $f_1$ by $f_C$ gives an answer of $10^{15}$ Hz<sup>2</sup>. From Fig. 4 it is clear that the MTBF is greater than $10^{10}$ seconds. Using the above formula MTBF is 1.51 X $10^{10}$ seconds or about 480 years. 74F50109 Figure 22. 74F74 $\overline{Q}$ output triggered by Q output, Setup and Hold times violated 74F50109 #### **MEAN TIME BETWEEN FAILURES (MTBF) VERSUS t'** **NOTE:** $V_{CC} = 5V$ , $T_{arrb} = 25^{\circ}C$ , $\tau = 135ps$ , $T_{O} = 9.8 \times 10^{8} sec$ # TYPICAL VALUES FOR $\tau$ AND $T_0$ AT VARIOUS $v_{CC} s$ and Temperatures | | T <sub>amb</sub> = 0°C | | 1 | T <sub>amb</sub> = 25°C | T <sub>amb</sub> = 70°C | | | |-----------------|------------------------|----------------------------|-------|---------------------------|-------------------------|---------------------------|--| | V <sub>CC</sub> | τ | T <sub>0</sub> | τ | T <sub>0</sub> | τ | To | | | 5.5V | 125ps | 1.0 X 10 <sup>9</sup> sec | 138ps | 5.4 X 10 <sup>6</sup> sec | 160ps | 1.7 X 10 <sup>5</sup> sec | | | 5.0V | 115ps | 1.3 X 10 <sup>10</sup> sec | 135ps | 9.8 X 10 <sup>6</sup> sec | 167ps | 3.9 X 10 <sup>4</sup> sec | | | 4.5V | 115ps | 3.4 X 10 <sup>13</sup> sec | 132ps | 5.1 X 10 <sup>8</sup> sec | 175ps | 7.3 X 10 <sup>4</sup> sec | | ## Synchronizing dual J-K positive edge-triggered flip-flop with metastable immune characteristics 74F50109 #### **LOGIC DIAGRAM** #### **FUNCTION TABLE** | | Į | NPUT | 3 | | оит | PUTS | OPERATING | |----|----|------|---|---|-----|------|--------------------| | SD | RD | СР | J | K | Q | ā | MODE | | L | Н | X | Х | X | Н | L | Asynchronous set | | Н | L | Х | Х | Х | L | H. | Asynchronous reset | | L | L | Х | Х | X | Н | Н | Undetermined* | | Н | Н | # | X | Х | q | q | Hold | | Н | Н | 1 | Ŀ | 1 | q | q | Toggle | | Н | Н | 1 | h | h | Н | L | Load "1" (set) | | Н | Н | 1 | 1 | 1 | L | Н | Load "0" (reset) | | Н | Н | 1 | Ī | h | q | q | Hold 'no change" | #### NOTES: 1. H = High-voltage level 2. h = High-voltage level one setup time prior to low-to-high clock transition 3. L = Low-voltage level Low-voltage level one setup time prior to low-to-high clock transition Lower case indicate the state of the referenced output prior to the low-to-high clock transition Don't care 6. X 7. 1 = Low-to-high clock transition = Not low-to-high clock transition Both outputs will be high if both SD and RD go low simultaneously #### **ABSOLUTE MAXIMUM RATINGS** (Operation beyond the limit set forth in this table may impair the useful life of the device. Unless otherwise noted these limits are over the operating free air temperature range.) | SYMBOL | PARAMETER | RATING | UNIT | |------------------|------------------------------------------------|-------------------------|------| | V <sub>CC</sub> | Supply voltage | -0.5 to +7.0 | V | | ViN | Input voltage | -0.5 to +7.0 | V | | I <sub>IN</sub> | Input current | -30 to +5 | mA | | Vout | Voltage applied to output in high output state | -0.5 to V <sub>CC</sub> | V | | lout | Current applied to output in low output state | 40 | mA | | Tamb | Operating free air temperature range | 0 to +70 | °c | | T <sub>stg</sub> | Storage temperature range | -65 to +150 | °c | ### Synchronizing dual J-K positive edge-triggered flip-flop with metastable immune characteristics 74F50109 RECOMMENDED OPERATING CONDITIONS | SYMBOL | PARAMETER | | LIMITS | | | | | |-----------------|--------------------------------------|-----|--------|-----|----|--|--| | | | MIN | NOM | MAX | 1 | | | | Vcc | Supply voltage | 4.5 | 5.0 | 5.5 | V | | | | V <sub>H</sub> | High-level input voltage | 2.0 | | | V | | | | V <sub>IL</sub> | Low-level input voltage | | | 0.8 | V | | | | l <sub>lk</sub> | Input clamp current | | | -18 | mA | | | | ЮН | High-level output current | | | -1 | mA | | | | loL | Low-level output current | | | 20 | mA | | | | Tamb | Operating free air temperature range | 0 | | +70 | °c | | | #### DC ELECTRICAL CHARACTERISTICS (Over recommended operating free-air temperature range unless otherwise noted.) | SYMBOL | PARAMETER | | TEST | | | | LIMITS | | | |-----------------|-------------------------------------|----------------|---------------------------------------------------------|-----------------------|---------------------|-----|--------|------|----| | | | | COND | ITIONS <sup>1</sup> | _ | MIN | TYP2 | MAX | | | V <sub>OH</sub> | High-level output voltage | | V <sub>CC</sub> = MIN, V <sub>IL</sub> = MAX, | I <sub>OH</sub> = MAX | ±10%V <sub>CC</sub> | 2.5 | | | ٧ | | | | | | | ±5%V <sub>CC</sub> | 2.7 | 3.4 | | ٧ | | V <sub>OL</sub> | | | V <sub>CC</sub> = MIN, V <sub>IL</sub> = MAX, | I <sub>OL</sub> = MAX | ±10%V <sub>CC</sub> | | 0.30 | 0.50 | ٧ | | | | | V <sub>IH</sub> = MIN | | ±5%V <sub>CC</sub> | | 0.30 | 0.50 | V | | V <sub>IK</sub> | | | V <sub>CC</sub> = MIN, I <sub>I</sub> = I <sub>IK</sub> | | | | -0.73 | -1.2 | V | | l <sub>1</sub> | Input current at maximum | input voltage | V <sub>CC</sub> = MAX, V <sub>i</sub> = 7.0V | | | | | 100 | μА | | I <sub>IH</sub> | High-level input current | | V <sub>CC</sub> = MAX, V <sub>I</sub> = 2.7V | | | | | 20 | μА | | I <sub>IL</sub> | Low-level input current | Jn, Kn | V <sub>CC</sub> = MAX, V <sub>I</sub> = 0.5V | | | | | -250 | μΑ | | | | CPn, SDn, RDn | V <sub>CC</sub> = MAX, V <sub>I</sub> = 0.5V | | | | | -20 | μА | | los | Short circuit output curren | t <sup>3</sup> | V <sub>CC</sub> = MAX | | - | -60 | | -150 | mA | | lcc | Supply current <sup>4</sup> (total) | | V <sub>CC</sub> = MAX | | | | 22 | 32 | mA | NOTES: 6. Measure I<sub>CC</sub> with the clock input grounded and all outputs open, then with Q and Q outputs high in turn. <sup>3.</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions for the applicable type. <sup>4.</sup> All typical values are at V<sub>CC</sub> = 5V, T<sub>amb</sub> = 25°C. 5. Not more than one output should be shorted at a time. For testing l<sub>OS</sub>, the use of high-speed test apparatus and/or sample-and-hold techniques are preferable in order to minimize internal heating and more accurately reflect operational values. Otherwise, prolonged shorting of a high output may raise the chip temperature well above normal and thereby cause invalid readings in other parameter tests. In any sequence of parameter tests, los tests should be performed last. # Synchronizing dual J-K positive edge-triggered flip-flop with metastable immune characteristics 74F50109 ### **AC ELECTRICAL CHARACTERISTICS** | | PARAMETER | | LIMITS | | | | | | |--------------------------------------|-------------------------------------------|-------------------|--------------------------------------------------------------------------------|------------|------------|---------------------------------------------------------------------------------------------------------------------|------------|------| | SYMBOL | | TEST<br>CONDITION | $T_{amb} = +25^{\circ}C$ $V_{CC} = +5.0V$ $C_{L} = 50pF$ , $R_{L} = 500\Omega$ | | | T <sub>amb</sub> = 0°C to +70°C<br>V <sub>CC</sub> = +5.0V ± 10%<br>C <sub>L</sub> = 50pF,<br>R <sub>L</sub> = 500Ω | | UNIT | | | | | MIN | TYP | MAX | MIN | MAX | 7 I | | f <sub>max</sub> | Maximum clock frequency | Waveform 1 | 130 | 150 | | 90 | | ns | | te <sub>LH</sub><br>te <sub>HL</sub> | Propagation delay<br>CPn to Qn or Qn | Waveform 1 | 2.0<br>2.0 | 3.8<br>3.8 | 6.0<br>6.0 | 2.0<br>2.0 | 6.5<br>6.5 | ns | | te <sub>LH</sub><br>te <sub>HL</sub> | Propagation delay<br>SDn, RDn to Qn or Qn | Waveform 2 | 3.5<br>3.5 | 5.5<br>5.5 | 8.0<br>8.0 | 3.0<br>3.0 | 8.5<br>8.5 | ns | | t <sub>ek(o)</sub> | Output skew <sup>1, 2</sup> | Waveform 4 | | | 1.5 | | 1.5 | ns | #### **AC SETUP REQUIREMENTS** | , | | | LIMITS | | | | | | |--------------------------------------------|------------------------------------------|-------------------|--------------------------------------------------------------------------------|-----|-----|---------------------------------------------------------------------------------------------------------------|-----|------------| | SYMBOL | PARAMETER | TEST<br>CONDITION | $T_{amb}$ = +25°C<br>$V_{CC}$ = +5.0V<br>$C_L$ = 50pF,<br>$R_L$ = 500 $\Omega$ | | | $T_{amb} = 0^{\circ}C \text{ to } +70^{\circ}C$ $V_{CC} = +5.0V \pm 10\%$ $C_{L} = 50pF,$ $R_{L} = 500\Omega$ | | UNIT | | | | | MIN | TYP | MAX | MIN | MAX | ٦ <i>'</i> | | t <sub>su</sub> (H)<br>t <sub>su</sub> (L) | Setup time, high or low<br>Jn, Kn to CPn | Waveform 1 | 1.5<br>1.5 | | | 2.0<br>2.0 | | ns | | ቴ <sub>ና</sub> (H)<br>ቴ <sub>ና</sub> (L) | Hold time, high or low<br>Jn, Kn to CPn | Waveform 1 | 1.0<br>1.0 | | | 1.5<br>1.5 | | ns | | (L)<br>(L)<br>(k) | CPn pulse width,<br>high or low | Waveform 1 | 3.0<br>4.0 | | | 3.5<br>5.0 | | ns | | t <sub>w</sub> (L) | SDn or RDn pulse width, low | Waveform 2 | 3.5 | | | 4.0 | | ns | | t <sub>rec</sub> | Recovery time<br>SDn or RDn to CP | Waveform 3 | 3.0 | | | 3.5 | | ns | I to actual - to actual for any output compared to any other output where N and M are either LH or HL. Skew times are valid only under same test conditions (temperature, V<sub>CC</sub>, loading, etc.,). 74F50109 #### **AC WAVEFORMS** #### NOTES: - 1. For all waveforms, $V_M = 1.5V$ . - 2. The shaded areas indicate when the input is permitted to change for predictable output performance. #### **TEST CIRCUIT AND WAVEFORM**